intel_overlay.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "i915_drm.h"
  31. #include "i915_drv.h"
  32. #include "i915_reg.h"
  33. #include "intel_drv.h"
  34. /* Limits for overlay size. According to intel doc, the real limits are:
  35. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  36. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  37. * the mininum of both. */
  38. #define IMAGE_MAX_WIDTH 2048
  39. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  40. /* on 830 and 845 these large limits result in the card hanging */
  41. #define IMAGE_MAX_WIDTH_LEGACY 1024
  42. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  43. /* overlay register definitions */
  44. /* OCMD register */
  45. #define OCMD_TILED_SURFACE (0x1<<19)
  46. #define OCMD_MIRROR_MASK (0x3<<17)
  47. #define OCMD_MIRROR_MODE (0x3<<17)
  48. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  49. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  50. #define OCMD_MIRROR_BOTH (0x3<<17)
  51. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  52. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  53. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  54. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  55. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  56. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  57. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  59. #define OCMD_YUV_422_PACKED (0x8<<10)
  60. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  61. #define OCMD_YUV_420_PLANAR (0xc<<10)
  62. #define OCMD_YUV_422_PLANAR (0xd<<10)
  63. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  64. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  65. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  66. #define OCMD_BUF_TYPE_MASK (Ox1<<5)
  67. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  68. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  69. #define OCMD_TEST_MODE (0x1<<4)
  70. #define OCMD_BUFFER_SELECT (0x3<<2)
  71. #define OCMD_BUFFER0 (0x0<<2)
  72. #define OCMD_BUFFER1 (0x1<<2)
  73. #define OCMD_FIELD_SELECT (0x1<<2)
  74. #define OCMD_FIELD0 (0x0<<1)
  75. #define OCMD_FIELD1 (0x1<<1)
  76. #define OCMD_ENABLE (0x1<<0)
  77. /* OCONFIG register */
  78. #define OCONF_PIPE_MASK (0x1<<18)
  79. #define OCONF_PIPE_A (0x0<<18)
  80. #define OCONF_PIPE_B (0x1<<18)
  81. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  82. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  83. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  84. #define OCONF_CSC_BYPASS (0x1<<4)
  85. #define OCONF_CC_OUT_8BIT (0x1<<3)
  86. #define OCONF_TEST_MODE (0x1<<2)
  87. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  88. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  89. /* DCLRKM (dst-key) register */
  90. #define DST_KEY_ENABLE (0x1<<31)
  91. #define CLK_RGB24_MASK 0x0
  92. #define CLK_RGB16_MASK 0x070307
  93. #define CLK_RGB15_MASK 0x070707
  94. #define CLK_RGB8I_MASK 0xffffff
  95. #define RGB16_TO_COLORKEY(c) \
  96. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  97. #define RGB15_TO_COLORKEY(c) \
  98. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  99. /* overlay flip addr flag */
  100. #define OFC_UPDATE 0x1
  101. /* polyphase filter coefficients */
  102. #define N_HORIZ_Y_TAPS 5
  103. #define N_VERT_Y_TAPS 3
  104. #define N_HORIZ_UV_TAPS 3
  105. #define N_VERT_UV_TAPS 3
  106. #define N_PHASES 17
  107. #define MAX_TAPS 5
  108. /* memory bufferd overlay registers */
  109. struct overlay_registers {
  110. u32 OBUF_0Y;
  111. u32 OBUF_1Y;
  112. u32 OBUF_0U;
  113. u32 OBUF_0V;
  114. u32 OBUF_1U;
  115. u32 OBUF_1V;
  116. u32 OSTRIDE;
  117. u32 YRGB_VPH;
  118. u32 UV_VPH;
  119. u32 HORZ_PH;
  120. u32 INIT_PHS;
  121. u32 DWINPOS;
  122. u32 DWINSZ;
  123. u32 SWIDTH;
  124. u32 SWIDTHSW;
  125. u32 SHEIGHT;
  126. u32 YRGBSCALE;
  127. u32 UVSCALE;
  128. u32 OCLRC0;
  129. u32 OCLRC1;
  130. u32 DCLRKV;
  131. u32 DCLRKM;
  132. u32 SCLRKVH;
  133. u32 SCLRKVL;
  134. u32 SCLRKEN;
  135. u32 OCONFIG;
  136. u32 OCMD;
  137. u32 RESERVED1; /* 0x6C */
  138. u32 OSTART_0Y;
  139. u32 OSTART_1Y;
  140. u32 OSTART_0U;
  141. u32 OSTART_0V;
  142. u32 OSTART_1U;
  143. u32 OSTART_1V;
  144. u32 OTILEOFF_0Y;
  145. u32 OTILEOFF_1Y;
  146. u32 OTILEOFF_0U;
  147. u32 OTILEOFF_0V;
  148. u32 OTILEOFF_1U;
  149. u32 OTILEOFF_1V;
  150. u32 FASTHSCALE; /* 0xA0 */
  151. u32 UVSCALEV; /* 0xA4 */
  152. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  153. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  154. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  155. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  156. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  157. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  158. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  159. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  160. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  161. };
  162. /* overlay flip addr flag */
  163. #define OFC_UPDATE 0x1
  164. #define OVERLAY_NONPHYSICAL(dev) (IS_G33(dev) || IS_I965G(dev))
  165. #define OVERLAY_EXISTS(dev) (!IS_G4X(dev) && !IS_IGDNG(dev))
  166. static struct overlay_registers *intel_overlay_map_regs_atomic(struct intel_overlay *overlay)
  167. {
  168. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  169. struct overlay_registers *regs;
  170. /* no recursive mappings */
  171. BUG_ON(overlay->virt_addr);
  172. if (OVERLAY_NONPHYSICAL(overlay->dev)) {
  173. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  174. overlay->reg_bo->gtt_offset);
  175. if (!regs) {
  176. DRM_ERROR("failed to map overlay regs in GTT\n");
  177. return NULL;
  178. }
  179. } else
  180. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  181. return overlay->virt_addr = regs;
  182. }
  183. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay)
  184. {
  185. struct drm_device *dev = overlay->dev;
  186. drm_i915_private_t *dev_priv = dev->dev_private;
  187. if (OVERLAY_NONPHYSICAL(overlay->dev))
  188. io_mapping_unmap_atomic(overlay->virt_addr);
  189. overlay->virt_addr = NULL;
  190. I915_READ(OVADD); /* flush wc cashes */
  191. return;
  192. }
  193. /* overlay needs to be disable in OCMD reg */
  194. static int intel_overlay_on(struct intel_overlay *overlay)
  195. {
  196. struct drm_device *dev = overlay->dev;
  197. drm_i915_private_t *dev_priv = dev->dev_private;
  198. int ret;
  199. RING_LOCALS;
  200. BUG_ON(overlay->active);
  201. BEGIN_LP_RING(6);
  202. OUT_RING(MI_FLUSH);
  203. OUT_RING(MI_NOOP);
  204. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  205. OUT_RING(overlay->flip_addr | OFC_UPDATE);
  206. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  207. OUT_RING(MI_NOOP);
  208. ADVANCE_LP_RING();
  209. ret = i915_lp_ring_sync(dev);
  210. if (ret != 0) {
  211. DRM_ERROR("intel overlay: ring sync failed, hw likely wedged\n");
  212. overlay->hw_wedged = 1;
  213. return 0;
  214. }
  215. overlay->active = 1;
  216. return 0;
  217. }
  218. /* overlay needs to be enabled in OCMD reg */
  219. static void intel_overlay_continue(struct intel_overlay *overlay,
  220. bool load_polyphase_filter)
  221. {
  222. struct drm_device *dev = overlay->dev;
  223. drm_i915_private_t *dev_priv = dev->dev_private;
  224. u32 flip_addr = overlay->flip_addr;
  225. u32 tmp;
  226. int ret;
  227. RING_LOCALS;
  228. BUG_ON(!overlay->active);
  229. if (load_polyphase_filter)
  230. flip_addr |= OFC_UPDATE;
  231. /* check for underruns */
  232. tmp = I915_READ(DOVSTA);
  233. if (tmp & (1 << 17))
  234. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  235. BEGIN_LP_RING(6);
  236. OUT_RING(MI_FLUSH);
  237. OUT_RING(MI_NOOP);
  238. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  239. OUT_RING(flip_addr);
  240. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  241. OUT_RING(MI_NOOP);
  242. ADVANCE_LP_RING();
  243. /* run in lockstep with the hw for easier testing */
  244. ret = i915_lp_ring_sync(dev);
  245. if (ret != 0) {
  246. DRM_ERROR("intel overlay: ring sync failed, hw likely wedged\n");
  247. overlay->hw_wedged = 1;
  248. }
  249. }
  250. static int intel_overlay_wait_flip(struct intel_overlay *overlay)
  251. {
  252. /* don't overcomplicate things for now with asynchronous operations
  253. * see comment above */
  254. return 0;
  255. }
  256. /* overlay needs to be disabled in OCMD reg */
  257. static int intel_overlay_off(struct intel_overlay *overlay)
  258. {
  259. u32 flip_addr = overlay->flip_addr;
  260. struct drm_device *dev = overlay->dev;
  261. drm_i915_private_t *dev_priv = dev->dev_private;
  262. int ret;
  263. RING_LOCALS;
  264. BUG_ON(!overlay->active);
  265. /* According to intel docs the overlay hw may hang (when switching
  266. * off) without loading the filter coeffs. It is however unclear whether
  267. * this applies to the disabling of the overlay or to the switching off
  268. * of the hw. Do it in both cases */
  269. flip_addr |= OFC_UPDATE;
  270. /* wait for overlay to go idle */
  271. BEGIN_LP_RING(6);
  272. OUT_RING(MI_FLUSH);
  273. OUT_RING(MI_NOOP);
  274. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  275. OUT_RING(flip_addr);
  276. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  277. OUT_RING(MI_NOOP);
  278. ADVANCE_LP_RING();
  279. ret = i915_lp_ring_sync(dev);
  280. if (ret != 0) {
  281. DRM_ERROR("intel overlay: ring sync failed, hw likely wedged\n");
  282. overlay->hw_wedged = 1;
  283. return ret;
  284. }
  285. /* turn overlay off */
  286. BEGIN_LP_RING(6);
  287. OUT_RING(MI_FLUSH);
  288. OUT_RING(MI_NOOP);
  289. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  290. OUT_RING(flip_addr);
  291. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  292. OUT_RING(MI_NOOP);
  293. ADVANCE_LP_RING();
  294. ret = i915_lp_ring_sync(dev);
  295. if (ret != 0) {
  296. DRM_ERROR("intel overlay: ring sync failed, hw likely wedged\n");
  297. overlay->hw_wedged = 1;
  298. return ret;
  299. }
  300. overlay->active = 0;
  301. return ret;
  302. }
  303. /* wait for pending overlay flip and release old frame */
  304. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  305. {
  306. int ret;
  307. struct drm_gem_object *obj;
  308. ret = intel_overlay_wait_flip(overlay);
  309. if (ret != 0)
  310. return ret;
  311. if (!overlay->old_vid_bo)
  312. return 0;
  313. obj = overlay->old_vid_bo->obj;
  314. i915_gem_object_unpin(obj);
  315. drm_gem_object_unreference(obj);
  316. overlay->old_vid_bo = NULL;
  317. return 0;
  318. }
  319. struct put_image_params {
  320. int format;
  321. short dst_x;
  322. short dst_y;
  323. short dst_w;
  324. short dst_h;
  325. short src_w;
  326. short src_scan_h;
  327. short src_scan_w;
  328. short src_h;
  329. short stride_Y;
  330. short stride_UV;
  331. int offset_Y;
  332. int offset_U;
  333. int offset_V;
  334. };
  335. static int packed_depth_bytes(u32 format)
  336. {
  337. switch (format & I915_OVERLAY_DEPTH_MASK) {
  338. case I915_OVERLAY_YUV422:
  339. return 4;
  340. case I915_OVERLAY_YUV411:
  341. /* return 6; not implemented */
  342. default:
  343. return -EINVAL;
  344. }
  345. }
  346. static int packed_width_bytes(u32 format, short width)
  347. {
  348. switch (format & I915_OVERLAY_DEPTH_MASK) {
  349. case I915_OVERLAY_YUV422:
  350. return width << 1;
  351. default:
  352. return -EINVAL;
  353. }
  354. }
  355. static int uv_hsubsampling(u32 format)
  356. {
  357. switch (format & I915_OVERLAY_DEPTH_MASK) {
  358. case I915_OVERLAY_YUV422:
  359. case I915_OVERLAY_YUV420:
  360. return 2;
  361. case I915_OVERLAY_YUV411:
  362. case I915_OVERLAY_YUV410:
  363. return 4;
  364. default:
  365. return -EINVAL;
  366. }
  367. }
  368. static int uv_vsubsampling(u32 format)
  369. {
  370. switch (format & I915_OVERLAY_DEPTH_MASK) {
  371. case I915_OVERLAY_YUV420:
  372. case I915_OVERLAY_YUV410:
  373. return 2;
  374. case I915_OVERLAY_YUV422:
  375. case I915_OVERLAY_YUV411:
  376. return 1;
  377. default:
  378. return -EINVAL;
  379. }
  380. }
  381. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  382. {
  383. u32 mask, shift, ret;
  384. if (IS_I9XX(dev)) {
  385. mask = 0x3f;
  386. shift = 6;
  387. } else {
  388. mask = 0x1f;
  389. shift = 5;
  390. }
  391. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  392. if (IS_I9XX(dev))
  393. ret <<= 1;
  394. ret -=1;
  395. return ret << 2;
  396. }
  397. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  398. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  399. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  400. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  401. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  402. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  403. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  404. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  405. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  406. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  407. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  408. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  409. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  410. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  411. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  412. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  413. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  414. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000};
  415. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  416. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  417. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  418. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  419. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  420. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  421. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  422. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  423. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  424. 0x3000, 0x0800, 0x3000};
  425. static void update_polyphase_filter(struct overlay_registers *regs)
  426. {
  427. memcpy(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  428. memcpy(regs->UV_HCOEFS, uv_static_hcoeffs, sizeof(uv_static_hcoeffs));
  429. }
  430. static bool update_scaling_factors(struct intel_overlay *overlay,
  431. struct overlay_registers *regs,
  432. struct put_image_params *params)
  433. {
  434. /* fixed point with a 12 bit shift */
  435. u32 xscale, yscale, xscale_UV, yscale_UV;
  436. #define FP_SHIFT 12
  437. #define FRACT_MASK 0xfff
  438. bool scale_changed = false;
  439. int uv_hscale = uv_hsubsampling(params->format);
  440. int uv_vscale = uv_vsubsampling(params->format);
  441. if (params->dst_w > 1)
  442. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  443. /(params->dst_w);
  444. else
  445. xscale = 1 << FP_SHIFT;
  446. if (params->dst_h > 1)
  447. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  448. /(params->dst_h);
  449. else
  450. yscale = 1 << FP_SHIFT;
  451. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  452. xscale_UV = xscale/uv_hscale;
  453. yscale_UV = yscale/uv_vscale;
  454. /* make the Y scale to UV scale ratio an exact multiply */
  455. xscale = xscale_UV * uv_hscale;
  456. yscale = yscale_UV * uv_vscale;
  457. /*} else {
  458. xscale_UV = 0;
  459. yscale_UV = 0;
  460. }*/
  461. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  462. scale_changed = true;
  463. overlay->old_xscale = xscale;
  464. overlay->old_yscale = yscale;
  465. regs->YRGBSCALE = ((yscale & FRACT_MASK) << 20)
  466. | ((xscale >> FP_SHIFT) << 16)
  467. | ((xscale & FRACT_MASK) << 3);
  468. regs->UVSCALE = ((yscale_UV & FRACT_MASK) << 20)
  469. | ((xscale_UV >> FP_SHIFT) << 16)
  470. | ((xscale_UV & FRACT_MASK) << 3);
  471. regs->UVSCALEV = ((yscale >> FP_SHIFT) << 16)
  472. | ((yscale_UV >> FP_SHIFT) << 0);
  473. if (scale_changed)
  474. update_polyphase_filter(regs);
  475. return scale_changed;
  476. }
  477. static void update_colorkey(struct intel_overlay *overlay,
  478. struct overlay_registers *regs)
  479. {
  480. u32 key = overlay->color_key;
  481. switch (overlay->crtc->base.fb->bits_per_pixel) {
  482. case 8:
  483. regs->DCLRKV = 0;
  484. regs->DCLRKM = CLK_RGB8I_MASK | DST_KEY_ENABLE;
  485. case 16:
  486. if (overlay->crtc->base.fb->depth == 15) {
  487. regs->DCLRKV = RGB15_TO_COLORKEY(key);
  488. regs->DCLRKM = CLK_RGB15_MASK | DST_KEY_ENABLE;
  489. } else {
  490. regs->DCLRKV = RGB16_TO_COLORKEY(key);
  491. regs->DCLRKM = CLK_RGB16_MASK | DST_KEY_ENABLE;
  492. }
  493. case 24:
  494. case 32:
  495. regs->DCLRKV = key;
  496. regs->DCLRKM = CLK_RGB24_MASK | DST_KEY_ENABLE;
  497. }
  498. }
  499. static u32 overlay_cmd_reg(struct put_image_params *params)
  500. {
  501. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  502. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  503. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  504. case I915_OVERLAY_YUV422:
  505. cmd |= OCMD_YUV_422_PLANAR;
  506. break;
  507. case I915_OVERLAY_YUV420:
  508. cmd |= OCMD_YUV_420_PLANAR;
  509. break;
  510. case I915_OVERLAY_YUV411:
  511. case I915_OVERLAY_YUV410:
  512. cmd |= OCMD_YUV_410_PLANAR;
  513. break;
  514. }
  515. } else { /* YUV packed */
  516. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  517. case I915_OVERLAY_YUV422:
  518. cmd |= OCMD_YUV_422_PACKED;
  519. break;
  520. case I915_OVERLAY_YUV411:
  521. cmd |= OCMD_YUV_411_PACKED;
  522. break;
  523. }
  524. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  525. case I915_OVERLAY_NO_SWAP:
  526. break;
  527. case I915_OVERLAY_UV_SWAP:
  528. cmd |= OCMD_UV_SWAP;
  529. break;
  530. case I915_OVERLAY_Y_SWAP:
  531. cmd |= OCMD_Y_SWAP;
  532. break;
  533. case I915_OVERLAY_Y_AND_UV_SWAP:
  534. cmd |= OCMD_Y_AND_UV_SWAP;
  535. break;
  536. }
  537. }
  538. return cmd;
  539. }
  540. int intel_overlay_do_put_image(struct intel_overlay *overlay,
  541. struct drm_gem_object *new_bo,
  542. struct put_image_params *params)
  543. {
  544. int ret, tmp_width;
  545. struct overlay_registers *regs;
  546. bool scale_changed = false;
  547. struct drm_i915_gem_object *bo_priv = new_bo->driver_private;
  548. struct drm_device *dev = overlay->dev;
  549. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  550. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  551. BUG_ON(!overlay);
  552. if (overlay->hw_wedged)
  553. return -EBUSY;
  554. ret = intel_overlay_release_old_vid(overlay);
  555. if (ret != 0)
  556. return ret;
  557. ret = i915_gem_object_pin(new_bo, PAGE_SIZE);
  558. if (ret != 0)
  559. return ret;
  560. ret = i915_gem_object_set_to_gtt_domain(new_bo, 0);
  561. if (ret != 0)
  562. goto out_unpin;
  563. if (!overlay->active) {
  564. regs = intel_overlay_map_regs_atomic(overlay);
  565. if (!regs) {
  566. ret = -ENOMEM;
  567. goto out_unpin;
  568. }
  569. regs->OCONFIG = OCONF_CC_OUT_8BIT;
  570. if (IS_I965GM(overlay->dev))
  571. regs->OCONFIG |= OCONF_CSC_MODE_BT709;
  572. regs->OCONFIG |= overlay->crtc->pipe == 0 ?
  573. OCONF_PIPE_A : OCONF_PIPE_B;
  574. intel_overlay_unmap_regs_atomic(overlay);
  575. ret = intel_overlay_on(overlay);
  576. if (ret != 0)
  577. goto out_unpin;
  578. }
  579. regs = intel_overlay_map_regs_atomic(overlay);
  580. if (!regs) {
  581. ret = -ENOMEM;
  582. goto out_unpin;
  583. }
  584. regs->DWINPOS = (params->dst_y << 16) | params->dst_x;
  585. regs->DWINSZ = (params->dst_h << 16) | params->dst_w;
  586. if (params->format & I915_OVERLAY_YUV_PACKED)
  587. tmp_width = packed_width_bytes(params->format, params->src_w);
  588. else
  589. tmp_width = params->src_w;
  590. regs->SWIDTH = params->src_w;
  591. regs->SWIDTHSW = calc_swidthsw(overlay->dev,
  592. params->offset_Y, tmp_width);
  593. regs->SHEIGHT = params->src_h;
  594. regs->OBUF_0Y = bo_priv->gtt_offset + params-> offset_Y;
  595. regs->OSTRIDE = params->stride_Y;
  596. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  597. int uv_hscale = uv_hsubsampling(params->format);
  598. int uv_vscale = uv_vsubsampling(params->format);
  599. u32 tmp_U, tmp_V;
  600. regs->SWIDTH |= (params->src_w/uv_hscale) << 16;
  601. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  602. params->src_w/uv_hscale);
  603. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  604. params->src_w/uv_hscale);
  605. regs->SWIDTHSW |= max_t(u32, tmp_U, tmp_V) << 16;
  606. regs->SHEIGHT |= (params->src_h/uv_vscale) << 16;
  607. regs->OBUF_0U = bo_priv->gtt_offset + params->offset_U;
  608. regs->OBUF_0V = bo_priv->gtt_offset + params->offset_V;
  609. regs->OSTRIDE |= params->stride_UV << 16;
  610. }
  611. scale_changed = update_scaling_factors(overlay, regs, params);
  612. update_colorkey(overlay, regs);
  613. regs->OCMD = overlay_cmd_reg(params);
  614. intel_overlay_unmap_regs_atomic(overlay);
  615. intel_overlay_continue(overlay, scale_changed);
  616. overlay->old_vid_bo = overlay->vid_bo;
  617. overlay->vid_bo = new_bo->driver_private;
  618. return 0;
  619. out_unpin:
  620. i915_gem_object_unpin(new_bo);
  621. return ret;
  622. }
  623. int intel_overlay_switch_off(struct intel_overlay *overlay)
  624. {
  625. int ret;
  626. struct overlay_registers *regs;
  627. struct drm_gem_object *obj;
  628. struct drm_device *dev = overlay->dev;
  629. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  630. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  631. if (!overlay->active)
  632. return 0;
  633. if (overlay->hw_wedged)
  634. return -EBUSY;
  635. ret = intel_overlay_release_old_vid(overlay);
  636. if (ret != 0)
  637. return ret;
  638. regs = intel_overlay_map_regs_atomic(overlay);
  639. regs->OCMD = 0;
  640. intel_overlay_unmap_regs_atomic(overlay);
  641. ret = intel_overlay_off(overlay);
  642. /* never have the overlay hw on without showing a frame */
  643. BUG_ON(!overlay->vid_bo);
  644. obj = overlay->vid_bo->obj;
  645. i915_gem_object_unpin(obj);
  646. drm_gem_object_unreference(obj);
  647. overlay->vid_bo = NULL;
  648. overlay->crtc->overlay = NULL;
  649. overlay->crtc = NULL;
  650. return 0;
  651. }
  652. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  653. struct intel_crtc *crtc)
  654. {
  655. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  656. u32 pipeconf;
  657. int pipeconf_reg = (crtc->pipe == 0) ? PIPEACONF : PIPEBCONF;
  658. if (!crtc->base.enabled || crtc->dpms_mode != DRM_MODE_DPMS_ON)
  659. return -EINVAL;
  660. pipeconf = I915_READ(pipeconf_reg);
  661. /* can't use the overlay with double wide pipe */
  662. if (!IS_I965G(overlay->dev) && pipeconf & PIPEACONF_DOUBLE_WIDE)
  663. return -EINVAL;
  664. return 0;
  665. }
  666. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  667. {
  668. struct drm_device *dev = overlay->dev;
  669. drm_i915_private_t *dev_priv = dev->dev_private;
  670. u32 ratio;
  671. u32 pfit_control = I915_READ(PFIT_CONTROL);
  672. /* XXX: This is not the same logic as in the xorg driver, but more in
  673. * line with the intel documentation for the i965 */
  674. if (!IS_I965G(dev) && (pfit_control & VERT_AUTO_SCALE)) {
  675. ratio = I915_READ(PFIT_AUTO_RATIOS) >> PFIT_VERT_SCALE_SHIFT;
  676. } else { /* on i965 use the PGM reg to read out the autoscaler values */
  677. ratio = I915_READ(PFIT_PGM_RATIOS);
  678. if (IS_I965G(dev))
  679. ratio >>= PFIT_VERT_SCALE_SHIFT_965;
  680. else
  681. ratio >>= PFIT_VERT_SCALE_SHIFT;
  682. }
  683. overlay->pfit_vscale_ratio = ratio;
  684. }
  685. static int check_overlay_dst(struct intel_overlay *overlay,
  686. struct drm_intel_overlay_put_image *rec)
  687. {
  688. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  689. if ((rec->dst_x < mode->crtc_hdisplay)
  690. && (rec->dst_x + rec->dst_width
  691. <= mode->crtc_hdisplay)
  692. && (rec->dst_y < mode->crtc_vdisplay)
  693. && (rec->dst_y + rec->dst_height
  694. <= mode->crtc_vdisplay))
  695. return 0;
  696. else
  697. return -EINVAL;
  698. }
  699. static int check_overlay_scaling(struct put_image_params *rec)
  700. {
  701. u32 tmp;
  702. /* downscaling limit is 8.0 */
  703. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  704. if (tmp > 7)
  705. return -EINVAL;
  706. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  707. if (tmp > 7)
  708. return -EINVAL;
  709. return 0;
  710. }
  711. static int check_overlay_src(struct drm_device *dev,
  712. struct drm_intel_overlay_put_image *rec,
  713. struct drm_gem_object *new_bo)
  714. {
  715. u32 stride_mask;
  716. int depth;
  717. int uv_hscale = uv_hsubsampling(rec->flags);
  718. int uv_vscale = uv_vsubsampling(rec->flags);
  719. size_t tmp;
  720. /* check src dimensions */
  721. if (IS_845G(dev) || IS_I830(dev)) {
  722. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY
  723. || rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  724. return -EINVAL;
  725. } else {
  726. if (rec->src_height > IMAGE_MAX_HEIGHT
  727. || rec->src_width > IMAGE_MAX_WIDTH)
  728. return -EINVAL;
  729. }
  730. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  731. if (rec->src_height < N_VERT_Y_TAPS*4
  732. || rec->src_width < N_HORIZ_Y_TAPS*4)
  733. return -EINVAL;
  734. /* check alingment constrains */
  735. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  736. case I915_OVERLAY_RGB:
  737. /* not implemented */
  738. return -EINVAL;
  739. case I915_OVERLAY_YUV_PACKED:
  740. depth = packed_depth_bytes(rec->flags);
  741. if (uv_vscale != 1)
  742. return -EINVAL;
  743. if (depth < 0)
  744. return depth;
  745. /* ignore UV planes */
  746. rec->stride_UV = 0;
  747. rec->offset_U = 0;
  748. rec->offset_V = 0;
  749. /* check pixel alignment */
  750. if (rec->offset_Y % depth)
  751. return -EINVAL;
  752. break;
  753. case I915_OVERLAY_YUV_PLANAR:
  754. if (uv_vscale < 0 || uv_hscale < 0)
  755. return -EINVAL;
  756. /* no offset restrictions for planar formats */
  757. break;
  758. default:
  759. return -EINVAL;
  760. }
  761. if (rec->src_width % uv_hscale)
  762. return -EINVAL;
  763. /* stride checking */
  764. stride_mask = 63;
  765. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  766. return -EINVAL;
  767. if (IS_I965G(dev) && rec->stride_Y < 512)
  768. return -EINVAL;
  769. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  770. 4 : 8;
  771. if (rec->stride_Y > tmp*1024 || rec->stride_UV > 2*1024)
  772. return -EINVAL;
  773. /* check buffer dimensions */
  774. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  775. case I915_OVERLAY_RGB:
  776. case I915_OVERLAY_YUV_PACKED:
  777. /* always 4 Y values per depth pixels */
  778. if (packed_width_bytes(rec->flags, rec->src_width)
  779. > rec->stride_Y)
  780. return -EINVAL;
  781. tmp = rec->stride_Y*rec->src_height;
  782. if (rec->offset_Y + tmp > new_bo->size)
  783. return -EINVAL;
  784. break;
  785. case I915_OVERLAY_YUV_PLANAR:
  786. if (rec->src_width > rec->stride_Y)
  787. return -EINVAL;
  788. if (rec->src_width/uv_hscale > rec->stride_UV)
  789. return -EINVAL;
  790. tmp = rec->stride_Y*rec->src_height;
  791. if (rec->offset_Y + tmp > new_bo->size)
  792. return -EINVAL;
  793. tmp = rec->stride_UV*rec->src_height;
  794. tmp /= uv_vscale;
  795. if (rec->offset_U + tmp > new_bo->size
  796. || rec->offset_V + tmp > new_bo->size)
  797. return -EINVAL;
  798. break;
  799. }
  800. return 0;
  801. }
  802. int intel_overlay_put_image(struct drm_device *dev, void *data,
  803. struct drm_file *file_priv)
  804. {
  805. struct drm_intel_overlay_put_image *put_image_rec = data;
  806. drm_i915_private_t *dev_priv = dev->dev_private;
  807. struct intel_overlay *overlay;
  808. struct drm_mode_object *drmmode_obj;
  809. struct intel_crtc *crtc;
  810. struct drm_gem_object *new_bo;
  811. struct put_image_params *params;
  812. int ret;
  813. if (!dev_priv) {
  814. DRM_ERROR("called with no initialization\n");
  815. return -EINVAL;
  816. }
  817. overlay = dev_priv->overlay;
  818. if (!overlay) {
  819. DRM_DEBUG("userspace bug: no overlay\n");
  820. return -ENODEV;
  821. }
  822. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  823. mutex_lock(&dev->mode_config.mutex);
  824. mutex_lock(&dev->struct_mutex);
  825. ret = intel_overlay_switch_off(overlay);
  826. mutex_unlock(&dev->struct_mutex);
  827. mutex_unlock(&dev->mode_config.mutex);
  828. return ret;
  829. }
  830. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  831. if (!params)
  832. return -ENOMEM;
  833. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  834. DRM_MODE_OBJECT_CRTC);
  835. if (!drmmode_obj)
  836. return -ENOENT;
  837. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  838. new_bo = drm_gem_object_lookup(dev, file_priv,
  839. put_image_rec->bo_handle);
  840. if (!new_bo)
  841. return -ENOENT;
  842. mutex_lock(&dev->mode_config.mutex);
  843. mutex_lock(&dev->struct_mutex);
  844. if (overlay->crtc != crtc) {
  845. struct drm_display_mode *mode = &crtc->base.mode;
  846. ret = intel_overlay_switch_off(overlay);
  847. if (ret != 0)
  848. goto out_unlock;
  849. ret = check_overlay_possible_on_crtc(overlay, crtc);
  850. if (ret != 0)
  851. goto out_unlock;
  852. overlay->crtc = crtc;
  853. crtc->overlay = overlay;
  854. if (intel_panel_fitter_pipe(dev) == crtc->pipe
  855. /* and line to wide, i.e. one-line-mode */
  856. && mode->hdisplay > 1024) {
  857. overlay->pfit_active = 1;
  858. update_pfit_vscale_ratio(overlay);
  859. } else
  860. overlay->pfit_active = 0;
  861. }
  862. ret = check_overlay_dst(overlay, put_image_rec);
  863. if (ret != 0)
  864. goto out_unlock;
  865. if (overlay->pfit_active) {
  866. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  867. overlay->pfit_vscale_ratio);
  868. /* shifting right rounds downwards, so add 1 */
  869. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  870. overlay->pfit_vscale_ratio) + 1;
  871. } else {
  872. params->dst_y = put_image_rec->dst_y;
  873. params->dst_h = put_image_rec->dst_height;
  874. }
  875. params->dst_x = put_image_rec->dst_x;
  876. params->dst_w = put_image_rec->dst_width;
  877. params->src_w = put_image_rec->src_width;
  878. params->src_h = put_image_rec->src_height;
  879. params->src_scan_w = put_image_rec->src_scan_width;
  880. params->src_scan_h = put_image_rec->src_scan_height;
  881. if (params->src_scan_h > params->src_h
  882. || params->src_scan_w > params->src_w) {
  883. ret = -EINVAL;
  884. goto out_unlock;
  885. }
  886. ret = check_overlay_src(dev, put_image_rec, new_bo);
  887. if (ret != 0)
  888. goto out_unlock;
  889. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  890. params->stride_Y = put_image_rec->stride_Y;
  891. params->stride_UV = put_image_rec->stride_UV;
  892. params->offset_Y = put_image_rec->offset_Y;
  893. params->offset_U = put_image_rec->offset_U;
  894. params->offset_V = put_image_rec->offset_V;
  895. /* Check scaling after src size to prevent a divide-by-zero. */
  896. ret = check_overlay_scaling(params);
  897. if (ret != 0)
  898. goto out_unlock;
  899. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  900. if (ret != 0)
  901. goto out_unlock;
  902. mutex_unlock(&dev->struct_mutex);
  903. mutex_unlock(&dev->mode_config.mutex);
  904. kfree(params);
  905. return 0;
  906. out_unlock:
  907. mutex_unlock(&dev->struct_mutex);
  908. mutex_unlock(&dev->mode_config.mutex);
  909. drm_gem_object_unreference(new_bo);
  910. kfree(params);
  911. return ret;
  912. }
  913. static void update_reg_attrs(struct intel_overlay *overlay,
  914. struct overlay_registers *regs)
  915. {
  916. regs->OCLRC0 = (overlay->contrast << 18) | (overlay->brightness & 0xff);
  917. regs->OCLRC1 = overlay->saturation;
  918. }
  919. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  920. {
  921. int i;
  922. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  923. return false;
  924. for (i = 0; i < 3; i++) {
  925. if (((gamma1 >> i * 8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  926. return false;
  927. }
  928. return true;
  929. }
  930. static bool check_gamma5_errata(u32 gamma5)
  931. {
  932. int i;
  933. for (i = 0; i < 3; i++) {
  934. if (((gamma5 >> i*8) & 0xff) == 0x80)
  935. return false;
  936. }
  937. return true;
  938. }
  939. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  940. {
  941. if (!check_gamma_bounds(0, attrs->gamma0)
  942. || !check_gamma_bounds(attrs->gamma0, attrs->gamma1)
  943. || !check_gamma_bounds(attrs->gamma1, attrs->gamma2)
  944. || !check_gamma_bounds(attrs->gamma2, attrs->gamma3)
  945. || !check_gamma_bounds(attrs->gamma3, attrs->gamma4)
  946. || !check_gamma_bounds(attrs->gamma4, attrs->gamma5)
  947. || !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  948. return -EINVAL;
  949. if (!check_gamma5_errata(attrs->gamma5))
  950. return -EINVAL;
  951. return 0;
  952. }
  953. int intel_overlay_attrs(struct drm_device *dev, void *data,
  954. struct drm_file *file_priv)
  955. {
  956. struct drm_intel_overlay_attrs *attrs = data;
  957. drm_i915_private_t *dev_priv = dev->dev_private;
  958. struct intel_overlay *overlay;
  959. struct overlay_registers *regs;
  960. int ret;
  961. if (!dev_priv) {
  962. DRM_ERROR("called with no initialization\n");
  963. return -EINVAL;
  964. }
  965. overlay = dev_priv->overlay;
  966. if (!overlay) {
  967. DRM_DEBUG("userspace bug: no overlay\n");
  968. return -ENODEV;
  969. }
  970. mutex_lock(&dev->mode_config.mutex);
  971. mutex_lock(&dev->struct_mutex);
  972. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  973. attrs->color_key = overlay->color_key;
  974. attrs->brightness = overlay->brightness;
  975. attrs->contrast = overlay->contrast;
  976. attrs->saturation = overlay->saturation;
  977. if (IS_I9XX(dev)) {
  978. attrs->gamma0 = I915_READ(OGAMC0);
  979. attrs->gamma1 = I915_READ(OGAMC1);
  980. attrs->gamma2 = I915_READ(OGAMC2);
  981. attrs->gamma3 = I915_READ(OGAMC3);
  982. attrs->gamma4 = I915_READ(OGAMC4);
  983. attrs->gamma5 = I915_READ(OGAMC5);
  984. }
  985. ret = 0;
  986. } else {
  987. overlay->color_key = attrs->color_key;
  988. if (attrs->brightness >= -128 && attrs->brightness <= 127) {
  989. overlay->brightness = attrs->brightness;
  990. } else {
  991. ret = -EINVAL;
  992. goto out_unlock;
  993. }
  994. if (attrs->contrast <= 255) {
  995. overlay->contrast = attrs->contrast;
  996. } else {
  997. ret = -EINVAL;
  998. goto out_unlock;
  999. }
  1000. if (attrs->saturation <= 1023) {
  1001. overlay->saturation = attrs->saturation;
  1002. } else {
  1003. ret = -EINVAL;
  1004. goto out_unlock;
  1005. }
  1006. regs = intel_overlay_map_regs_atomic(overlay);
  1007. if (!regs) {
  1008. ret = -ENOMEM;
  1009. goto out_unlock;
  1010. }
  1011. update_reg_attrs(overlay, regs);
  1012. intel_overlay_unmap_regs_atomic(overlay);
  1013. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1014. if (!IS_I9XX(dev)) {
  1015. ret = -EINVAL;
  1016. goto out_unlock;
  1017. }
  1018. if (overlay->active) {
  1019. ret = -EBUSY;
  1020. goto out_unlock;
  1021. }
  1022. ret = check_gamma(attrs);
  1023. if (ret != 0)
  1024. goto out_unlock;
  1025. I915_WRITE(OGAMC0, attrs->gamma0);
  1026. I915_WRITE(OGAMC1, attrs->gamma1);
  1027. I915_WRITE(OGAMC2, attrs->gamma2);
  1028. I915_WRITE(OGAMC3, attrs->gamma3);
  1029. I915_WRITE(OGAMC4, attrs->gamma4);
  1030. I915_WRITE(OGAMC5, attrs->gamma5);
  1031. }
  1032. ret = 0;
  1033. }
  1034. out_unlock:
  1035. mutex_unlock(&dev->struct_mutex);
  1036. mutex_unlock(&dev->mode_config.mutex);
  1037. return ret;
  1038. }
  1039. void intel_setup_overlay(struct drm_device *dev)
  1040. {
  1041. drm_i915_private_t *dev_priv = dev->dev_private;
  1042. struct intel_overlay *overlay;
  1043. struct drm_gem_object *reg_bo;
  1044. struct overlay_registers *regs;
  1045. int ret;
  1046. if (!OVERLAY_EXISTS(dev))
  1047. return;
  1048. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1049. if (!overlay)
  1050. return;
  1051. overlay->dev = dev;
  1052. reg_bo = drm_gem_object_alloc(dev, PAGE_SIZE);
  1053. if (!reg_bo)
  1054. goto out_free;
  1055. overlay->reg_bo = reg_bo->driver_private;
  1056. if (OVERLAY_NONPHYSICAL(dev)) {
  1057. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE);
  1058. if (ret) {
  1059. DRM_ERROR("failed to pin overlay register bo\n");
  1060. goto out_free_bo;
  1061. }
  1062. overlay->flip_addr = overlay->reg_bo->gtt_offset;
  1063. } else {
  1064. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1065. I915_GEM_PHYS_OVERLAY_REGS);
  1066. if (ret) {
  1067. DRM_ERROR("failed to attach phys overlay regs\n");
  1068. goto out_free_bo;
  1069. }
  1070. overlay->flip_addr = overlay->reg_bo->phys_obj->handle->busaddr;
  1071. }
  1072. /* init all values */
  1073. overlay->color_key = 0x0101fe;
  1074. overlay->brightness = -19;
  1075. overlay->contrast = 75;
  1076. overlay->saturation = 146;
  1077. regs = intel_overlay_map_regs_atomic(overlay);
  1078. if (!regs)
  1079. goto out_free_bo;
  1080. memset(regs, 0, sizeof(struct overlay_registers));
  1081. update_polyphase_filter(regs);
  1082. update_reg_attrs(overlay, regs);
  1083. intel_overlay_unmap_regs_atomic(overlay);
  1084. dev_priv->overlay = overlay;
  1085. DRM_INFO("initialized overlay support\n");
  1086. return;
  1087. out_free_bo:
  1088. drm_gem_object_unreference(reg_bo);
  1089. out_free:
  1090. kfree(overlay);
  1091. return;
  1092. }
  1093. void intel_cleanup_overlay(struct drm_device *dev)
  1094. {
  1095. drm_i915_private_t *dev_priv = dev->dev_private;
  1096. if (dev_priv->overlay) {
  1097. /* The bo's should be free'd by the generic code already.
  1098. * Furthermore modesetting teardown happens beforehand so the
  1099. * hardware should be off already */
  1100. BUG_ON(dev_priv->overlay->active);
  1101. kfree(dev_priv->overlay);
  1102. }
  1103. }