clkt2xxx_virt_prcm_set.c 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * OMAP2xxx DVFS virtual clock functions
  3. *
  4. * Copyright (C) 2005-2008, 2012 Texas Instruments, Inc.
  5. * Copyright (C) 2004-2010 Nokia Corporation
  6. *
  7. * Contacts:
  8. * Richard Woodruff <r-woodruff2@ti.com>
  9. * Paul Walmsley
  10. *
  11. * Based on earlier work by Tuukka Tikkanen, Tony Lindgren,
  12. * Gordon McNutt and RidgeRun, Inc.
  13. *
  14. * This program is free software; you can redistribute it and/or modify
  15. * it under the terms of the GNU General Public License version 2 as
  16. * published by the Free Software Foundation.
  17. *
  18. * XXX Some of this code should be replaceable by the upcoming OPP layer
  19. * code. However, some notion of "rate set" is probably still necessary
  20. * for OMAP2xxx at least. Rate sets should be generalized so they can be
  21. * used for any OMAP chip, not just OMAP2xxx. In particular, Richard Woodruff
  22. * has in the past expressed a preference to use rate sets for OPP changes,
  23. * rather than dynamically recalculating the clock tree, so if someone wants
  24. * this badly enough to write the code to handle it, we should support it
  25. * as an option.
  26. */
  27. #undef DEBUG
  28. #include <linux/kernel.h>
  29. #include <linux/errno.h>
  30. #include <linux/clk.h>
  31. #include <linux/io.h>
  32. #include <linux/cpufreq.h>
  33. #include <linux/slab.h>
  34. #include "../plat-omap/sram.h"
  35. #include "soc.h"
  36. #include "clock.h"
  37. #include "clock2xxx.h"
  38. #include "opp2xxx.h"
  39. #include "cm2xxx.h"
  40. #include "cm-regbits-24xx.h"
  41. #include "sdrc.h"
  42. const struct prcm_config *curr_prcm_set;
  43. const struct prcm_config *rate_table;
  44. /*
  45. * sys_ck_rate: the rate of the external high-frequency clock
  46. * oscillator on the board. Set by the SoC-specific clock init code.
  47. * Once set during a boot, will not change.
  48. */
  49. static unsigned long sys_ck_rate;
  50. /**
  51. * omap2_table_mpu_recalc - just return the MPU speed
  52. * @clk: virt_prcm_set struct clk
  53. *
  54. * Set virt_prcm_set's rate to the mpu_speed field of the current PRCM set.
  55. */
  56. #ifdef CONFIG_COMMON_CLK
  57. unsigned long omap2_table_mpu_recalc(struct clk_hw *clk,
  58. unsigned long parent_rate)
  59. #else
  60. unsigned long omap2_table_mpu_recalc(struct clk *clk)
  61. #endif
  62. {
  63. return curr_prcm_set->mpu_speed;
  64. }
  65. /*
  66. * Look for a rate equal or less than the target rate given a configuration set.
  67. *
  68. * What's not entirely clear is "which" field represents the key field.
  69. * Some might argue L3-DDR, others ARM, others IVA. This code is simple and
  70. * just uses the ARM rates.
  71. */
  72. #ifdef CONFIG_COMMON_CLK
  73. long omap2_round_to_table_rate(struct clk_hw *hw, unsigned long rate,
  74. unsigned long *parent_rate)
  75. #else
  76. long omap2_round_to_table_rate(struct clk *clk, unsigned long rate)
  77. #endif
  78. {
  79. const struct prcm_config *ptr;
  80. long highest_rate;
  81. highest_rate = -EINVAL;
  82. for (ptr = rate_table; ptr->mpu_speed; ptr++) {
  83. if (!(ptr->flags & cpu_mask))
  84. continue;
  85. if (ptr->xtal_speed != sys_ck_rate)
  86. continue;
  87. highest_rate = ptr->mpu_speed;
  88. /* Can check only after xtal frequency check */
  89. if (ptr->mpu_speed <= rate)
  90. break;
  91. }
  92. return highest_rate;
  93. }
  94. /* Sets basic clocks based on the specified rate */
  95. #ifdef CONFIG_COMMON_CLK
  96. int omap2_select_table_rate(struct clk_hw *hw, unsigned long rate,
  97. unsigned long parent_rate)
  98. #else
  99. int omap2_select_table_rate(struct clk *clk, unsigned long rate)
  100. #endif
  101. {
  102. u32 cur_rate, done_rate, bypass = 0, tmp;
  103. const struct prcm_config *prcm;
  104. unsigned long found_speed = 0;
  105. unsigned long flags;
  106. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  107. if (!(prcm->flags & cpu_mask))
  108. continue;
  109. if (prcm->xtal_speed != sys_ck_rate)
  110. continue;
  111. if (prcm->mpu_speed <= rate) {
  112. found_speed = prcm->mpu_speed;
  113. break;
  114. }
  115. }
  116. if (!found_speed) {
  117. printk(KERN_INFO "Could not set MPU rate to %luMHz\n",
  118. rate / 1000000);
  119. return -EINVAL;
  120. }
  121. curr_prcm_set = prcm;
  122. cur_rate = omap2xxx_clk_get_core_rate();
  123. if (prcm->dpll_speed == cur_rate / 2) {
  124. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL, 1);
  125. } else if (prcm->dpll_speed == cur_rate * 2) {
  126. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
  127. } else if (prcm->dpll_speed != cur_rate) {
  128. local_irq_save(flags);
  129. if (prcm->dpll_speed == prcm->xtal_speed)
  130. bypass = 1;
  131. if ((prcm->cm_clksel2_pll & OMAP24XX_CORE_CLK_SRC_MASK) ==
  132. CORE_CLK_SRC_DPLL_X2)
  133. done_rate = CORE_CLK_SRC_DPLL_X2;
  134. else
  135. done_rate = CORE_CLK_SRC_DPLL;
  136. /* MPU divider */
  137. omap2_cm_write_mod_reg(prcm->cm_clksel_mpu, MPU_MOD, CM_CLKSEL);
  138. /* dsp + iva1 div(2420), iva2.1(2430) */
  139. omap2_cm_write_mod_reg(prcm->cm_clksel_dsp,
  140. OMAP24XX_DSP_MOD, CM_CLKSEL);
  141. omap2_cm_write_mod_reg(prcm->cm_clksel_gfx, GFX_MOD, CM_CLKSEL);
  142. /* Major subsystem dividers */
  143. tmp = omap2_cm_read_mod_reg(CORE_MOD, CM_CLKSEL1) & OMAP24XX_CLKSEL_DSS2_MASK;
  144. omap2_cm_write_mod_reg(prcm->cm_clksel1_core | tmp, CORE_MOD,
  145. CM_CLKSEL1);
  146. if (cpu_is_omap2430())
  147. omap2_cm_write_mod_reg(prcm->cm_clksel_mdm,
  148. OMAP2430_MDM_MOD, CM_CLKSEL);
  149. /* x2 to enter omap2xxx_sdrc_init_params() */
  150. omap2xxx_sdrc_reprogram(CORE_CLK_SRC_DPLL_X2, 1);
  151. omap2_set_prcm(prcm->cm_clksel1_pll, prcm->base_sdrc_rfr,
  152. bypass);
  153. omap2xxx_sdrc_init_params(omap2xxx_sdrc_dll_is_unlocked());
  154. omap2xxx_sdrc_reprogram(done_rate, 0);
  155. local_irq_restore(flags);
  156. }
  157. return 0;
  158. }
  159. /**
  160. * omap2xxx_clkt_vps_check_bootloader_rate - determine which of the rate
  161. * table sets matches the current CORE DPLL hardware rate
  162. *
  163. * Check the MPU rate set by bootloader. Sets the 'curr_prcm_set'
  164. * global to point to the active rate set when found; otherwise, sets
  165. * it to NULL. No return value;
  166. */
  167. void omap2xxx_clkt_vps_check_bootloader_rates(void)
  168. {
  169. const struct prcm_config *prcm = NULL;
  170. unsigned long rate;
  171. rate = omap2xxx_clk_get_core_rate();
  172. for (prcm = rate_table; prcm->mpu_speed; prcm++) {
  173. if (!(prcm->flags & cpu_mask))
  174. continue;
  175. if (prcm->xtal_speed != sys_ck_rate)
  176. continue;
  177. if (prcm->dpll_speed <= rate)
  178. break;
  179. }
  180. curr_prcm_set = prcm;
  181. }
  182. /**
  183. * omap2xxx_clkt_vps_late_init - store a copy of the sys_ck rate
  184. *
  185. * Store a copy of the sys_ck rate for later use by the OMAP2xxx DVFS
  186. * code. (The sys_ck rate does not -- or rather, must not -- change
  187. * during kernel runtime.) Must be called after we have a valid
  188. * sys_ck rate, but before the virt_prcm_set clock rate is
  189. * recalculated. No return value.
  190. */
  191. void omap2xxx_clkt_vps_late_init(void)
  192. {
  193. struct clk *c;
  194. c = clk_get(NULL, "sys_ck");
  195. if (IS_ERR(c)) {
  196. WARN(1, "could not locate sys_ck\n");
  197. } else {
  198. sys_ck_rate = clk_get_rate(c);
  199. clk_put(c);
  200. }
  201. }