intel_overlay.c 40 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573
  1. /*
  2. * Copyright © 2009
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. *
  23. * Authors:
  24. * Daniel Vetter <daniel@ffwll.ch>
  25. *
  26. * Derived from Xorg ddx, xf86-video-intel, src/i830_video.c
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "i915_drm.h"
  32. #include "i915_drv.h"
  33. #include "i915_reg.h"
  34. #include "intel_drv.h"
  35. /* Limits for overlay size. According to intel doc, the real limits are:
  36. * Y width: 4095, UV width (planar): 2047, Y height: 2047,
  37. * UV width (planar): * 1023. But the xorg thinks 2048 for height and width. Use
  38. * the mininum of both. */
  39. #define IMAGE_MAX_WIDTH 2048
  40. #define IMAGE_MAX_HEIGHT 2046 /* 2 * 1023 */
  41. /* on 830 and 845 these large limits result in the card hanging */
  42. #define IMAGE_MAX_WIDTH_LEGACY 1024
  43. #define IMAGE_MAX_HEIGHT_LEGACY 1088
  44. /* overlay register definitions */
  45. /* OCMD register */
  46. #define OCMD_TILED_SURFACE (0x1<<19)
  47. #define OCMD_MIRROR_MASK (0x3<<17)
  48. #define OCMD_MIRROR_MODE (0x3<<17)
  49. #define OCMD_MIRROR_HORIZONTAL (0x1<<17)
  50. #define OCMD_MIRROR_VERTICAL (0x2<<17)
  51. #define OCMD_MIRROR_BOTH (0x3<<17)
  52. #define OCMD_BYTEORDER_MASK (0x3<<14) /* zero for YUYV or FOURCC YUY2 */
  53. #define OCMD_UV_SWAP (0x1<<14) /* YVYU */
  54. #define OCMD_Y_SWAP (0x2<<14) /* UYVY or FOURCC UYVY */
  55. #define OCMD_Y_AND_UV_SWAP (0x3<<14) /* VYUY */
  56. #define OCMD_SOURCE_FORMAT_MASK (0xf<<10)
  57. #define OCMD_RGB_888 (0x1<<10) /* not in i965 Intel docs */
  58. #define OCMD_RGB_555 (0x2<<10) /* not in i965 Intel docs */
  59. #define OCMD_RGB_565 (0x3<<10) /* not in i965 Intel docs */
  60. #define OCMD_YUV_422_PACKED (0x8<<10)
  61. #define OCMD_YUV_411_PACKED (0x9<<10) /* not in i965 Intel docs */
  62. #define OCMD_YUV_420_PLANAR (0xc<<10)
  63. #define OCMD_YUV_422_PLANAR (0xd<<10)
  64. #define OCMD_YUV_410_PLANAR (0xe<<10) /* also 411 */
  65. #define OCMD_TVSYNCFLIP_PARITY (0x1<<9)
  66. #define OCMD_TVSYNCFLIP_ENABLE (0x1<<7)
  67. #define OCMD_BUF_TYPE_MASK (0x1<<5)
  68. #define OCMD_BUF_TYPE_FRAME (0x0<<5)
  69. #define OCMD_BUF_TYPE_FIELD (0x1<<5)
  70. #define OCMD_TEST_MODE (0x1<<4)
  71. #define OCMD_BUFFER_SELECT (0x3<<2)
  72. #define OCMD_BUFFER0 (0x0<<2)
  73. #define OCMD_BUFFER1 (0x1<<2)
  74. #define OCMD_FIELD_SELECT (0x1<<2)
  75. #define OCMD_FIELD0 (0x0<<1)
  76. #define OCMD_FIELD1 (0x1<<1)
  77. #define OCMD_ENABLE (0x1<<0)
  78. /* OCONFIG register */
  79. #define OCONF_PIPE_MASK (0x1<<18)
  80. #define OCONF_PIPE_A (0x0<<18)
  81. #define OCONF_PIPE_B (0x1<<18)
  82. #define OCONF_GAMMA2_ENABLE (0x1<<16)
  83. #define OCONF_CSC_MODE_BT601 (0x0<<5)
  84. #define OCONF_CSC_MODE_BT709 (0x1<<5)
  85. #define OCONF_CSC_BYPASS (0x1<<4)
  86. #define OCONF_CC_OUT_8BIT (0x1<<3)
  87. #define OCONF_TEST_MODE (0x1<<2)
  88. #define OCONF_THREE_LINE_BUFFER (0x1<<0)
  89. #define OCONF_TWO_LINE_BUFFER (0x0<<0)
  90. /* DCLRKM (dst-key) register */
  91. #define DST_KEY_ENABLE (0x1<<31)
  92. #define CLK_RGB24_MASK 0x0
  93. #define CLK_RGB16_MASK 0x070307
  94. #define CLK_RGB15_MASK 0x070707
  95. #define CLK_RGB8I_MASK 0xffffff
  96. #define RGB16_TO_COLORKEY(c) \
  97. (((c & 0xF800) << 8) | ((c & 0x07E0) << 5) | ((c & 0x001F) << 3))
  98. #define RGB15_TO_COLORKEY(c) \
  99. (((c & 0x7c00) << 9) | ((c & 0x03E0) << 6) | ((c & 0x001F) << 3))
  100. /* overlay flip addr flag */
  101. #define OFC_UPDATE 0x1
  102. /* polyphase filter coefficients */
  103. #define N_HORIZ_Y_TAPS 5
  104. #define N_VERT_Y_TAPS 3
  105. #define N_HORIZ_UV_TAPS 3
  106. #define N_VERT_UV_TAPS 3
  107. #define N_PHASES 17
  108. #define MAX_TAPS 5
  109. /* memory bufferd overlay registers */
  110. struct overlay_registers {
  111. u32 OBUF_0Y;
  112. u32 OBUF_1Y;
  113. u32 OBUF_0U;
  114. u32 OBUF_0V;
  115. u32 OBUF_1U;
  116. u32 OBUF_1V;
  117. u32 OSTRIDE;
  118. u32 YRGB_VPH;
  119. u32 UV_VPH;
  120. u32 HORZ_PH;
  121. u32 INIT_PHS;
  122. u32 DWINPOS;
  123. u32 DWINSZ;
  124. u32 SWIDTH;
  125. u32 SWIDTHSW;
  126. u32 SHEIGHT;
  127. u32 YRGBSCALE;
  128. u32 UVSCALE;
  129. u32 OCLRC0;
  130. u32 OCLRC1;
  131. u32 DCLRKV;
  132. u32 DCLRKM;
  133. u32 SCLRKVH;
  134. u32 SCLRKVL;
  135. u32 SCLRKEN;
  136. u32 OCONFIG;
  137. u32 OCMD;
  138. u32 RESERVED1; /* 0x6C */
  139. u32 OSTART_0Y;
  140. u32 OSTART_1Y;
  141. u32 OSTART_0U;
  142. u32 OSTART_0V;
  143. u32 OSTART_1U;
  144. u32 OSTART_1V;
  145. u32 OTILEOFF_0Y;
  146. u32 OTILEOFF_1Y;
  147. u32 OTILEOFF_0U;
  148. u32 OTILEOFF_0V;
  149. u32 OTILEOFF_1U;
  150. u32 OTILEOFF_1V;
  151. u32 FASTHSCALE; /* 0xA0 */
  152. u32 UVSCALEV; /* 0xA4 */
  153. u32 RESERVEDC[(0x200 - 0xA8) / 4]; /* 0xA8 - 0x1FC */
  154. u16 Y_VCOEFS[N_VERT_Y_TAPS * N_PHASES]; /* 0x200 */
  155. u16 RESERVEDD[0x100 / 2 - N_VERT_Y_TAPS * N_PHASES];
  156. u16 Y_HCOEFS[N_HORIZ_Y_TAPS * N_PHASES]; /* 0x300 */
  157. u16 RESERVEDE[0x200 / 2 - N_HORIZ_Y_TAPS * N_PHASES];
  158. u16 UV_VCOEFS[N_VERT_UV_TAPS * N_PHASES]; /* 0x500 */
  159. u16 RESERVEDF[0x100 / 2 - N_VERT_UV_TAPS * N_PHASES];
  160. u16 UV_HCOEFS[N_HORIZ_UV_TAPS * N_PHASES]; /* 0x600 */
  161. u16 RESERVEDG[0x100 / 2 - N_HORIZ_UV_TAPS * N_PHASES];
  162. };
  163. struct intel_overlay {
  164. struct drm_device *dev;
  165. struct intel_crtc *crtc;
  166. struct drm_i915_gem_object *vid_bo;
  167. struct drm_i915_gem_object *old_vid_bo;
  168. int active;
  169. int pfit_active;
  170. u32 pfit_vscale_ratio; /* shifted-point number, (1<<12) == 1.0 */
  171. u32 color_key;
  172. u32 brightness, contrast, saturation;
  173. u32 old_xscale, old_yscale;
  174. /* register access */
  175. u32 flip_addr;
  176. struct drm_i915_gem_object *reg_bo;
  177. /* flip handling */
  178. uint32_t last_flip_req;
  179. int hw_wedged;
  180. #define HW_WEDGED 1
  181. #define NEEDS_WAIT_FOR_FLIP 2
  182. #define RELEASE_OLD_VID 3
  183. #define SWITCH_OFF 4
  184. };
  185. static struct overlay_registers *
  186. intel_overlay_map_regs_atomic(struct intel_overlay *overlay,
  187. int slot)
  188. {
  189. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  190. struct overlay_registers *regs;
  191. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  192. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  193. else
  194. regs = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  195. overlay->reg_bo->gtt_offset,
  196. slot);
  197. return regs;
  198. }
  199. static void intel_overlay_unmap_regs_atomic(struct intel_overlay *overlay,
  200. int slot,
  201. struct overlay_registers *regs)
  202. {
  203. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  204. io_mapping_unmap_atomic(regs, slot);
  205. }
  206. static struct overlay_registers *
  207. intel_overlay_map_regs(struct intel_overlay *overlay)
  208. {
  209. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  210. struct overlay_registers *regs;
  211. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  212. regs = overlay->reg_bo->phys_obj->handle->vaddr;
  213. else
  214. regs = io_mapping_map_wc(dev_priv->mm.gtt_mapping,
  215. overlay->reg_bo->gtt_offset);
  216. return regs;
  217. }
  218. static void intel_overlay_unmap_regs(struct intel_overlay *overlay,
  219. struct overlay_registers *regs)
  220. {
  221. if (!OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  222. io_mapping_unmap(regs);
  223. }
  224. static int intel_overlay_do_wait_request(struct intel_overlay *overlay,
  225. struct drm_i915_gem_request *request,
  226. bool interruptible,
  227. int stage)
  228. {
  229. struct drm_device *dev = overlay->dev;
  230. drm_i915_private_t *dev_priv = dev->dev_private;
  231. int ret;
  232. overlay->last_flip_req =
  233. i915_add_request(dev, NULL, request, &dev_priv->render_ring);
  234. if (overlay->last_flip_req == 0)
  235. return -ENOMEM;
  236. overlay->hw_wedged = stage;
  237. ret = i915_do_wait_request(dev,
  238. overlay->last_flip_req, true,
  239. &dev_priv->render_ring);
  240. if (ret)
  241. return ret;
  242. overlay->hw_wedged = 0;
  243. overlay->last_flip_req = 0;
  244. return 0;
  245. }
  246. /* Workaround for i830 bug where pipe a must be enable to change control regs */
  247. static int
  248. i830_activate_pipe_a(struct drm_device *dev)
  249. {
  250. drm_i915_private_t *dev_priv = dev->dev_private;
  251. struct intel_crtc *crtc;
  252. struct drm_crtc_helper_funcs *crtc_funcs;
  253. struct drm_display_mode vesa_640x480 = {
  254. DRM_MODE("640x480", DRM_MODE_TYPE_DRIVER, 25175, 640, 656,
  255. 752, 800, 0, 480, 489, 492, 525, 0,
  256. DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC)
  257. }, *mode;
  258. crtc = to_intel_crtc(dev_priv->pipe_to_crtc_mapping[0]);
  259. if (crtc->dpms_mode == DRM_MODE_DPMS_ON)
  260. return 0;
  261. /* most i8xx have pipe a forced on, so don't trust dpms mode */
  262. if (I915_READ(PIPEACONF) & PIPEACONF_ENABLE)
  263. return 0;
  264. crtc_funcs = crtc->base.helper_private;
  265. if (crtc_funcs->dpms == NULL)
  266. return 0;
  267. DRM_DEBUG_DRIVER("Enabling pipe A in order to enable overlay\n");
  268. mode = drm_mode_duplicate(dev, &vesa_640x480);
  269. drm_mode_set_crtcinfo(mode, CRTC_INTERLACE_HALVE_V);
  270. if(!drm_crtc_helper_set_mode(&crtc->base, mode,
  271. crtc->base.x, crtc->base.y,
  272. crtc->base.fb))
  273. return 0;
  274. crtc_funcs->dpms(&crtc->base, DRM_MODE_DPMS_ON);
  275. return 1;
  276. }
  277. static void
  278. i830_deactivate_pipe_a(struct drm_device *dev)
  279. {
  280. drm_i915_private_t *dev_priv = dev->dev_private;
  281. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[0];
  282. struct drm_crtc_helper_funcs *crtc_funcs = crtc->helper_private;
  283. crtc_funcs->dpms(crtc, DRM_MODE_DPMS_OFF);
  284. }
  285. /* overlay needs to be disable in OCMD reg */
  286. static int intel_overlay_on(struct intel_overlay *overlay)
  287. {
  288. struct drm_device *dev = overlay->dev;
  289. struct drm_i915_gem_request *request;
  290. int pipe_a_quirk = 0;
  291. int ret;
  292. BUG_ON(overlay->active);
  293. overlay->active = 1;
  294. if (IS_I830(dev)) {
  295. pipe_a_quirk = i830_activate_pipe_a(dev);
  296. if (pipe_a_quirk < 0)
  297. return pipe_a_quirk;
  298. }
  299. request = kzalloc(sizeof(*request), GFP_KERNEL);
  300. if (request == NULL) {
  301. ret = -ENOMEM;
  302. goto out;
  303. }
  304. BEGIN_LP_RING(4);
  305. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_ON);
  306. OUT_RING(overlay->flip_addr | OFC_UPDATE);
  307. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  308. OUT_RING(MI_NOOP);
  309. ADVANCE_LP_RING();
  310. ret = intel_overlay_do_wait_request(overlay, request, true,
  311. NEEDS_WAIT_FOR_FLIP);
  312. out:
  313. if (pipe_a_quirk)
  314. i830_deactivate_pipe_a(dev);
  315. return ret;
  316. }
  317. /* overlay needs to be enabled in OCMD reg */
  318. static int intel_overlay_continue(struct intel_overlay *overlay,
  319. bool load_polyphase_filter)
  320. {
  321. struct drm_device *dev = overlay->dev;
  322. drm_i915_private_t *dev_priv = dev->dev_private;
  323. struct drm_i915_gem_request *request;
  324. u32 flip_addr = overlay->flip_addr;
  325. u32 tmp;
  326. BUG_ON(!overlay->active);
  327. request = kzalloc(sizeof(*request), GFP_KERNEL);
  328. if (request == NULL)
  329. return -ENOMEM;
  330. if (load_polyphase_filter)
  331. flip_addr |= OFC_UPDATE;
  332. /* check for underruns */
  333. tmp = I915_READ(DOVSTA);
  334. if (tmp & (1 << 17))
  335. DRM_DEBUG("overlay underrun, DOVSTA: %x\n", tmp);
  336. BEGIN_LP_RING(2);
  337. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  338. OUT_RING(flip_addr);
  339. ADVANCE_LP_RING();
  340. overlay->last_flip_req =
  341. i915_add_request(dev, NULL, request, &dev_priv->render_ring);
  342. return 0;
  343. }
  344. /* overlay needs to be disabled in OCMD reg */
  345. static int intel_overlay_off(struct intel_overlay *overlay,
  346. bool interruptible)
  347. {
  348. struct drm_device *dev = overlay->dev;
  349. u32 flip_addr = overlay->flip_addr;
  350. struct drm_i915_gem_request *request;
  351. BUG_ON(!overlay->active);
  352. request = kzalloc(sizeof(*request), GFP_KERNEL);
  353. if (request == NULL)
  354. return -ENOMEM;
  355. /* According to intel docs the overlay hw may hang (when switching
  356. * off) without loading the filter coeffs. It is however unclear whether
  357. * this applies to the disabling of the overlay or to the switching off
  358. * of the hw. Do it in both cases */
  359. flip_addr |= OFC_UPDATE;
  360. BEGIN_LP_RING(6);
  361. /* wait for overlay to go idle */
  362. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_CONTINUE);
  363. OUT_RING(flip_addr);
  364. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  365. /* turn overlay off */
  366. OUT_RING(MI_OVERLAY_FLIP | MI_OVERLAY_OFF);
  367. OUT_RING(flip_addr);
  368. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  369. ADVANCE_LP_RING();
  370. return intel_overlay_do_wait_request(overlay, request, interruptible,
  371. SWITCH_OFF);
  372. }
  373. static void intel_overlay_release_old_vid_tail(struct intel_overlay *overlay)
  374. {
  375. struct drm_gem_object *obj = &overlay->old_vid_bo->base;
  376. i915_gem_object_unpin(obj);
  377. drm_gem_object_unreference(obj);
  378. overlay->old_vid_bo = NULL;
  379. }
  380. static void intel_overlay_off_tail(struct intel_overlay *overlay)
  381. {
  382. struct drm_gem_object *obj;
  383. /* never have the overlay hw on without showing a frame */
  384. BUG_ON(!overlay->vid_bo);
  385. obj = &overlay->vid_bo->base;
  386. i915_gem_object_unpin(obj);
  387. drm_gem_object_unreference(obj);
  388. overlay->vid_bo = NULL;
  389. overlay->crtc->overlay = NULL;
  390. overlay->crtc = NULL;
  391. overlay->active = 0;
  392. }
  393. /* recover from an interruption due to a signal
  394. * We have to be careful not to repeat work forever an make forward progess. */
  395. static int intel_overlay_recover_from_interrupt(struct intel_overlay *overlay,
  396. bool interruptible)
  397. {
  398. struct drm_device *dev = overlay->dev;
  399. drm_i915_private_t *dev_priv = dev->dev_private;
  400. int ret;
  401. if (overlay->hw_wedged == HW_WEDGED)
  402. return -EIO;
  403. ret = i915_do_wait_request(dev, overlay->last_flip_req,
  404. interruptible, &dev_priv->render_ring);
  405. if (ret)
  406. return ret;
  407. switch (overlay->hw_wedged) {
  408. case RELEASE_OLD_VID:
  409. intel_overlay_release_old_vid_tail(overlay);
  410. break;
  411. case SWITCH_OFF:
  412. intel_overlay_off_tail(overlay);
  413. break;
  414. default:
  415. BUG_ON(overlay->hw_wedged != NEEDS_WAIT_FOR_FLIP);
  416. }
  417. overlay->hw_wedged = 0;
  418. overlay->last_flip_req = 0;
  419. return 0;
  420. }
  421. /* Wait for pending overlay flip and release old frame.
  422. * Needs to be called before the overlay register are changed
  423. * via intel_overlay_(un)map_regs
  424. */
  425. static int intel_overlay_release_old_vid(struct intel_overlay *overlay)
  426. {
  427. struct drm_device *dev = overlay->dev;
  428. drm_i915_private_t *dev_priv = dev->dev_private;
  429. int ret;
  430. /* Only wait if there is actually an old frame to release to
  431. * guarantee forward progress.
  432. */
  433. if (!overlay->old_vid_bo)
  434. return 0;
  435. if (I915_READ(ISR) & I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT) {
  436. struct drm_i915_gem_request *request;
  437. /* synchronous slowpath */
  438. request = kzalloc(sizeof(*request), GFP_KERNEL);
  439. if (request == NULL)
  440. return -ENOMEM;
  441. BEGIN_LP_RING(2);
  442. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_OVERLAY_FLIP);
  443. OUT_RING(MI_NOOP);
  444. ADVANCE_LP_RING();
  445. ret = intel_overlay_do_wait_request(overlay, request, true,
  446. RELEASE_OLD_VID);
  447. if (ret)
  448. return ret;
  449. }
  450. intel_overlay_release_old_vid_tail(overlay);
  451. return 0;
  452. }
  453. struct put_image_params {
  454. int format;
  455. short dst_x;
  456. short dst_y;
  457. short dst_w;
  458. short dst_h;
  459. short src_w;
  460. short src_scan_h;
  461. short src_scan_w;
  462. short src_h;
  463. short stride_Y;
  464. short stride_UV;
  465. int offset_Y;
  466. int offset_U;
  467. int offset_V;
  468. };
  469. static int packed_depth_bytes(u32 format)
  470. {
  471. switch (format & I915_OVERLAY_DEPTH_MASK) {
  472. case I915_OVERLAY_YUV422:
  473. return 4;
  474. case I915_OVERLAY_YUV411:
  475. /* return 6; not implemented */
  476. default:
  477. return -EINVAL;
  478. }
  479. }
  480. static int packed_width_bytes(u32 format, short width)
  481. {
  482. switch (format & I915_OVERLAY_DEPTH_MASK) {
  483. case I915_OVERLAY_YUV422:
  484. return width << 1;
  485. default:
  486. return -EINVAL;
  487. }
  488. }
  489. static int uv_hsubsampling(u32 format)
  490. {
  491. switch (format & I915_OVERLAY_DEPTH_MASK) {
  492. case I915_OVERLAY_YUV422:
  493. case I915_OVERLAY_YUV420:
  494. return 2;
  495. case I915_OVERLAY_YUV411:
  496. case I915_OVERLAY_YUV410:
  497. return 4;
  498. default:
  499. return -EINVAL;
  500. }
  501. }
  502. static int uv_vsubsampling(u32 format)
  503. {
  504. switch (format & I915_OVERLAY_DEPTH_MASK) {
  505. case I915_OVERLAY_YUV420:
  506. case I915_OVERLAY_YUV410:
  507. return 2;
  508. case I915_OVERLAY_YUV422:
  509. case I915_OVERLAY_YUV411:
  510. return 1;
  511. default:
  512. return -EINVAL;
  513. }
  514. }
  515. static u32 calc_swidthsw(struct drm_device *dev, u32 offset, u32 width)
  516. {
  517. u32 mask, shift, ret;
  518. if (IS_I9XX(dev)) {
  519. mask = 0x3f;
  520. shift = 6;
  521. } else {
  522. mask = 0x1f;
  523. shift = 5;
  524. }
  525. ret = ((offset + width + mask) >> shift) - (offset >> shift);
  526. if (IS_I9XX(dev))
  527. ret <<= 1;
  528. ret -=1;
  529. return ret << 2;
  530. }
  531. static const u16 y_static_hcoeffs[N_HORIZ_Y_TAPS * N_PHASES] = {
  532. 0x3000, 0xb4a0, 0x1930, 0x1920, 0xb4a0,
  533. 0x3000, 0xb500, 0x19d0, 0x1880, 0xb440,
  534. 0x3000, 0xb540, 0x1a88, 0x2f80, 0xb3e0,
  535. 0x3000, 0xb580, 0x1b30, 0x2e20, 0xb380,
  536. 0x3000, 0xb5c0, 0x1bd8, 0x2cc0, 0xb320,
  537. 0x3020, 0xb5e0, 0x1c60, 0x2b80, 0xb2c0,
  538. 0x3020, 0xb5e0, 0x1cf8, 0x2a20, 0xb260,
  539. 0x3020, 0xb5e0, 0x1d80, 0x28e0, 0xb200,
  540. 0x3020, 0xb5c0, 0x1e08, 0x3f40, 0xb1c0,
  541. 0x3020, 0xb580, 0x1e78, 0x3ce0, 0xb160,
  542. 0x3040, 0xb520, 0x1ed8, 0x3aa0, 0xb120,
  543. 0x3040, 0xb4a0, 0x1f30, 0x3880, 0xb0e0,
  544. 0x3040, 0xb400, 0x1f78, 0x3680, 0xb0a0,
  545. 0x3020, 0xb340, 0x1fb8, 0x34a0, 0xb060,
  546. 0x3020, 0xb240, 0x1fe0, 0x32e0, 0xb040,
  547. 0x3020, 0xb140, 0x1ff8, 0x3160, 0xb020,
  548. 0xb000, 0x3000, 0x0800, 0x3000, 0xb000
  549. };
  550. static const u16 uv_static_hcoeffs[N_HORIZ_UV_TAPS * N_PHASES] = {
  551. 0x3000, 0x1800, 0x1800, 0xb000, 0x18d0, 0x2e60,
  552. 0xb000, 0x1990, 0x2ce0, 0xb020, 0x1a68, 0x2b40,
  553. 0xb040, 0x1b20, 0x29e0, 0xb060, 0x1bd8, 0x2880,
  554. 0xb080, 0x1c88, 0x3e60, 0xb0a0, 0x1d28, 0x3c00,
  555. 0xb0c0, 0x1db8, 0x39e0, 0xb0e0, 0x1e40, 0x37e0,
  556. 0xb100, 0x1eb8, 0x3620, 0xb100, 0x1f18, 0x34a0,
  557. 0xb100, 0x1f68, 0x3360, 0xb0e0, 0x1fa8, 0x3240,
  558. 0xb0c0, 0x1fe0, 0x3140, 0xb060, 0x1ff0, 0x30a0,
  559. 0x3000, 0x0800, 0x3000
  560. };
  561. static void update_polyphase_filter(struct overlay_registers *regs)
  562. {
  563. memcpy(regs->Y_HCOEFS, y_static_hcoeffs, sizeof(y_static_hcoeffs));
  564. memcpy(regs->UV_HCOEFS, uv_static_hcoeffs, sizeof(uv_static_hcoeffs));
  565. }
  566. static bool update_scaling_factors(struct intel_overlay *overlay,
  567. struct overlay_registers *regs,
  568. struct put_image_params *params)
  569. {
  570. /* fixed point with a 12 bit shift */
  571. u32 xscale, yscale, xscale_UV, yscale_UV;
  572. #define FP_SHIFT 12
  573. #define FRACT_MASK 0xfff
  574. bool scale_changed = false;
  575. int uv_hscale = uv_hsubsampling(params->format);
  576. int uv_vscale = uv_vsubsampling(params->format);
  577. if (params->dst_w > 1)
  578. xscale = ((params->src_scan_w - 1) << FP_SHIFT)
  579. /(params->dst_w);
  580. else
  581. xscale = 1 << FP_SHIFT;
  582. if (params->dst_h > 1)
  583. yscale = ((params->src_scan_h - 1) << FP_SHIFT)
  584. /(params->dst_h);
  585. else
  586. yscale = 1 << FP_SHIFT;
  587. /*if (params->format & I915_OVERLAY_YUV_PLANAR) {*/
  588. xscale_UV = xscale/uv_hscale;
  589. yscale_UV = yscale/uv_vscale;
  590. /* make the Y scale to UV scale ratio an exact multiply */
  591. xscale = xscale_UV * uv_hscale;
  592. yscale = yscale_UV * uv_vscale;
  593. /*} else {
  594. xscale_UV = 0;
  595. yscale_UV = 0;
  596. }*/
  597. if (xscale != overlay->old_xscale || yscale != overlay->old_yscale)
  598. scale_changed = true;
  599. overlay->old_xscale = xscale;
  600. overlay->old_yscale = yscale;
  601. regs->YRGBSCALE = (((yscale & FRACT_MASK) << 20) |
  602. ((xscale >> FP_SHIFT) << 16) |
  603. ((xscale & FRACT_MASK) << 3));
  604. regs->UVSCALE = (((yscale_UV & FRACT_MASK) << 20) |
  605. ((xscale_UV >> FP_SHIFT) << 16) |
  606. ((xscale_UV & FRACT_MASK) << 3));
  607. regs->UVSCALEV = ((((yscale >> FP_SHIFT) << 16) |
  608. ((yscale_UV >> FP_SHIFT) << 0)));
  609. if (scale_changed)
  610. update_polyphase_filter(regs);
  611. return scale_changed;
  612. }
  613. static void update_colorkey(struct intel_overlay *overlay,
  614. struct overlay_registers *regs)
  615. {
  616. u32 key = overlay->color_key;
  617. switch (overlay->crtc->base.fb->bits_per_pixel) {
  618. case 8:
  619. regs->DCLRKV = 0;
  620. regs->DCLRKM = CLK_RGB8I_MASK | DST_KEY_ENABLE;
  621. break;
  622. case 16:
  623. if (overlay->crtc->base.fb->depth == 15) {
  624. regs->DCLRKV = RGB15_TO_COLORKEY(key);
  625. regs->DCLRKM = CLK_RGB15_MASK | DST_KEY_ENABLE;
  626. } else {
  627. regs->DCLRKV = RGB16_TO_COLORKEY(key);
  628. regs->DCLRKM = CLK_RGB16_MASK | DST_KEY_ENABLE;
  629. }
  630. break;
  631. case 24:
  632. case 32:
  633. regs->DCLRKV = key;
  634. regs->DCLRKM = CLK_RGB24_MASK | DST_KEY_ENABLE;
  635. break;
  636. }
  637. }
  638. static u32 overlay_cmd_reg(struct put_image_params *params)
  639. {
  640. u32 cmd = OCMD_ENABLE | OCMD_BUF_TYPE_FRAME | OCMD_BUFFER0;
  641. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  642. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  643. case I915_OVERLAY_YUV422:
  644. cmd |= OCMD_YUV_422_PLANAR;
  645. break;
  646. case I915_OVERLAY_YUV420:
  647. cmd |= OCMD_YUV_420_PLANAR;
  648. break;
  649. case I915_OVERLAY_YUV411:
  650. case I915_OVERLAY_YUV410:
  651. cmd |= OCMD_YUV_410_PLANAR;
  652. break;
  653. }
  654. } else { /* YUV packed */
  655. switch (params->format & I915_OVERLAY_DEPTH_MASK) {
  656. case I915_OVERLAY_YUV422:
  657. cmd |= OCMD_YUV_422_PACKED;
  658. break;
  659. case I915_OVERLAY_YUV411:
  660. cmd |= OCMD_YUV_411_PACKED;
  661. break;
  662. }
  663. switch (params->format & I915_OVERLAY_SWAP_MASK) {
  664. case I915_OVERLAY_NO_SWAP:
  665. break;
  666. case I915_OVERLAY_UV_SWAP:
  667. cmd |= OCMD_UV_SWAP;
  668. break;
  669. case I915_OVERLAY_Y_SWAP:
  670. cmd |= OCMD_Y_SWAP;
  671. break;
  672. case I915_OVERLAY_Y_AND_UV_SWAP:
  673. cmd |= OCMD_Y_AND_UV_SWAP;
  674. break;
  675. }
  676. }
  677. return cmd;
  678. }
  679. static int intel_overlay_do_put_image(struct intel_overlay *overlay,
  680. struct drm_gem_object *new_bo,
  681. struct put_image_params *params)
  682. {
  683. int ret, tmp_width;
  684. struct overlay_registers *regs;
  685. bool scale_changed = false;
  686. struct drm_i915_gem_object *bo_priv = to_intel_bo(new_bo);
  687. struct drm_device *dev = overlay->dev;
  688. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  689. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  690. BUG_ON(!overlay);
  691. ret = intel_overlay_release_old_vid(overlay);
  692. if (ret != 0)
  693. return ret;
  694. ret = i915_gem_object_pin(new_bo, PAGE_SIZE);
  695. if (ret != 0)
  696. return ret;
  697. ret = i915_gem_object_set_to_gtt_domain(new_bo, 0);
  698. if (ret != 0)
  699. goto out_unpin;
  700. if (!overlay->active) {
  701. regs = intel_overlay_map_regs(overlay);
  702. if (!regs) {
  703. ret = -ENOMEM;
  704. goto out_unpin;
  705. }
  706. regs->OCONFIG = OCONF_CC_OUT_8BIT;
  707. if (IS_I965GM(overlay->dev))
  708. regs->OCONFIG |= OCONF_CSC_MODE_BT709;
  709. regs->OCONFIG |= overlay->crtc->pipe == 0 ?
  710. OCONF_PIPE_A : OCONF_PIPE_B;
  711. intel_overlay_unmap_regs(overlay, regs);
  712. ret = intel_overlay_on(overlay);
  713. if (ret != 0)
  714. goto out_unpin;
  715. }
  716. regs = intel_overlay_map_regs(overlay);
  717. if (!regs) {
  718. ret = -ENOMEM;
  719. goto out_unpin;
  720. }
  721. regs->DWINPOS = (params->dst_y << 16) | params->dst_x;
  722. regs->DWINSZ = (params->dst_h << 16) | params->dst_w;
  723. if (params->format & I915_OVERLAY_YUV_PACKED)
  724. tmp_width = packed_width_bytes(params->format, params->src_w);
  725. else
  726. tmp_width = params->src_w;
  727. regs->SWIDTH = params->src_w;
  728. regs->SWIDTHSW = calc_swidthsw(overlay->dev,
  729. params->offset_Y, tmp_width);
  730. regs->SHEIGHT = params->src_h;
  731. regs->OBUF_0Y = bo_priv->gtt_offset + params-> offset_Y;
  732. regs->OSTRIDE = params->stride_Y;
  733. if (params->format & I915_OVERLAY_YUV_PLANAR) {
  734. int uv_hscale = uv_hsubsampling(params->format);
  735. int uv_vscale = uv_vsubsampling(params->format);
  736. u32 tmp_U, tmp_V;
  737. regs->SWIDTH |= (params->src_w/uv_hscale) << 16;
  738. tmp_U = calc_swidthsw(overlay->dev, params->offset_U,
  739. params->src_w/uv_hscale);
  740. tmp_V = calc_swidthsw(overlay->dev, params->offset_V,
  741. params->src_w/uv_hscale);
  742. regs->SWIDTHSW |= max_t(u32, tmp_U, tmp_V) << 16;
  743. regs->SHEIGHT |= (params->src_h/uv_vscale) << 16;
  744. regs->OBUF_0U = bo_priv->gtt_offset + params->offset_U;
  745. regs->OBUF_0V = bo_priv->gtt_offset + params->offset_V;
  746. regs->OSTRIDE |= params->stride_UV << 16;
  747. }
  748. scale_changed = update_scaling_factors(overlay, regs, params);
  749. update_colorkey(overlay, regs);
  750. regs->OCMD = overlay_cmd_reg(params);
  751. intel_overlay_unmap_regs(overlay, regs);
  752. ret = intel_overlay_continue(overlay, scale_changed);
  753. if (ret)
  754. goto out_unpin;
  755. overlay->old_vid_bo = overlay->vid_bo;
  756. overlay->vid_bo = to_intel_bo(new_bo);
  757. return 0;
  758. out_unpin:
  759. i915_gem_object_unpin(new_bo);
  760. return ret;
  761. }
  762. int intel_overlay_switch_off(struct intel_overlay *overlay,
  763. bool interruptible)
  764. {
  765. struct overlay_registers *regs;
  766. struct drm_device *dev = overlay->dev;
  767. int ret;
  768. BUG_ON(!mutex_is_locked(&dev->struct_mutex));
  769. BUG_ON(!mutex_is_locked(&dev->mode_config.mutex));
  770. if (overlay->hw_wedged) {
  771. ret = intel_overlay_recover_from_interrupt(overlay,
  772. interruptible);
  773. if (ret != 0)
  774. return ret;
  775. }
  776. if (!overlay->active)
  777. return 0;
  778. ret = intel_overlay_release_old_vid(overlay);
  779. if (ret != 0)
  780. return ret;
  781. regs = intel_overlay_map_regs(overlay);
  782. regs->OCMD = 0;
  783. intel_overlay_unmap_regs(overlay, regs);
  784. ret = intel_overlay_off(overlay, interruptible);
  785. if (ret != 0)
  786. return ret;
  787. intel_overlay_off_tail(overlay);
  788. return 0;
  789. }
  790. static int check_overlay_possible_on_crtc(struct intel_overlay *overlay,
  791. struct intel_crtc *crtc)
  792. {
  793. drm_i915_private_t *dev_priv = overlay->dev->dev_private;
  794. u32 pipeconf;
  795. int pipeconf_reg = (crtc->pipe == 0) ? PIPEACONF : PIPEBCONF;
  796. if (!crtc->base.enabled || crtc->dpms_mode != DRM_MODE_DPMS_ON)
  797. return -EINVAL;
  798. pipeconf = I915_READ(pipeconf_reg);
  799. /* can't use the overlay with double wide pipe */
  800. if (!IS_I965G(overlay->dev) && pipeconf & PIPEACONF_DOUBLE_WIDE)
  801. return -EINVAL;
  802. return 0;
  803. }
  804. static void update_pfit_vscale_ratio(struct intel_overlay *overlay)
  805. {
  806. struct drm_device *dev = overlay->dev;
  807. drm_i915_private_t *dev_priv = dev->dev_private;
  808. u32 pfit_control = I915_READ(PFIT_CONTROL);
  809. u32 ratio;
  810. /* XXX: This is not the same logic as in the xorg driver, but more in
  811. * line with the intel documentation for the i965
  812. */
  813. if (!IS_I965G(dev)) {
  814. if (pfit_control & VERT_AUTO_SCALE)
  815. ratio = I915_READ(PFIT_AUTO_RATIOS);
  816. else
  817. ratio = I915_READ(PFIT_PGM_RATIOS);
  818. ratio >>= PFIT_VERT_SCALE_SHIFT;
  819. } else { /* on i965 use the PGM reg to read out the autoscaler values */
  820. ratio = I915_READ(PFIT_PGM_RATIOS) >> PFIT_VERT_SCALE_SHIFT_965;
  821. }
  822. overlay->pfit_vscale_ratio = ratio;
  823. }
  824. static int check_overlay_dst(struct intel_overlay *overlay,
  825. struct drm_intel_overlay_put_image *rec)
  826. {
  827. struct drm_display_mode *mode = &overlay->crtc->base.mode;
  828. if (rec->dst_x < mode->crtc_hdisplay &&
  829. rec->dst_x + rec->dst_width <= mode->crtc_hdisplay &&
  830. rec->dst_y < mode->crtc_vdisplay &&
  831. rec->dst_y + rec->dst_height <= mode->crtc_vdisplay)
  832. return 0;
  833. else
  834. return -EINVAL;
  835. }
  836. static int check_overlay_scaling(struct put_image_params *rec)
  837. {
  838. u32 tmp;
  839. /* downscaling limit is 8.0 */
  840. tmp = ((rec->src_scan_h << 16) / rec->dst_h) >> 16;
  841. if (tmp > 7)
  842. return -EINVAL;
  843. tmp = ((rec->src_scan_w << 16) / rec->dst_w) >> 16;
  844. if (tmp > 7)
  845. return -EINVAL;
  846. return 0;
  847. }
  848. static int check_overlay_src(struct drm_device *dev,
  849. struct drm_intel_overlay_put_image *rec,
  850. struct drm_gem_object *new_bo)
  851. {
  852. int uv_hscale = uv_hsubsampling(rec->flags);
  853. int uv_vscale = uv_vsubsampling(rec->flags);
  854. u32 stride_mask, depth, tmp;
  855. /* check src dimensions */
  856. if (IS_845G(dev) || IS_I830(dev)) {
  857. if (rec->src_height > IMAGE_MAX_HEIGHT_LEGACY ||
  858. rec->src_width > IMAGE_MAX_WIDTH_LEGACY)
  859. return -EINVAL;
  860. } else {
  861. if (rec->src_height > IMAGE_MAX_HEIGHT ||
  862. rec->src_width > IMAGE_MAX_WIDTH)
  863. return -EINVAL;
  864. }
  865. /* better safe than sorry, use 4 as the maximal subsampling ratio */
  866. if (rec->src_height < N_VERT_Y_TAPS*4 ||
  867. rec->src_width < N_HORIZ_Y_TAPS*4)
  868. return -EINVAL;
  869. /* check alignment constraints */
  870. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  871. case I915_OVERLAY_RGB:
  872. /* not implemented */
  873. return -EINVAL;
  874. case I915_OVERLAY_YUV_PACKED:
  875. if (uv_vscale != 1)
  876. return -EINVAL;
  877. depth = packed_depth_bytes(rec->flags);
  878. if (depth < 0)
  879. return depth;
  880. /* ignore UV planes */
  881. rec->stride_UV = 0;
  882. rec->offset_U = 0;
  883. rec->offset_V = 0;
  884. /* check pixel alignment */
  885. if (rec->offset_Y % depth)
  886. return -EINVAL;
  887. break;
  888. case I915_OVERLAY_YUV_PLANAR:
  889. if (uv_vscale < 0 || uv_hscale < 0)
  890. return -EINVAL;
  891. /* no offset restrictions for planar formats */
  892. break;
  893. default:
  894. return -EINVAL;
  895. }
  896. if (rec->src_width % uv_hscale)
  897. return -EINVAL;
  898. /* stride checking */
  899. if (IS_I830(dev) || IS_845G(dev))
  900. stride_mask = 255;
  901. else
  902. stride_mask = 63;
  903. if (rec->stride_Y & stride_mask || rec->stride_UV & stride_mask)
  904. return -EINVAL;
  905. if (IS_I965G(dev) && rec->stride_Y < 512)
  906. return -EINVAL;
  907. tmp = (rec->flags & I915_OVERLAY_TYPE_MASK) == I915_OVERLAY_YUV_PLANAR ?
  908. 4096 : 8192;
  909. if (rec->stride_Y > tmp || rec->stride_UV > 2*1024)
  910. return -EINVAL;
  911. /* check buffer dimensions */
  912. switch (rec->flags & I915_OVERLAY_TYPE_MASK) {
  913. case I915_OVERLAY_RGB:
  914. case I915_OVERLAY_YUV_PACKED:
  915. /* always 4 Y values per depth pixels */
  916. if (packed_width_bytes(rec->flags, rec->src_width) > rec->stride_Y)
  917. return -EINVAL;
  918. tmp = rec->stride_Y*rec->src_height;
  919. if (rec->offset_Y + tmp > new_bo->size)
  920. return -EINVAL;
  921. break;
  922. case I915_OVERLAY_YUV_PLANAR:
  923. if (rec->src_width > rec->stride_Y)
  924. return -EINVAL;
  925. if (rec->src_width/uv_hscale > rec->stride_UV)
  926. return -EINVAL;
  927. tmp = rec->stride_Y * rec->src_height;
  928. if (rec->offset_Y + tmp > new_bo->size)
  929. return -EINVAL;
  930. tmp = rec->stride_UV * (rec->src_height / uv_vscale);
  931. if (rec->offset_U + tmp > new_bo->size ||
  932. rec->offset_V + tmp > new_bo->size)
  933. return -EINVAL;
  934. break;
  935. }
  936. return 0;
  937. }
  938. int intel_overlay_put_image(struct drm_device *dev, void *data,
  939. struct drm_file *file_priv)
  940. {
  941. struct drm_intel_overlay_put_image *put_image_rec = data;
  942. drm_i915_private_t *dev_priv = dev->dev_private;
  943. struct intel_overlay *overlay;
  944. struct drm_mode_object *drmmode_obj;
  945. struct intel_crtc *crtc;
  946. struct drm_gem_object *new_bo;
  947. struct put_image_params *params;
  948. int ret;
  949. if (!dev_priv) {
  950. DRM_ERROR("called with no initialization\n");
  951. return -EINVAL;
  952. }
  953. overlay = dev_priv->overlay;
  954. if (!overlay) {
  955. DRM_DEBUG("userspace bug: no overlay\n");
  956. return -ENODEV;
  957. }
  958. if (!(put_image_rec->flags & I915_OVERLAY_ENABLE)) {
  959. mutex_lock(&dev->mode_config.mutex);
  960. mutex_lock(&dev->struct_mutex);
  961. ret = intel_overlay_switch_off(overlay, true);
  962. mutex_unlock(&dev->struct_mutex);
  963. mutex_unlock(&dev->mode_config.mutex);
  964. return ret;
  965. }
  966. params = kmalloc(sizeof(struct put_image_params), GFP_KERNEL);
  967. if (!params)
  968. return -ENOMEM;
  969. drmmode_obj = drm_mode_object_find(dev, put_image_rec->crtc_id,
  970. DRM_MODE_OBJECT_CRTC);
  971. if (!drmmode_obj) {
  972. ret = -ENOENT;
  973. goto out_free;
  974. }
  975. crtc = to_intel_crtc(obj_to_crtc(drmmode_obj));
  976. new_bo = drm_gem_object_lookup(dev, file_priv,
  977. put_image_rec->bo_handle);
  978. if (!new_bo) {
  979. ret = -ENOENT;
  980. goto out_free;
  981. }
  982. mutex_lock(&dev->mode_config.mutex);
  983. mutex_lock(&dev->struct_mutex);
  984. if (overlay->hw_wedged) {
  985. ret = intel_overlay_recover_from_interrupt(overlay, 1);
  986. if (ret != 0)
  987. goto out_unlock;
  988. }
  989. if (overlay->crtc != crtc) {
  990. struct drm_display_mode *mode = &crtc->base.mode;
  991. ret = intel_overlay_switch_off(overlay, true);
  992. if (ret != 0)
  993. goto out_unlock;
  994. ret = check_overlay_possible_on_crtc(overlay, crtc);
  995. if (ret != 0)
  996. goto out_unlock;
  997. overlay->crtc = crtc;
  998. crtc->overlay = overlay;
  999. if (intel_panel_fitter_pipe(dev) == crtc->pipe
  1000. /* and line to wide, i.e. one-line-mode */
  1001. && mode->hdisplay > 1024) {
  1002. overlay->pfit_active = 1;
  1003. update_pfit_vscale_ratio(overlay);
  1004. } else
  1005. overlay->pfit_active = 0;
  1006. }
  1007. ret = check_overlay_dst(overlay, put_image_rec);
  1008. if (ret != 0)
  1009. goto out_unlock;
  1010. if (overlay->pfit_active) {
  1011. params->dst_y = ((((u32)put_image_rec->dst_y) << 12) /
  1012. overlay->pfit_vscale_ratio);
  1013. /* shifting right rounds downwards, so add 1 */
  1014. params->dst_h = ((((u32)put_image_rec->dst_height) << 12) /
  1015. overlay->pfit_vscale_ratio) + 1;
  1016. } else {
  1017. params->dst_y = put_image_rec->dst_y;
  1018. params->dst_h = put_image_rec->dst_height;
  1019. }
  1020. params->dst_x = put_image_rec->dst_x;
  1021. params->dst_w = put_image_rec->dst_width;
  1022. params->src_w = put_image_rec->src_width;
  1023. params->src_h = put_image_rec->src_height;
  1024. params->src_scan_w = put_image_rec->src_scan_width;
  1025. params->src_scan_h = put_image_rec->src_scan_height;
  1026. if (params->src_scan_h > params->src_h ||
  1027. params->src_scan_w > params->src_w) {
  1028. ret = -EINVAL;
  1029. goto out_unlock;
  1030. }
  1031. ret = check_overlay_src(dev, put_image_rec, new_bo);
  1032. if (ret != 0)
  1033. goto out_unlock;
  1034. params->format = put_image_rec->flags & ~I915_OVERLAY_FLAGS_MASK;
  1035. params->stride_Y = put_image_rec->stride_Y;
  1036. params->stride_UV = put_image_rec->stride_UV;
  1037. params->offset_Y = put_image_rec->offset_Y;
  1038. params->offset_U = put_image_rec->offset_U;
  1039. params->offset_V = put_image_rec->offset_V;
  1040. /* Check scaling after src size to prevent a divide-by-zero. */
  1041. ret = check_overlay_scaling(params);
  1042. if (ret != 0)
  1043. goto out_unlock;
  1044. ret = intel_overlay_do_put_image(overlay, new_bo, params);
  1045. if (ret != 0)
  1046. goto out_unlock;
  1047. mutex_unlock(&dev->struct_mutex);
  1048. mutex_unlock(&dev->mode_config.mutex);
  1049. kfree(params);
  1050. return 0;
  1051. out_unlock:
  1052. mutex_unlock(&dev->struct_mutex);
  1053. mutex_unlock(&dev->mode_config.mutex);
  1054. drm_gem_object_unreference_unlocked(new_bo);
  1055. out_free:
  1056. kfree(params);
  1057. return ret;
  1058. }
  1059. static void update_reg_attrs(struct intel_overlay *overlay,
  1060. struct overlay_registers *regs)
  1061. {
  1062. regs->OCLRC0 = (overlay->contrast << 18) | (overlay->brightness & 0xff);
  1063. regs->OCLRC1 = overlay->saturation;
  1064. }
  1065. static bool check_gamma_bounds(u32 gamma1, u32 gamma2)
  1066. {
  1067. int i;
  1068. if (gamma1 & 0xff000000 || gamma2 & 0xff000000)
  1069. return false;
  1070. for (i = 0; i < 3; i++) {
  1071. if (((gamma1 >> i*8) & 0xff) >= ((gamma2 >> i*8) & 0xff))
  1072. return false;
  1073. }
  1074. return true;
  1075. }
  1076. static bool check_gamma5_errata(u32 gamma5)
  1077. {
  1078. int i;
  1079. for (i = 0; i < 3; i++) {
  1080. if (((gamma5 >> i*8) & 0xff) == 0x80)
  1081. return false;
  1082. }
  1083. return true;
  1084. }
  1085. static int check_gamma(struct drm_intel_overlay_attrs *attrs)
  1086. {
  1087. if (!check_gamma_bounds(0, attrs->gamma0) ||
  1088. !check_gamma_bounds(attrs->gamma0, attrs->gamma1) ||
  1089. !check_gamma_bounds(attrs->gamma1, attrs->gamma2) ||
  1090. !check_gamma_bounds(attrs->gamma2, attrs->gamma3) ||
  1091. !check_gamma_bounds(attrs->gamma3, attrs->gamma4) ||
  1092. !check_gamma_bounds(attrs->gamma4, attrs->gamma5) ||
  1093. !check_gamma_bounds(attrs->gamma5, 0x00ffffff))
  1094. return -EINVAL;
  1095. if (!check_gamma5_errata(attrs->gamma5))
  1096. return -EINVAL;
  1097. return 0;
  1098. }
  1099. int intel_overlay_attrs(struct drm_device *dev, void *data,
  1100. struct drm_file *file_priv)
  1101. {
  1102. struct drm_intel_overlay_attrs *attrs = data;
  1103. drm_i915_private_t *dev_priv = dev->dev_private;
  1104. struct intel_overlay *overlay;
  1105. struct overlay_registers *regs;
  1106. int ret;
  1107. if (!dev_priv) {
  1108. DRM_ERROR("called with no initialization\n");
  1109. return -EINVAL;
  1110. }
  1111. overlay = dev_priv->overlay;
  1112. if (!overlay) {
  1113. DRM_DEBUG("userspace bug: no overlay\n");
  1114. return -ENODEV;
  1115. }
  1116. mutex_lock(&dev->mode_config.mutex);
  1117. mutex_lock(&dev->struct_mutex);
  1118. ret = -EINVAL;
  1119. if (!(attrs->flags & I915_OVERLAY_UPDATE_ATTRS)) {
  1120. attrs->color_key = overlay->color_key;
  1121. attrs->brightness = overlay->brightness;
  1122. attrs->contrast = overlay->contrast;
  1123. attrs->saturation = overlay->saturation;
  1124. if (IS_I9XX(dev)) {
  1125. attrs->gamma0 = I915_READ(OGAMC0);
  1126. attrs->gamma1 = I915_READ(OGAMC1);
  1127. attrs->gamma2 = I915_READ(OGAMC2);
  1128. attrs->gamma3 = I915_READ(OGAMC3);
  1129. attrs->gamma4 = I915_READ(OGAMC4);
  1130. attrs->gamma5 = I915_READ(OGAMC5);
  1131. }
  1132. } else {
  1133. if (attrs->brightness < -128 || attrs->brightness > 127)
  1134. goto out_unlock;
  1135. if (attrs->contrast > 255)
  1136. goto out_unlock;
  1137. if (attrs->saturation > 1023)
  1138. goto out_unlock;
  1139. overlay->color_key = attrs->color_key;
  1140. overlay->brightness = attrs->brightness;
  1141. overlay->contrast = attrs->contrast;
  1142. overlay->saturation = attrs->saturation;
  1143. regs = intel_overlay_map_regs(overlay);
  1144. if (!regs) {
  1145. ret = -ENOMEM;
  1146. goto out_unlock;
  1147. }
  1148. update_reg_attrs(overlay, regs);
  1149. intel_overlay_unmap_regs(overlay, regs);
  1150. if (attrs->flags & I915_OVERLAY_UPDATE_GAMMA) {
  1151. if (!IS_I9XX(dev))
  1152. goto out_unlock;
  1153. if (overlay->active) {
  1154. ret = -EBUSY;
  1155. goto out_unlock;
  1156. }
  1157. ret = check_gamma(attrs);
  1158. if (ret)
  1159. goto out_unlock;
  1160. I915_WRITE(OGAMC0, attrs->gamma0);
  1161. I915_WRITE(OGAMC1, attrs->gamma1);
  1162. I915_WRITE(OGAMC2, attrs->gamma2);
  1163. I915_WRITE(OGAMC3, attrs->gamma3);
  1164. I915_WRITE(OGAMC4, attrs->gamma4);
  1165. I915_WRITE(OGAMC5, attrs->gamma5);
  1166. }
  1167. }
  1168. ret = 0;
  1169. out_unlock:
  1170. mutex_unlock(&dev->struct_mutex);
  1171. mutex_unlock(&dev->mode_config.mutex);
  1172. return ret;
  1173. }
  1174. void intel_setup_overlay(struct drm_device *dev)
  1175. {
  1176. drm_i915_private_t *dev_priv = dev->dev_private;
  1177. struct intel_overlay *overlay;
  1178. struct drm_gem_object *reg_bo;
  1179. struct overlay_registers *regs;
  1180. int ret;
  1181. if (!HAS_OVERLAY(dev))
  1182. return;
  1183. overlay = kzalloc(sizeof(struct intel_overlay), GFP_KERNEL);
  1184. if (!overlay)
  1185. return;
  1186. overlay->dev = dev;
  1187. reg_bo = i915_gem_alloc_object(dev, PAGE_SIZE);
  1188. if (!reg_bo)
  1189. goto out_free;
  1190. overlay->reg_bo = to_intel_bo(reg_bo);
  1191. if (OVERLAY_NEEDS_PHYSICAL(dev)) {
  1192. ret = i915_gem_attach_phys_object(dev, reg_bo,
  1193. I915_GEM_PHYS_OVERLAY_REGS,
  1194. PAGE_SIZE);
  1195. if (ret) {
  1196. DRM_ERROR("failed to attach phys overlay regs\n");
  1197. goto out_free_bo;
  1198. }
  1199. overlay->flip_addr = overlay->reg_bo->phys_obj->handle->busaddr;
  1200. } else {
  1201. ret = i915_gem_object_pin(reg_bo, PAGE_SIZE);
  1202. if (ret) {
  1203. DRM_ERROR("failed to pin overlay register bo\n");
  1204. goto out_free_bo;
  1205. }
  1206. overlay->flip_addr = overlay->reg_bo->gtt_offset;
  1207. ret = i915_gem_object_set_to_gtt_domain(reg_bo, true);
  1208. if (ret) {
  1209. DRM_ERROR("failed to move overlay register bo into the GTT\n");
  1210. goto out_unpin_bo;
  1211. }
  1212. }
  1213. /* init all values */
  1214. overlay->color_key = 0x0101fe;
  1215. overlay->brightness = -19;
  1216. overlay->contrast = 75;
  1217. overlay->saturation = 146;
  1218. regs = intel_overlay_map_regs(overlay);
  1219. if (!regs)
  1220. goto out_free_bo;
  1221. memset(regs, 0, sizeof(struct overlay_registers));
  1222. update_polyphase_filter(regs);
  1223. update_reg_attrs(overlay, regs);
  1224. intel_overlay_unmap_regs(overlay, regs);
  1225. dev_priv->overlay = overlay;
  1226. DRM_INFO("initialized overlay support\n");
  1227. return;
  1228. out_unpin_bo:
  1229. i915_gem_object_unpin(reg_bo);
  1230. out_free_bo:
  1231. drm_gem_object_unreference(reg_bo);
  1232. out_free:
  1233. kfree(overlay);
  1234. return;
  1235. }
  1236. void intel_cleanup_overlay(struct drm_device *dev)
  1237. {
  1238. drm_i915_private_t *dev_priv = dev->dev_private;
  1239. if (!dev_priv->overlay)
  1240. return;
  1241. /* The bo's should be free'd by the generic code already.
  1242. * Furthermore modesetting teardown happens beforehand so the
  1243. * hardware should be off already */
  1244. BUG_ON(dev_priv->overlay->active);
  1245. drm_gem_object_unreference_unlocked(&dev_priv->overlay->reg_bo->base);
  1246. kfree(dev_priv->overlay);
  1247. }
  1248. struct intel_overlay_error_state {
  1249. struct overlay_registers regs;
  1250. unsigned long base;
  1251. u32 dovsta;
  1252. u32 isr;
  1253. };
  1254. struct intel_overlay_error_state *
  1255. intel_overlay_capture_error_state(struct drm_device *dev)
  1256. {
  1257. drm_i915_private_t *dev_priv = dev->dev_private;
  1258. struct intel_overlay *overlay = dev_priv->overlay;
  1259. struct intel_overlay_error_state *error;
  1260. struct overlay_registers __iomem *regs;
  1261. if (!overlay || !overlay->active)
  1262. return NULL;
  1263. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  1264. if (error == NULL)
  1265. return NULL;
  1266. error->dovsta = I915_READ(DOVSTA);
  1267. error->isr = I915_READ(ISR);
  1268. if (OVERLAY_NEEDS_PHYSICAL(overlay->dev))
  1269. error->base = (long) overlay->reg_bo->phys_obj->handle->vaddr;
  1270. else
  1271. error->base = (long) overlay->reg_bo->gtt_offset;
  1272. regs = intel_overlay_map_regs_atomic(overlay, KM_IRQ0);
  1273. if (!regs)
  1274. goto err;
  1275. memcpy_fromio(&error->regs, regs, sizeof(struct overlay_registers));
  1276. intel_overlay_unmap_regs_atomic(overlay, KM_IRQ0, regs);
  1277. return error;
  1278. err:
  1279. kfree(error);
  1280. return NULL;
  1281. }
  1282. void
  1283. intel_overlay_print_error_state(struct seq_file *m, struct intel_overlay_error_state *error)
  1284. {
  1285. seq_printf(m, "Overlay, status: 0x%08x, interrupt: 0x%08x\n",
  1286. error->dovsta, error->isr);
  1287. seq_printf(m, " Register file at 0x%08lx:\n",
  1288. error->base);
  1289. #define P(x) seq_printf(m, " " #x ": 0x%08x\n", error->regs.x)
  1290. P(OBUF_0Y);
  1291. P(OBUF_1Y);
  1292. P(OBUF_0U);
  1293. P(OBUF_0V);
  1294. P(OBUF_1U);
  1295. P(OBUF_1V);
  1296. P(OSTRIDE);
  1297. P(YRGB_VPH);
  1298. P(UV_VPH);
  1299. P(HORZ_PH);
  1300. P(INIT_PHS);
  1301. P(DWINPOS);
  1302. P(DWINSZ);
  1303. P(SWIDTH);
  1304. P(SWIDTHSW);
  1305. P(SHEIGHT);
  1306. P(YRGBSCALE);
  1307. P(UVSCALE);
  1308. P(OCLRC0);
  1309. P(OCLRC1);
  1310. P(DCLRKV);
  1311. P(DCLRKM);
  1312. P(SCLRKVH);
  1313. P(SCLRKVL);
  1314. P(SCLRKEN);
  1315. P(OCONFIG);
  1316. P(OCMD);
  1317. P(OSTART_0Y);
  1318. P(OSTART_1Y);
  1319. P(OSTART_0U);
  1320. P(OSTART_0V);
  1321. P(OSTART_1U);
  1322. P(OSTART_1V);
  1323. P(OTILEOFF_0Y);
  1324. P(OTILEOFF_1Y);
  1325. P(OTILEOFF_0U);
  1326. P(OTILEOFF_0V);
  1327. P(OTILEOFF_1U);
  1328. P(OTILEOFF_1V);
  1329. P(FASTHSCALE);
  1330. P(UVSCALEV);
  1331. #undef P
  1332. }