main.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951
  1. /*
  2. * This file is part of wl18xx
  3. *
  4. * Copyright (C) 2011 Texas Instruments
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/ip.h>
  24. #include "../wlcore/wlcore.h"
  25. #include "../wlcore/debug.h"
  26. #include "../wlcore/io.h"
  27. #include "../wlcore/acx.h"
  28. #include "../wlcore/tx.h"
  29. #include "../wlcore/rx.h"
  30. #include "../wlcore/io.h"
  31. #include "../wlcore/boot.h"
  32. #include "reg.h"
  33. #include "conf.h"
  34. #include "acx.h"
  35. #include "tx.h"
  36. #include "wl18xx.h"
  37. #define WL18XX_RX_CHECKSUM_MASK 0x40
  38. static const u8 wl18xx_rate_to_idx_2ghz[] = {
  39. /* MCS rates are used only with 11n */
  40. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  41. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  42. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  43. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  44. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  45. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  46. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  47. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  48. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  49. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  50. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  51. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  52. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  53. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  54. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  55. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  56. 11, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  57. 10, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  58. 9, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  59. 8, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  60. /* TI-specific rate */
  61. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  62. 7, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  63. 6, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  64. 3, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  65. 5, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  66. 4, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  67. 2, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  68. 1, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  69. 0 /* WL18XX_CONF_HW_RXTX_RATE_1 */
  70. };
  71. static const u8 wl18xx_rate_to_idx_5ghz[] = {
  72. /* MCS rates are used only with 11n */
  73. 15, /* WL18XX_CONF_HW_RXTX_RATE_MCS15 */
  74. 14, /* WL18XX_CONF_HW_RXTX_RATE_MCS14 */
  75. 13, /* WL18XX_CONF_HW_RXTX_RATE_MCS13 */
  76. 12, /* WL18XX_CONF_HW_RXTX_RATE_MCS12 */
  77. 11, /* WL18XX_CONF_HW_RXTX_RATE_MCS11 */
  78. 10, /* WL18XX_CONF_HW_RXTX_RATE_MCS10 */
  79. 9, /* WL18XX_CONF_HW_RXTX_RATE_MCS9 */
  80. 8, /* WL18XX_CONF_HW_RXTX_RATE_MCS8 */
  81. 7, /* WL18XX_CONF_HW_RXTX_RATE_MCS7 */
  82. 6, /* WL18XX_CONF_HW_RXTX_RATE_MCS6 */
  83. 5, /* WL18XX_CONF_HW_RXTX_RATE_MCS5 */
  84. 4, /* WL18XX_CONF_HW_RXTX_RATE_MCS4 */
  85. 3, /* WL18XX_CONF_HW_RXTX_RATE_MCS3 */
  86. 2, /* WL18XX_CONF_HW_RXTX_RATE_MCS2 */
  87. 1, /* WL18XX_CONF_HW_RXTX_RATE_MCS1 */
  88. 0, /* WL18XX_CONF_HW_RXTX_RATE_MCS0 */
  89. 7, /* WL18XX_CONF_HW_RXTX_RATE_54 */
  90. 6, /* WL18XX_CONF_HW_RXTX_RATE_48 */
  91. 5, /* WL18XX_CONF_HW_RXTX_RATE_36 */
  92. 4, /* WL18XX_CONF_HW_RXTX_RATE_24 */
  93. /* TI-specific rate */
  94. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_22 */
  95. 3, /* WL18XX_CONF_HW_RXTX_RATE_18 */
  96. 2, /* WL18XX_CONF_HW_RXTX_RATE_12 */
  97. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_11 */
  98. 1, /* WL18XX_CONF_HW_RXTX_RATE_9 */
  99. 0, /* WL18XX_CONF_HW_RXTX_RATE_6 */
  100. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_5_5 */
  101. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_2 */
  102. CONF_HW_RXTX_RATE_UNSUPPORTED, /* WL18XX_CONF_HW_RXTX_RATE_1 */
  103. };
  104. static const u8 *wl18xx_band_rate_to_idx[] = {
  105. [IEEE80211_BAND_2GHZ] = wl18xx_rate_to_idx_2ghz,
  106. [IEEE80211_BAND_5GHZ] = wl18xx_rate_to_idx_5ghz
  107. };
  108. enum wl18xx_hw_rates {
  109. WL18XX_CONF_HW_RXTX_RATE_MCS15 = 0,
  110. WL18XX_CONF_HW_RXTX_RATE_MCS14,
  111. WL18XX_CONF_HW_RXTX_RATE_MCS13,
  112. WL18XX_CONF_HW_RXTX_RATE_MCS12,
  113. WL18XX_CONF_HW_RXTX_RATE_MCS11,
  114. WL18XX_CONF_HW_RXTX_RATE_MCS10,
  115. WL18XX_CONF_HW_RXTX_RATE_MCS9,
  116. WL18XX_CONF_HW_RXTX_RATE_MCS8,
  117. WL18XX_CONF_HW_RXTX_RATE_MCS7,
  118. WL18XX_CONF_HW_RXTX_RATE_MCS6,
  119. WL18XX_CONF_HW_RXTX_RATE_MCS5,
  120. WL18XX_CONF_HW_RXTX_RATE_MCS4,
  121. WL18XX_CONF_HW_RXTX_RATE_MCS3,
  122. WL18XX_CONF_HW_RXTX_RATE_MCS2,
  123. WL18XX_CONF_HW_RXTX_RATE_MCS1,
  124. WL18XX_CONF_HW_RXTX_RATE_MCS0,
  125. WL18XX_CONF_HW_RXTX_RATE_54,
  126. WL18XX_CONF_HW_RXTX_RATE_48,
  127. WL18XX_CONF_HW_RXTX_RATE_36,
  128. WL18XX_CONF_HW_RXTX_RATE_24,
  129. WL18XX_CONF_HW_RXTX_RATE_22,
  130. WL18XX_CONF_HW_RXTX_RATE_18,
  131. WL18XX_CONF_HW_RXTX_RATE_12,
  132. WL18XX_CONF_HW_RXTX_RATE_11,
  133. WL18XX_CONF_HW_RXTX_RATE_9,
  134. WL18XX_CONF_HW_RXTX_RATE_6,
  135. WL18XX_CONF_HW_RXTX_RATE_5_5,
  136. WL18XX_CONF_HW_RXTX_RATE_2,
  137. WL18XX_CONF_HW_RXTX_RATE_1,
  138. WL18XX_CONF_HW_RXTX_RATE_MAX,
  139. };
  140. static struct wlcore_conf wl18xx_conf = {
  141. .sg = {
  142. .params = {
  143. [CONF_SG_ACL_BT_MASTER_MIN_BR] = 10,
  144. [CONF_SG_ACL_BT_MASTER_MAX_BR] = 180,
  145. [CONF_SG_ACL_BT_SLAVE_MIN_BR] = 10,
  146. [CONF_SG_ACL_BT_SLAVE_MAX_BR] = 180,
  147. [CONF_SG_ACL_BT_MASTER_MIN_EDR] = 10,
  148. [CONF_SG_ACL_BT_MASTER_MAX_EDR] = 80,
  149. [CONF_SG_ACL_BT_SLAVE_MIN_EDR] = 10,
  150. [CONF_SG_ACL_BT_SLAVE_MAX_EDR] = 80,
  151. [CONF_SG_ACL_WLAN_PS_MASTER_BR] = 8,
  152. [CONF_SG_ACL_WLAN_PS_SLAVE_BR] = 8,
  153. [CONF_SG_ACL_WLAN_PS_MASTER_EDR] = 20,
  154. [CONF_SG_ACL_WLAN_PS_SLAVE_EDR] = 20,
  155. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_BR] = 20,
  156. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_BR] = 35,
  157. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_BR] = 16,
  158. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_BR] = 35,
  159. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MIN_EDR] = 32,
  160. [CONF_SG_ACL_WLAN_ACTIVE_MASTER_MAX_EDR] = 50,
  161. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MIN_EDR] = 28,
  162. [CONF_SG_ACL_WLAN_ACTIVE_SLAVE_MAX_EDR] = 50,
  163. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_BR] = 10,
  164. [CONF_SG_ACL_ACTIVE_SCAN_WLAN_EDR] = 20,
  165. [CONF_SG_ACL_PASSIVE_SCAN_BT_BR] = 75,
  166. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_BR] = 15,
  167. [CONF_SG_ACL_PASSIVE_SCAN_BT_EDR] = 27,
  168. [CONF_SG_ACL_PASSIVE_SCAN_WLAN_EDR] = 17,
  169. /* active scan params */
  170. [CONF_SG_AUTO_SCAN_PROBE_REQ] = 170,
  171. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_HV3] = 50,
  172. [CONF_SG_ACTIVE_SCAN_DURATION_FACTOR_A2DP] = 100,
  173. /* passive scan params */
  174. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_BR] = 800,
  175. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_A2DP_EDR] = 200,
  176. [CONF_SG_PASSIVE_SCAN_DURATION_FACTOR_HV3] = 200,
  177. /* passive scan in dual antenna params */
  178. [CONF_SG_CONSECUTIVE_HV3_IN_PASSIVE_SCAN] = 0,
  179. [CONF_SG_BCN_HV3_COLLISION_THRESH_IN_PASSIVE_SCAN] = 0,
  180. [CONF_SG_TX_RX_PROTECTION_BWIDTH_IN_PASSIVE_SCAN] = 0,
  181. /* general params */
  182. [CONF_SG_STA_FORCE_PS_IN_BT_SCO] = 1,
  183. [CONF_SG_ANTENNA_CONFIGURATION] = 0,
  184. [CONF_SG_BEACON_MISS_PERCENT] = 60,
  185. [CONF_SG_DHCP_TIME] = 5000,
  186. [CONF_SG_RXT] = 1200,
  187. [CONF_SG_TXT] = 1000,
  188. [CONF_SG_ADAPTIVE_RXT_TXT] = 1,
  189. [CONF_SG_GENERAL_USAGE_BIT_MAP] = 3,
  190. [CONF_SG_HV3_MAX_SERVED] = 6,
  191. [CONF_SG_PS_POLL_TIMEOUT] = 10,
  192. [CONF_SG_UPSD_TIMEOUT] = 10,
  193. [CONF_SG_CONSECUTIVE_CTS_THRESHOLD] = 2,
  194. [CONF_SG_STA_RX_WINDOW_AFTER_DTIM] = 5,
  195. [CONF_SG_STA_CONNECTION_PROTECTION_TIME] = 30,
  196. /* AP params */
  197. [CONF_AP_BEACON_MISS_TX] = 3,
  198. [CONF_AP_RX_WINDOW_AFTER_BEACON] = 10,
  199. [CONF_AP_BEACON_WINDOW_INTERVAL] = 2,
  200. [CONF_AP_CONNECTION_PROTECTION_TIME] = 0,
  201. [CONF_AP_BT_ACL_VAL_BT_SERVE_TIME] = 25,
  202. [CONF_AP_BT_ACL_VAL_WL_SERVE_TIME] = 25,
  203. /* CTS Diluting params */
  204. [CONF_SG_CTS_DILUTED_BAD_RX_PACKETS_TH] = 0,
  205. [CONF_SG_CTS_CHOP_IN_DUAL_ANT_SCO_MASTER] = 0,
  206. },
  207. .state = CONF_SG_PROTECTIVE,
  208. },
  209. .rx = {
  210. .rx_msdu_life_time = 512000,
  211. .packet_detection_threshold = 0,
  212. .ps_poll_timeout = 15,
  213. .upsd_timeout = 15,
  214. .rts_threshold = IEEE80211_MAX_RTS_THRESHOLD,
  215. .rx_cca_threshold = 0,
  216. .irq_blk_threshold = 0xFFFF,
  217. .irq_pkt_threshold = 0,
  218. .irq_timeout = 600,
  219. .queue_type = CONF_RX_QUEUE_TYPE_LOW_PRIORITY,
  220. },
  221. .tx = {
  222. .tx_energy_detection = 0,
  223. .sta_rc_conf = {
  224. .enabled_rates = 0,
  225. .short_retry_limit = 10,
  226. .long_retry_limit = 10,
  227. .aflags = 0,
  228. },
  229. .ac_conf_count = 4,
  230. .ac_conf = {
  231. [CONF_TX_AC_BE] = {
  232. .ac = CONF_TX_AC_BE,
  233. .cw_min = 15,
  234. .cw_max = 63,
  235. .aifsn = 3,
  236. .tx_op_limit = 0,
  237. },
  238. [CONF_TX_AC_BK] = {
  239. .ac = CONF_TX_AC_BK,
  240. .cw_min = 15,
  241. .cw_max = 63,
  242. .aifsn = 7,
  243. .tx_op_limit = 0,
  244. },
  245. [CONF_TX_AC_VI] = {
  246. .ac = CONF_TX_AC_VI,
  247. .cw_min = 15,
  248. .cw_max = 63,
  249. .aifsn = CONF_TX_AIFS_PIFS,
  250. .tx_op_limit = 3008,
  251. },
  252. [CONF_TX_AC_VO] = {
  253. .ac = CONF_TX_AC_VO,
  254. .cw_min = 15,
  255. .cw_max = 63,
  256. .aifsn = CONF_TX_AIFS_PIFS,
  257. .tx_op_limit = 1504,
  258. },
  259. },
  260. .max_tx_retries = 100,
  261. .ap_aging_period = 300,
  262. .tid_conf_count = 4,
  263. .tid_conf = {
  264. [CONF_TX_AC_BE] = {
  265. .queue_id = CONF_TX_AC_BE,
  266. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  267. .tsid = CONF_TX_AC_BE,
  268. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  269. .ack_policy = CONF_ACK_POLICY_LEGACY,
  270. .apsd_conf = {0, 0},
  271. },
  272. [CONF_TX_AC_BK] = {
  273. .queue_id = CONF_TX_AC_BK,
  274. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  275. .tsid = CONF_TX_AC_BK,
  276. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  277. .ack_policy = CONF_ACK_POLICY_LEGACY,
  278. .apsd_conf = {0, 0},
  279. },
  280. [CONF_TX_AC_VI] = {
  281. .queue_id = CONF_TX_AC_VI,
  282. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  283. .tsid = CONF_TX_AC_VI,
  284. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  285. .ack_policy = CONF_ACK_POLICY_LEGACY,
  286. .apsd_conf = {0, 0},
  287. },
  288. [CONF_TX_AC_VO] = {
  289. .queue_id = CONF_TX_AC_VO,
  290. .channel_type = CONF_CHANNEL_TYPE_EDCF,
  291. .tsid = CONF_TX_AC_VO,
  292. .ps_scheme = CONF_PS_SCHEME_LEGACY,
  293. .ack_policy = CONF_ACK_POLICY_LEGACY,
  294. .apsd_conf = {0, 0},
  295. },
  296. },
  297. .frag_threshold = IEEE80211_MAX_FRAG_THRESHOLD,
  298. .tx_compl_timeout = 350,
  299. .tx_compl_threshold = 10,
  300. .basic_rate = CONF_HW_BIT_RATE_1MBPS,
  301. .basic_rate_5 = CONF_HW_BIT_RATE_6MBPS,
  302. .tmpl_short_retry_limit = 10,
  303. .tmpl_long_retry_limit = 10,
  304. .tx_watchdog_timeout = 5000,
  305. },
  306. .conn = {
  307. .wake_up_event = CONF_WAKE_UP_EVENT_DTIM,
  308. .listen_interval = 1,
  309. .suspend_wake_up_event = CONF_WAKE_UP_EVENT_N_DTIM,
  310. .suspend_listen_interval = 3,
  311. .bcn_filt_mode = CONF_BCN_FILT_MODE_ENABLED,
  312. .bcn_filt_ie_count = 2,
  313. .bcn_filt_ie = {
  314. [0] = {
  315. .ie = WLAN_EID_CHANNEL_SWITCH,
  316. .rule = CONF_BCN_RULE_PASS_ON_APPEARANCE,
  317. },
  318. [1] = {
  319. .ie = WLAN_EID_HT_OPERATION,
  320. .rule = CONF_BCN_RULE_PASS_ON_CHANGE,
  321. },
  322. },
  323. .synch_fail_thold = 10,
  324. .bss_lose_timeout = 100,
  325. .beacon_rx_timeout = 10000,
  326. .broadcast_timeout = 20000,
  327. .rx_broadcast_in_ps = 1,
  328. .ps_poll_threshold = 10,
  329. .bet_enable = CONF_BET_MODE_ENABLE,
  330. .bet_max_consecutive = 50,
  331. .psm_entry_retries = 8,
  332. .psm_exit_retries = 16,
  333. .psm_entry_nullfunc_retries = 3,
  334. .dynamic_ps_timeout = 40,
  335. .forced_ps = false,
  336. .keep_alive_interval = 55000,
  337. .max_listen_interval = 20,
  338. },
  339. .itrim = {
  340. .enable = false,
  341. .timeout = 50000,
  342. },
  343. .pm_config = {
  344. .host_clk_settling_time = 5000,
  345. .host_fast_wakeup_support = false
  346. },
  347. .roam_trigger = {
  348. .trigger_pacing = 1,
  349. .avg_weight_rssi_beacon = 20,
  350. .avg_weight_rssi_data = 10,
  351. .avg_weight_snr_beacon = 20,
  352. .avg_weight_snr_data = 10,
  353. },
  354. .scan = {
  355. .min_dwell_time_active = 7500,
  356. .max_dwell_time_active = 30000,
  357. .min_dwell_time_passive = 100000,
  358. .max_dwell_time_passive = 100000,
  359. .num_probe_reqs = 2,
  360. .split_scan_timeout = 50000,
  361. },
  362. .sched_scan = {
  363. /*
  364. * Values are in TU/1000 but since sched scan FW command
  365. * params are in TUs rounding up may occur.
  366. */
  367. .base_dwell_time = 7500,
  368. .max_dwell_time_delta = 22500,
  369. /* based on 250bits per probe @1Mbps */
  370. .dwell_time_delta_per_probe = 2000,
  371. /* based on 250bits per probe @6Mbps (plus a bit more) */
  372. .dwell_time_delta_per_probe_5 = 350,
  373. .dwell_time_passive = 100000,
  374. .dwell_time_dfs = 150000,
  375. .num_probe_reqs = 2,
  376. .rssi_threshold = -90,
  377. .snr_threshold = 0,
  378. },
  379. .ht = {
  380. .rx_ba_win_size = 10,
  381. .tx_ba_win_size = 10,
  382. .inactivity_timeout = 10000,
  383. .tx_ba_tid_bitmap = CONF_TX_BA_ENABLED_TID_BITMAP,
  384. },
  385. .mem = {
  386. .num_stations = 1,
  387. .ssid_profiles = 1,
  388. .rx_block_num = 40,
  389. .tx_min_block_num = 40,
  390. .dynamic_memory = 1,
  391. .min_req_tx_blocks = 45,
  392. .min_req_rx_blocks = 22,
  393. .tx_min = 27,
  394. },
  395. .fm_coex = {
  396. .enable = true,
  397. .swallow_period = 5,
  398. .n_divider_fref_set_1 = 0xff, /* default */
  399. .n_divider_fref_set_2 = 12,
  400. .m_divider_fref_set_1 = 148,
  401. .m_divider_fref_set_2 = 0xffff, /* default */
  402. .coex_pll_stabilization_time = 0xffffffff, /* default */
  403. .ldo_stabilization_time = 0xffff, /* default */
  404. .fm_disturbed_band_margin = 0xff, /* default */
  405. .swallow_clk_diff = 0xff, /* default */
  406. },
  407. .rx_streaming = {
  408. .duration = 150,
  409. .queues = 0x1,
  410. .interval = 20,
  411. .always = 0,
  412. },
  413. .fwlog = {
  414. .mode = WL12XX_FWLOG_ON_DEMAND,
  415. .mem_blocks = 2,
  416. .severity = 0,
  417. .timestamp = WL12XX_FWLOG_TIMESTAMP_DISABLED,
  418. .output = WL12XX_FWLOG_OUTPUT_HOST,
  419. .threshold = 0,
  420. },
  421. .rate = {
  422. .rate_retry_score = 32000,
  423. .per_add = 8192,
  424. .per_th1 = 2048,
  425. .per_th2 = 4096,
  426. .max_per = 8100,
  427. .inverse_curiosity_factor = 5,
  428. .tx_fail_low_th = 4,
  429. .tx_fail_high_th = 10,
  430. .per_alpha_shift = 4,
  431. .per_add_shift = 13,
  432. .per_beta1_shift = 10,
  433. .per_beta2_shift = 8,
  434. .rate_check_up = 2,
  435. .rate_check_down = 12,
  436. .rate_retry_policy = {
  437. 0x00, 0x00, 0x00, 0x00, 0x00,
  438. 0x00, 0x00, 0x00, 0x00, 0x00,
  439. 0x00, 0x00, 0x00,
  440. },
  441. },
  442. .hangover = {
  443. .recover_time = 0,
  444. .hangover_period = 20,
  445. .dynamic_mode = 1,
  446. .early_termination_mode = 1,
  447. .max_period = 20,
  448. .min_period = 1,
  449. .increase_delta = 1,
  450. .decrease_delta = 2,
  451. .quiet_time = 4,
  452. .increase_time = 1,
  453. .window_size = 16,
  454. },
  455. };
  456. static struct wl18xx_priv_conf wl18xx_default_priv_conf = {
  457. .phy = {
  458. .phy_standalone = 0x00,
  459. .primary_clock_setting_time = 0x05,
  460. .clock_valid_on_wake_up = 0x00,
  461. .secondary_clock_setting_time = 0x05,
  462. .rdl = 0x01,
  463. .auto_detect = 0x00,
  464. .dedicated_fem = FEM_NONE,
  465. .low_band_component = COMPONENT_2_WAY_SWITCH,
  466. .low_band_component_type = 0x05,
  467. .high_band_component = COMPONENT_2_WAY_SWITCH,
  468. .high_band_component_type = 0x09,
  469. .number_of_assembled_ant2_4 = 0x01,
  470. .number_of_assembled_ant5 = 0x01,
  471. .external_pa_dc2dc = 0x00,
  472. .tcxo_ldo_voltage = 0x00,
  473. .xtal_itrim_val = 0x04,
  474. .srf_state = 0x00,
  475. .io_configuration = 0x01,
  476. .sdio_configuration = 0x00,
  477. .settings = 0x00,
  478. .enable_clpc = 0x00,
  479. .enable_tx_low_pwr_on_siso_rdl = 0x00,
  480. .rx_profile = 0x00,
  481. },
  482. };
  483. static const struct wlcore_partition_set wl18xx_ptable[PART_TABLE_LEN] = {
  484. [PART_TOP_PRCM_ELP_SOC] = {
  485. .mem = { .start = 0x00A02000, .size = 0x00010000 },
  486. .reg = { .start = 0x00807000, .size = 0x00005000 },
  487. .mem2 = { .start = 0x00800000, .size = 0x0000B000 },
  488. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  489. },
  490. [PART_DOWN] = {
  491. .mem = { .start = 0x00000000, .size = 0x00014000 },
  492. .reg = { .start = 0x00810000, .size = 0x0000BFFF },
  493. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  494. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  495. },
  496. [PART_BOOT] = {
  497. .mem = { .start = 0x00700000, .size = 0x0000030c },
  498. .reg = { .start = 0x00802000, .size = 0x00014578 },
  499. .mem2 = { .start = 0x00B00404, .size = 0x00001000 },
  500. .mem3 = { .start = 0x00C00000, .size = 0x00000400 },
  501. },
  502. [PART_WORK] = {
  503. .mem = { .start = 0x00800000, .size = 0x000050FC },
  504. .reg = { .start = 0x00B00404, .size = 0x00001000 },
  505. .mem2 = { .start = 0x00C00000, .size = 0x00000400 },
  506. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  507. },
  508. [PART_PHY_INIT] = {
  509. /* TODO: use the phy_conf struct size here */
  510. .mem = { .start = 0x80926000, .size = 252 },
  511. .reg = { .start = 0x00000000, .size = 0x00000000 },
  512. .mem2 = { .start = 0x00000000, .size = 0x00000000 },
  513. .mem3 = { .start = 0x00000000, .size = 0x00000000 },
  514. },
  515. };
  516. static const int wl18xx_rtable[REG_TABLE_LEN] = {
  517. [REG_ECPU_CONTROL] = WL18XX_REG_ECPU_CONTROL,
  518. [REG_INTERRUPT_NO_CLEAR] = WL18XX_REG_INTERRUPT_NO_CLEAR,
  519. [REG_INTERRUPT_ACK] = WL18XX_REG_INTERRUPT_ACK,
  520. [REG_COMMAND_MAILBOX_PTR] = WL18XX_REG_COMMAND_MAILBOX_PTR,
  521. [REG_EVENT_MAILBOX_PTR] = WL18XX_REG_EVENT_MAILBOX_PTR,
  522. [REG_INTERRUPT_TRIG] = WL18XX_REG_INTERRUPT_TRIG_H,
  523. [REG_INTERRUPT_MASK] = WL18XX_REG_INTERRUPT_MASK,
  524. [REG_PC_ON_RECOVERY] = 0, /* TODO: where is the PC? */
  525. [REG_CHIP_ID_B] = WL18XX_REG_CHIP_ID_B,
  526. [REG_CMD_MBOX_ADDRESS] = WL18XX_CMD_MBOX_ADDRESS,
  527. /* data access memory addresses, used with partition translation */
  528. [REG_SLV_MEM_DATA] = WL18XX_SLV_MEM_DATA,
  529. [REG_SLV_REG_DATA] = WL18XX_SLV_REG_DATA,
  530. /* raw data access memory addresses */
  531. [REG_RAW_FW_STATUS_ADDR] = WL18XX_FW_STATUS_ADDR,
  532. };
  533. /* TODO: maybe move to a new header file? */
  534. #define WL18XX_FW_NAME "ti-connectivity/wl18xx-fw.bin"
  535. static int wl18xx_identify_chip(struct wl1271 *wl)
  536. {
  537. int ret = 0;
  538. switch (wl->chip.id) {
  539. case CHIP_ID_185x_PG10:
  540. wl1271_debug(DEBUG_BOOT, "chip id 0x%x (185x PG10)",
  541. wl->chip.id);
  542. wl->sr_fw_name = WL18XX_FW_NAME;
  543. wl->quirks |= WLCORE_QUIRK_NO_ELP |
  544. WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN;
  545. /* TODO: need to blocksize alignment for RX/TX separately? */
  546. break;
  547. default:
  548. wl1271_warning("unsupported chip id: 0x%x", wl->chip.id);
  549. ret = -ENODEV;
  550. goto out;
  551. }
  552. out:
  553. return ret;
  554. }
  555. static void wl18xx_set_clk(struct wl1271 *wl)
  556. {
  557. /*
  558. * TODO: this is hardcoded just for DVP/EVB, fix according to
  559. * new unified_drv.
  560. */
  561. wl1271_write32(wl, WL18XX_SCR_PAD2, 0xB3);
  562. wlcore_set_partition(wl, &wl->ptable[PART_TOP_PRCM_ELP_SOC]);
  563. wl1271_write32(wl, 0x00A02360, 0xD0078);
  564. wl1271_write32(wl, 0x00A0236c, 0x12);
  565. wl1271_write32(wl, 0x00A02390, 0x20118);
  566. }
  567. static void wl18xx_boot_soft_reset(struct wl1271 *wl)
  568. {
  569. /* disable Rx/Tx */
  570. wl1271_write32(wl, WL18XX_ENABLE, 0x0);
  571. /* disable auto calibration on start*/
  572. wl1271_write32(wl, WL18XX_SPARE_A2, 0xffff);
  573. }
  574. static int wl18xx_pre_boot(struct wl1271 *wl)
  575. {
  576. /* TODO: add hw_pg_ver reading */
  577. wl18xx_set_clk(wl);
  578. /* Continue the ELP wake up sequence */
  579. wl1271_write32(wl, WL18XX_WELP_ARM_COMMAND, WELP_ARM_COMMAND_VAL);
  580. udelay(500);
  581. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  582. /* Disable interrupts */
  583. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_INTR_ALL);
  584. wl18xx_boot_soft_reset(wl);
  585. return 0;
  586. }
  587. static void wl18xx_pre_upload(struct wl1271 *wl)
  588. {
  589. u32 tmp;
  590. wlcore_set_partition(wl, &wl->ptable[PART_BOOT]);
  591. /* TODO: check if this is all needed */
  592. wl1271_write32(wl, WL18XX_EEPROMLESS_IND, WL18XX_EEPROMLESS_IND);
  593. tmp = wlcore_read_reg(wl, REG_CHIP_ID_B);
  594. wl1271_debug(DEBUG_BOOT, "chip id 0x%x", tmp);
  595. tmp = wl1271_read32(wl, WL18XX_SCR_PAD2);
  596. }
  597. static void wl18xx_set_mac_and_phy(struct wl1271 *wl)
  598. {
  599. struct wl18xx_priv *priv = wl->priv;
  600. struct wl18xx_conf_phy *phy = &priv->conf.phy;
  601. struct wl18xx_mac_and_phy_params params;
  602. memset(&params, 0, sizeof(params));
  603. params.phy_standalone = phy->phy_standalone;
  604. params.rdl = phy->rdl;
  605. params.enable_clpc = phy->enable_clpc;
  606. params.enable_tx_low_pwr_on_siso_rdl =
  607. phy->enable_tx_low_pwr_on_siso_rdl;
  608. params.auto_detect = phy->auto_detect;
  609. params.dedicated_fem = phy->dedicated_fem;
  610. params.low_band_component = phy->low_band_component;
  611. params.low_band_component_type =
  612. phy->low_band_component_type;
  613. params.high_band_component = phy->high_band_component;
  614. params.high_band_component_type =
  615. phy->high_band_component_type;
  616. params.number_of_assembled_ant2_4 =
  617. phy->number_of_assembled_ant2_4;
  618. params.number_of_assembled_ant5 =
  619. phy->number_of_assembled_ant5;
  620. params.external_pa_dc2dc = phy->external_pa_dc2dc;
  621. params.tcxo_ldo_voltage = phy->tcxo_ldo_voltage;
  622. params.xtal_itrim_val = phy->xtal_itrim_val;
  623. params.srf_state = phy->srf_state;
  624. params.io_configuration = phy->io_configuration;
  625. params.sdio_configuration = phy->sdio_configuration;
  626. params.settings = phy->settings;
  627. params.rx_profile = phy->rx_profile;
  628. params.primary_clock_setting_time =
  629. phy->primary_clock_setting_time;
  630. params.clock_valid_on_wake_up =
  631. phy->clock_valid_on_wake_up;
  632. params.secondary_clock_setting_time =
  633. phy->secondary_clock_setting_time;
  634. /* TODO: hardcoded for now */
  635. params.board_type = BOARD_TYPE_DVP_EVB_18XX;
  636. wlcore_set_partition(wl, &wl->ptable[PART_PHY_INIT]);
  637. wl1271_write(wl, WL18XX_PHY_INIT_MEM_ADDR, (u8 *)&params,
  638. sizeof(params), false);
  639. }
  640. static void wl18xx_enable_interrupts(struct wl1271 *wl)
  641. {
  642. wlcore_write_reg(wl, REG_INTERRUPT_MASK, WL1271_ACX_ALL_EVENTS_VECTOR);
  643. wlcore_enable_interrupts(wl);
  644. wlcore_write_reg(wl, REG_INTERRUPT_MASK,
  645. WL1271_ACX_INTR_ALL & ~(WL1271_INTR_MASK));
  646. }
  647. static int wl18xx_boot(struct wl1271 *wl)
  648. {
  649. int ret;
  650. ret = wl18xx_pre_boot(wl);
  651. if (ret < 0)
  652. goto out;
  653. ret = wlcore_boot_upload_nvs(wl);
  654. if (ret < 0)
  655. goto out;
  656. wl18xx_pre_upload(wl);
  657. ret = wlcore_boot_upload_firmware(wl);
  658. if (ret < 0)
  659. goto out;
  660. wl18xx_set_mac_and_phy(wl);
  661. ret = wlcore_boot_run_firmware(wl);
  662. if (ret < 0)
  663. goto out;
  664. wl18xx_enable_interrupts(wl);
  665. out:
  666. return ret;
  667. }
  668. static void wl18xx_trigger_cmd(struct wl1271 *wl, int cmd_box_addr,
  669. void *buf, size_t len)
  670. {
  671. struct wl18xx_priv *priv = wl->priv;
  672. memcpy(priv->cmd_buf, buf, len);
  673. memset(priv->cmd_buf + len, 0, WL18XX_CMD_MAX_SIZE - len);
  674. wl1271_write(wl, cmd_box_addr, priv->cmd_buf, WL18XX_CMD_MAX_SIZE,
  675. false);
  676. }
  677. static void wl18xx_ack_event(struct wl1271 *wl)
  678. {
  679. wlcore_write_reg(wl, REG_INTERRUPT_TRIG, WL18XX_INTR_TRIG_EVENT_ACK);
  680. }
  681. static u32 wl18xx_calc_tx_blocks(struct wl1271 *wl, u32 len, u32 spare_blks)
  682. {
  683. u32 blk_size = WL18XX_TX_HW_BLOCK_SIZE;
  684. return (len + blk_size - 1) / blk_size + spare_blks;
  685. }
  686. static void
  687. wl18xx_set_tx_desc_blocks(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  688. u32 blks, u32 spare_blks)
  689. {
  690. desc->wl18xx_mem.total_mem_blocks = blks;
  691. desc->wl18xx_mem.reserved = 0;
  692. }
  693. static void
  694. wl18xx_set_tx_desc_data_len(struct wl1271 *wl, struct wl1271_tx_hw_descr *desc,
  695. struct sk_buff *skb)
  696. {
  697. desc->length = cpu_to_le16(skb->len);
  698. wl1271_debug(DEBUG_TX, "tx_fill_hdr: hlid: %d "
  699. "len: %d life: %d mem: %d", desc->hlid,
  700. le16_to_cpu(desc->length),
  701. le16_to_cpu(desc->life_time),
  702. desc->wl18xx_mem.total_mem_blocks);
  703. }
  704. static enum wl_rx_buf_align
  705. wl18xx_get_rx_buf_align(struct wl1271 *wl, u32 rx_desc)
  706. {
  707. if (rx_desc & RX_BUF_PADDED_PAYLOAD)
  708. return WLCORE_RX_BUF_PADDED;
  709. return WLCORE_RX_BUF_ALIGNED;
  710. }
  711. static u32 wl18xx_get_rx_packet_len(struct wl1271 *wl, void *rx_data,
  712. u32 data_len)
  713. {
  714. struct wl1271_rx_descriptor *desc = rx_data;
  715. /* invalid packet */
  716. if (data_len < sizeof(*desc))
  717. return 0;
  718. return data_len - sizeof(*desc);
  719. }
  720. static void wl18xx_tx_immediate_completion(struct wl1271 *wl)
  721. {
  722. wl18xx_tx_immediate_complete(wl);
  723. }
  724. static int wl18xx_hw_init(struct wl1271 *wl)
  725. {
  726. int ret;
  727. u32 host_cfg_bitmap = HOST_IF_CFG_RX_FIFO_ENABLE |
  728. HOST_IF_CFG_ADD_RX_ALIGNMENT;
  729. u32 sdio_align_size = 0;
  730. /* Enable Tx SDIO padding */
  731. if (wl->quirks & WLCORE_QUIRK_TX_BLOCKSIZE_ALIGN) {
  732. host_cfg_bitmap |= HOST_IF_CFG_TX_PAD_TO_SDIO_BLK;
  733. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  734. }
  735. /* Enable Rx SDIO padding */
  736. if (wl->quirks & WLCORE_QUIRK_RX_BLOCKSIZE_ALIGN) {
  737. host_cfg_bitmap |= HOST_IF_CFG_RX_PAD_TO_SDIO_BLK;
  738. sdio_align_size = WL12XX_BUS_BLOCK_SIZE;
  739. }
  740. ret = wl18xx_acx_host_if_cfg_bitmap(wl, host_cfg_bitmap,
  741. sdio_align_size,
  742. WL18XX_TX_HW_BLOCK_SPARE,
  743. WL18XX_HOST_IF_LEN_SIZE_FIELD);
  744. if (ret < 0)
  745. return ret;
  746. ret = wl18xx_acx_set_checksum_state(wl);
  747. if (ret != 0)
  748. return ret;
  749. return ret;
  750. }
  751. static void wl18xx_set_tx_desc_csum(struct wl1271 *wl,
  752. struct wl1271_tx_hw_descr *desc,
  753. struct sk_buff *skb)
  754. {
  755. u32 ip_hdr_offset;
  756. struct iphdr *ip_hdr;
  757. if (skb->ip_summed != CHECKSUM_PARTIAL) {
  758. desc->wl18xx_checksum_data = 0;
  759. return;
  760. }
  761. ip_hdr_offset = skb_network_header(skb) - skb_mac_header(skb);
  762. if (WARN_ON(ip_hdr_offset >= (1<<7))) {
  763. desc->wl18xx_checksum_data = 0;
  764. return;
  765. }
  766. desc->wl18xx_checksum_data = ip_hdr_offset << 1;
  767. /* FW is interested only in the LSB of the protocol TCP=0 UDP=1 */
  768. ip_hdr = (void *)skb_network_header(skb);
  769. desc->wl18xx_checksum_data |= (ip_hdr->protocol & 0x01);
  770. }
  771. static void wl18xx_set_rx_csum(struct wl1271 *wl,
  772. struct wl1271_rx_descriptor *desc,
  773. struct sk_buff *skb)
  774. {
  775. if (desc->status & WL18XX_RX_CHECKSUM_MASK)
  776. skb->ip_summed = CHECKSUM_UNNECESSARY;
  777. }
  778. static void wl18xx_conf_init(struct wl1271 *wl)
  779. {
  780. struct wl18xx_priv *priv = wl->priv;
  781. /* apply driver default configuration */
  782. memcpy(&wl->conf, &wl18xx_conf, sizeof(wl18xx_conf));
  783. /* apply default private configuration */
  784. memcpy(&priv->conf, &wl18xx_default_priv_conf, sizeof(priv->conf));
  785. }
  786. static struct wlcore_ops wl18xx_ops = {
  787. .identify_chip = wl18xx_identify_chip,
  788. .boot = wl18xx_boot,
  789. .trigger_cmd = wl18xx_trigger_cmd,
  790. .ack_event = wl18xx_ack_event,
  791. .calc_tx_blocks = wl18xx_calc_tx_blocks,
  792. .set_tx_desc_blocks = wl18xx_set_tx_desc_blocks,
  793. .set_tx_desc_data_len = wl18xx_set_tx_desc_data_len,
  794. .get_rx_buf_align = wl18xx_get_rx_buf_align,
  795. .get_rx_packet_len = wl18xx_get_rx_packet_len,
  796. .tx_immediate_compl = wl18xx_tx_immediate_completion,
  797. .tx_delayed_compl = NULL,
  798. .hw_init = wl18xx_hw_init,
  799. .set_tx_desc_csum = wl18xx_set_tx_desc_csum,
  800. .set_rx_csum = wl18xx_set_rx_csum,
  801. };
  802. int __devinit wl18xx_probe(struct platform_device *pdev)
  803. {
  804. struct wl1271 *wl;
  805. struct ieee80211_hw *hw;
  806. struct wl18xx_priv *priv;
  807. hw = wlcore_alloc_hw(sizeof(*priv));
  808. if (IS_ERR(hw)) {
  809. wl1271_error("can't allocate hw");
  810. return PTR_ERR(hw);
  811. }
  812. wl = hw->priv;
  813. wl->ops = &wl18xx_ops;
  814. wl->ptable = wl18xx_ptable;
  815. wl->rtable = wl18xx_rtable;
  816. wl->num_tx_desc = 32;
  817. wl->normal_tx_spare = WL18XX_TX_HW_BLOCK_SPARE;
  818. wl->gem_tx_spare = WL18XX_TX_HW_GEM_BLOCK_SPARE;
  819. wl->band_rate_to_idx = wl18xx_band_rate_to_idx;
  820. wl->hw_tx_rate_tbl_size = WL18XX_CONF_HW_RXTX_RATE_MAX;
  821. wl->hw_min_ht_rate = WL18XX_CONF_HW_RXTX_RATE_MCS0;
  822. wl->fw_status_priv_len = sizeof(struct wl18xx_fw_status_priv);
  823. wl18xx_conf_init(wl);
  824. return wlcore_probe(wl, pdev);
  825. }
  826. static const struct platform_device_id wl18xx_id_table[] __devinitconst = {
  827. { "wl18xx", 0 },
  828. { } /* Terminating Entry */
  829. };
  830. MODULE_DEVICE_TABLE(platform, wl18xx_id_table);
  831. static struct platform_driver wl18xx_driver = {
  832. .probe = wl18xx_probe,
  833. .remove = __devexit_p(wlcore_remove),
  834. .id_table = wl18xx_id_table,
  835. .driver = {
  836. .name = "wl18xx_driver",
  837. .owner = THIS_MODULE,
  838. }
  839. };
  840. static int __init wl18xx_init(void)
  841. {
  842. return platform_driver_register(&wl18xx_driver);
  843. }
  844. module_init(wl18xx_init);
  845. static void __exit wl18xx_exit(void)
  846. {
  847. platform_driver_unregister(&wl18xx_driver);
  848. }
  849. module_exit(wl18xx_exit);
  850. MODULE_LICENSE("GPL v2");
  851. MODULE_AUTHOR("Luciano Coelho <coelho@ti.com>");
  852. MODULE_FIRMWARE(WL18XX_FW_NAME);