xics-common.c 10 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443
  1. /*
  2. * Copyright 2011 IBM Corporation.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. *
  9. */
  10. #include <linux/types.h>
  11. #include <linux/threads.h>
  12. #include <linux/kernel.h>
  13. #include <linux/irq.h>
  14. #include <linux/debugfs.h>
  15. #include <linux/smp.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/seq_file.h>
  18. #include <linux/init.h>
  19. #include <linux/cpu.h>
  20. #include <linux/of.h>
  21. #include <linux/slab.h>
  22. #include <linux/spinlock.h>
  23. #include <asm/prom.h>
  24. #include <asm/io.h>
  25. #include <asm/smp.h>
  26. #include <asm/machdep.h>
  27. #include <asm/irq.h>
  28. #include <asm/errno.h>
  29. #include <asm/rtas.h>
  30. #include <asm/xics.h>
  31. #include <asm/firmware.h>
  32. /* Globals common to all ICP/ICS implementations */
  33. const struct icp_ops *icp_ops;
  34. unsigned int xics_default_server = 0xff;
  35. unsigned int xics_default_distrib_server = 0;
  36. unsigned int xics_interrupt_server_size = 8;
  37. DEFINE_PER_CPU(struct xics_cppr, xics_cppr);
  38. struct irq_host *xics_host;
  39. static LIST_HEAD(ics_list);
  40. void xics_update_irq_servers(void)
  41. {
  42. int i, j;
  43. struct device_node *np;
  44. u32 ilen;
  45. const u32 *ireg;
  46. u32 hcpuid;
  47. /* Find the server numbers for the boot cpu. */
  48. np = of_get_cpu_node(boot_cpuid, NULL);
  49. BUG_ON(!np);
  50. hcpuid = get_hard_smp_processor_id(boot_cpuid);
  51. xics_default_server = xics_default_distrib_server = hcpuid;
  52. pr_devel("xics: xics_default_server = 0x%x\n", xics_default_server);
  53. ireg = of_get_property(np, "ibm,ppc-interrupt-gserver#s", &ilen);
  54. if (!ireg) {
  55. of_node_put(np);
  56. return;
  57. }
  58. i = ilen / sizeof(int);
  59. /* Global interrupt distribution server is specified in the last
  60. * entry of "ibm,ppc-interrupt-gserver#s" property. Get the last
  61. * entry fom this property for current boot cpu id and use it as
  62. * default distribution server
  63. */
  64. for (j = 0; j < i; j += 2) {
  65. if (ireg[j] == hcpuid) {
  66. xics_default_distrib_server = ireg[j+1];
  67. break;
  68. }
  69. }
  70. pr_devel("xics: xics_default_distrib_server = 0x%x\n",
  71. xics_default_distrib_server);
  72. of_node_put(np);
  73. }
  74. /* GIQ stuff, currently only supported on RTAS setups, will have
  75. * to be sorted properly for bare metal
  76. */
  77. void xics_set_cpu_giq(unsigned int gserver, unsigned int join)
  78. {
  79. #ifdef CONFIG_PPC_RTAS
  80. int index;
  81. int status;
  82. if (!rtas_indicator_present(GLOBAL_INTERRUPT_QUEUE, NULL))
  83. return;
  84. index = (1UL << xics_interrupt_server_size) - 1 - gserver;
  85. status = rtas_set_indicator_fast(GLOBAL_INTERRUPT_QUEUE, index, join);
  86. WARN(status < 0, "set-indicator(%d, %d, %u) returned %d\n",
  87. GLOBAL_INTERRUPT_QUEUE, index, join, status);
  88. #endif
  89. }
  90. void xics_setup_cpu(void)
  91. {
  92. icp_ops->set_priority(LOWEST_PRIORITY);
  93. xics_set_cpu_giq(xics_default_distrib_server, 1);
  94. }
  95. void xics_mask_unknown_vec(unsigned int vec)
  96. {
  97. struct ics *ics;
  98. pr_err("Interrupt 0x%x (real) is invalid, disabling it.\n", vec);
  99. list_for_each_entry(ics, &ics_list, link)
  100. ics->mask_unknown(ics, vec);
  101. }
  102. #ifdef CONFIG_SMP
  103. static void xics_request_ipi(void)
  104. {
  105. unsigned int ipi;
  106. ipi = irq_create_mapping(xics_host, XICS_IPI);
  107. BUG_ON(ipi == NO_IRQ);
  108. /*
  109. * IPIs are marked IRQF_DISABLED as they must run with irqs
  110. * disabled
  111. */
  112. irq_set_handler(ipi, handle_percpu_irq);
  113. BUG_ON(request_irq(ipi, icp_ops->ipi_action,
  114. IRQF_DISABLED|IRQF_PERCPU, "IPI", NULL));
  115. }
  116. int __init xics_smp_probe(void)
  117. {
  118. /* Setup cause_ipi callback based on which ICP is used */
  119. smp_ops->cause_ipi = icp_ops->cause_ipi;
  120. /* Register all the IPIs */
  121. xics_request_ipi();
  122. return cpumask_weight(cpu_possible_mask);
  123. }
  124. #endif /* CONFIG_SMP */
  125. void xics_teardown_cpu(void)
  126. {
  127. struct xics_cppr *os_cppr = &__get_cpu_var(xics_cppr);
  128. /*
  129. * we have to reset the cppr index to 0 because we're
  130. * not going to return from the IPI
  131. */
  132. os_cppr->index = 0;
  133. icp_ops->set_priority(0);
  134. icp_ops->teardown_cpu();
  135. }
  136. void xics_kexec_teardown_cpu(int secondary)
  137. {
  138. xics_teardown_cpu();
  139. icp_ops->flush_ipi();
  140. /*
  141. * Some machines need to have at least one cpu in the GIQ,
  142. * so leave the master cpu in the group.
  143. */
  144. if (secondary)
  145. xics_set_cpu_giq(xics_default_distrib_server, 0);
  146. }
  147. #ifdef CONFIG_HOTPLUG_CPU
  148. /* Interrupts are disabled. */
  149. void xics_migrate_irqs_away(void)
  150. {
  151. int cpu = smp_processor_id(), hw_cpu = hard_smp_processor_id();
  152. unsigned int irq, virq;
  153. /* If we used to be the default server, move to the new "boot_cpuid" */
  154. if (hw_cpu == xics_default_server)
  155. xics_update_irq_servers();
  156. /* Reject any interrupt that was queued to us... */
  157. icp_ops->set_priority(0);
  158. /* Remove ourselves from the global interrupt queue */
  159. xics_set_cpu_giq(xics_default_distrib_server, 0);
  160. /* Allow IPIs again... */
  161. icp_ops->set_priority(DEFAULT_PRIORITY);
  162. for_each_irq(virq) {
  163. struct irq_desc *desc;
  164. struct irq_chip *chip;
  165. long server;
  166. unsigned long flags;
  167. struct ics *ics;
  168. /* We can't set affinity on ISA interrupts */
  169. if (virq < NUM_ISA_INTERRUPTS)
  170. continue;
  171. if (virq_to_host(virq) != xics_host)
  172. continue;
  173. irq = (unsigned int)virq_to_hw(virq);
  174. /* We need to get IPIs still. */
  175. if (irq == XICS_IPI || irq == XICS_IRQ_SPURIOUS)
  176. continue;
  177. desc = irq_to_desc(virq);
  178. /* We only need to migrate enabled IRQS */
  179. if (!desc || !desc->action)
  180. continue;
  181. chip = irq_desc_get_chip(desc);
  182. if (!chip || !chip->irq_set_affinity)
  183. continue;
  184. raw_spin_lock_irqsave(&desc->lock, flags);
  185. /* Locate interrupt server */
  186. server = -1;
  187. ics = irq_get_chip_data(virq);
  188. if (ics)
  189. server = ics->get_server(ics, irq);
  190. if (server < 0) {
  191. printk(KERN_ERR "%s: Can't find server for irq %d\n",
  192. __func__, irq);
  193. goto unlock;
  194. }
  195. /* We only support delivery to all cpus or to one cpu.
  196. * The irq has to be migrated only in the single cpu
  197. * case.
  198. */
  199. if (server != hw_cpu)
  200. goto unlock;
  201. /* This is expected during cpu offline. */
  202. if (cpu_online(cpu))
  203. pr_warning("IRQ %u affinity broken off cpu %u\n",
  204. virq, cpu);
  205. /* Reset affinity to all cpus */
  206. raw_spin_unlock_irqrestore(&desc->lock, flags);
  207. irq_set_affinity(virq, cpu_all_mask);
  208. continue;
  209. unlock:
  210. raw_spin_unlock_irqrestore(&desc->lock, flags);
  211. }
  212. }
  213. #endif /* CONFIG_HOTPLUG_CPU */
  214. #ifdef CONFIG_SMP
  215. /*
  216. * For the moment we only implement delivery to all cpus or one cpu.
  217. *
  218. * If the requested affinity is cpu_all_mask, we set global affinity.
  219. * If not we set it to the first cpu in the mask, even if multiple cpus
  220. * are set. This is so things like irqbalance (which set core and package
  221. * wide affinities) do the right thing.
  222. *
  223. * We need to fix this to implement support for the links
  224. */
  225. int xics_get_irq_server(unsigned int virq, const struct cpumask *cpumask,
  226. unsigned int strict_check)
  227. {
  228. if (!distribute_irqs)
  229. return xics_default_server;
  230. if (!cpumask_subset(cpu_possible_mask, cpumask)) {
  231. int server = cpumask_first_and(cpu_online_mask, cpumask);
  232. if (server < nr_cpu_ids)
  233. return get_hard_smp_processor_id(server);
  234. if (strict_check)
  235. return -1;
  236. }
  237. /*
  238. * Workaround issue with some versions of JS20 firmware that
  239. * deliver interrupts to cpus which haven't been started. This
  240. * happens when using the maxcpus= boot option.
  241. */
  242. if (cpumask_equal(cpu_online_mask, cpu_present_mask))
  243. return xics_default_distrib_server;
  244. return xics_default_server;
  245. }
  246. #endif /* CONFIG_SMP */
  247. static int xics_host_match(struct irq_host *h, struct device_node *node)
  248. {
  249. struct ics *ics;
  250. list_for_each_entry(ics, &ics_list, link)
  251. if (ics->host_match(ics, node))
  252. return 1;
  253. return 0;
  254. }
  255. /* Dummies */
  256. static void xics_ipi_unmask(struct irq_data *d) { }
  257. static void xics_ipi_mask(struct irq_data *d) { }
  258. static struct irq_chip xics_ipi_chip = {
  259. .name = "XICS",
  260. .irq_eoi = NULL, /* Patched at init time */
  261. .irq_mask = xics_ipi_mask,
  262. .irq_unmask = xics_ipi_unmask,
  263. };
  264. static int xics_host_map(struct irq_host *h, unsigned int virq,
  265. irq_hw_number_t hw)
  266. {
  267. struct ics *ics;
  268. pr_devel("xics: map virq %d, hwirq 0x%lx\n", virq, hw);
  269. /* Insert the interrupt mapping into the radix tree for fast lookup */
  270. irq_radix_revmap_insert(xics_host, virq, hw);
  271. /* They aren't all level sensitive but we just don't really know */
  272. irq_set_status_flags(virq, IRQ_LEVEL);
  273. /* Don't call into ICS for IPIs */
  274. if (hw == XICS_IPI) {
  275. irq_set_chip_and_handler(virq, &xics_ipi_chip,
  276. handle_fasteoi_irq);
  277. return 0;
  278. }
  279. /* Let the ICS setup the chip data */
  280. list_for_each_entry(ics, &ics_list, link)
  281. if (ics->map(ics, virq) == 0)
  282. break;
  283. return 0;
  284. }
  285. static int xics_host_xlate(struct irq_host *h, struct device_node *ct,
  286. const u32 *intspec, unsigned int intsize,
  287. irq_hw_number_t *out_hwirq, unsigned int *out_flags)
  288. {
  289. /* Current xics implementation translates everything
  290. * to level. It is not technically right for MSIs but this
  291. * is irrelevant at this point. We might get smarter in the future
  292. */
  293. *out_hwirq = intspec[0];
  294. *out_flags = IRQ_TYPE_LEVEL_LOW;
  295. return 0;
  296. }
  297. static struct irq_host_ops xics_host_ops = {
  298. .match = xics_host_match,
  299. .map = xics_host_map,
  300. .xlate = xics_host_xlate,
  301. };
  302. static void __init xics_init_host(void)
  303. {
  304. xics_host = irq_alloc_host(NULL, IRQ_HOST_MAP_TREE, 0, &xics_host_ops,
  305. XICS_IRQ_SPURIOUS);
  306. BUG_ON(xics_host == NULL);
  307. irq_set_default_host(xics_host);
  308. }
  309. void __init xics_register_ics(struct ics *ics)
  310. {
  311. list_add(&ics->link, &ics_list);
  312. }
  313. static void __init xics_get_server_size(void)
  314. {
  315. struct device_node *np;
  316. const u32 *isize;
  317. /* We fetch the interrupt server size from the first ICS node
  318. * we find if any
  319. */
  320. np = of_find_compatible_node(NULL, NULL, "ibm,ppc-xics");
  321. if (!np)
  322. return;
  323. isize = of_get_property(np, "ibm,interrupt-server#-size", NULL);
  324. if (!isize)
  325. return;
  326. xics_interrupt_server_size = *isize;
  327. of_node_put(np);
  328. }
  329. void __init xics_init(void)
  330. {
  331. int rc = -1;
  332. /* Fist locate ICP */
  333. #ifdef CONFIG_PPC_ICP_HV
  334. if (firmware_has_feature(FW_FEATURE_LPAR))
  335. rc = icp_hv_init();
  336. #endif
  337. #ifdef CONFIG_PPC_ICP_NATIVE
  338. if (rc < 0)
  339. rc = icp_native_init();
  340. #endif
  341. if (rc < 0) {
  342. pr_warning("XICS: Cannot find a Presentation Controller !\n");
  343. return;
  344. }
  345. /* Copy get_irq callback over to ppc_md */
  346. ppc_md.get_irq = icp_ops->get_irq;
  347. /* Patch up IPI chip EOI */
  348. xics_ipi_chip.irq_eoi = icp_ops->eoi;
  349. /* Now locate ICS */
  350. #ifdef CONFIG_PPC_ICS_RTAS
  351. rc = ics_rtas_init();
  352. #endif
  353. if (rc < 0)
  354. pr_warning("XICS: Cannot find a Source Controller !\n");
  355. /* Initialize common bits */
  356. xics_get_server_size();
  357. xics_update_irq_servers();
  358. xics_init_host();
  359. xics_setup_cpu();
  360. }