dw_dmac.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908
  1. /*
  2. * Core driver for the Synopsys DesignWare DMA Controller
  3. *
  4. * Copyright (C) 2007-2008 Atmel Corporation
  5. * Copyright (C) 2010-2011 ST Microelectronics
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #include <linux/bitops.h>
  12. #include <linux/clk.h>
  13. #include <linux/delay.h>
  14. #include <linux/dmaengine.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/of.h>
  20. #include <linux/mm.h>
  21. #include <linux/module.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/slab.h>
  24. #include "dw_dmac_regs.h"
  25. #include "dmaengine.h"
  26. /*
  27. * This supports the Synopsys "DesignWare AHB Central DMA Controller",
  28. * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
  29. * of which use ARM any more). See the "Databook" from Synopsys for
  30. * information beyond what licensees probably provide.
  31. *
  32. * The driver has currently been tested only with the Atmel AT32AP7000,
  33. * which does not support descriptor writeback.
  34. */
  35. static inline unsigned int dwc_get_dms(struct dw_dma_slave *slave)
  36. {
  37. return slave ? slave->dst_master : 0;
  38. }
  39. static inline unsigned int dwc_get_sms(struct dw_dma_slave *slave)
  40. {
  41. return slave ? slave->src_master : 1;
  42. }
  43. #define DWC_DEFAULT_CTLLO(_chan) ({ \
  44. struct dw_dma_slave *__slave = (_chan->private); \
  45. struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
  46. struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
  47. bool _is_slave = is_slave_direction(_dwc->direction); \
  48. int _dms = dwc_get_dms(__slave); \
  49. int _sms = dwc_get_sms(__slave); \
  50. u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
  51. DW_DMA_MSIZE_16; \
  52. u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
  53. DW_DMA_MSIZE_16; \
  54. \
  55. (DWC_CTLL_DST_MSIZE(_dmsize) \
  56. | DWC_CTLL_SRC_MSIZE(_smsize) \
  57. | DWC_CTLL_LLP_D_EN \
  58. | DWC_CTLL_LLP_S_EN \
  59. | DWC_CTLL_DMS(_dms) \
  60. | DWC_CTLL_SMS(_sms)); \
  61. })
  62. /*
  63. * Number of descriptors to allocate for each channel. This should be
  64. * made configurable somehow; preferably, the clients (at least the
  65. * ones using slave transfers) should be able to give us a hint.
  66. */
  67. #define NR_DESCS_PER_CHANNEL 64
  68. #define SRC_MASTER 0
  69. #define DST_MASTER 1
  70. static inline unsigned int dwc_get_data_width(struct dma_chan *chan, int master)
  71. {
  72. struct dw_dma *dw = to_dw_dma(chan->device);
  73. struct dw_dma_slave *dws = chan->private;
  74. if (master == SRC_MASTER)
  75. return dw->data_width[dwc_get_sms(dws)];
  76. else if (master == DST_MASTER)
  77. return dw->data_width[dwc_get_dms(dws)];
  78. return 0;
  79. }
  80. /*----------------------------------------------------------------------*/
  81. /*
  82. * Because we're not relying on writeback from the controller (it may not
  83. * even be configured into the core!) we don't need to use dma_pool. These
  84. * descriptors -- and associated data -- are cacheable. We do need to make
  85. * sure their dcache entries are written back before handing them off to
  86. * the controller, though.
  87. */
  88. static struct device *chan2dev(struct dma_chan *chan)
  89. {
  90. return &chan->dev->device;
  91. }
  92. static struct device *chan2parent(struct dma_chan *chan)
  93. {
  94. return chan->dev->device.parent;
  95. }
  96. static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
  97. {
  98. return to_dw_desc(dwc->active_list.next);
  99. }
  100. static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
  101. {
  102. struct dw_desc *desc, *_desc;
  103. struct dw_desc *ret = NULL;
  104. unsigned int i = 0;
  105. unsigned long flags;
  106. spin_lock_irqsave(&dwc->lock, flags);
  107. list_for_each_entry_safe(desc, _desc, &dwc->free_list, desc_node) {
  108. i++;
  109. if (async_tx_test_ack(&desc->txd)) {
  110. list_del(&desc->desc_node);
  111. ret = desc;
  112. break;
  113. }
  114. dev_dbg(chan2dev(&dwc->chan), "desc %p not ACKed\n", desc);
  115. }
  116. spin_unlock_irqrestore(&dwc->lock, flags);
  117. dev_vdbg(chan2dev(&dwc->chan), "scanned %u descriptors on freelist\n", i);
  118. return ret;
  119. }
  120. static void dwc_sync_desc_for_cpu(struct dw_dma_chan *dwc, struct dw_desc *desc)
  121. {
  122. struct dw_desc *child;
  123. list_for_each_entry(child, &desc->tx_list, desc_node)
  124. dma_sync_single_for_cpu(chan2parent(&dwc->chan),
  125. child->txd.phys, sizeof(child->lli),
  126. DMA_TO_DEVICE);
  127. dma_sync_single_for_cpu(chan2parent(&dwc->chan),
  128. desc->txd.phys, sizeof(desc->lli),
  129. DMA_TO_DEVICE);
  130. }
  131. /*
  132. * Move a descriptor, including any children, to the free list.
  133. * `desc' must not be on any lists.
  134. */
  135. static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
  136. {
  137. unsigned long flags;
  138. if (desc) {
  139. struct dw_desc *child;
  140. dwc_sync_desc_for_cpu(dwc, desc);
  141. spin_lock_irqsave(&dwc->lock, flags);
  142. list_for_each_entry(child, &desc->tx_list, desc_node)
  143. dev_vdbg(chan2dev(&dwc->chan),
  144. "moving child desc %p to freelist\n",
  145. child);
  146. list_splice_init(&desc->tx_list, &dwc->free_list);
  147. dev_vdbg(chan2dev(&dwc->chan), "moving desc %p to freelist\n", desc);
  148. list_add(&desc->desc_node, &dwc->free_list);
  149. spin_unlock_irqrestore(&dwc->lock, flags);
  150. }
  151. }
  152. static void dwc_initialize(struct dw_dma_chan *dwc)
  153. {
  154. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  155. struct dw_dma_slave *dws = dwc->chan.private;
  156. u32 cfghi = DWC_CFGH_FIFO_MODE;
  157. u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
  158. if (dwc->initialized == true)
  159. return;
  160. if (dws) {
  161. /*
  162. * We need controller-specific data to set up slave
  163. * transfers.
  164. */
  165. BUG_ON(!dws->dma_dev || dws->dma_dev != dw->dma.dev);
  166. cfghi = dws->cfg_hi;
  167. cfglo |= dws->cfg_lo & ~DWC_CFGL_CH_PRIOR_MASK;
  168. } else {
  169. if (dwc->direction == DMA_MEM_TO_DEV)
  170. cfghi = DWC_CFGH_DST_PER(dwc->dma_sconfig.slave_id);
  171. else if (dwc->direction == DMA_DEV_TO_MEM)
  172. cfghi = DWC_CFGH_SRC_PER(dwc->dma_sconfig.slave_id);
  173. }
  174. channel_writel(dwc, CFG_LO, cfglo);
  175. channel_writel(dwc, CFG_HI, cfghi);
  176. /* Enable interrupts */
  177. channel_set_bit(dw, MASK.XFER, dwc->mask);
  178. channel_set_bit(dw, MASK.ERROR, dwc->mask);
  179. dwc->initialized = true;
  180. }
  181. /*----------------------------------------------------------------------*/
  182. static inline unsigned int dwc_fast_fls(unsigned long long v)
  183. {
  184. /*
  185. * We can be a lot more clever here, but this should take care
  186. * of the most common optimization.
  187. */
  188. if (!(v & 7))
  189. return 3;
  190. else if (!(v & 3))
  191. return 2;
  192. else if (!(v & 1))
  193. return 1;
  194. return 0;
  195. }
  196. static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
  197. {
  198. dev_err(chan2dev(&dwc->chan),
  199. " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
  200. channel_readl(dwc, SAR),
  201. channel_readl(dwc, DAR),
  202. channel_readl(dwc, LLP),
  203. channel_readl(dwc, CTL_HI),
  204. channel_readl(dwc, CTL_LO));
  205. }
  206. static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
  207. {
  208. channel_clear_bit(dw, CH_EN, dwc->mask);
  209. while (dma_readl(dw, CH_EN) & dwc->mask)
  210. cpu_relax();
  211. }
  212. /*----------------------------------------------------------------------*/
  213. /* Perform single block transfer */
  214. static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
  215. struct dw_desc *desc)
  216. {
  217. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  218. u32 ctllo;
  219. /* Software emulation of LLP mode relies on interrupts to continue
  220. * multi block transfer. */
  221. ctllo = desc->lli.ctllo | DWC_CTLL_INT_EN;
  222. channel_writel(dwc, SAR, desc->lli.sar);
  223. channel_writel(dwc, DAR, desc->lli.dar);
  224. channel_writel(dwc, CTL_LO, ctllo);
  225. channel_writel(dwc, CTL_HI, desc->lli.ctlhi);
  226. channel_set_bit(dw, CH_EN, dwc->mask);
  227. /* Move pointer to next descriptor */
  228. dwc->tx_node_active = dwc->tx_node_active->next;
  229. }
  230. /* Called with dwc->lock held and bh disabled */
  231. static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
  232. {
  233. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  234. unsigned long was_soft_llp;
  235. /* ASSERT: channel is idle */
  236. if (dma_readl(dw, CH_EN) & dwc->mask) {
  237. dev_err(chan2dev(&dwc->chan),
  238. "BUG: Attempted to start non-idle channel\n");
  239. dwc_dump_chan_regs(dwc);
  240. /* The tasklet will hopefully advance the queue... */
  241. return;
  242. }
  243. if (dwc->nollp) {
  244. was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
  245. &dwc->flags);
  246. if (was_soft_llp) {
  247. dev_err(chan2dev(&dwc->chan),
  248. "BUG: Attempted to start new LLP transfer "
  249. "inside ongoing one\n");
  250. return;
  251. }
  252. dwc_initialize(dwc);
  253. dwc->tx_list = &first->tx_list;
  254. dwc->tx_node_active = &first->tx_list;
  255. dwc_do_single_block(dwc, first);
  256. return;
  257. }
  258. dwc_initialize(dwc);
  259. channel_writel(dwc, LLP, first->txd.phys);
  260. channel_writel(dwc, CTL_LO,
  261. DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  262. channel_writel(dwc, CTL_HI, 0);
  263. channel_set_bit(dw, CH_EN, dwc->mask);
  264. }
  265. /*----------------------------------------------------------------------*/
  266. static void
  267. dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
  268. bool callback_required)
  269. {
  270. dma_async_tx_callback callback = NULL;
  271. void *param = NULL;
  272. struct dma_async_tx_descriptor *txd = &desc->txd;
  273. struct dw_desc *child;
  274. unsigned long flags;
  275. dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
  276. spin_lock_irqsave(&dwc->lock, flags);
  277. dma_cookie_complete(txd);
  278. if (callback_required) {
  279. callback = txd->callback;
  280. param = txd->callback_param;
  281. }
  282. dwc_sync_desc_for_cpu(dwc, desc);
  283. /* async_tx_ack */
  284. list_for_each_entry(child, &desc->tx_list, desc_node)
  285. async_tx_ack(&child->txd);
  286. async_tx_ack(&desc->txd);
  287. list_splice_init(&desc->tx_list, &dwc->free_list);
  288. list_move(&desc->desc_node, &dwc->free_list);
  289. if (!is_slave_direction(dwc->direction)) {
  290. struct device *parent = chan2parent(&dwc->chan);
  291. if (!(txd->flags & DMA_COMPL_SKIP_DEST_UNMAP)) {
  292. if (txd->flags & DMA_COMPL_DEST_UNMAP_SINGLE)
  293. dma_unmap_single(parent, desc->lli.dar,
  294. desc->len, DMA_FROM_DEVICE);
  295. else
  296. dma_unmap_page(parent, desc->lli.dar,
  297. desc->len, DMA_FROM_DEVICE);
  298. }
  299. if (!(txd->flags & DMA_COMPL_SKIP_SRC_UNMAP)) {
  300. if (txd->flags & DMA_COMPL_SRC_UNMAP_SINGLE)
  301. dma_unmap_single(parent, desc->lli.sar,
  302. desc->len, DMA_TO_DEVICE);
  303. else
  304. dma_unmap_page(parent, desc->lli.sar,
  305. desc->len, DMA_TO_DEVICE);
  306. }
  307. }
  308. spin_unlock_irqrestore(&dwc->lock, flags);
  309. if (callback)
  310. callback(param);
  311. }
  312. static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
  313. {
  314. struct dw_desc *desc, *_desc;
  315. LIST_HEAD(list);
  316. unsigned long flags;
  317. spin_lock_irqsave(&dwc->lock, flags);
  318. if (dma_readl(dw, CH_EN) & dwc->mask) {
  319. dev_err(chan2dev(&dwc->chan),
  320. "BUG: XFER bit set, but channel not idle!\n");
  321. /* Try to continue after resetting the channel... */
  322. dwc_chan_disable(dw, dwc);
  323. }
  324. /*
  325. * Submit queued descriptors ASAP, i.e. before we go through
  326. * the completed ones.
  327. */
  328. list_splice_init(&dwc->active_list, &list);
  329. if (!list_empty(&dwc->queue)) {
  330. list_move(dwc->queue.next, &dwc->active_list);
  331. dwc_dostart(dwc, dwc_first_active(dwc));
  332. }
  333. spin_unlock_irqrestore(&dwc->lock, flags);
  334. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  335. dwc_descriptor_complete(dwc, desc, true);
  336. }
  337. static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
  338. {
  339. dma_addr_t llp;
  340. struct dw_desc *desc, *_desc;
  341. struct dw_desc *child;
  342. u32 status_xfer;
  343. unsigned long flags;
  344. spin_lock_irqsave(&dwc->lock, flags);
  345. llp = channel_readl(dwc, LLP);
  346. status_xfer = dma_readl(dw, RAW.XFER);
  347. if (status_xfer & dwc->mask) {
  348. /* Everything we've submitted is done */
  349. dma_writel(dw, CLEAR.XFER, dwc->mask);
  350. spin_unlock_irqrestore(&dwc->lock, flags);
  351. dwc_complete_all(dw, dwc);
  352. return;
  353. }
  354. if (list_empty(&dwc->active_list)) {
  355. spin_unlock_irqrestore(&dwc->lock, flags);
  356. return;
  357. }
  358. dev_vdbg(chan2dev(&dwc->chan), "%s: llp=0x%llx\n", __func__,
  359. (unsigned long long)llp);
  360. list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
  361. /* check first descriptors addr */
  362. if (desc->txd.phys == llp) {
  363. spin_unlock_irqrestore(&dwc->lock, flags);
  364. return;
  365. }
  366. /* check first descriptors llp */
  367. if (desc->lli.llp == llp) {
  368. /* This one is currently in progress */
  369. spin_unlock_irqrestore(&dwc->lock, flags);
  370. return;
  371. }
  372. list_for_each_entry(child, &desc->tx_list, desc_node)
  373. if (child->lli.llp == llp) {
  374. /* Currently in progress */
  375. spin_unlock_irqrestore(&dwc->lock, flags);
  376. return;
  377. }
  378. /*
  379. * No descriptors so far seem to be in progress, i.e.
  380. * this one must be done.
  381. */
  382. spin_unlock_irqrestore(&dwc->lock, flags);
  383. dwc_descriptor_complete(dwc, desc, true);
  384. spin_lock_irqsave(&dwc->lock, flags);
  385. }
  386. dev_err(chan2dev(&dwc->chan),
  387. "BUG: All descriptors done, but channel not idle!\n");
  388. /* Try to continue after resetting the channel... */
  389. dwc_chan_disable(dw, dwc);
  390. if (!list_empty(&dwc->queue)) {
  391. list_move(dwc->queue.next, &dwc->active_list);
  392. dwc_dostart(dwc, dwc_first_active(dwc));
  393. }
  394. spin_unlock_irqrestore(&dwc->lock, flags);
  395. }
  396. static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_lli *lli)
  397. {
  398. dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
  399. lli->sar, lli->dar, lli->llp, lli->ctlhi, lli->ctllo);
  400. }
  401. static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
  402. {
  403. struct dw_desc *bad_desc;
  404. struct dw_desc *child;
  405. unsigned long flags;
  406. dwc_scan_descriptors(dw, dwc);
  407. spin_lock_irqsave(&dwc->lock, flags);
  408. /*
  409. * The descriptor currently at the head of the active list is
  410. * borked. Since we don't have any way to report errors, we'll
  411. * just have to scream loudly and try to carry on.
  412. */
  413. bad_desc = dwc_first_active(dwc);
  414. list_del_init(&bad_desc->desc_node);
  415. list_move(dwc->queue.next, dwc->active_list.prev);
  416. /* Clear the error flag and try to restart the controller */
  417. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  418. if (!list_empty(&dwc->active_list))
  419. dwc_dostart(dwc, dwc_first_active(dwc));
  420. /*
  421. * WARN may seem harsh, but since this only happens
  422. * when someone submits a bad physical address in a
  423. * descriptor, we should consider ourselves lucky that the
  424. * controller flagged an error instead of scribbling over
  425. * random memory locations.
  426. */
  427. dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
  428. " cookie: %d\n", bad_desc->txd.cookie);
  429. dwc_dump_lli(dwc, &bad_desc->lli);
  430. list_for_each_entry(child, &bad_desc->tx_list, desc_node)
  431. dwc_dump_lli(dwc, &child->lli);
  432. spin_unlock_irqrestore(&dwc->lock, flags);
  433. /* Pretend the descriptor completed successfully */
  434. dwc_descriptor_complete(dwc, bad_desc, true);
  435. }
  436. /* --------------------- Cyclic DMA API extensions -------------------- */
  437. inline dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
  438. {
  439. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  440. return channel_readl(dwc, SAR);
  441. }
  442. EXPORT_SYMBOL(dw_dma_get_src_addr);
  443. inline dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
  444. {
  445. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  446. return channel_readl(dwc, DAR);
  447. }
  448. EXPORT_SYMBOL(dw_dma_get_dst_addr);
  449. /* called with dwc->lock held and all DMAC interrupts disabled */
  450. static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
  451. u32 status_err, u32 status_xfer)
  452. {
  453. unsigned long flags;
  454. if (dwc->mask) {
  455. void (*callback)(void *param);
  456. void *callback_param;
  457. dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
  458. channel_readl(dwc, LLP));
  459. callback = dwc->cdesc->period_callback;
  460. callback_param = dwc->cdesc->period_callback_param;
  461. if (callback)
  462. callback(callback_param);
  463. }
  464. /*
  465. * Error and transfer complete are highly unlikely, and will most
  466. * likely be due to a configuration error by the user.
  467. */
  468. if (unlikely(status_err & dwc->mask) ||
  469. unlikely(status_xfer & dwc->mask)) {
  470. int i;
  471. dev_err(chan2dev(&dwc->chan), "cyclic DMA unexpected %s "
  472. "interrupt, stopping DMA transfer\n",
  473. status_xfer ? "xfer" : "error");
  474. spin_lock_irqsave(&dwc->lock, flags);
  475. dwc_dump_chan_regs(dwc);
  476. dwc_chan_disable(dw, dwc);
  477. /* make sure DMA does not restart by loading a new list */
  478. channel_writel(dwc, LLP, 0);
  479. channel_writel(dwc, CTL_LO, 0);
  480. channel_writel(dwc, CTL_HI, 0);
  481. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  482. dma_writel(dw, CLEAR.XFER, dwc->mask);
  483. for (i = 0; i < dwc->cdesc->periods; i++)
  484. dwc_dump_lli(dwc, &dwc->cdesc->desc[i]->lli);
  485. spin_unlock_irqrestore(&dwc->lock, flags);
  486. }
  487. }
  488. /* ------------------------------------------------------------------------- */
  489. static void dw_dma_tasklet(unsigned long data)
  490. {
  491. struct dw_dma *dw = (struct dw_dma *)data;
  492. struct dw_dma_chan *dwc;
  493. u32 status_xfer;
  494. u32 status_err;
  495. int i;
  496. status_xfer = dma_readl(dw, RAW.XFER);
  497. status_err = dma_readl(dw, RAW.ERROR);
  498. dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
  499. for (i = 0; i < dw->dma.chancnt; i++) {
  500. dwc = &dw->chan[i];
  501. if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
  502. dwc_handle_cyclic(dw, dwc, status_err, status_xfer);
  503. else if (status_err & (1 << i))
  504. dwc_handle_error(dw, dwc);
  505. else if (status_xfer & (1 << i)) {
  506. unsigned long flags;
  507. spin_lock_irqsave(&dwc->lock, flags);
  508. if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
  509. if (dwc->tx_node_active != dwc->tx_list) {
  510. struct dw_desc *desc =
  511. to_dw_desc(dwc->tx_node_active);
  512. dma_writel(dw, CLEAR.XFER, dwc->mask);
  513. dwc_do_single_block(dwc, desc);
  514. spin_unlock_irqrestore(&dwc->lock, flags);
  515. continue;
  516. }
  517. /* we are done here */
  518. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  519. }
  520. spin_unlock_irqrestore(&dwc->lock, flags);
  521. dwc_scan_descriptors(dw, dwc);
  522. }
  523. }
  524. /*
  525. * Re-enable interrupts.
  526. */
  527. channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
  528. channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
  529. }
  530. static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
  531. {
  532. struct dw_dma *dw = dev_id;
  533. u32 status;
  534. dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__,
  535. dma_readl(dw, STATUS_INT));
  536. /*
  537. * Just disable the interrupts. We'll turn them back on in the
  538. * softirq handler.
  539. */
  540. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  541. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  542. status = dma_readl(dw, STATUS_INT);
  543. if (status) {
  544. dev_err(dw->dma.dev,
  545. "BUG: Unexpected interrupts pending: 0x%x\n",
  546. status);
  547. /* Try to recover */
  548. channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
  549. channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
  550. channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
  551. channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
  552. }
  553. tasklet_schedule(&dw->tasklet);
  554. return IRQ_HANDLED;
  555. }
  556. /*----------------------------------------------------------------------*/
  557. static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
  558. {
  559. struct dw_desc *desc = txd_to_dw_desc(tx);
  560. struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
  561. dma_cookie_t cookie;
  562. unsigned long flags;
  563. spin_lock_irqsave(&dwc->lock, flags);
  564. cookie = dma_cookie_assign(tx);
  565. /*
  566. * REVISIT: We should attempt to chain as many descriptors as
  567. * possible, perhaps even appending to those already submitted
  568. * for DMA. But this is hard to do in a race-free manner.
  569. */
  570. if (list_empty(&dwc->active_list)) {
  571. dev_vdbg(chan2dev(tx->chan), "%s: started %u\n", __func__,
  572. desc->txd.cookie);
  573. list_add_tail(&desc->desc_node, &dwc->active_list);
  574. dwc_dostart(dwc, dwc_first_active(dwc));
  575. } else {
  576. dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n", __func__,
  577. desc->txd.cookie);
  578. list_add_tail(&desc->desc_node, &dwc->queue);
  579. }
  580. spin_unlock_irqrestore(&dwc->lock, flags);
  581. return cookie;
  582. }
  583. static struct dma_async_tx_descriptor *
  584. dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
  585. size_t len, unsigned long flags)
  586. {
  587. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  588. struct dw_desc *desc;
  589. struct dw_desc *first;
  590. struct dw_desc *prev;
  591. size_t xfer_count;
  592. size_t offset;
  593. unsigned int src_width;
  594. unsigned int dst_width;
  595. unsigned int data_width;
  596. u32 ctllo;
  597. dev_vdbg(chan2dev(chan),
  598. "%s: d0x%llx s0x%llx l0x%zx f0x%lx\n", __func__,
  599. (unsigned long long)dest, (unsigned long long)src,
  600. len, flags);
  601. if (unlikely(!len)) {
  602. dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
  603. return NULL;
  604. }
  605. dwc->direction = DMA_MEM_TO_MEM;
  606. data_width = min_t(unsigned int, dwc_get_data_width(chan, SRC_MASTER),
  607. dwc_get_data_width(chan, DST_MASTER));
  608. src_width = dst_width = min_t(unsigned int, data_width,
  609. dwc_fast_fls(src | dest | len));
  610. ctllo = DWC_DEFAULT_CTLLO(chan)
  611. | DWC_CTLL_DST_WIDTH(dst_width)
  612. | DWC_CTLL_SRC_WIDTH(src_width)
  613. | DWC_CTLL_DST_INC
  614. | DWC_CTLL_SRC_INC
  615. | DWC_CTLL_FC_M2M;
  616. prev = first = NULL;
  617. for (offset = 0; offset < len; offset += xfer_count << src_width) {
  618. xfer_count = min_t(size_t, (len - offset) >> src_width,
  619. dwc->block_size);
  620. desc = dwc_desc_get(dwc);
  621. if (!desc)
  622. goto err_desc_get;
  623. desc->lli.sar = src + offset;
  624. desc->lli.dar = dest + offset;
  625. desc->lli.ctllo = ctllo;
  626. desc->lli.ctlhi = xfer_count;
  627. if (!first) {
  628. first = desc;
  629. } else {
  630. prev->lli.llp = desc->txd.phys;
  631. dma_sync_single_for_device(chan2parent(chan),
  632. prev->txd.phys, sizeof(prev->lli),
  633. DMA_TO_DEVICE);
  634. list_add_tail(&desc->desc_node,
  635. &first->tx_list);
  636. }
  637. prev = desc;
  638. }
  639. if (flags & DMA_PREP_INTERRUPT)
  640. /* Trigger interrupt after last block */
  641. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  642. prev->lli.llp = 0;
  643. dma_sync_single_for_device(chan2parent(chan),
  644. prev->txd.phys, sizeof(prev->lli),
  645. DMA_TO_DEVICE);
  646. first->txd.flags = flags;
  647. first->len = len;
  648. return &first->txd;
  649. err_desc_get:
  650. dwc_desc_put(dwc, first);
  651. return NULL;
  652. }
  653. static struct dma_async_tx_descriptor *
  654. dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
  655. unsigned int sg_len, enum dma_transfer_direction direction,
  656. unsigned long flags, void *context)
  657. {
  658. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  659. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  660. struct dw_desc *prev;
  661. struct dw_desc *first;
  662. u32 ctllo;
  663. dma_addr_t reg;
  664. unsigned int reg_width;
  665. unsigned int mem_width;
  666. unsigned int data_width;
  667. unsigned int i;
  668. struct scatterlist *sg;
  669. size_t total_len = 0;
  670. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  671. if (unlikely(!is_slave_direction(direction) || !sg_len))
  672. return NULL;
  673. dwc->direction = direction;
  674. prev = first = NULL;
  675. switch (direction) {
  676. case DMA_MEM_TO_DEV:
  677. reg_width = __fls(sconfig->dst_addr_width);
  678. reg = sconfig->dst_addr;
  679. ctllo = (DWC_DEFAULT_CTLLO(chan)
  680. | DWC_CTLL_DST_WIDTH(reg_width)
  681. | DWC_CTLL_DST_FIX
  682. | DWC_CTLL_SRC_INC);
  683. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  684. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  685. data_width = dwc_get_data_width(chan, SRC_MASTER);
  686. for_each_sg(sgl, sg, sg_len, i) {
  687. struct dw_desc *desc;
  688. u32 len, dlen, mem;
  689. mem = sg_dma_address(sg);
  690. len = sg_dma_len(sg);
  691. mem_width = min_t(unsigned int,
  692. data_width, dwc_fast_fls(mem | len));
  693. slave_sg_todev_fill_desc:
  694. desc = dwc_desc_get(dwc);
  695. if (!desc) {
  696. dev_err(chan2dev(chan),
  697. "not enough descriptors available\n");
  698. goto err_desc_get;
  699. }
  700. desc->lli.sar = mem;
  701. desc->lli.dar = reg;
  702. desc->lli.ctllo = ctllo | DWC_CTLL_SRC_WIDTH(mem_width);
  703. if ((len >> mem_width) > dwc->block_size) {
  704. dlen = dwc->block_size << mem_width;
  705. mem += dlen;
  706. len -= dlen;
  707. } else {
  708. dlen = len;
  709. len = 0;
  710. }
  711. desc->lli.ctlhi = dlen >> mem_width;
  712. if (!first) {
  713. first = desc;
  714. } else {
  715. prev->lli.llp = desc->txd.phys;
  716. dma_sync_single_for_device(chan2parent(chan),
  717. prev->txd.phys,
  718. sizeof(prev->lli),
  719. DMA_TO_DEVICE);
  720. list_add_tail(&desc->desc_node,
  721. &first->tx_list);
  722. }
  723. prev = desc;
  724. total_len += dlen;
  725. if (len)
  726. goto slave_sg_todev_fill_desc;
  727. }
  728. break;
  729. case DMA_DEV_TO_MEM:
  730. reg_width = __fls(sconfig->src_addr_width);
  731. reg = sconfig->src_addr;
  732. ctllo = (DWC_DEFAULT_CTLLO(chan)
  733. | DWC_CTLL_SRC_WIDTH(reg_width)
  734. | DWC_CTLL_DST_INC
  735. | DWC_CTLL_SRC_FIX);
  736. ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  737. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  738. data_width = dwc_get_data_width(chan, DST_MASTER);
  739. for_each_sg(sgl, sg, sg_len, i) {
  740. struct dw_desc *desc;
  741. u32 len, dlen, mem;
  742. mem = sg_dma_address(sg);
  743. len = sg_dma_len(sg);
  744. mem_width = min_t(unsigned int,
  745. data_width, dwc_fast_fls(mem | len));
  746. slave_sg_fromdev_fill_desc:
  747. desc = dwc_desc_get(dwc);
  748. if (!desc) {
  749. dev_err(chan2dev(chan),
  750. "not enough descriptors available\n");
  751. goto err_desc_get;
  752. }
  753. desc->lli.sar = reg;
  754. desc->lli.dar = mem;
  755. desc->lli.ctllo = ctllo | DWC_CTLL_DST_WIDTH(mem_width);
  756. if ((len >> reg_width) > dwc->block_size) {
  757. dlen = dwc->block_size << reg_width;
  758. mem += dlen;
  759. len -= dlen;
  760. } else {
  761. dlen = len;
  762. len = 0;
  763. }
  764. desc->lli.ctlhi = dlen >> reg_width;
  765. if (!first) {
  766. first = desc;
  767. } else {
  768. prev->lli.llp = desc->txd.phys;
  769. dma_sync_single_for_device(chan2parent(chan),
  770. prev->txd.phys,
  771. sizeof(prev->lli),
  772. DMA_TO_DEVICE);
  773. list_add_tail(&desc->desc_node,
  774. &first->tx_list);
  775. }
  776. prev = desc;
  777. total_len += dlen;
  778. if (len)
  779. goto slave_sg_fromdev_fill_desc;
  780. }
  781. break;
  782. default:
  783. return NULL;
  784. }
  785. if (flags & DMA_PREP_INTERRUPT)
  786. /* Trigger interrupt after last block */
  787. prev->lli.ctllo |= DWC_CTLL_INT_EN;
  788. prev->lli.llp = 0;
  789. dma_sync_single_for_device(chan2parent(chan),
  790. prev->txd.phys, sizeof(prev->lli),
  791. DMA_TO_DEVICE);
  792. first->len = total_len;
  793. return &first->txd;
  794. err_desc_get:
  795. dwc_desc_put(dwc, first);
  796. return NULL;
  797. }
  798. /*
  799. * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
  800. * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
  801. *
  802. * NOTE: burst size 2 is not supported by controller.
  803. *
  804. * This can be done by finding least significant bit set: n & (n - 1)
  805. */
  806. static inline void convert_burst(u32 *maxburst)
  807. {
  808. if (*maxburst > 1)
  809. *maxburst = fls(*maxburst) - 2;
  810. else
  811. *maxburst = 0;
  812. }
  813. static int
  814. set_runtime_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
  815. {
  816. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  817. /* Check if chan will be configured for slave transfers */
  818. if (!is_slave_direction(sconfig->direction))
  819. return -EINVAL;
  820. memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
  821. dwc->direction = sconfig->direction;
  822. convert_burst(&dwc->dma_sconfig.src_maxburst);
  823. convert_burst(&dwc->dma_sconfig.dst_maxburst);
  824. return 0;
  825. }
  826. static inline void dwc_chan_pause(struct dw_dma_chan *dwc)
  827. {
  828. u32 cfglo = channel_readl(dwc, CFG_LO);
  829. channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
  830. while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY))
  831. cpu_relax();
  832. dwc->paused = true;
  833. }
  834. static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
  835. {
  836. u32 cfglo = channel_readl(dwc, CFG_LO);
  837. channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
  838. dwc->paused = false;
  839. }
  840. static int dwc_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  841. unsigned long arg)
  842. {
  843. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  844. struct dw_dma *dw = to_dw_dma(chan->device);
  845. struct dw_desc *desc, *_desc;
  846. unsigned long flags;
  847. LIST_HEAD(list);
  848. if (cmd == DMA_PAUSE) {
  849. spin_lock_irqsave(&dwc->lock, flags);
  850. dwc_chan_pause(dwc);
  851. spin_unlock_irqrestore(&dwc->lock, flags);
  852. } else if (cmd == DMA_RESUME) {
  853. if (!dwc->paused)
  854. return 0;
  855. spin_lock_irqsave(&dwc->lock, flags);
  856. dwc_chan_resume(dwc);
  857. spin_unlock_irqrestore(&dwc->lock, flags);
  858. } else if (cmd == DMA_TERMINATE_ALL) {
  859. spin_lock_irqsave(&dwc->lock, flags);
  860. clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
  861. dwc_chan_disable(dw, dwc);
  862. dwc->paused = false;
  863. /* active_list entries will end up before queued entries */
  864. list_splice_init(&dwc->queue, &list);
  865. list_splice_init(&dwc->active_list, &list);
  866. spin_unlock_irqrestore(&dwc->lock, flags);
  867. /* Flush all pending and queued descriptors */
  868. list_for_each_entry_safe(desc, _desc, &list, desc_node)
  869. dwc_descriptor_complete(dwc, desc, false);
  870. } else if (cmd == DMA_SLAVE_CONFIG) {
  871. return set_runtime_config(chan, (struct dma_slave_config *)arg);
  872. } else {
  873. return -ENXIO;
  874. }
  875. return 0;
  876. }
  877. static enum dma_status
  878. dwc_tx_status(struct dma_chan *chan,
  879. dma_cookie_t cookie,
  880. struct dma_tx_state *txstate)
  881. {
  882. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  883. enum dma_status ret;
  884. ret = dma_cookie_status(chan, cookie, txstate);
  885. if (ret != DMA_SUCCESS) {
  886. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  887. ret = dma_cookie_status(chan, cookie, txstate);
  888. }
  889. if (ret != DMA_SUCCESS)
  890. dma_set_residue(txstate, dwc_first_active(dwc)->len);
  891. if (dwc->paused)
  892. return DMA_PAUSED;
  893. return ret;
  894. }
  895. static void dwc_issue_pending(struct dma_chan *chan)
  896. {
  897. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  898. if (!list_empty(&dwc->queue))
  899. dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
  900. }
  901. static int dwc_alloc_chan_resources(struct dma_chan *chan)
  902. {
  903. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  904. struct dw_dma *dw = to_dw_dma(chan->device);
  905. struct dw_desc *desc;
  906. int i;
  907. unsigned long flags;
  908. int ret;
  909. dev_vdbg(chan2dev(chan), "%s\n", __func__);
  910. /* ASSERT: channel is idle */
  911. if (dma_readl(dw, CH_EN) & dwc->mask) {
  912. dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
  913. return -EIO;
  914. }
  915. dma_cookie_init(chan);
  916. /*
  917. * NOTE: some controllers may have additional features that we
  918. * need to initialize here, like "scatter-gather" (which
  919. * doesn't mean what you think it means), and status writeback.
  920. */
  921. spin_lock_irqsave(&dwc->lock, flags);
  922. i = dwc->descs_allocated;
  923. while (dwc->descs_allocated < NR_DESCS_PER_CHANNEL) {
  924. spin_unlock_irqrestore(&dwc->lock, flags);
  925. desc = kzalloc(sizeof(struct dw_desc), GFP_KERNEL);
  926. if (!desc)
  927. goto err_desc_alloc;
  928. INIT_LIST_HEAD(&desc->tx_list);
  929. dma_async_tx_descriptor_init(&desc->txd, chan);
  930. desc->txd.tx_submit = dwc_tx_submit;
  931. desc->txd.flags = DMA_CTRL_ACK;
  932. desc->txd.phys = dma_map_single(chan2parent(chan), &desc->lli,
  933. sizeof(desc->lli), DMA_TO_DEVICE);
  934. ret = dma_mapping_error(chan2parent(chan), desc->txd.phys);
  935. if (ret)
  936. goto err_desc_alloc;
  937. dwc_desc_put(dwc, desc);
  938. spin_lock_irqsave(&dwc->lock, flags);
  939. i = ++dwc->descs_allocated;
  940. }
  941. spin_unlock_irqrestore(&dwc->lock, flags);
  942. dev_dbg(chan2dev(chan), "%s: allocated %d descriptors\n", __func__, i);
  943. return i;
  944. err_desc_alloc:
  945. kfree(desc);
  946. dev_info(chan2dev(chan), "only allocated %d descriptors\n", i);
  947. return i;
  948. }
  949. static void dwc_free_chan_resources(struct dma_chan *chan)
  950. {
  951. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  952. struct dw_dma *dw = to_dw_dma(chan->device);
  953. struct dw_desc *desc, *_desc;
  954. unsigned long flags;
  955. LIST_HEAD(list);
  956. dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
  957. dwc->descs_allocated);
  958. /* ASSERT: channel is idle */
  959. BUG_ON(!list_empty(&dwc->active_list));
  960. BUG_ON(!list_empty(&dwc->queue));
  961. BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
  962. spin_lock_irqsave(&dwc->lock, flags);
  963. list_splice_init(&dwc->free_list, &list);
  964. dwc->descs_allocated = 0;
  965. dwc->initialized = false;
  966. /* Disable interrupts */
  967. channel_clear_bit(dw, MASK.XFER, dwc->mask);
  968. channel_clear_bit(dw, MASK.ERROR, dwc->mask);
  969. spin_unlock_irqrestore(&dwc->lock, flags);
  970. list_for_each_entry_safe(desc, _desc, &list, desc_node) {
  971. dev_vdbg(chan2dev(chan), " freeing descriptor %p\n", desc);
  972. dma_unmap_single(chan2parent(chan), desc->txd.phys,
  973. sizeof(desc->lli), DMA_TO_DEVICE);
  974. kfree(desc);
  975. }
  976. dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
  977. }
  978. bool dw_dma_generic_filter(struct dma_chan *chan, void *param)
  979. {
  980. struct dw_dma *dw = to_dw_dma(chan->device);
  981. static struct dw_dma *last_dw;
  982. static char *last_bus_id;
  983. int i = -1;
  984. /*
  985. * dmaengine framework calls this routine for all channels of all dma
  986. * controller, until true is returned. If 'param' bus_id is not
  987. * registered with a dma controller (dw), then there is no need of
  988. * running below function for all channels of dw.
  989. *
  990. * This block of code does this by saving the parameters of last
  991. * failure. If dw and param are same, i.e. trying on same dw with
  992. * different channel, return false.
  993. */
  994. if ((last_dw == dw) && (last_bus_id == param))
  995. return false;
  996. /*
  997. * Return true:
  998. * - If dw_dma's platform data is not filled with slave info, then all
  999. * dma controllers are fine for transfer.
  1000. * - Or if param is NULL
  1001. */
  1002. if (!dw->sd || !param)
  1003. return true;
  1004. while (++i < dw->sd_count) {
  1005. if (!strcmp(dw->sd[i].bus_id, param)) {
  1006. chan->private = &dw->sd[i];
  1007. last_dw = NULL;
  1008. last_bus_id = NULL;
  1009. return true;
  1010. }
  1011. }
  1012. last_dw = dw;
  1013. last_bus_id = param;
  1014. return false;
  1015. }
  1016. EXPORT_SYMBOL(dw_dma_generic_filter);
  1017. /* --------------------- Cyclic DMA API extensions -------------------- */
  1018. /**
  1019. * dw_dma_cyclic_start - start the cyclic DMA transfer
  1020. * @chan: the DMA channel to start
  1021. *
  1022. * Must be called with soft interrupts disabled. Returns zero on success or
  1023. * -errno on failure.
  1024. */
  1025. int dw_dma_cyclic_start(struct dma_chan *chan)
  1026. {
  1027. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1028. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1029. unsigned long flags;
  1030. if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
  1031. dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
  1032. return -ENODEV;
  1033. }
  1034. spin_lock_irqsave(&dwc->lock, flags);
  1035. /* assert channel is idle */
  1036. if (dma_readl(dw, CH_EN) & dwc->mask) {
  1037. dev_err(chan2dev(&dwc->chan),
  1038. "BUG: Attempted to start non-idle channel\n");
  1039. dwc_dump_chan_regs(dwc);
  1040. spin_unlock_irqrestore(&dwc->lock, flags);
  1041. return -EBUSY;
  1042. }
  1043. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  1044. dma_writel(dw, CLEAR.XFER, dwc->mask);
  1045. /* setup DMAC channel registers */
  1046. channel_writel(dwc, LLP, dwc->cdesc->desc[0]->txd.phys);
  1047. channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
  1048. channel_writel(dwc, CTL_HI, 0);
  1049. channel_set_bit(dw, CH_EN, dwc->mask);
  1050. spin_unlock_irqrestore(&dwc->lock, flags);
  1051. return 0;
  1052. }
  1053. EXPORT_SYMBOL(dw_dma_cyclic_start);
  1054. /**
  1055. * dw_dma_cyclic_stop - stop the cyclic DMA transfer
  1056. * @chan: the DMA channel to stop
  1057. *
  1058. * Must be called with soft interrupts disabled.
  1059. */
  1060. void dw_dma_cyclic_stop(struct dma_chan *chan)
  1061. {
  1062. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1063. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1064. unsigned long flags;
  1065. spin_lock_irqsave(&dwc->lock, flags);
  1066. dwc_chan_disable(dw, dwc);
  1067. spin_unlock_irqrestore(&dwc->lock, flags);
  1068. }
  1069. EXPORT_SYMBOL(dw_dma_cyclic_stop);
  1070. /**
  1071. * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
  1072. * @chan: the DMA channel to prepare
  1073. * @buf_addr: physical DMA address where the buffer starts
  1074. * @buf_len: total number of bytes for the entire buffer
  1075. * @period_len: number of bytes for each period
  1076. * @direction: transfer direction, to or from device
  1077. *
  1078. * Must be called before trying to start the transfer. Returns a valid struct
  1079. * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
  1080. */
  1081. struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
  1082. dma_addr_t buf_addr, size_t buf_len, size_t period_len,
  1083. enum dma_transfer_direction direction)
  1084. {
  1085. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1086. struct dma_slave_config *sconfig = &dwc->dma_sconfig;
  1087. struct dw_cyclic_desc *cdesc;
  1088. struct dw_cyclic_desc *retval = NULL;
  1089. struct dw_desc *desc;
  1090. struct dw_desc *last = NULL;
  1091. unsigned long was_cyclic;
  1092. unsigned int reg_width;
  1093. unsigned int periods;
  1094. unsigned int i;
  1095. unsigned long flags;
  1096. spin_lock_irqsave(&dwc->lock, flags);
  1097. if (dwc->nollp) {
  1098. spin_unlock_irqrestore(&dwc->lock, flags);
  1099. dev_dbg(chan2dev(&dwc->chan),
  1100. "channel doesn't support LLP transfers\n");
  1101. return ERR_PTR(-EINVAL);
  1102. }
  1103. if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
  1104. spin_unlock_irqrestore(&dwc->lock, flags);
  1105. dev_dbg(chan2dev(&dwc->chan),
  1106. "queue and/or active list are not empty\n");
  1107. return ERR_PTR(-EBUSY);
  1108. }
  1109. was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1110. spin_unlock_irqrestore(&dwc->lock, flags);
  1111. if (was_cyclic) {
  1112. dev_dbg(chan2dev(&dwc->chan),
  1113. "channel already prepared for cyclic DMA\n");
  1114. return ERR_PTR(-EBUSY);
  1115. }
  1116. retval = ERR_PTR(-EINVAL);
  1117. if (unlikely(!is_slave_direction(direction)))
  1118. goto out_err;
  1119. dwc->direction = direction;
  1120. if (direction == DMA_MEM_TO_DEV)
  1121. reg_width = __ffs(sconfig->dst_addr_width);
  1122. else
  1123. reg_width = __ffs(sconfig->src_addr_width);
  1124. periods = buf_len / period_len;
  1125. /* Check for too big/unaligned periods and unaligned DMA buffer. */
  1126. if (period_len > (dwc->block_size << reg_width))
  1127. goto out_err;
  1128. if (unlikely(period_len & ((1 << reg_width) - 1)))
  1129. goto out_err;
  1130. if (unlikely(buf_addr & ((1 << reg_width) - 1)))
  1131. goto out_err;
  1132. retval = ERR_PTR(-ENOMEM);
  1133. if (periods > NR_DESCS_PER_CHANNEL)
  1134. goto out_err;
  1135. cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
  1136. if (!cdesc)
  1137. goto out_err;
  1138. cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
  1139. if (!cdesc->desc)
  1140. goto out_err_alloc;
  1141. for (i = 0; i < periods; i++) {
  1142. desc = dwc_desc_get(dwc);
  1143. if (!desc)
  1144. goto out_err_desc_get;
  1145. switch (direction) {
  1146. case DMA_MEM_TO_DEV:
  1147. desc->lli.dar = sconfig->dst_addr;
  1148. desc->lli.sar = buf_addr + (period_len * i);
  1149. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1150. | DWC_CTLL_DST_WIDTH(reg_width)
  1151. | DWC_CTLL_SRC_WIDTH(reg_width)
  1152. | DWC_CTLL_DST_FIX
  1153. | DWC_CTLL_SRC_INC
  1154. | DWC_CTLL_INT_EN);
  1155. desc->lli.ctllo |= sconfig->device_fc ?
  1156. DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
  1157. DWC_CTLL_FC(DW_DMA_FC_D_M2P);
  1158. break;
  1159. case DMA_DEV_TO_MEM:
  1160. desc->lli.dar = buf_addr + (period_len * i);
  1161. desc->lli.sar = sconfig->src_addr;
  1162. desc->lli.ctllo = (DWC_DEFAULT_CTLLO(chan)
  1163. | DWC_CTLL_SRC_WIDTH(reg_width)
  1164. | DWC_CTLL_DST_WIDTH(reg_width)
  1165. | DWC_CTLL_DST_INC
  1166. | DWC_CTLL_SRC_FIX
  1167. | DWC_CTLL_INT_EN);
  1168. desc->lli.ctllo |= sconfig->device_fc ?
  1169. DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
  1170. DWC_CTLL_FC(DW_DMA_FC_D_P2M);
  1171. break;
  1172. default:
  1173. break;
  1174. }
  1175. desc->lli.ctlhi = (period_len >> reg_width);
  1176. cdesc->desc[i] = desc;
  1177. if (last) {
  1178. last->lli.llp = desc->txd.phys;
  1179. dma_sync_single_for_device(chan2parent(chan),
  1180. last->txd.phys, sizeof(last->lli),
  1181. DMA_TO_DEVICE);
  1182. }
  1183. last = desc;
  1184. }
  1185. /* lets make a cyclic list */
  1186. last->lli.llp = cdesc->desc[0]->txd.phys;
  1187. dma_sync_single_for_device(chan2parent(chan), last->txd.phys,
  1188. sizeof(last->lli), DMA_TO_DEVICE);
  1189. dev_dbg(chan2dev(&dwc->chan), "cyclic prepared buf 0x%llx len %zu "
  1190. "period %zu periods %d\n", (unsigned long long)buf_addr,
  1191. buf_len, period_len, periods);
  1192. cdesc->periods = periods;
  1193. dwc->cdesc = cdesc;
  1194. return cdesc;
  1195. out_err_desc_get:
  1196. while (i--)
  1197. dwc_desc_put(dwc, cdesc->desc[i]);
  1198. out_err_alloc:
  1199. kfree(cdesc);
  1200. out_err:
  1201. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1202. return (struct dw_cyclic_desc *)retval;
  1203. }
  1204. EXPORT_SYMBOL(dw_dma_cyclic_prep);
  1205. /**
  1206. * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
  1207. * @chan: the DMA channel to free
  1208. */
  1209. void dw_dma_cyclic_free(struct dma_chan *chan)
  1210. {
  1211. struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
  1212. struct dw_dma *dw = to_dw_dma(dwc->chan.device);
  1213. struct dw_cyclic_desc *cdesc = dwc->cdesc;
  1214. int i;
  1215. unsigned long flags;
  1216. dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
  1217. if (!cdesc)
  1218. return;
  1219. spin_lock_irqsave(&dwc->lock, flags);
  1220. dwc_chan_disable(dw, dwc);
  1221. dma_writel(dw, CLEAR.ERROR, dwc->mask);
  1222. dma_writel(dw, CLEAR.XFER, dwc->mask);
  1223. spin_unlock_irqrestore(&dwc->lock, flags);
  1224. for (i = 0; i < cdesc->periods; i++)
  1225. dwc_desc_put(dwc, cdesc->desc[i]);
  1226. kfree(cdesc->desc);
  1227. kfree(cdesc);
  1228. clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
  1229. }
  1230. EXPORT_SYMBOL(dw_dma_cyclic_free);
  1231. /*----------------------------------------------------------------------*/
  1232. static void dw_dma_off(struct dw_dma *dw)
  1233. {
  1234. int i;
  1235. dma_writel(dw, CFG, 0);
  1236. channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
  1237. channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
  1238. channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
  1239. channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
  1240. while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
  1241. cpu_relax();
  1242. for (i = 0; i < dw->dma.chancnt; i++)
  1243. dw->chan[i].initialized = false;
  1244. }
  1245. #ifdef CONFIG_OF
  1246. static struct dw_dma_platform_data *
  1247. dw_dma_parse_dt(struct platform_device *pdev)
  1248. {
  1249. struct device_node *sn, *cn, *np = pdev->dev.of_node;
  1250. struct dw_dma_platform_data *pdata;
  1251. struct dw_dma_slave *sd;
  1252. u32 tmp, arr[4];
  1253. if (!np) {
  1254. dev_err(&pdev->dev, "Missing DT data\n");
  1255. return NULL;
  1256. }
  1257. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1258. if (!pdata)
  1259. return NULL;
  1260. if (of_property_read_u32(np, "nr_channels", &pdata->nr_channels))
  1261. return NULL;
  1262. if (of_property_read_bool(np, "is_private"))
  1263. pdata->is_private = true;
  1264. if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
  1265. pdata->chan_allocation_order = (unsigned char)tmp;
  1266. if (!of_property_read_u32(np, "chan_priority", &tmp))
  1267. pdata->chan_priority = tmp;
  1268. if (!of_property_read_u32(np, "block_size", &tmp))
  1269. pdata->block_size = tmp;
  1270. if (!of_property_read_u32(np, "nr_masters", &tmp)) {
  1271. if (tmp > 4)
  1272. return NULL;
  1273. pdata->nr_masters = tmp;
  1274. }
  1275. if (!of_property_read_u32_array(np, "data_width", arr,
  1276. pdata->nr_masters))
  1277. for (tmp = 0; tmp < pdata->nr_masters; tmp++)
  1278. pdata->data_width[tmp] = arr[tmp];
  1279. /* parse slave data */
  1280. sn = of_find_node_by_name(np, "slave_info");
  1281. if (!sn)
  1282. return pdata;
  1283. /* calculate number of slaves */
  1284. tmp = of_get_child_count(sn);
  1285. if (!tmp)
  1286. return NULL;
  1287. sd = devm_kzalloc(&pdev->dev, sizeof(*sd) * tmp, GFP_KERNEL);
  1288. if (!sd)
  1289. return NULL;
  1290. pdata->sd = sd;
  1291. pdata->sd_count = tmp;
  1292. for_each_child_of_node(sn, cn) {
  1293. sd->dma_dev = &pdev->dev;
  1294. of_property_read_string(cn, "bus_id", &sd->bus_id);
  1295. of_property_read_u32(cn, "cfg_hi", &sd->cfg_hi);
  1296. of_property_read_u32(cn, "cfg_lo", &sd->cfg_lo);
  1297. if (!of_property_read_u32(cn, "src_master", &tmp))
  1298. sd->src_master = tmp;
  1299. if (!of_property_read_u32(cn, "dst_master", &tmp))
  1300. sd->dst_master = tmp;
  1301. sd++;
  1302. }
  1303. return pdata;
  1304. }
  1305. #else
  1306. static inline struct dw_dma_platform_data *
  1307. dw_dma_parse_dt(struct platform_device *pdev)
  1308. {
  1309. return NULL;
  1310. }
  1311. #endif
  1312. static int dw_probe(struct platform_device *pdev)
  1313. {
  1314. struct dw_dma_platform_data *pdata;
  1315. struct resource *io;
  1316. struct dw_dma *dw;
  1317. size_t size;
  1318. void __iomem *regs;
  1319. bool autocfg;
  1320. unsigned int dw_params;
  1321. unsigned int nr_channels;
  1322. unsigned int max_blk_size = 0;
  1323. int irq;
  1324. int err;
  1325. int i;
  1326. io = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1327. if (!io)
  1328. return -EINVAL;
  1329. irq = platform_get_irq(pdev, 0);
  1330. if (irq < 0)
  1331. return irq;
  1332. regs = devm_request_and_ioremap(&pdev->dev, io);
  1333. if (!regs)
  1334. return -EBUSY;
  1335. dw_params = dma_read_byaddr(regs, DW_PARAMS);
  1336. autocfg = dw_params >> DW_PARAMS_EN & 0x1;
  1337. pdata = dev_get_platdata(&pdev->dev);
  1338. if (!pdata)
  1339. pdata = dw_dma_parse_dt(pdev);
  1340. if (!pdata && autocfg) {
  1341. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1342. if (!pdata)
  1343. return -ENOMEM;
  1344. /* Fill platform data with the default values */
  1345. pdata->is_private = true;
  1346. pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
  1347. pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
  1348. } else if (!pdata || pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS)
  1349. return -EINVAL;
  1350. if (autocfg)
  1351. nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 0x7) + 1;
  1352. else
  1353. nr_channels = pdata->nr_channels;
  1354. size = sizeof(struct dw_dma) + nr_channels * sizeof(struct dw_dma_chan);
  1355. dw = devm_kzalloc(&pdev->dev, size, GFP_KERNEL);
  1356. if (!dw)
  1357. return -ENOMEM;
  1358. dw->clk = devm_clk_get(&pdev->dev, "hclk");
  1359. if (IS_ERR(dw->clk))
  1360. return PTR_ERR(dw->clk);
  1361. clk_prepare_enable(dw->clk);
  1362. dw->regs = regs;
  1363. dw->sd = pdata->sd;
  1364. dw->sd_count = pdata->sd_count;
  1365. /* get hardware configuration parameters */
  1366. if (autocfg) {
  1367. max_blk_size = dma_readl(dw, MAX_BLK_SIZE);
  1368. dw->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
  1369. for (i = 0; i < dw->nr_masters; i++) {
  1370. dw->data_width[i] =
  1371. (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3) + 2;
  1372. }
  1373. } else {
  1374. dw->nr_masters = pdata->nr_masters;
  1375. memcpy(dw->data_width, pdata->data_width, 4);
  1376. }
  1377. /* Calculate all channel mask before DMA setup */
  1378. dw->all_chan_mask = (1 << nr_channels) - 1;
  1379. /* force dma off, just in case */
  1380. dw_dma_off(dw);
  1381. /* disable BLOCK interrupts as well */
  1382. channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
  1383. err = devm_request_irq(&pdev->dev, irq, dw_dma_interrupt, 0,
  1384. "dw_dmac", dw);
  1385. if (err)
  1386. return err;
  1387. platform_set_drvdata(pdev, dw);
  1388. tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
  1389. INIT_LIST_HEAD(&dw->dma.channels);
  1390. for (i = 0; i < nr_channels; i++) {
  1391. struct dw_dma_chan *dwc = &dw->chan[i];
  1392. int r = nr_channels - i - 1;
  1393. dwc->chan.device = &dw->dma;
  1394. dma_cookie_init(&dwc->chan);
  1395. if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
  1396. list_add_tail(&dwc->chan.device_node,
  1397. &dw->dma.channels);
  1398. else
  1399. list_add(&dwc->chan.device_node, &dw->dma.channels);
  1400. /* 7 is highest priority & 0 is lowest. */
  1401. if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
  1402. dwc->priority = r;
  1403. else
  1404. dwc->priority = i;
  1405. dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
  1406. spin_lock_init(&dwc->lock);
  1407. dwc->mask = 1 << i;
  1408. INIT_LIST_HEAD(&dwc->active_list);
  1409. INIT_LIST_HEAD(&dwc->queue);
  1410. INIT_LIST_HEAD(&dwc->free_list);
  1411. channel_clear_bit(dw, CH_EN, dwc->mask);
  1412. dwc->direction = DMA_TRANS_NONE;
  1413. /* hardware configuration */
  1414. if (autocfg) {
  1415. unsigned int dwc_params;
  1416. dwc_params = dma_read_byaddr(regs + r * sizeof(u32),
  1417. DWC_PARAMS);
  1418. /* Decode maximum block size for given channel. The
  1419. * stored 4 bit value represents blocks from 0x00 for 3
  1420. * up to 0x0a for 4095. */
  1421. dwc->block_size =
  1422. (4 << ((max_blk_size >> 4 * i) & 0xf)) - 1;
  1423. dwc->nollp =
  1424. (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
  1425. } else {
  1426. dwc->block_size = pdata->block_size;
  1427. /* Check if channel supports multi block transfer */
  1428. channel_writel(dwc, LLP, 0xfffffffc);
  1429. dwc->nollp =
  1430. (channel_readl(dwc, LLP) & 0xfffffffc) == 0;
  1431. channel_writel(dwc, LLP, 0);
  1432. }
  1433. }
  1434. /* Clear all interrupts on all channels. */
  1435. dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
  1436. dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
  1437. dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
  1438. dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
  1439. dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
  1440. dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
  1441. dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
  1442. if (pdata->is_private)
  1443. dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
  1444. dw->dma.dev = &pdev->dev;
  1445. dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
  1446. dw->dma.device_free_chan_resources = dwc_free_chan_resources;
  1447. dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
  1448. dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
  1449. dw->dma.device_control = dwc_control;
  1450. dw->dma.device_tx_status = dwc_tx_status;
  1451. dw->dma.device_issue_pending = dwc_issue_pending;
  1452. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1453. dev_info(&pdev->dev, "DesignWare DMA Controller, %d channels\n",
  1454. nr_channels);
  1455. dma_async_device_register(&dw->dma);
  1456. return 0;
  1457. }
  1458. static int __devexit dw_remove(struct platform_device *pdev)
  1459. {
  1460. struct dw_dma *dw = platform_get_drvdata(pdev);
  1461. struct dw_dma_chan *dwc, *_dwc;
  1462. dw_dma_off(dw);
  1463. dma_async_device_unregister(&dw->dma);
  1464. tasklet_kill(&dw->tasklet);
  1465. list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
  1466. chan.device_node) {
  1467. list_del(&dwc->chan.device_node);
  1468. channel_clear_bit(dw, CH_EN, dwc->mask);
  1469. }
  1470. return 0;
  1471. }
  1472. static void dw_shutdown(struct platform_device *pdev)
  1473. {
  1474. struct dw_dma *dw = platform_get_drvdata(pdev);
  1475. dw_dma_off(dw);
  1476. clk_disable_unprepare(dw->clk);
  1477. }
  1478. static int dw_suspend_noirq(struct device *dev)
  1479. {
  1480. struct platform_device *pdev = to_platform_device(dev);
  1481. struct dw_dma *dw = platform_get_drvdata(pdev);
  1482. dw_dma_off(dw);
  1483. clk_disable_unprepare(dw->clk);
  1484. return 0;
  1485. }
  1486. static int dw_resume_noirq(struct device *dev)
  1487. {
  1488. struct platform_device *pdev = to_platform_device(dev);
  1489. struct dw_dma *dw = platform_get_drvdata(pdev);
  1490. clk_prepare_enable(dw->clk);
  1491. dma_writel(dw, CFG, DW_CFG_DMA_EN);
  1492. return 0;
  1493. }
  1494. static const struct dev_pm_ops dw_dev_pm_ops = {
  1495. .suspend_noirq = dw_suspend_noirq,
  1496. .resume_noirq = dw_resume_noirq,
  1497. .freeze_noirq = dw_suspend_noirq,
  1498. .thaw_noirq = dw_resume_noirq,
  1499. .restore_noirq = dw_resume_noirq,
  1500. .poweroff_noirq = dw_suspend_noirq,
  1501. };
  1502. #ifdef CONFIG_OF
  1503. static const struct of_device_id dw_dma_id_table[] = {
  1504. { .compatible = "snps,dma-spear1340" },
  1505. {}
  1506. };
  1507. MODULE_DEVICE_TABLE(of, dw_dma_id_table);
  1508. #endif
  1509. static struct platform_driver dw_driver = {
  1510. .probe = dw_probe,
  1511. .remove = dw_remove,
  1512. .shutdown = dw_shutdown,
  1513. .driver = {
  1514. .name = "dw_dmac",
  1515. .pm = &dw_dev_pm_ops,
  1516. .of_match_table = of_match_ptr(dw_dma_id_table),
  1517. },
  1518. };
  1519. static int __init dw_init(void)
  1520. {
  1521. return platform_driver_register(&dw_driver);
  1522. }
  1523. subsys_initcall(dw_init);
  1524. static void __exit dw_exit(void)
  1525. {
  1526. platform_driver_unregister(&dw_driver);
  1527. }
  1528. module_exit(dw_exit);
  1529. MODULE_LICENSE("GPL v2");
  1530. MODULE_DESCRIPTION("Synopsys DesignWare DMA Controller driver");
  1531. MODULE_AUTHOR("Haavard Skinnemoen (Atmel)");
  1532. MODULE_AUTHOR("Viresh Kumar <viresh.linux@gmail.com>");