twl4030.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378
  1. /*
  2. * ALSA SoC TWL4030 codec driver
  3. *
  4. * Author: Steve Sakoman, <steve@sakoman.com>
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * version 2 as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but
  11. * WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  13. * General Public License for more details.
  14. *
  15. * You should have received a copy of the GNU General Public License
  16. * along with this program; if not, write to the Free Software
  17. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  18. * 02110-1301 USA
  19. *
  20. */
  21. #include <linux/module.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/init.h>
  24. #include <linux/delay.h>
  25. #include <linux/pm.h>
  26. #include <linux/i2c.h>
  27. #include <linux/platform_device.h>
  28. #include <linux/i2c/twl.h>
  29. #include <linux/slab.h>
  30. #include <sound/core.h>
  31. #include <sound/pcm.h>
  32. #include <sound/pcm_params.h>
  33. #include <sound/soc.h>
  34. #include <sound/soc-dapm.h>
  35. #include <sound/initval.h>
  36. #include <sound/tlv.h>
  37. #include "twl4030.h"
  38. /*
  39. * twl4030 register cache & default register settings
  40. */
  41. static const u8 twl4030_reg[TWL4030_CACHEREGNUM] = {
  42. 0x00, /* this register not used */
  43. 0x91, /* REG_CODEC_MODE (0x1) */
  44. 0xc3, /* REG_OPTION (0x2) */
  45. 0x00, /* REG_UNKNOWN (0x3) */
  46. 0x00, /* REG_MICBIAS_CTL (0x4) */
  47. 0x20, /* REG_ANAMICL (0x5) */
  48. 0x00, /* REG_ANAMICR (0x6) */
  49. 0x00, /* REG_AVADC_CTL (0x7) */
  50. 0x00, /* REG_ADCMICSEL (0x8) */
  51. 0x00, /* REG_DIGMIXING (0x9) */
  52. 0x0c, /* REG_ATXL1PGA (0xA) */
  53. 0x0c, /* REG_ATXR1PGA (0xB) */
  54. 0x00, /* REG_AVTXL2PGA (0xC) */
  55. 0x00, /* REG_AVTXR2PGA (0xD) */
  56. 0x00, /* REG_AUDIO_IF (0xE) */
  57. 0x00, /* REG_VOICE_IF (0xF) */
  58. 0x00, /* REG_ARXR1PGA (0x10) */
  59. 0x00, /* REG_ARXL1PGA (0x11) */
  60. 0x6c, /* REG_ARXR2PGA (0x12) */
  61. 0x6c, /* REG_ARXL2PGA (0x13) */
  62. 0x00, /* REG_VRXPGA (0x14) */
  63. 0x00, /* REG_VSTPGA (0x15) */
  64. 0x00, /* REG_VRX2ARXPGA (0x16) */
  65. 0x00, /* REG_AVDAC_CTL (0x17) */
  66. 0x00, /* REG_ARX2VTXPGA (0x18) */
  67. 0x00, /* REG_ARXL1_APGA_CTL (0x19) */
  68. 0x00, /* REG_ARXR1_APGA_CTL (0x1A) */
  69. 0x4a, /* REG_ARXL2_APGA_CTL (0x1B) */
  70. 0x4a, /* REG_ARXR2_APGA_CTL (0x1C) */
  71. 0x00, /* REG_ATX2ARXPGA (0x1D) */
  72. 0x00, /* REG_BT_IF (0x1E) */
  73. 0x00, /* REG_BTPGA (0x1F) */
  74. 0x00, /* REG_BTSTPGA (0x20) */
  75. 0x00, /* REG_EAR_CTL (0x21) */
  76. 0x00, /* REG_HS_SEL (0x22) */
  77. 0x00, /* REG_HS_GAIN_SET (0x23) */
  78. 0x00, /* REG_HS_POPN_SET (0x24) */
  79. 0x00, /* REG_PREDL_CTL (0x25) */
  80. 0x00, /* REG_PREDR_CTL (0x26) */
  81. 0x00, /* REG_PRECKL_CTL (0x27) */
  82. 0x00, /* REG_PRECKR_CTL (0x28) */
  83. 0x00, /* REG_HFL_CTL (0x29) */
  84. 0x00, /* REG_HFR_CTL (0x2A) */
  85. 0x00, /* REG_ALC_CTL (0x2B) */
  86. 0x00, /* REG_ALC_SET1 (0x2C) */
  87. 0x00, /* REG_ALC_SET2 (0x2D) */
  88. 0x00, /* REG_BOOST_CTL (0x2E) */
  89. 0x00, /* REG_SOFTVOL_CTL (0x2F) */
  90. 0x00, /* REG_DTMF_FREQSEL (0x30) */
  91. 0x00, /* REG_DTMF_TONEXT1H (0x31) */
  92. 0x00, /* REG_DTMF_TONEXT1L (0x32) */
  93. 0x00, /* REG_DTMF_TONEXT2H (0x33) */
  94. 0x00, /* REG_DTMF_TONEXT2L (0x34) */
  95. 0x00, /* REG_DTMF_TONOFF (0x35) */
  96. 0x00, /* REG_DTMF_WANONOFF (0x36) */
  97. 0x00, /* REG_I2S_RX_SCRAMBLE_H (0x37) */
  98. 0x00, /* REG_I2S_RX_SCRAMBLE_M (0x38) */
  99. 0x00, /* REG_I2S_RX_SCRAMBLE_L (0x39) */
  100. 0x06, /* REG_APLL_CTL (0x3A) */
  101. 0x00, /* REG_DTMF_CTL (0x3B) */
  102. 0x00, /* REG_DTMF_PGA_CTL2 (0x3C) */
  103. 0x00, /* REG_DTMF_PGA_CTL1 (0x3D) */
  104. 0x00, /* REG_MISC_SET_1 (0x3E) */
  105. 0x00, /* REG_PCMBTMUX (0x3F) */
  106. 0x00, /* not used (0x40) */
  107. 0x00, /* not used (0x41) */
  108. 0x00, /* not used (0x42) */
  109. 0x00, /* REG_RX_PATH_SEL (0x43) */
  110. 0x00, /* REG_VDL_APGA_CTL (0x44) */
  111. 0x00, /* REG_VIBRA_CTL (0x45) */
  112. 0x00, /* REG_VIBRA_SET (0x46) */
  113. 0x00, /* REG_VIBRA_PWM_SET (0x47) */
  114. 0x00, /* REG_ANAMIC_GAIN (0x48) */
  115. 0x00, /* REG_MISC_SET_2 (0x49) */
  116. 0x00, /* REG_SW_SHADOW (0x4A) - Shadow, non HW register */
  117. };
  118. /* codec private data */
  119. struct twl4030_priv {
  120. struct snd_soc_codec codec;
  121. unsigned int codec_powered;
  122. /* reference counts of AIF/APLL users */
  123. unsigned int apll_enabled;
  124. struct snd_pcm_substream *master_substream;
  125. struct snd_pcm_substream *slave_substream;
  126. unsigned int configured;
  127. unsigned int rate;
  128. unsigned int sample_bits;
  129. unsigned int channels;
  130. unsigned int sysclk;
  131. /* Output (with associated amp) states */
  132. u8 hsl_enabled, hsr_enabled;
  133. u8 earpiece_enabled;
  134. u8 predrivel_enabled, predriver_enabled;
  135. u8 carkitl_enabled, carkitr_enabled;
  136. };
  137. /*
  138. * read twl4030 register cache
  139. */
  140. static inline unsigned int twl4030_read_reg_cache(struct snd_soc_codec *codec,
  141. unsigned int reg)
  142. {
  143. u8 *cache = codec->reg_cache;
  144. if (reg >= TWL4030_CACHEREGNUM)
  145. return -EIO;
  146. return cache[reg];
  147. }
  148. /*
  149. * write twl4030 register cache
  150. */
  151. static inline void twl4030_write_reg_cache(struct snd_soc_codec *codec,
  152. u8 reg, u8 value)
  153. {
  154. u8 *cache = codec->reg_cache;
  155. if (reg >= TWL4030_CACHEREGNUM)
  156. return;
  157. cache[reg] = value;
  158. }
  159. /*
  160. * write to the twl4030 register space
  161. */
  162. static int twl4030_write(struct snd_soc_codec *codec,
  163. unsigned int reg, unsigned int value)
  164. {
  165. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  166. int write_to_reg = 0;
  167. twl4030_write_reg_cache(codec, reg, value);
  168. if (likely(reg < TWL4030_REG_SW_SHADOW)) {
  169. /* Decide if the given register can be written */
  170. switch (reg) {
  171. case TWL4030_REG_EAR_CTL:
  172. if (twl4030->earpiece_enabled)
  173. write_to_reg = 1;
  174. break;
  175. case TWL4030_REG_PREDL_CTL:
  176. if (twl4030->predrivel_enabled)
  177. write_to_reg = 1;
  178. break;
  179. case TWL4030_REG_PREDR_CTL:
  180. if (twl4030->predriver_enabled)
  181. write_to_reg = 1;
  182. break;
  183. case TWL4030_REG_PRECKL_CTL:
  184. if (twl4030->carkitl_enabled)
  185. write_to_reg = 1;
  186. break;
  187. case TWL4030_REG_PRECKR_CTL:
  188. if (twl4030->carkitr_enabled)
  189. write_to_reg = 1;
  190. break;
  191. case TWL4030_REG_HS_GAIN_SET:
  192. if (twl4030->hsl_enabled || twl4030->hsr_enabled)
  193. write_to_reg = 1;
  194. break;
  195. default:
  196. /* All other register can be written */
  197. write_to_reg = 1;
  198. break;
  199. }
  200. if (write_to_reg)
  201. return twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  202. value, reg);
  203. }
  204. return 0;
  205. }
  206. static void twl4030_codec_enable(struct snd_soc_codec *codec, int enable)
  207. {
  208. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  209. int mode;
  210. if (enable == twl4030->codec_powered)
  211. return;
  212. if (enable)
  213. mode = twl4030_codec_enable_resource(TWL4030_CODEC_RES_POWER);
  214. else
  215. mode = twl4030_codec_disable_resource(TWL4030_CODEC_RES_POWER);
  216. if (mode >= 0) {
  217. twl4030_write_reg_cache(codec, TWL4030_REG_CODEC_MODE, mode);
  218. twl4030->codec_powered = enable;
  219. }
  220. /* REVISIT: this delay is present in TI sample drivers */
  221. /* but there seems to be no TRM requirement for it */
  222. udelay(10);
  223. }
  224. static void twl4030_init_chip(struct snd_soc_codec *codec)
  225. {
  226. u8 *cache = codec->reg_cache;
  227. int i;
  228. /* clear CODECPDZ prior to setting register defaults */
  229. twl4030_codec_enable(codec, 0);
  230. /* set all audio section registers to reasonable defaults */
  231. for (i = TWL4030_REG_OPTION; i <= TWL4030_REG_MISC_SET_2; i++)
  232. if (i != TWL4030_REG_APLL_CTL)
  233. twl4030_write(codec, i, cache[i]);
  234. }
  235. static void twl4030_apll_enable(struct snd_soc_codec *codec, int enable)
  236. {
  237. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  238. int status = -1;
  239. if (enable) {
  240. twl4030->apll_enabled++;
  241. if (twl4030->apll_enabled == 1)
  242. status = twl4030_codec_enable_resource(
  243. TWL4030_CODEC_RES_APLL);
  244. } else {
  245. twl4030->apll_enabled--;
  246. if (!twl4030->apll_enabled)
  247. status = twl4030_codec_disable_resource(
  248. TWL4030_CODEC_RES_APLL);
  249. }
  250. if (status >= 0)
  251. twl4030_write_reg_cache(codec, TWL4030_REG_APLL_CTL, status);
  252. }
  253. static void twl4030_power_up(struct snd_soc_codec *codec)
  254. {
  255. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  256. u8 anamicl, regmisc1, byte;
  257. int i = 0;
  258. if (twl4030->codec_powered)
  259. return;
  260. /* set CODECPDZ to turn on codec */
  261. twl4030_codec_enable(codec, 1);
  262. /* initiate offset cancellation */
  263. anamicl = twl4030_read_reg_cache(codec, TWL4030_REG_ANAMICL);
  264. twl4030_write(codec, TWL4030_REG_ANAMICL,
  265. anamicl | TWL4030_CNCL_OFFSET_START);
  266. /* wait for offset cancellation to complete */
  267. do {
  268. /* this takes a little while, so don't slam i2c */
  269. udelay(2000);
  270. twl_i2c_read_u8(TWL4030_MODULE_AUDIO_VOICE, &byte,
  271. TWL4030_REG_ANAMICL);
  272. } while ((i++ < 100) &&
  273. ((byte & TWL4030_CNCL_OFFSET_START) ==
  274. TWL4030_CNCL_OFFSET_START));
  275. /* Make sure that the reg_cache has the same value as the HW */
  276. twl4030_write_reg_cache(codec, TWL4030_REG_ANAMICL, byte);
  277. /* anti-pop when changing analog gain */
  278. regmisc1 = twl4030_read_reg_cache(codec, TWL4030_REG_MISC_SET_1);
  279. twl4030_write(codec, TWL4030_REG_MISC_SET_1,
  280. regmisc1 | TWL4030_SMOOTH_ANAVOL_EN);
  281. /* toggle CODECPDZ as per TRM */
  282. twl4030_codec_enable(codec, 0);
  283. twl4030_codec_enable(codec, 1);
  284. }
  285. /*
  286. * Unconditional power down
  287. */
  288. static void twl4030_power_down(struct snd_soc_codec *codec)
  289. {
  290. /* power down */
  291. twl4030_codec_enable(codec, 0);
  292. }
  293. /* Earpiece */
  294. static const struct snd_kcontrol_new twl4030_dapm_earpiece_controls[] = {
  295. SOC_DAPM_SINGLE("Voice", TWL4030_REG_EAR_CTL, 0, 1, 0),
  296. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_EAR_CTL, 1, 1, 0),
  297. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_EAR_CTL, 2, 1, 0),
  298. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_EAR_CTL, 3, 1, 0),
  299. };
  300. /* PreDrive Left */
  301. static const struct snd_kcontrol_new twl4030_dapm_predrivel_controls[] = {
  302. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDL_CTL, 0, 1, 0),
  303. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PREDL_CTL, 1, 1, 0),
  304. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDL_CTL, 2, 1, 0),
  305. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDL_CTL, 3, 1, 0),
  306. };
  307. /* PreDrive Right */
  308. static const struct snd_kcontrol_new twl4030_dapm_predriver_controls[] = {
  309. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PREDR_CTL, 0, 1, 0),
  310. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PREDR_CTL, 1, 1, 0),
  311. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PREDR_CTL, 2, 1, 0),
  312. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PREDR_CTL, 3, 1, 0),
  313. };
  314. /* Headset Left */
  315. static const struct snd_kcontrol_new twl4030_dapm_hsol_controls[] = {
  316. SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 0, 1, 0),
  317. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_HS_SEL, 1, 1, 0),
  318. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_HS_SEL, 2, 1, 0),
  319. };
  320. /* Headset Right */
  321. static const struct snd_kcontrol_new twl4030_dapm_hsor_controls[] = {
  322. SOC_DAPM_SINGLE("Voice", TWL4030_REG_HS_SEL, 3, 1, 0),
  323. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_HS_SEL, 4, 1, 0),
  324. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_HS_SEL, 5, 1, 0),
  325. };
  326. /* Carkit Left */
  327. static const struct snd_kcontrol_new twl4030_dapm_carkitl_controls[] = {
  328. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKL_CTL, 0, 1, 0),
  329. SOC_DAPM_SINGLE("AudioL1", TWL4030_REG_PRECKL_CTL, 1, 1, 0),
  330. SOC_DAPM_SINGLE("AudioL2", TWL4030_REG_PRECKL_CTL, 2, 1, 0),
  331. };
  332. /* Carkit Right */
  333. static const struct snd_kcontrol_new twl4030_dapm_carkitr_controls[] = {
  334. SOC_DAPM_SINGLE("Voice", TWL4030_REG_PRECKR_CTL, 0, 1, 0),
  335. SOC_DAPM_SINGLE("AudioR1", TWL4030_REG_PRECKR_CTL, 1, 1, 0),
  336. SOC_DAPM_SINGLE("AudioR2", TWL4030_REG_PRECKR_CTL, 2, 1, 0),
  337. };
  338. /* Handsfree Left */
  339. static const char *twl4030_handsfreel_texts[] =
  340. {"Voice", "AudioL1", "AudioL2", "AudioR2"};
  341. static const struct soc_enum twl4030_handsfreel_enum =
  342. SOC_ENUM_SINGLE(TWL4030_REG_HFL_CTL, 0,
  343. ARRAY_SIZE(twl4030_handsfreel_texts),
  344. twl4030_handsfreel_texts);
  345. static const struct snd_kcontrol_new twl4030_dapm_handsfreel_control =
  346. SOC_DAPM_ENUM("Route", twl4030_handsfreel_enum);
  347. /* Handsfree Left virtual mute */
  348. static const struct snd_kcontrol_new twl4030_dapm_handsfreelmute_control =
  349. SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 0, 1, 0);
  350. /* Handsfree Right */
  351. static const char *twl4030_handsfreer_texts[] =
  352. {"Voice", "AudioR1", "AudioR2", "AudioL2"};
  353. static const struct soc_enum twl4030_handsfreer_enum =
  354. SOC_ENUM_SINGLE(TWL4030_REG_HFR_CTL, 0,
  355. ARRAY_SIZE(twl4030_handsfreer_texts),
  356. twl4030_handsfreer_texts);
  357. static const struct snd_kcontrol_new twl4030_dapm_handsfreer_control =
  358. SOC_DAPM_ENUM("Route", twl4030_handsfreer_enum);
  359. /* Handsfree Right virtual mute */
  360. static const struct snd_kcontrol_new twl4030_dapm_handsfreermute_control =
  361. SOC_DAPM_SINGLE("Switch", TWL4030_REG_SW_SHADOW, 1, 1, 0);
  362. /* Vibra */
  363. /* Vibra audio path selection */
  364. static const char *twl4030_vibra_texts[] =
  365. {"AudioL1", "AudioR1", "AudioL2", "AudioR2"};
  366. static const struct soc_enum twl4030_vibra_enum =
  367. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 2,
  368. ARRAY_SIZE(twl4030_vibra_texts),
  369. twl4030_vibra_texts);
  370. static const struct snd_kcontrol_new twl4030_dapm_vibra_control =
  371. SOC_DAPM_ENUM("Route", twl4030_vibra_enum);
  372. /* Vibra path selection: local vibrator (PWM) or audio driven */
  373. static const char *twl4030_vibrapath_texts[] =
  374. {"Local vibrator", "Audio"};
  375. static const struct soc_enum twl4030_vibrapath_enum =
  376. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 4,
  377. ARRAY_SIZE(twl4030_vibrapath_texts),
  378. twl4030_vibrapath_texts);
  379. static const struct snd_kcontrol_new twl4030_dapm_vibrapath_control =
  380. SOC_DAPM_ENUM("Route", twl4030_vibrapath_enum);
  381. /* Left analog microphone selection */
  382. static const struct snd_kcontrol_new twl4030_dapm_analoglmic_controls[] = {
  383. SOC_DAPM_SINGLE("Main Mic Capture Switch",
  384. TWL4030_REG_ANAMICL, 0, 1, 0),
  385. SOC_DAPM_SINGLE("Headset Mic Capture Switch",
  386. TWL4030_REG_ANAMICL, 1, 1, 0),
  387. SOC_DAPM_SINGLE("AUXL Capture Switch",
  388. TWL4030_REG_ANAMICL, 2, 1, 0),
  389. SOC_DAPM_SINGLE("Carkit Mic Capture Switch",
  390. TWL4030_REG_ANAMICL, 3, 1, 0),
  391. };
  392. /* Right analog microphone selection */
  393. static const struct snd_kcontrol_new twl4030_dapm_analogrmic_controls[] = {
  394. SOC_DAPM_SINGLE("Sub Mic Capture Switch", TWL4030_REG_ANAMICR, 0, 1, 0),
  395. SOC_DAPM_SINGLE("AUXR Capture Switch", TWL4030_REG_ANAMICR, 2, 1, 0),
  396. };
  397. /* TX1 L/R Analog/Digital microphone selection */
  398. static const char *twl4030_micpathtx1_texts[] =
  399. {"Analog", "Digimic0"};
  400. static const struct soc_enum twl4030_micpathtx1_enum =
  401. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 0,
  402. ARRAY_SIZE(twl4030_micpathtx1_texts),
  403. twl4030_micpathtx1_texts);
  404. static const struct snd_kcontrol_new twl4030_dapm_micpathtx1_control =
  405. SOC_DAPM_ENUM("Route", twl4030_micpathtx1_enum);
  406. /* TX2 L/R Analog/Digital microphone selection */
  407. static const char *twl4030_micpathtx2_texts[] =
  408. {"Analog", "Digimic1"};
  409. static const struct soc_enum twl4030_micpathtx2_enum =
  410. SOC_ENUM_SINGLE(TWL4030_REG_ADCMICSEL, 2,
  411. ARRAY_SIZE(twl4030_micpathtx2_texts),
  412. twl4030_micpathtx2_texts);
  413. static const struct snd_kcontrol_new twl4030_dapm_micpathtx2_control =
  414. SOC_DAPM_ENUM("Route", twl4030_micpathtx2_enum);
  415. /* Analog bypass for AudioR1 */
  416. static const struct snd_kcontrol_new twl4030_dapm_abypassr1_control =
  417. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR1_APGA_CTL, 2, 1, 0);
  418. /* Analog bypass for AudioL1 */
  419. static const struct snd_kcontrol_new twl4030_dapm_abypassl1_control =
  420. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL1_APGA_CTL, 2, 1, 0);
  421. /* Analog bypass for AudioR2 */
  422. static const struct snd_kcontrol_new twl4030_dapm_abypassr2_control =
  423. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXR2_APGA_CTL, 2, 1, 0);
  424. /* Analog bypass for AudioL2 */
  425. static const struct snd_kcontrol_new twl4030_dapm_abypassl2_control =
  426. SOC_DAPM_SINGLE("Switch", TWL4030_REG_ARXL2_APGA_CTL, 2, 1, 0);
  427. /* Analog bypass for Voice */
  428. static const struct snd_kcontrol_new twl4030_dapm_abypassv_control =
  429. SOC_DAPM_SINGLE("Switch", TWL4030_REG_VDL_APGA_CTL, 2, 1, 0);
  430. /* Digital bypass gain, 0 mutes the bypass */
  431. static const unsigned int twl4030_dapm_dbypass_tlv[] = {
  432. TLV_DB_RANGE_HEAD(2),
  433. 0, 3, TLV_DB_SCALE_ITEM(-2400, 0, 1),
  434. 4, 7, TLV_DB_SCALE_ITEM(-1800, 600, 0),
  435. };
  436. /* Digital bypass left (TX1L -> RX2L) */
  437. static const struct snd_kcontrol_new twl4030_dapm_dbypassl_control =
  438. SOC_DAPM_SINGLE_TLV("Volume",
  439. TWL4030_REG_ATX2ARXPGA, 3, 7, 0,
  440. twl4030_dapm_dbypass_tlv);
  441. /* Digital bypass right (TX1R -> RX2R) */
  442. static const struct snd_kcontrol_new twl4030_dapm_dbypassr_control =
  443. SOC_DAPM_SINGLE_TLV("Volume",
  444. TWL4030_REG_ATX2ARXPGA, 0, 7, 0,
  445. twl4030_dapm_dbypass_tlv);
  446. /*
  447. * Voice Sidetone GAIN volume control:
  448. * from -51 to -10 dB in 1 dB steps (mute instead of -51 dB)
  449. */
  450. static DECLARE_TLV_DB_SCALE(twl4030_dapm_dbypassv_tlv, -5100, 100, 1);
  451. /* Digital bypass voice: sidetone (VUL -> VDL)*/
  452. static const struct snd_kcontrol_new twl4030_dapm_dbypassv_control =
  453. SOC_DAPM_SINGLE_TLV("Volume",
  454. TWL4030_REG_VSTPGA, 0, 0x29, 0,
  455. twl4030_dapm_dbypassv_tlv);
  456. static int micpath_event(struct snd_soc_dapm_widget *w,
  457. struct snd_kcontrol *kcontrol, int event)
  458. {
  459. struct soc_enum *e = (struct soc_enum *)w->kcontrols->private_value;
  460. unsigned char adcmicsel, micbias_ctl;
  461. adcmicsel = twl4030_read_reg_cache(w->codec, TWL4030_REG_ADCMICSEL);
  462. micbias_ctl = twl4030_read_reg_cache(w->codec, TWL4030_REG_MICBIAS_CTL);
  463. /* Prepare the bits for the given TX path:
  464. * shift_l == 0: TX1 microphone path
  465. * shift_l == 2: TX2 microphone path */
  466. if (e->shift_l) {
  467. /* TX2 microphone path */
  468. if (adcmicsel & TWL4030_TX2IN_SEL)
  469. micbias_ctl |= TWL4030_MICBIAS2_CTL; /* digimic */
  470. else
  471. micbias_ctl &= ~TWL4030_MICBIAS2_CTL;
  472. } else {
  473. /* TX1 microphone path */
  474. if (adcmicsel & TWL4030_TX1IN_SEL)
  475. micbias_ctl |= TWL4030_MICBIAS1_CTL; /* digimic */
  476. else
  477. micbias_ctl &= ~TWL4030_MICBIAS1_CTL;
  478. }
  479. twl4030_write(w->codec, TWL4030_REG_MICBIAS_CTL, micbias_ctl);
  480. return 0;
  481. }
  482. /*
  483. * Output PGA builder:
  484. * Handle the muting and unmuting of the given output (turning off the
  485. * amplifier associated with the output pin)
  486. * On mute bypass the reg_cache and write 0 to the register
  487. * On unmute: restore the register content from the reg_cache
  488. * Outputs handled in this way: Earpiece, PreDrivL/R, CarkitL/R
  489. */
  490. #define TWL4030_OUTPUT_PGA(pin_name, reg, mask) \
  491. static int pin_name##pga_event(struct snd_soc_dapm_widget *w, \
  492. struct snd_kcontrol *kcontrol, int event) \
  493. { \
  494. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec); \
  495. \
  496. switch (event) { \
  497. case SND_SOC_DAPM_POST_PMU: \
  498. twl4030->pin_name##_enabled = 1; \
  499. twl4030_write(w->codec, reg, \
  500. twl4030_read_reg_cache(w->codec, reg)); \
  501. break; \
  502. case SND_SOC_DAPM_POST_PMD: \
  503. twl4030->pin_name##_enabled = 0; \
  504. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE, \
  505. 0, reg); \
  506. break; \
  507. } \
  508. return 0; \
  509. }
  510. TWL4030_OUTPUT_PGA(earpiece, TWL4030_REG_EAR_CTL, TWL4030_EAR_GAIN);
  511. TWL4030_OUTPUT_PGA(predrivel, TWL4030_REG_PREDL_CTL, TWL4030_PREDL_GAIN);
  512. TWL4030_OUTPUT_PGA(predriver, TWL4030_REG_PREDR_CTL, TWL4030_PREDR_GAIN);
  513. TWL4030_OUTPUT_PGA(carkitl, TWL4030_REG_PRECKL_CTL, TWL4030_PRECKL_GAIN);
  514. TWL4030_OUTPUT_PGA(carkitr, TWL4030_REG_PRECKR_CTL, TWL4030_PRECKR_GAIN);
  515. static void handsfree_ramp(struct snd_soc_codec *codec, int reg, int ramp)
  516. {
  517. unsigned char hs_ctl;
  518. hs_ctl = twl4030_read_reg_cache(codec, reg);
  519. if (ramp) {
  520. /* HF ramp-up */
  521. hs_ctl |= TWL4030_HF_CTL_REF_EN;
  522. twl4030_write(codec, reg, hs_ctl);
  523. udelay(10);
  524. hs_ctl |= TWL4030_HF_CTL_RAMP_EN;
  525. twl4030_write(codec, reg, hs_ctl);
  526. udelay(40);
  527. hs_ctl |= TWL4030_HF_CTL_LOOP_EN;
  528. hs_ctl |= TWL4030_HF_CTL_HB_EN;
  529. twl4030_write(codec, reg, hs_ctl);
  530. } else {
  531. /* HF ramp-down */
  532. hs_ctl &= ~TWL4030_HF_CTL_LOOP_EN;
  533. hs_ctl &= ~TWL4030_HF_CTL_HB_EN;
  534. twl4030_write(codec, reg, hs_ctl);
  535. hs_ctl &= ~TWL4030_HF_CTL_RAMP_EN;
  536. twl4030_write(codec, reg, hs_ctl);
  537. udelay(40);
  538. hs_ctl &= ~TWL4030_HF_CTL_REF_EN;
  539. twl4030_write(codec, reg, hs_ctl);
  540. }
  541. }
  542. static int handsfreelpga_event(struct snd_soc_dapm_widget *w,
  543. struct snd_kcontrol *kcontrol, int event)
  544. {
  545. switch (event) {
  546. case SND_SOC_DAPM_POST_PMU:
  547. handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 1);
  548. break;
  549. case SND_SOC_DAPM_POST_PMD:
  550. handsfree_ramp(w->codec, TWL4030_REG_HFL_CTL, 0);
  551. break;
  552. }
  553. return 0;
  554. }
  555. static int handsfreerpga_event(struct snd_soc_dapm_widget *w,
  556. struct snd_kcontrol *kcontrol, int event)
  557. {
  558. switch (event) {
  559. case SND_SOC_DAPM_POST_PMU:
  560. handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 1);
  561. break;
  562. case SND_SOC_DAPM_POST_PMD:
  563. handsfree_ramp(w->codec, TWL4030_REG_HFR_CTL, 0);
  564. break;
  565. }
  566. return 0;
  567. }
  568. static int vibramux_event(struct snd_soc_dapm_widget *w,
  569. struct snd_kcontrol *kcontrol, int event)
  570. {
  571. twl4030_write(w->codec, TWL4030_REG_VIBRA_SET, 0xff);
  572. return 0;
  573. }
  574. static int apll_event(struct snd_soc_dapm_widget *w,
  575. struct snd_kcontrol *kcontrol, int event)
  576. {
  577. switch (event) {
  578. case SND_SOC_DAPM_PRE_PMU:
  579. twl4030_apll_enable(w->codec, 1);
  580. break;
  581. case SND_SOC_DAPM_POST_PMD:
  582. twl4030_apll_enable(w->codec, 0);
  583. break;
  584. }
  585. return 0;
  586. }
  587. static int aif_event(struct snd_soc_dapm_widget *w,
  588. struct snd_kcontrol *kcontrol, int event)
  589. {
  590. u8 audio_if;
  591. audio_if = twl4030_read_reg_cache(w->codec, TWL4030_REG_AUDIO_IF);
  592. switch (event) {
  593. case SND_SOC_DAPM_PRE_PMU:
  594. /* Enable AIF */
  595. /* enable the PLL before we use it to clock the DAI */
  596. twl4030_apll_enable(w->codec, 1);
  597. twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
  598. audio_if | TWL4030_AIF_EN);
  599. break;
  600. case SND_SOC_DAPM_POST_PMD:
  601. /* disable the DAI before we stop it's source PLL */
  602. twl4030_write(w->codec, TWL4030_REG_AUDIO_IF,
  603. audio_if & ~TWL4030_AIF_EN);
  604. twl4030_apll_enable(w->codec, 0);
  605. break;
  606. }
  607. return 0;
  608. }
  609. static void headset_ramp(struct snd_soc_codec *codec, int ramp)
  610. {
  611. struct snd_soc_device *socdev = codec->socdev;
  612. struct twl4030_setup_data *setup = socdev->codec_data;
  613. unsigned char hs_gain, hs_pop;
  614. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  615. /* Base values for ramp delay calculation: 2^19 - 2^26 */
  616. unsigned int ramp_base[] = {524288, 1048576, 2097152, 4194304,
  617. 8388608, 16777216, 33554432, 67108864};
  618. hs_gain = twl4030_read_reg_cache(codec, TWL4030_REG_HS_GAIN_SET);
  619. hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  620. /* Enable external mute control, this dramatically reduces
  621. * the pop-noise */
  622. if (setup && setup->hs_extmute) {
  623. if (setup->set_hs_extmute) {
  624. setup->set_hs_extmute(1);
  625. } else {
  626. hs_pop |= TWL4030_EXTMUTE;
  627. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  628. }
  629. }
  630. if (ramp) {
  631. /* Headset ramp-up according to the TRM */
  632. hs_pop |= TWL4030_VMID_EN;
  633. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  634. /* Actually write to the register */
  635. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  636. hs_gain,
  637. TWL4030_REG_HS_GAIN_SET);
  638. hs_pop |= TWL4030_RAMP_EN;
  639. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  640. /* Wait ramp delay time + 1, so the VMID can settle */
  641. mdelay((ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
  642. twl4030->sysclk) + 1);
  643. } else {
  644. /* Headset ramp-down _not_ according to
  645. * the TRM, but in a way that it is working */
  646. hs_pop &= ~TWL4030_RAMP_EN;
  647. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  648. /* Wait ramp delay time + 1, so the VMID can settle */
  649. mdelay((ramp_base[(hs_pop & TWL4030_RAMP_DELAY) >> 2] /
  650. twl4030->sysclk) + 1);
  651. /* Bypass the reg_cache to mute the headset */
  652. twl_i2c_write_u8(TWL4030_MODULE_AUDIO_VOICE,
  653. hs_gain & (~0x0f),
  654. TWL4030_REG_HS_GAIN_SET);
  655. hs_pop &= ~TWL4030_VMID_EN;
  656. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  657. }
  658. /* Disable external mute */
  659. if (setup && setup->hs_extmute) {
  660. if (setup->set_hs_extmute) {
  661. setup->set_hs_extmute(0);
  662. } else {
  663. hs_pop &= ~TWL4030_EXTMUTE;
  664. twl4030_write(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  665. }
  666. }
  667. }
  668. static int headsetlpga_event(struct snd_soc_dapm_widget *w,
  669. struct snd_kcontrol *kcontrol, int event)
  670. {
  671. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  672. switch (event) {
  673. case SND_SOC_DAPM_POST_PMU:
  674. /* Do the ramp-up only once */
  675. if (!twl4030->hsr_enabled)
  676. headset_ramp(w->codec, 1);
  677. twl4030->hsl_enabled = 1;
  678. break;
  679. case SND_SOC_DAPM_POST_PMD:
  680. /* Do the ramp-down only if both headsetL/R is disabled */
  681. if (!twl4030->hsr_enabled)
  682. headset_ramp(w->codec, 0);
  683. twl4030->hsl_enabled = 0;
  684. break;
  685. }
  686. return 0;
  687. }
  688. static int headsetrpga_event(struct snd_soc_dapm_widget *w,
  689. struct snd_kcontrol *kcontrol, int event)
  690. {
  691. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(w->codec);
  692. switch (event) {
  693. case SND_SOC_DAPM_POST_PMU:
  694. /* Do the ramp-up only once */
  695. if (!twl4030->hsl_enabled)
  696. headset_ramp(w->codec, 1);
  697. twl4030->hsr_enabled = 1;
  698. break;
  699. case SND_SOC_DAPM_POST_PMD:
  700. /* Do the ramp-down only if both headsetL/R is disabled */
  701. if (!twl4030->hsl_enabled)
  702. headset_ramp(w->codec, 0);
  703. twl4030->hsr_enabled = 0;
  704. break;
  705. }
  706. return 0;
  707. }
  708. /*
  709. * Some of the gain controls in TWL (mostly those which are associated with
  710. * the outputs) are implemented in an interesting way:
  711. * 0x0 : Power down (mute)
  712. * 0x1 : 6dB
  713. * 0x2 : 0 dB
  714. * 0x3 : -6 dB
  715. * Inverting not going to help with these.
  716. * Custom volsw and volsw_2r get/put functions to handle these gain bits.
  717. */
  718. #define SOC_DOUBLE_TLV_TWL4030(xname, xreg, shift_left, shift_right, xmax,\
  719. xinvert, tlv_array) \
  720. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  721. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  722. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  723. .tlv.p = (tlv_array), \
  724. .info = snd_soc_info_volsw, \
  725. .get = snd_soc_get_volsw_twl4030, \
  726. .put = snd_soc_put_volsw_twl4030, \
  727. .private_value = (unsigned long)&(struct soc_mixer_control) \
  728. {.reg = xreg, .shift = shift_left, .rshift = shift_right,\
  729. .max = xmax, .invert = xinvert} }
  730. #define SOC_DOUBLE_R_TLV_TWL4030(xname, reg_left, reg_right, xshift, xmax,\
  731. xinvert, tlv_array) \
  732. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname),\
  733. .access = SNDRV_CTL_ELEM_ACCESS_TLV_READ |\
  734. SNDRV_CTL_ELEM_ACCESS_READWRITE,\
  735. .tlv.p = (tlv_array), \
  736. .info = snd_soc_info_volsw_2r, \
  737. .get = snd_soc_get_volsw_r2_twl4030,\
  738. .put = snd_soc_put_volsw_r2_twl4030, \
  739. .private_value = (unsigned long)&(struct soc_mixer_control) \
  740. {.reg = reg_left, .rreg = reg_right, .shift = xshift, \
  741. .rshift = xshift, .max = xmax, .invert = xinvert} }
  742. #define SOC_SINGLE_TLV_TWL4030(xname, xreg, xshift, xmax, xinvert, tlv_array) \
  743. SOC_DOUBLE_TLV_TWL4030(xname, xreg, xshift, xshift, xmax, \
  744. xinvert, tlv_array)
  745. static int snd_soc_get_volsw_twl4030(struct snd_kcontrol *kcontrol,
  746. struct snd_ctl_elem_value *ucontrol)
  747. {
  748. struct soc_mixer_control *mc =
  749. (struct soc_mixer_control *)kcontrol->private_value;
  750. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  751. unsigned int reg = mc->reg;
  752. unsigned int shift = mc->shift;
  753. unsigned int rshift = mc->rshift;
  754. int max = mc->max;
  755. int mask = (1 << fls(max)) - 1;
  756. ucontrol->value.integer.value[0] =
  757. (snd_soc_read(codec, reg) >> shift) & mask;
  758. if (ucontrol->value.integer.value[0])
  759. ucontrol->value.integer.value[0] =
  760. max + 1 - ucontrol->value.integer.value[0];
  761. if (shift != rshift) {
  762. ucontrol->value.integer.value[1] =
  763. (snd_soc_read(codec, reg) >> rshift) & mask;
  764. if (ucontrol->value.integer.value[1])
  765. ucontrol->value.integer.value[1] =
  766. max + 1 - ucontrol->value.integer.value[1];
  767. }
  768. return 0;
  769. }
  770. static int snd_soc_put_volsw_twl4030(struct snd_kcontrol *kcontrol,
  771. struct snd_ctl_elem_value *ucontrol)
  772. {
  773. struct soc_mixer_control *mc =
  774. (struct soc_mixer_control *)kcontrol->private_value;
  775. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  776. unsigned int reg = mc->reg;
  777. unsigned int shift = mc->shift;
  778. unsigned int rshift = mc->rshift;
  779. int max = mc->max;
  780. int mask = (1 << fls(max)) - 1;
  781. unsigned short val, val2, val_mask;
  782. val = (ucontrol->value.integer.value[0] & mask);
  783. val_mask = mask << shift;
  784. if (val)
  785. val = max + 1 - val;
  786. val = val << shift;
  787. if (shift != rshift) {
  788. val2 = (ucontrol->value.integer.value[1] & mask);
  789. val_mask |= mask << rshift;
  790. if (val2)
  791. val2 = max + 1 - val2;
  792. val |= val2 << rshift;
  793. }
  794. return snd_soc_update_bits(codec, reg, val_mask, val);
  795. }
  796. static int snd_soc_get_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  797. struct snd_ctl_elem_value *ucontrol)
  798. {
  799. struct soc_mixer_control *mc =
  800. (struct soc_mixer_control *)kcontrol->private_value;
  801. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  802. unsigned int reg = mc->reg;
  803. unsigned int reg2 = mc->rreg;
  804. unsigned int shift = mc->shift;
  805. int max = mc->max;
  806. int mask = (1<<fls(max))-1;
  807. ucontrol->value.integer.value[0] =
  808. (snd_soc_read(codec, reg) >> shift) & mask;
  809. ucontrol->value.integer.value[1] =
  810. (snd_soc_read(codec, reg2) >> shift) & mask;
  811. if (ucontrol->value.integer.value[0])
  812. ucontrol->value.integer.value[0] =
  813. max + 1 - ucontrol->value.integer.value[0];
  814. if (ucontrol->value.integer.value[1])
  815. ucontrol->value.integer.value[1] =
  816. max + 1 - ucontrol->value.integer.value[1];
  817. return 0;
  818. }
  819. static int snd_soc_put_volsw_r2_twl4030(struct snd_kcontrol *kcontrol,
  820. struct snd_ctl_elem_value *ucontrol)
  821. {
  822. struct soc_mixer_control *mc =
  823. (struct soc_mixer_control *)kcontrol->private_value;
  824. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  825. unsigned int reg = mc->reg;
  826. unsigned int reg2 = mc->rreg;
  827. unsigned int shift = mc->shift;
  828. int max = mc->max;
  829. int mask = (1 << fls(max)) - 1;
  830. int err;
  831. unsigned short val, val2, val_mask;
  832. val_mask = mask << shift;
  833. val = (ucontrol->value.integer.value[0] & mask);
  834. val2 = (ucontrol->value.integer.value[1] & mask);
  835. if (val)
  836. val = max + 1 - val;
  837. if (val2)
  838. val2 = max + 1 - val2;
  839. val = val << shift;
  840. val2 = val2 << shift;
  841. err = snd_soc_update_bits(codec, reg, val_mask, val);
  842. if (err < 0)
  843. return err;
  844. err = snd_soc_update_bits(codec, reg2, val_mask, val2);
  845. return err;
  846. }
  847. /* Codec operation modes */
  848. static const char *twl4030_op_modes_texts[] = {
  849. "Option 2 (voice/audio)", "Option 1 (audio)"
  850. };
  851. static const struct soc_enum twl4030_op_modes_enum =
  852. SOC_ENUM_SINGLE(TWL4030_REG_CODEC_MODE, 0,
  853. ARRAY_SIZE(twl4030_op_modes_texts),
  854. twl4030_op_modes_texts);
  855. static int snd_soc_put_twl4030_opmode_enum_double(struct snd_kcontrol *kcontrol,
  856. struct snd_ctl_elem_value *ucontrol)
  857. {
  858. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  859. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  860. struct soc_enum *e = (struct soc_enum *)kcontrol->private_value;
  861. unsigned short val;
  862. unsigned short mask, bitmask;
  863. if (twl4030->configured) {
  864. printk(KERN_ERR "twl4030 operation mode cannot be "
  865. "changed on-the-fly\n");
  866. return -EBUSY;
  867. }
  868. for (bitmask = 1; bitmask < e->max; bitmask <<= 1)
  869. ;
  870. if (ucontrol->value.enumerated.item[0] > e->max - 1)
  871. return -EINVAL;
  872. val = ucontrol->value.enumerated.item[0] << e->shift_l;
  873. mask = (bitmask - 1) << e->shift_l;
  874. if (e->shift_l != e->shift_r) {
  875. if (ucontrol->value.enumerated.item[1] > e->max - 1)
  876. return -EINVAL;
  877. val |= ucontrol->value.enumerated.item[1] << e->shift_r;
  878. mask |= (bitmask - 1) << e->shift_r;
  879. }
  880. return snd_soc_update_bits(codec, e->reg, mask, val);
  881. }
  882. /*
  883. * FGAIN volume control:
  884. * from -62 to 0 dB in 1 dB steps (mute instead of -63 dB)
  885. */
  886. static DECLARE_TLV_DB_SCALE(digital_fine_tlv, -6300, 100, 1);
  887. /*
  888. * CGAIN volume control:
  889. * 0 dB to 12 dB in 6 dB steps
  890. * value 2 and 3 means 12 dB
  891. */
  892. static DECLARE_TLV_DB_SCALE(digital_coarse_tlv, 0, 600, 0);
  893. /*
  894. * Voice Downlink GAIN volume control:
  895. * from -37 to 12 dB in 1 dB steps (mute instead of -37 dB)
  896. */
  897. static DECLARE_TLV_DB_SCALE(digital_voice_downlink_tlv, -3700, 100, 1);
  898. /*
  899. * Analog playback gain
  900. * -24 dB to 12 dB in 2 dB steps
  901. */
  902. static DECLARE_TLV_DB_SCALE(analog_tlv, -2400, 200, 0);
  903. /*
  904. * Gain controls tied to outputs
  905. * -6 dB to 6 dB in 6 dB steps (mute instead of -12)
  906. */
  907. static DECLARE_TLV_DB_SCALE(output_tvl, -1200, 600, 1);
  908. /*
  909. * Gain control for earpiece amplifier
  910. * 0 dB to 12 dB in 6 dB steps (mute instead of -6)
  911. */
  912. static DECLARE_TLV_DB_SCALE(output_ear_tvl, -600, 600, 1);
  913. /*
  914. * Capture gain after the ADCs
  915. * from 0 dB to 31 dB in 1 dB steps
  916. */
  917. static DECLARE_TLV_DB_SCALE(digital_capture_tlv, 0, 100, 0);
  918. /*
  919. * Gain control for input amplifiers
  920. * 0 dB to 30 dB in 6 dB steps
  921. */
  922. static DECLARE_TLV_DB_SCALE(input_gain_tlv, 0, 600, 0);
  923. /* AVADC clock priority */
  924. static const char *twl4030_avadc_clk_priority_texts[] = {
  925. "Voice high priority", "HiFi high priority"
  926. };
  927. static const struct soc_enum twl4030_avadc_clk_priority_enum =
  928. SOC_ENUM_SINGLE(TWL4030_REG_AVADC_CTL, 2,
  929. ARRAY_SIZE(twl4030_avadc_clk_priority_texts),
  930. twl4030_avadc_clk_priority_texts);
  931. static const char *twl4030_rampdelay_texts[] = {
  932. "27/20/14 ms", "55/40/27 ms", "109/81/55 ms", "218/161/109 ms",
  933. "437/323/218 ms", "874/645/437 ms", "1748/1291/874 ms",
  934. "3495/2581/1748 ms"
  935. };
  936. static const struct soc_enum twl4030_rampdelay_enum =
  937. SOC_ENUM_SINGLE(TWL4030_REG_HS_POPN_SET, 2,
  938. ARRAY_SIZE(twl4030_rampdelay_texts),
  939. twl4030_rampdelay_texts);
  940. /* Vibra H-bridge direction mode */
  941. static const char *twl4030_vibradirmode_texts[] = {
  942. "Vibra H-bridge direction", "Audio data MSB",
  943. };
  944. static const struct soc_enum twl4030_vibradirmode_enum =
  945. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 5,
  946. ARRAY_SIZE(twl4030_vibradirmode_texts),
  947. twl4030_vibradirmode_texts);
  948. /* Vibra H-bridge direction */
  949. static const char *twl4030_vibradir_texts[] = {
  950. "Positive polarity", "Negative polarity",
  951. };
  952. static const struct soc_enum twl4030_vibradir_enum =
  953. SOC_ENUM_SINGLE(TWL4030_REG_VIBRA_CTL, 1,
  954. ARRAY_SIZE(twl4030_vibradir_texts),
  955. twl4030_vibradir_texts);
  956. /* Digimic Left and right swapping */
  957. static const char *twl4030_digimicswap_texts[] = {
  958. "Not swapped", "Swapped",
  959. };
  960. static const struct soc_enum twl4030_digimicswap_enum =
  961. SOC_ENUM_SINGLE(TWL4030_REG_MISC_SET_1, 0,
  962. ARRAY_SIZE(twl4030_digimicswap_texts),
  963. twl4030_digimicswap_texts);
  964. static const struct snd_kcontrol_new twl4030_snd_controls[] = {
  965. /* Codec operation mode control */
  966. SOC_ENUM_EXT("Codec Operation Mode", twl4030_op_modes_enum,
  967. snd_soc_get_enum_double,
  968. snd_soc_put_twl4030_opmode_enum_double),
  969. /* Common playback gain controls */
  970. SOC_DOUBLE_R_TLV("DAC1 Digital Fine Playback Volume",
  971. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  972. 0, 0x3f, 0, digital_fine_tlv),
  973. SOC_DOUBLE_R_TLV("DAC2 Digital Fine Playback Volume",
  974. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  975. 0, 0x3f, 0, digital_fine_tlv),
  976. SOC_DOUBLE_R_TLV("DAC1 Digital Coarse Playback Volume",
  977. TWL4030_REG_ARXL1PGA, TWL4030_REG_ARXR1PGA,
  978. 6, 0x2, 0, digital_coarse_tlv),
  979. SOC_DOUBLE_R_TLV("DAC2 Digital Coarse Playback Volume",
  980. TWL4030_REG_ARXL2PGA, TWL4030_REG_ARXR2PGA,
  981. 6, 0x2, 0, digital_coarse_tlv),
  982. SOC_DOUBLE_R_TLV("DAC1 Analog Playback Volume",
  983. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  984. 3, 0x12, 1, analog_tlv),
  985. SOC_DOUBLE_R_TLV("DAC2 Analog Playback Volume",
  986. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  987. 3, 0x12, 1, analog_tlv),
  988. SOC_DOUBLE_R("DAC1 Analog Playback Switch",
  989. TWL4030_REG_ARXL1_APGA_CTL, TWL4030_REG_ARXR1_APGA_CTL,
  990. 1, 1, 0),
  991. SOC_DOUBLE_R("DAC2 Analog Playback Switch",
  992. TWL4030_REG_ARXL2_APGA_CTL, TWL4030_REG_ARXR2_APGA_CTL,
  993. 1, 1, 0),
  994. /* Common voice downlink gain controls */
  995. SOC_SINGLE_TLV("DAC Voice Digital Downlink Volume",
  996. TWL4030_REG_VRXPGA, 0, 0x31, 0, digital_voice_downlink_tlv),
  997. SOC_SINGLE_TLV("DAC Voice Analog Downlink Volume",
  998. TWL4030_REG_VDL_APGA_CTL, 3, 0x12, 1, analog_tlv),
  999. SOC_SINGLE("DAC Voice Analog Downlink Switch",
  1000. TWL4030_REG_VDL_APGA_CTL, 1, 1, 0),
  1001. /* Separate output gain controls */
  1002. SOC_DOUBLE_R_TLV_TWL4030("PreDriv Playback Volume",
  1003. TWL4030_REG_PREDL_CTL, TWL4030_REG_PREDR_CTL,
  1004. 4, 3, 0, output_tvl),
  1005. SOC_DOUBLE_TLV_TWL4030("Headset Playback Volume",
  1006. TWL4030_REG_HS_GAIN_SET, 0, 2, 3, 0, output_tvl),
  1007. SOC_DOUBLE_R_TLV_TWL4030("Carkit Playback Volume",
  1008. TWL4030_REG_PRECKL_CTL, TWL4030_REG_PRECKR_CTL,
  1009. 4, 3, 0, output_tvl),
  1010. SOC_SINGLE_TLV_TWL4030("Earpiece Playback Volume",
  1011. TWL4030_REG_EAR_CTL, 4, 3, 0, output_ear_tvl),
  1012. /* Common capture gain controls */
  1013. SOC_DOUBLE_R_TLV("TX1 Digital Capture Volume",
  1014. TWL4030_REG_ATXL1PGA, TWL4030_REG_ATXR1PGA,
  1015. 0, 0x1f, 0, digital_capture_tlv),
  1016. SOC_DOUBLE_R_TLV("TX2 Digital Capture Volume",
  1017. TWL4030_REG_AVTXL2PGA, TWL4030_REG_AVTXR2PGA,
  1018. 0, 0x1f, 0, digital_capture_tlv),
  1019. SOC_DOUBLE_TLV("Analog Capture Volume", TWL4030_REG_ANAMIC_GAIN,
  1020. 0, 3, 5, 0, input_gain_tlv),
  1021. SOC_ENUM("AVADC Clock Priority", twl4030_avadc_clk_priority_enum),
  1022. SOC_ENUM("HS ramp delay", twl4030_rampdelay_enum),
  1023. SOC_ENUM("Vibra H-bridge mode", twl4030_vibradirmode_enum),
  1024. SOC_ENUM("Vibra H-bridge direction", twl4030_vibradir_enum),
  1025. SOC_ENUM("Digimic LR Swap", twl4030_digimicswap_enum),
  1026. };
  1027. static const struct snd_soc_dapm_widget twl4030_dapm_widgets[] = {
  1028. /* Left channel inputs */
  1029. SND_SOC_DAPM_INPUT("MAINMIC"),
  1030. SND_SOC_DAPM_INPUT("HSMIC"),
  1031. SND_SOC_DAPM_INPUT("AUXL"),
  1032. SND_SOC_DAPM_INPUT("CARKITMIC"),
  1033. /* Right channel inputs */
  1034. SND_SOC_DAPM_INPUT("SUBMIC"),
  1035. SND_SOC_DAPM_INPUT("AUXR"),
  1036. /* Digital microphones (Stereo) */
  1037. SND_SOC_DAPM_INPUT("DIGIMIC0"),
  1038. SND_SOC_DAPM_INPUT("DIGIMIC1"),
  1039. /* Outputs */
  1040. SND_SOC_DAPM_OUTPUT("EARPIECE"),
  1041. SND_SOC_DAPM_OUTPUT("PREDRIVEL"),
  1042. SND_SOC_DAPM_OUTPUT("PREDRIVER"),
  1043. SND_SOC_DAPM_OUTPUT("HSOL"),
  1044. SND_SOC_DAPM_OUTPUT("HSOR"),
  1045. SND_SOC_DAPM_OUTPUT("CARKITL"),
  1046. SND_SOC_DAPM_OUTPUT("CARKITR"),
  1047. SND_SOC_DAPM_OUTPUT("HFL"),
  1048. SND_SOC_DAPM_OUTPUT("HFR"),
  1049. SND_SOC_DAPM_OUTPUT("VIBRA"),
  1050. /* AIF and APLL clocks for running DAIs (including loopback) */
  1051. SND_SOC_DAPM_OUTPUT("Virtual HiFi OUT"),
  1052. SND_SOC_DAPM_INPUT("Virtual HiFi IN"),
  1053. SND_SOC_DAPM_OUTPUT("Virtual Voice OUT"),
  1054. /* DACs */
  1055. SND_SOC_DAPM_DAC("DAC Right1", "Right Front HiFi Playback",
  1056. SND_SOC_NOPM, 0, 0),
  1057. SND_SOC_DAPM_DAC("DAC Left1", "Left Front HiFi Playback",
  1058. SND_SOC_NOPM, 0, 0),
  1059. SND_SOC_DAPM_DAC("DAC Right2", "Right Rear HiFi Playback",
  1060. SND_SOC_NOPM, 0, 0),
  1061. SND_SOC_DAPM_DAC("DAC Left2", "Left Rear HiFi Playback",
  1062. SND_SOC_NOPM, 0, 0),
  1063. SND_SOC_DAPM_DAC("DAC Voice", "Voice Playback",
  1064. SND_SOC_NOPM, 0, 0),
  1065. /* Analog bypasses */
  1066. SND_SOC_DAPM_SWITCH("Right1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1067. &twl4030_dapm_abypassr1_control),
  1068. SND_SOC_DAPM_SWITCH("Left1 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1069. &twl4030_dapm_abypassl1_control),
  1070. SND_SOC_DAPM_SWITCH("Right2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1071. &twl4030_dapm_abypassr2_control),
  1072. SND_SOC_DAPM_SWITCH("Left2 Analog Loopback", SND_SOC_NOPM, 0, 0,
  1073. &twl4030_dapm_abypassl2_control),
  1074. SND_SOC_DAPM_SWITCH("Voice Analog Loopback", SND_SOC_NOPM, 0, 0,
  1075. &twl4030_dapm_abypassv_control),
  1076. /* Master analog loopback switch */
  1077. SND_SOC_DAPM_SUPPLY("FM Loop Enable", TWL4030_REG_MISC_SET_1, 5, 0,
  1078. NULL, 0),
  1079. /* Digital bypasses */
  1080. SND_SOC_DAPM_SWITCH("Left Digital Loopback", SND_SOC_NOPM, 0, 0,
  1081. &twl4030_dapm_dbypassl_control),
  1082. SND_SOC_DAPM_SWITCH("Right Digital Loopback", SND_SOC_NOPM, 0, 0,
  1083. &twl4030_dapm_dbypassr_control),
  1084. SND_SOC_DAPM_SWITCH("Voice Digital Loopback", SND_SOC_NOPM, 0, 0,
  1085. &twl4030_dapm_dbypassv_control),
  1086. /* Digital mixers, power control for the physical DACs */
  1087. SND_SOC_DAPM_MIXER("Digital R1 Playback Mixer",
  1088. TWL4030_REG_AVDAC_CTL, 0, 0, NULL, 0),
  1089. SND_SOC_DAPM_MIXER("Digital L1 Playback Mixer",
  1090. TWL4030_REG_AVDAC_CTL, 1, 0, NULL, 0),
  1091. SND_SOC_DAPM_MIXER("Digital R2 Playback Mixer",
  1092. TWL4030_REG_AVDAC_CTL, 2, 0, NULL, 0),
  1093. SND_SOC_DAPM_MIXER("Digital L2 Playback Mixer",
  1094. TWL4030_REG_AVDAC_CTL, 3, 0, NULL, 0),
  1095. SND_SOC_DAPM_MIXER("Digital Voice Playback Mixer",
  1096. TWL4030_REG_AVDAC_CTL, 4, 0, NULL, 0),
  1097. /* Analog mixers, power control for the physical PGAs */
  1098. SND_SOC_DAPM_MIXER("Analog R1 Playback Mixer",
  1099. TWL4030_REG_ARXR1_APGA_CTL, 0, 0, NULL, 0),
  1100. SND_SOC_DAPM_MIXER("Analog L1 Playback Mixer",
  1101. TWL4030_REG_ARXL1_APGA_CTL, 0, 0, NULL, 0),
  1102. SND_SOC_DAPM_MIXER("Analog R2 Playback Mixer",
  1103. TWL4030_REG_ARXR2_APGA_CTL, 0, 0, NULL, 0),
  1104. SND_SOC_DAPM_MIXER("Analog L2 Playback Mixer",
  1105. TWL4030_REG_ARXL2_APGA_CTL, 0, 0, NULL, 0),
  1106. SND_SOC_DAPM_MIXER("Analog Voice Playback Mixer",
  1107. TWL4030_REG_VDL_APGA_CTL, 0, 0, NULL, 0),
  1108. SND_SOC_DAPM_SUPPLY("APLL Enable", SND_SOC_NOPM, 0, 0, apll_event,
  1109. SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
  1110. SND_SOC_DAPM_SUPPLY("AIF Enable", SND_SOC_NOPM, 0, 0, aif_event,
  1111. SND_SOC_DAPM_PRE_PMU|SND_SOC_DAPM_POST_PMD),
  1112. /* Output MIXER controls */
  1113. /* Earpiece */
  1114. SND_SOC_DAPM_MIXER("Earpiece Mixer", SND_SOC_NOPM, 0, 0,
  1115. &twl4030_dapm_earpiece_controls[0],
  1116. ARRAY_SIZE(twl4030_dapm_earpiece_controls)),
  1117. SND_SOC_DAPM_PGA_E("Earpiece PGA", SND_SOC_NOPM,
  1118. 0, 0, NULL, 0, earpiecepga_event,
  1119. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1120. /* PreDrivL/R */
  1121. SND_SOC_DAPM_MIXER("PredriveL Mixer", SND_SOC_NOPM, 0, 0,
  1122. &twl4030_dapm_predrivel_controls[0],
  1123. ARRAY_SIZE(twl4030_dapm_predrivel_controls)),
  1124. SND_SOC_DAPM_PGA_E("PredriveL PGA", SND_SOC_NOPM,
  1125. 0, 0, NULL, 0, predrivelpga_event,
  1126. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1127. SND_SOC_DAPM_MIXER("PredriveR Mixer", SND_SOC_NOPM, 0, 0,
  1128. &twl4030_dapm_predriver_controls[0],
  1129. ARRAY_SIZE(twl4030_dapm_predriver_controls)),
  1130. SND_SOC_DAPM_PGA_E("PredriveR PGA", SND_SOC_NOPM,
  1131. 0, 0, NULL, 0, predriverpga_event,
  1132. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1133. /* HeadsetL/R */
  1134. SND_SOC_DAPM_MIXER("HeadsetL Mixer", SND_SOC_NOPM, 0, 0,
  1135. &twl4030_dapm_hsol_controls[0],
  1136. ARRAY_SIZE(twl4030_dapm_hsol_controls)),
  1137. SND_SOC_DAPM_PGA_E("HeadsetL PGA", SND_SOC_NOPM,
  1138. 0, 0, NULL, 0, headsetlpga_event,
  1139. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1140. SND_SOC_DAPM_MIXER("HeadsetR Mixer", SND_SOC_NOPM, 0, 0,
  1141. &twl4030_dapm_hsor_controls[0],
  1142. ARRAY_SIZE(twl4030_dapm_hsor_controls)),
  1143. SND_SOC_DAPM_PGA_E("HeadsetR PGA", SND_SOC_NOPM,
  1144. 0, 0, NULL, 0, headsetrpga_event,
  1145. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1146. /* CarkitL/R */
  1147. SND_SOC_DAPM_MIXER("CarkitL Mixer", SND_SOC_NOPM, 0, 0,
  1148. &twl4030_dapm_carkitl_controls[0],
  1149. ARRAY_SIZE(twl4030_dapm_carkitl_controls)),
  1150. SND_SOC_DAPM_PGA_E("CarkitL PGA", SND_SOC_NOPM,
  1151. 0, 0, NULL, 0, carkitlpga_event,
  1152. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1153. SND_SOC_DAPM_MIXER("CarkitR Mixer", SND_SOC_NOPM, 0, 0,
  1154. &twl4030_dapm_carkitr_controls[0],
  1155. ARRAY_SIZE(twl4030_dapm_carkitr_controls)),
  1156. SND_SOC_DAPM_PGA_E("CarkitR PGA", SND_SOC_NOPM,
  1157. 0, 0, NULL, 0, carkitrpga_event,
  1158. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1159. /* Output MUX controls */
  1160. /* HandsfreeL/R */
  1161. SND_SOC_DAPM_MUX("HandsfreeL Mux", SND_SOC_NOPM, 0, 0,
  1162. &twl4030_dapm_handsfreel_control),
  1163. SND_SOC_DAPM_SWITCH("HandsfreeL", SND_SOC_NOPM, 0, 0,
  1164. &twl4030_dapm_handsfreelmute_control),
  1165. SND_SOC_DAPM_PGA_E("HandsfreeL PGA", SND_SOC_NOPM,
  1166. 0, 0, NULL, 0, handsfreelpga_event,
  1167. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1168. SND_SOC_DAPM_MUX("HandsfreeR Mux", SND_SOC_NOPM, 5, 0,
  1169. &twl4030_dapm_handsfreer_control),
  1170. SND_SOC_DAPM_SWITCH("HandsfreeR", SND_SOC_NOPM, 0, 0,
  1171. &twl4030_dapm_handsfreermute_control),
  1172. SND_SOC_DAPM_PGA_E("HandsfreeR PGA", SND_SOC_NOPM,
  1173. 0, 0, NULL, 0, handsfreerpga_event,
  1174. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD),
  1175. /* Vibra */
  1176. SND_SOC_DAPM_MUX_E("Vibra Mux", TWL4030_REG_VIBRA_CTL, 0, 0,
  1177. &twl4030_dapm_vibra_control, vibramux_event,
  1178. SND_SOC_DAPM_PRE_PMU),
  1179. SND_SOC_DAPM_MUX("Vibra Route", SND_SOC_NOPM, 0, 0,
  1180. &twl4030_dapm_vibrapath_control),
  1181. /* Introducing four virtual ADC, since TWL4030 have four channel for
  1182. capture */
  1183. SND_SOC_DAPM_ADC("ADC Virtual Left1", "Left Front Capture",
  1184. SND_SOC_NOPM, 0, 0),
  1185. SND_SOC_DAPM_ADC("ADC Virtual Right1", "Right Front Capture",
  1186. SND_SOC_NOPM, 0, 0),
  1187. SND_SOC_DAPM_ADC("ADC Virtual Left2", "Left Rear Capture",
  1188. SND_SOC_NOPM, 0, 0),
  1189. SND_SOC_DAPM_ADC("ADC Virtual Right2", "Right Rear Capture",
  1190. SND_SOC_NOPM, 0, 0),
  1191. /* Analog/Digital mic path selection.
  1192. TX1 Left/Right: either analog Left/Right or Digimic0
  1193. TX2 Left/Right: either analog Left/Right or Digimic1 */
  1194. SND_SOC_DAPM_MUX_E("TX1 Capture Route", SND_SOC_NOPM, 0, 0,
  1195. &twl4030_dapm_micpathtx1_control, micpath_event,
  1196. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD|
  1197. SND_SOC_DAPM_POST_REG),
  1198. SND_SOC_DAPM_MUX_E("TX2 Capture Route", SND_SOC_NOPM, 0, 0,
  1199. &twl4030_dapm_micpathtx2_control, micpath_event,
  1200. SND_SOC_DAPM_POST_PMU|SND_SOC_DAPM_POST_PMD|
  1201. SND_SOC_DAPM_POST_REG),
  1202. /* Analog input mixers for the capture amplifiers */
  1203. SND_SOC_DAPM_MIXER("Analog Left",
  1204. TWL4030_REG_ANAMICL, 4, 0,
  1205. &twl4030_dapm_analoglmic_controls[0],
  1206. ARRAY_SIZE(twl4030_dapm_analoglmic_controls)),
  1207. SND_SOC_DAPM_MIXER("Analog Right",
  1208. TWL4030_REG_ANAMICR, 4, 0,
  1209. &twl4030_dapm_analogrmic_controls[0],
  1210. ARRAY_SIZE(twl4030_dapm_analogrmic_controls)),
  1211. SND_SOC_DAPM_PGA("ADC Physical Left",
  1212. TWL4030_REG_AVADC_CTL, 3, 0, NULL, 0),
  1213. SND_SOC_DAPM_PGA("ADC Physical Right",
  1214. TWL4030_REG_AVADC_CTL, 1, 0, NULL, 0),
  1215. SND_SOC_DAPM_PGA("Digimic0 Enable",
  1216. TWL4030_REG_ADCMICSEL, 1, 0, NULL, 0),
  1217. SND_SOC_DAPM_PGA("Digimic1 Enable",
  1218. TWL4030_REG_ADCMICSEL, 3, 0, NULL, 0),
  1219. SND_SOC_DAPM_MICBIAS("Mic Bias 1", TWL4030_REG_MICBIAS_CTL, 0, 0),
  1220. SND_SOC_DAPM_MICBIAS("Mic Bias 2", TWL4030_REG_MICBIAS_CTL, 1, 0),
  1221. SND_SOC_DAPM_MICBIAS("Headset Mic Bias", TWL4030_REG_MICBIAS_CTL, 2, 0),
  1222. };
  1223. static const struct snd_soc_dapm_route intercon[] = {
  1224. {"Digital L1 Playback Mixer", NULL, "DAC Left1"},
  1225. {"Digital R1 Playback Mixer", NULL, "DAC Right1"},
  1226. {"Digital L2 Playback Mixer", NULL, "DAC Left2"},
  1227. {"Digital R2 Playback Mixer", NULL, "DAC Right2"},
  1228. {"Digital Voice Playback Mixer", NULL, "DAC Voice"},
  1229. /* Supply for the digital part (APLL) */
  1230. {"Digital Voice Playback Mixer", NULL, "APLL Enable"},
  1231. {"Digital R1 Playback Mixer", NULL, "AIF Enable"},
  1232. {"Digital L1 Playback Mixer", NULL, "AIF Enable"},
  1233. {"Digital R2 Playback Mixer", NULL, "AIF Enable"},
  1234. {"Digital L2 Playback Mixer", NULL, "AIF Enable"},
  1235. {"Analog L1 Playback Mixer", NULL, "Digital L1 Playback Mixer"},
  1236. {"Analog R1 Playback Mixer", NULL, "Digital R1 Playback Mixer"},
  1237. {"Analog L2 Playback Mixer", NULL, "Digital L2 Playback Mixer"},
  1238. {"Analog R2 Playback Mixer", NULL, "Digital R2 Playback Mixer"},
  1239. {"Analog Voice Playback Mixer", NULL, "Digital Voice Playback Mixer"},
  1240. /* Internal playback routings */
  1241. /* Earpiece */
  1242. {"Earpiece Mixer", "Voice", "Analog Voice Playback Mixer"},
  1243. {"Earpiece Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1244. {"Earpiece Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1245. {"Earpiece Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1246. {"Earpiece PGA", NULL, "Earpiece Mixer"},
  1247. /* PreDrivL */
  1248. {"PredriveL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1249. {"PredriveL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1250. {"PredriveL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1251. {"PredriveL Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1252. {"PredriveL PGA", NULL, "PredriveL Mixer"},
  1253. /* PreDrivR */
  1254. {"PredriveR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1255. {"PredriveR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1256. {"PredriveR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1257. {"PredriveR Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1258. {"PredriveR PGA", NULL, "PredriveR Mixer"},
  1259. /* HeadsetL */
  1260. {"HeadsetL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1261. {"HeadsetL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1262. {"HeadsetL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1263. {"HeadsetL PGA", NULL, "HeadsetL Mixer"},
  1264. /* HeadsetR */
  1265. {"HeadsetR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1266. {"HeadsetR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1267. {"HeadsetR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1268. {"HeadsetR PGA", NULL, "HeadsetR Mixer"},
  1269. /* CarkitL */
  1270. {"CarkitL Mixer", "Voice", "Analog Voice Playback Mixer"},
  1271. {"CarkitL Mixer", "AudioL1", "Analog L1 Playback Mixer"},
  1272. {"CarkitL Mixer", "AudioL2", "Analog L2 Playback Mixer"},
  1273. {"CarkitL PGA", NULL, "CarkitL Mixer"},
  1274. /* CarkitR */
  1275. {"CarkitR Mixer", "Voice", "Analog Voice Playback Mixer"},
  1276. {"CarkitR Mixer", "AudioR1", "Analog R1 Playback Mixer"},
  1277. {"CarkitR Mixer", "AudioR2", "Analog R2 Playback Mixer"},
  1278. {"CarkitR PGA", NULL, "CarkitR Mixer"},
  1279. /* HandsfreeL */
  1280. {"HandsfreeL Mux", "Voice", "Analog Voice Playback Mixer"},
  1281. {"HandsfreeL Mux", "AudioL1", "Analog L1 Playback Mixer"},
  1282. {"HandsfreeL Mux", "AudioL2", "Analog L2 Playback Mixer"},
  1283. {"HandsfreeL Mux", "AudioR2", "Analog R2 Playback Mixer"},
  1284. {"HandsfreeL", "Switch", "HandsfreeL Mux"},
  1285. {"HandsfreeL PGA", NULL, "HandsfreeL"},
  1286. /* HandsfreeR */
  1287. {"HandsfreeR Mux", "Voice", "Analog Voice Playback Mixer"},
  1288. {"HandsfreeR Mux", "AudioR1", "Analog R1 Playback Mixer"},
  1289. {"HandsfreeR Mux", "AudioR2", "Analog R2 Playback Mixer"},
  1290. {"HandsfreeR Mux", "AudioL2", "Analog L2 Playback Mixer"},
  1291. {"HandsfreeR", "Switch", "HandsfreeR Mux"},
  1292. {"HandsfreeR PGA", NULL, "HandsfreeR"},
  1293. /* Vibra */
  1294. {"Vibra Mux", "AudioL1", "DAC Left1"},
  1295. {"Vibra Mux", "AudioR1", "DAC Right1"},
  1296. {"Vibra Mux", "AudioL2", "DAC Left2"},
  1297. {"Vibra Mux", "AudioR2", "DAC Right2"},
  1298. /* outputs */
  1299. /* Must be always connected (for AIF and APLL) */
  1300. {"Virtual HiFi OUT", NULL, "Digital L1 Playback Mixer"},
  1301. {"Virtual HiFi OUT", NULL, "Digital R1 Playback Mixer"},
  1302. {"Virtual HiFi OUT", NULL, "Digital L2 Playback Mixer"},
  1303. {"Virtual HiFi OUT", NULL, "Digital R2 Playback Mixer"},
  1304. /* Must be always connected (for APLL) */
  1305. {"Virtual Voice OUT", NULL, "Digital Voice Playback Mixer"},
  1306. /* Physical outputs */
  1307. {"EARPIECE", NULL, "Earpiece PGA"},
  1308. {"PREDRIVEL", NULL, "PredriveL PGA"},
  1309. {"PREDRIVER", NULL, "PredriveR PGA"},
  1310. {"HSOL", NULL, "HeadsetL PGA"},
  1311. {"HSOR", NULL, "HeadsetR PGA"},
  1312. {"CARKITL", NULL, "CarkitL PGA"},
  1313. {"CARKITR", NULL, "CarkitR PGA"},
  1314. {"HFL", NULL, "HandsfreeL PGA"},
  1315. {"HFR", NULL, "HandsfreeR PGA"},
  1316. {"Vibra Route", "Audio", "Vibra Mux"},
  1317. {"VIBRA", NULL, "Vibra Route"},
  1318. /* Capture path */
  1319. /* Must be always connected (for AIF and APLL) */
  1320. {"ADC Virtual Left1", NULL, "Virtual HiFi IN"},
  1321. {"ADC Virtual Right1", NULL, "Virtual HiFi IN"},
  1322. {"ADC Virtual Left2", NULL, "Virtual HiFi IN"},
  1323. {"ADC Virtual Right2", NULL, "Virtual HiFi IN"},
  1324. /* Physical inputs */
  1325. {"Analog Left", "Main Mic Capture Switch", "MAINMIC"},
  1326. {"Analog Left", "Headset Mic Capture Switch", "HSMIC"},
  1327. {"Analog Left", "AUXL Capture Switch", "AUXL"},
  1328. {"Analog Left", "Carkit Mic Capture Switch", "CARKITMIC"},
  1329. {"Analog Right", "Sub Mic Capture Switch", "SUBMIC"},
  1330. {"Analog Right", "AUXR Capture Switch", "AUXR"},
  1331. {"ADC Physical Left", NULL, "Analog Left"},
  1332. {"ADC Physical Right", NULL, "Analog Right"},
  1333. {"Digimic0 Enable", NULL, "DIGIMIC0"},
  1334. {"Digimic1 Enable", NULL, "DIGIMIC1"},
  1335. /* TX1 Left capture path */
  1336. {"TX1 Capture Route", "Analog", "ADC Physical Left"},
  1337. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  1338. /* TX1 Right capture path */
  1339. {"TX1 Capture Route", "Analog", "ADC Physical Right"},
  1340. {"TX1 Capture Route", "Digimic0", "Digimic0 Enable"},
  1341. /* TX2 Left capture path */
  1342. {"TX2 Capture Route", "Analog", "ADC Physical Left"},
  1343. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  1344. /* TX2 Right capture path */
  1345. {"TX2 Capture Route", "Analog", "ADC Physical Right"},
  1346. {"TX2 Capture Route", "Digimic1", "Digimic1 Enable"},
  1347. {"ADC Virtual Left1", NULL, "TX1 Capture Route"},
  1348. {"ADC Virtual Right1", NULL, "TX1 Capture Route"},
  1349. {"ADC Virtual Left2", NULL, "TX2 Capture Route"},
  1350. {"ADC Virtual Right2", NULL, "TX2 Capture Route"},
  1351. {"ADC Virtual Left1", NULL, "AIF Enable"},
  1352. {"ADC Virtual Right1", NULL, "AIF Enable"},
  1353. {"ADC Virtual Left2", NULL, "AIF Enable"},
  1354. {"ADC Virtual Right2", NULL, "AIF Enable"},
  1355. /* Analog bypass routes */
  1356. {"Right1 Analog Loopback", "Switch", "Analog Right"},
  1357. {"Left1 Analog Loopback", "Switch", "Analog Left"},
  1358. {"Right2 Analog Loopback", "Switch", "Analog Right"},
  1359. {"Left2 Analog Loopback", "Switch", "Analog Left"},
  1360. {"Voice Analog Loopback", "Switch", "Analog Left"},
  1361. /* Supply for the Analog loopbacks */
  1362. {"Right1 Analog Loopback", NULL, "FM Loop Enable"},
  1363. {"Left1 Analog Loopback", NULL, "FM Loop Enable"},
  1364. {"Right2 Analog Loopback", NULL, "FM Loop Enable"},
  1365. {"Left2 Analog Loopback", NULL, "FM Loop Enable"},
  1366. {"Voice Analog Loopback", NULL, "FM Loop Enable"},
  1367. {"Analog R1 Playback Mixer", NULL, "Right1 Analog Loopback"},
  1368. {"Analog L1 Playback Mixer", NULL, "Left1 Analog Loopback"},
  1369. {"Analog R2 Playback Mixer", NULL, "Right2 Analog Loopback"},
  1370. {"Analog L2 Playback Mixer", NULL, "Left2 Analog Loopback"},
  1371. {"Analog Voice Playback Mixer", NULL, "Voice Analog Loopback"},
  1372. /* Digital bypass routes */
  1373. {"Right Digital Loopback", "Volume", "TX1 Capture Route"},
  1374. {"Left Digital Loopback", "Volume", "TX1 Capture Route"},
  1375. {"Voice Digital Loopback", "Volume", "TX2 Capture Route"},
  1376. {"Digital R2 Playback Mixer", NULL, "Right Digital Loopback"},
  1377. {"Digital L2 Playback Mixer", NULL, "Left Digital Loopback"},
  1378. {"Digital Voice Playback Mixer", NULL, "Voice Digital Loopback"},
  1379. };
  1380. static int twl4030_add_widgets(struct snd_soc_codec *codec)
  1381. {
  1382. snd_soc_dapm_new_controls(codec, twl4030_dapm_widgets,
  1383. ARRAY_SIZE(twl4030_dapm_widgets));
  1384. snd_soc_dapm_add_routes(codec, intercon, ARRAY_SIZE(intercon));
  1385. return 0;
  1386. }
  1387. static int twl4030_set_bias_level(struct snd_soc_codec *codec,
  1388. enum snd_soc_bias_level level)
  1389. {
  1390. switch (level) {
  1391. case SND_SOC_BIAS_ON:
  1392. break;
  1393. case SND_SOC_BIAS_PREPARE:
  1394. break;
  1395. case SND_SOC_BIAS_STANDBY:
  1396. if (codec->bias_level == SND_SOC_BIAS_OFF)
  1397. twl4030_power_up(codec);
  1398. break;
  1399. case SND_SOC_BIAS_OFF:
  1400. twl4030_power_down(codec);
  1401. break;
  1402. }
  1403. codec->bias_level = level;
  1404. return 0;
  1405. }
  1406. static void twl4030_constraints(struct twl4030_priv *twl4030,
  1407. struct snd_pcm_substream *mst_substream)
  1408. {
  1409. struct snd_pcm_substream *slv_substream;
  1410. /* Pick the stream, which need to be constrained */
  1411. if (mst_substream == twl4030->master_substream)
  1412. slv_substream = twl4030->slave_substream;
  1413. else if (mst_substream == twl4030->slave_substream)
  1414. slv_substream = twl4030->master_substream;
  1415. else /* This should not happen.. */
  1416. return;
  1417. /* Set the constraints according to the already configured stream */
  1418. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1419. SNDRV_PCM_HW_PARAM_RATE,
  1420. twl4030->rate,
  1421. twl4030->rate);
  1422. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1423. SNDRV_PCM_HW_PARAM_SAMPLE_BITS,
  1424. twl4030->sample_bits,
  1425. twl4030->sample_bits);
  1426. snd_pcm_hw_constraint_minmax(slv_substream->runtime,
  1427. SNDRV_PCM_HW_PARAM_CHANNELS,
  1428. twl4030->channels,
  1429. twl4030->channels);
  1430. }
  1431. /* In case of 4 channel mode, the RX1 L/R for playback and the TX2 L/R for
  1432. * capture has to be enabled/disabled. */
  1433. static void twl4030_tdm_enable(struct snd_soc_codec *codec, int direction,
  1434. int enable)
  1435. {
  1436. u8 reg, mask;
  1437. reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
  1438. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  1439. mask = TWL4030_ARXL1_VRX_EN | TWL4030_ARXR1_EN;
  1440. else
  1441. mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
  1442. if (enable)
  1443. reg |= mask;
  1444. else
  1445. reg &= ~mask;
  1446. twl4030_write(codec, TWL4030_REG_OPTION, reg);
  1447. }
  1448. static int twl4030_startup(struct snd_pcm_substream *substream,
  1449. struct snd_soc_dai *dai)
  1450. {
  1451. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1452. struct snd_soc_device *socdev = rtd->socdev;
  1453. struct snd_soc_codec *codec = socdev->card->codec;
  1454. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1455. if (twl4030->master_substream) {
  1456. twl4030->slave_substream = substream;
  1457. /* The DAI has one configuration for playback and capture, so
  1458. * if the DAI has been already configured then constrain this
  1459. * substream to match it. */
  1460. if (twl4030->configured)
  1461. twl4030_constraints(twl4030, twl4030->master_substream);
  1462. } else {
  1463. if (!(twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE) &
  1464. TWL4030_OPTION_1)) {
  1465. /* In option2 4 channel is not supported, set the
  1466. * constraint for the first stream for channels, the
  1467. * second stream will 'inherit' this cosntraint */
  1468. snd_pcm_hw_constraint_minmax(substream->runtime,
  1469. SNDRV_PCM_HW_PARAM_CHANNELS,
  1470. 2, 2);
  1471. }
  1472. twl4030->master_substream = substream;
  1473. }
  1474. return 0;
  1475. }
  1476. static void twl4030_shutdown(struct snd_pcm_substream *substream,
  1477. struct snd_soc_dai *dai)
  1478. {
  1479. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1480. struct snd_soc_device *socdev = rtd->socdev;
  1481. struct snd_soc_codec *codec = socdev->card->codec;
  1482. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1483. if (twl4030->master_substream == substream)
  1484. twl4030->master_substream = twl4030->slave_substream;
  1485. twl4030->slave_substream = NULL;
  1486. /* If all streams are closed, or the remaining stream has not yet
  1487. * been configured than set the DAI as not configured. */
  1488. if (!twl4030->master_substream)
  1489. twl4030->configured = 0;
  1490. else if (!twl4030->master_substream->runtime->channels)
  1491. twl4030->configured = 0;
  1492. /* If the closing substream had 4 channel, do the necessary cleanup */
  1493. if (substream->runtime->channels == 4)
  1494. twl4030_tdm_enable(codec, substream->stream, 0);
  1495. }
  1496. static int twl4030_hw_params(struct snd_pcm_substream *substream,
  1497. struct snd_pcm_hw_params *params,
  1498. struct snd_soc_dai *dai)
  1499. {
  1500. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1501. struct snd_soc_device *socdev = rtd->socdev;
  1502. struct snd_soc_codec *codec = socdev->card->codec;
  1503. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1504. u8 mode, old_mode, format, old_format;
  1505. /* If the substream has 4 channel, do the necessary setup */
  1506. if (params_channels(params) == 4) {
  1507. format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1508. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE);
  1509. /* Safety check: are we in the correct operating mode and
  1510. * the interface is in TDM mode? */
  1511. if ((mode & TWL4030_OPTION_1) &&
  1512. ((format & TWL4030_AIF_FORMAT) == TWL4030_AIF_FORMAT_TDM))
  1513. twl4030_tdm_enable(codec, substream->stream, 1);
  1514. else
  1515. return -EINVAL;
  1516. }
  1517. if (twl4030->configured)
  1518. /* Ignoring hw_params for already configured DAI */
  1519. return 0;
  1520. /* bit rate */
  1521. old_mode = twl4030_read_reg_cache(codec,
  1522. TWL4030_REG_CODEC_MODE) & ~TWL4030_CODECPDZ;
  1523. mode = old_mode & ~TWL4030_APLL_RATE;
  1524. switch (params_rate(params)) {
  1525. case 8000:
  1526. mode |= TWL4030_APLL_RATE_8000;
  1527. break;
  1528. case 11025:
  1529. mode |= TWL4030_APLL_RATE_11025;
  1530. break;
  1531. case 12000:
  1532. mode |= TWL4030_APLL_RATE_12000;
  1533. break;
  1534. case 16000:
  1535. mode |= TWL4030_APLL_RATE_16000;
  1536. break;
  1537. case 22050:
  1538. mode |= TWL4030_APLL_RATE_22050;
  1539. break;
  1540. case 24000:
  1541. mode |= TWL4030_APLL_RATE_24000;
  1542. break;
  1543. case 32000:
  1544. mode |= TWL4030_APLL_RATE_32000;
  1545. break;
  1546. case 44100:
  1547. mode |= TWL4030_APLL_RATE_44100;
  1548. break;
  1549. case 48000:
  1550. mode |= TWL4030_APLL_RATE_48000;
  1551. break;
  1552. case 96000:
  1553. mode |= TWL4030_APLL_RATE_96000;
  1554. break;
  1555. default:
  1556. printk(KERN_ERR "TWL4030 hw params: unknown rate %d\n",
  1557. params_rate(params));
  1558. return -EINVAL;
  1559. }
  1560. if (mode != old_mode) {
  1561. /* change rate and set CODECPDZ */
  1562. twl4030_codec_enable(codec, 0);
  1563. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1564. twl4030_codec_enable(codec, 1);
  1565. }
  1566. /* sample size */
  1567. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1568. format = old_format;
  1569. format &= ~TWL4030_DATA_WIDTH;
  1570. switch (params_format(params)) {
  1571. case SNDRV_PCM_FORMAT_S16_LE:
  1572. format |= TWL4030_DATA_WIDTH_16S_16W;
  1573. break;
  1574. case SNDRV_PCM_FORMAT_S24_LE:
  1575. format |= TWL4030_DATA_WIDTH_32S_24W;
  1576. break;
  1577. default:
  1578. printk(KERN_ERR "TWL4030 hw params: unknown format %d\n",
  1579. params_format(params));
  1580. return -EINVAL;
  1581. }
  1582. if (format != old_format) {
  1583. /* clear CODECPDZ before changing format (codec requirement) */
  1584. twl4030_codec_enable(codec, 0);
  1585. /* change format */
  1586. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1587. /* set CODECPDZ afterwards */
  1588. twl4030_codec_enable(codec, 1);
  1589. }
  1590. /* Store the important parameters for the DAI configuration and set
  1591. * the DAI as configured */
  1592. twl4030->configured = 1;
  1593. twl4030->rate = params_rate(params);
  1594. twl4030->sample_bits = hw_param_interval(params,
  1595. SNDRV_PCM_HW_PARAM_SAMPLE_BITS)->min;
  1596. twl4030->channels = params_channels(params);
  1597. /* If both playback and capture streams are open, and one of them
  1598. * is setting the hw parameters right now (since we are here), set
  1599. * constraints to the other stream to match the current one. */
  1600. if (twl4030->slave_substream)
  1601. twl4030_constraints(twl4030, substream);
  1602. return 0;
  1603. }
  1604. static int twl4030_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1605. int clk_id, unsigned int freq, int dir)
  1606. {
  1607. struct snd_soc_codec *codec = codec_dai->codec;
  1608. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1609. switch (freq) {
  1610. case 19200000:
  1611. case 26000000:
  1612. case 38400000:
  1613. break;
  1614. default:
  1615. dev_err(codec->dev, "Unsupported APLL mclk: %u\n", freq);
  1616. return -EINVAL;
  1617. }
  1618. if ((freq / 1000) != twl4030->sysclk) {
  1619. dev_err(codec->dev,
  1620. "Mismatch in APLL mclk: %u (configured: %u)\n",
  1621. freq, twl4030->sysclk * 1000);
  1622. return -EINVAL;
  1623. }
  1624. return 0;
  1625. }
  1626. static int twl4030_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1627. unsigned int fmt)
  1628. {
  1629. struct snd_soc_codec *codec = codec_dai->codec;
  1630. u8 old_format, format;
  1631. /* get format */
  1632. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1633. format = old_format;
  1634. /* set master/slave audio interface */
  1635. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1636. case SND_SOC_DAIFMT_CBM_CFM:
  1637. format &= ~(TWL4030_AIF_SLAVE_EN);
  1638. format &= ~(TWL4030_CLK256FS_EN);
  1639. break;
  1640. case SND_SOC_DAIFMT_CBS_CFS:
  1641. format |= TWL4030_AIF_SLAVE_EN;
  1642. format |= TWL4030_CLK256FS_EN;
  1643. break;
  1644. default:
  1645. return -EINVAL;
  1646. }
  1647. /* interface format */
  1648. format &= ~TWL4030_AIF_FORMAT;
  1649. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1650. case SND_SOC_DAIFMT_I2S:
  1651. format |= TWL4030_AIF_FORMAT_CODEC;
  1652. break;
  1653. case SND_SOC_DAIFMT_DSP_A:
  1654. format |= TWL4030_AIF_FORMAT_TDM;
  1655. break;
  1656. default:
  1657. return -EINVAL;
  1658. }
  1659. if (format != old_format) {
  1660. /* clear CODECPDZ before changing format (codec requirement) */
  1661. twl4030_codec_enable(codec, 0);
  1662. /* change format */
  1663. twl4030_write(codec, TWL4030_REG_AUDIO_IF, format);
  1664. /* set CODECPDZ afterwards */
  1665. twl4030_codec_enable(codec, 1);
  1666. }
  1667. return 0;
  1668. }
  1669. static int twl4030_set_tristate(struct snd_soc_dai *dai, int tristate)
  1670. {
  1671. struct snd_soc_codec *codec = dai->codec;
  1672. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_AUDIO_IF);
  1673. if (tristate)
  1674. reg |= TWL4030_AIF_TRI_EN;
  1675. else
  1676. reg &= ~TWL4030_AIF_TRI_EN;
  1677. return twl4030_write(codec, TWL4030_REG_AUDIO_IF, reg);
  1678. }
  1679. /* In case of voice mode, the RX1 L(VRX) for downlink and the TX2 L/R
  1680. * (VTXL, VTXR) for uplink has to be enabled/disabled. */
  1681. static void twl4030_voice_enable(struct snd_soc_codec *codec, int direction,
  1682. int enable)
  1683. {
  1684. u8 reg, mask;
  1685. reg = twl4030_read_reg_cache(codec, TWL4030_REG_OPTION);
  1686. if (direction == SNDRV_PCM_STREAM_PLAYBACK)
  1687. mask = TWL4030_ARXL1_VRX_EN;
  1688. else
  1689. mask = TWL4030_ATXL2_VTXL_EN | TWL4030_ATXR2_VTXR_EN;
  1690. if (enable)
  1691. reg |= mask;
  1692. else
  1693. reg &= ~mask;
  1694. twl4030_write(codec, TWL4030_REG_OPTION, reg);
  1695. }
  1696. static int twl4030_voice_startup(struct snd_pcm_substream *substream,
  1697. struct snd_soc_dai *dai)
  1698. {
  1699. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1700. struct snd_soc_device *socdev = rtd->socdev;
  1701. struct snd_soc_codec *codec = socdev->card->codec;
  1702. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1703. u8 mode;
  1704. /* If the system master clock is not 26MHz, the voice PCM interface is
  1705. * not avilable.
  1706. */
  1707. if (twl4030->sysclk != 26000) {
  1708. dev_err(codec->dev, "The board is configured for %u Hz, while"
  1709. "the Voice interface needs 26MHz APLL mclk\n",
  1710. twl4030->sysclk * 1000);
  1711. return -EINVAL;
  1712. }
  1713. /* If the codec mode is not option2, the voice PCM interface is not
  1714. * avilable.
  1715. */
  1716. mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
  1717. & TWL4030_OPT_MODE;
  1718. if (mode != TWL4030_OPTION_2) {
  1719. printk(KERN_ERR "TWL4030 voice startup: "
  1720. "the codec mode is not option2\n");
  1721. return -EINVAL;
  1722. }
  1723. return 0;
  1724. }
  1725. static void twl4030_voice_shutdown(struct snd_pcm_substream *substream,
  1726. struct snd_soc_dai *dai)
  1727. {
  1728. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1729. struct snd_soc_device *socdev = rtd->socdev;
  1730. struct snd_soc_codec *codec = socdev->card->codec;
  1731. /* Enable voice digital filters */
  1732. twl4030_voice_enable(codec, substream->stream, 0);
  1733. }
  1734. static int twl4030_voice_hw_params(struct snd_pcm_substream *substream,
  1735. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  1736. {
  1737. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  1738. struct snd_soc_device *socdev = rtd->socdev;
  1739. struct snd_soc_codec *codec = socdev->card->codec;
  1740. u8 old_mode, mode;
  1741. /* Enable voice digital filters */
  1742. twl4030_voice_enable(codec, substream->stream, 1);
  1743. /* bit rate */
  1744. old_mode = twl4030_read_reg_cache(codec, TWL4030_REG_CODEC_MODE)
  1745. & ~(TWL4030_CODECPDZ);
  1746. mode = old_mode;
  1747. switch (params_rate(params)) {
  1748. case 8000:
  1749. mode &= ~(TWL4030_SEL_16K);
  1750. break;
  1751. case 16000:
  1752. mode |= TWL4030_SEL_16K;
  1753. break;
  1754. default:
  1755. printk(KERN_ERR "TWL4030 voice hw params: unknown rate %d\n",
  1756. params_rate(params));
  1757. return -EINVAL;
  1758. }
  1759. if (mode != old_mode) {
  1760. /* change rate and set CODECPDZ */
  1761. twl4030_codec_enable(codec, 0);
  1762. twl4030_write(codec, TWL4030_REG_CODEC_MODE, mode);
  1763. twl4030_codec_enable(codec, 1);
  1764. }
  1765. return 0;
  1766. }
  1767. static int twl4030_voice_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1768. int clk_id, unsigned int freq, int dir)
  1769. {
  1770. struct snd_soc_codec *codec = codec_dai->codec;
  1771. struct twl4030_priv *twl4030 = snd_soc_codec_get_drvdata(codec);
  1772. if (freq != 26000000) {
  1773. dev_err(codec->dev, "Unsupported APLL mclk: %u, the Voice"
  1774. "interface needs 26MHz APLL mclk\n", freq);
  1775. return -EINVAL;
  1776. }
  1777. if ((freq / 1000) != twl4030->sysclk) {
  1778. dev_err(codec->dev,
  1779. "Mismatch in APLL mclk: %u (configured: %u)\n",
  1780. freq, twl4030->sysclk * 1000);
  1781. return -EINVAL;
  1782. }
  1783. return 0;
  1784. }
  1785. static int twl4030_voice_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1786. unsigned int fmt)
  1787. {
  1788. struct snd_soc_codec *codec = codec_dai->codec;
  1789. u8 old_format, format;
  1790. /* get format */
  1791. old_format = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
  1792. format = old_format;
  1793. /* set master/slave audio interface */
  1794. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1795. case SND_SOC_DAIFMT_CBM_CFM:
  1796. format &= ~(TWL4030_VIF_SLAVE_EN);
  1797. break;
  1798. case SND_SOC_DAIFMT_CBS_CFS:
  1799. format |= TWL4030_VIF_SLAVE_EN;
  1800. break;
  1801. default:
  1802. return -EINVAL;
  1803. }
  1804. /* clock inversion */
  1805. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1806. case SND_SOC_DAIFMT_IB_NF:
  1807. format &= ~(TWL4030_VIF_FORMAT);
  1808. break;
  1809. case SND_SOC_DAIFMT_NB_IF:
  1810. format |= TWL4030_VIF_FORMAT;
  1811. break;
  1812. default:
  1813. return -EINVAL;
  1814. }
  1815. if (format != old_format) {
  1816. /* change format and set CODECPDZ */
  1817. twl4030_codec_enable(codec, 0);
  1818. twl4030_write(codec, TWL4030_REG_VOICE_IF, format);
  1819. twl4030_codec_enable(codec, 1);
  1820. }
  1821. return 0;
  1822. }
  1823. static int twl4030_voice_set_tristate(struct snd_soc_dai *dai, int tristate)
  1824. {
  1825. struct snd_soc_codec *codec = dai->codec;
  1826. u8 reg = twl4030_read_reg_cache(codec, TWL4030_REG_VOICE_IF);
  1827. if (tristate)
  1828. reg |= TWL4030_VIF_TRI_EN;
  1829. else
  1830. reg &= ~TWL4030_VIF_TRI_EN;
  1831. return twl4030_write(codec, TWL4030_REG_VOICE_IF, reg);
  1832. }
  1833. #define TWL4030_RATES (SNDRV_PCM_RATE_8000_48000)
  1834. #define TWL4030_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FORMAT_S24_LE)
  1835. static struct snd_soc_dai_ops twl4030_dai_ops = {
  1836. .startup = twl4030_startup,
  1837. .shutdown = twl4030_shutdown,
  1838. .hw_params = twl4030_hw_params,
  1839. .set_sysclk = twl4030_set_dai_sysclk,
  1840. .set_fmt = twl4030_set_dai_fmt,
  1841. .set_tristate = twl4030_set_tristate,
  1842. };
  1843. static struct snd_soc_dai_ops twl4030_dai_voice_ops = {
  1844. .startup = twl4030_voice_startup,
  1845. .shutdown = twl4030_voice_shutdown,
  1846. .hw_params = twl4030_voice_hw_params,
  1847. .set_sysclk = twl4030_voice_set_dai_sysclk,
  1848. .set_fmt = twl4030_voice_set_dai_fmt,
  1849. .set_tristate = twl4030_voice_set_tristate,
  1850. };
  1851. struct snd_soc_dai twl4030_dai[] = {
  1852. {
  1853. .name = "twl4030",
  1854. .playback = {
  1855. .stream_name = "HiFi Playback",
  1856. .channels_min = 2,
  1857. .channels_max = 4,
  1858. .rates = TWL4030_RATES | SNDRV_PCM_RATE_96000,
  1859. .formats = TWL4030_FORMATS,},
  1860. .capture = {
  1861. .stream_name = "Capture",
  1862. .channels_min = 2,
  1863. .channels_max = 4,
  1864. .rates = TWL4030_RATES,
  1865. .formats = TWL4030_FORMATS,},
  1866. .ops = &twl4030_dai_ops,
  1867. },
  1868. {
  1869. .name = "twl4030 Voice",
  1870. .playback = {
  1871. .stream_name = "Voice Playback",
  1872. .channels_min = 1,
  1873. .channels_max = 1,
  1874. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  1875. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  1876. .capture = {
  1877. .stream_name = "Capture",
  1878. .channels_min = 1,
  1879. .channels_max = 2,
  1880. .rates = SNDRV_PCM_RATE_8000 | SNDRV_PCM_RATE_16000,
  1881. .formats = SNDRV_PCM_FMTBIT_S16_LE,},
  1882. .ops = &twl4030_dai_voice_ops,
  1883. },
  1884. };
  1885. EXPORT_SYMBOL_GPL(twl4030_dai);
  1886. static int twl4030_soc_suspend(struct platform_device *pdev, pm_message_t state)
  1887. {
  1888. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1889. struct snd_soc_codec *codec = socdev->card->codec;
  1890. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1891. return 0;
  1892. }
  1893. static int twl4030_soc_resume(struct platform_device *pdev)
  1894. {
  1895. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1896. struct snd_soc_codec *codec = socdev->card->codec;
  1897. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1898. return 0;
  1899. }
  1900. static struct snd_soc_codec *twl4030_codec;
  1901. static int twl4030_soc_probe(struct platform_device *pdev)
  1902. {
  1903. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1904. struct twl4030_setup_data *setup = socdev->codec_data;
  1905. struct snd_soc_codec *codec;
  1906. struct twl4030_priv *twl4030;
  1907. int ret;
  1908. BUG_ON(!twl4030_codec);
  1909. codec = twl4030_codec;
  1910. twl4030 = snd_soc_codec_get_drvdata(codec);
  1911. socdev->card->codec = codec;
  1912. /* Configuration for headset ramp delay from setup data */
  1913. if (setup) {
  1914. unsigned char hs_pop;
  1915. if (setup->sysclk != twl4030->sysclk)
  1916. dev_warn(&pdev->dev,
  1917. "Mismatch in APLL mclk: %u (configured: %u)\n",
  1918. setup->sysclk, twl4030->sysclk);
  1919. hs_pop = twl4030_read_reg_cache(codec, TWL4030_REG_HS_POPN_SET);
  1920. hs_pop &= ~TWL4030_RAMP_DELAY;
  1921. hs_pop |= (setup->ramp_delay_value << 2);
  1922. twl4030_write_reg_cache(codec, TWL4030_REG_HS_POPN_SET, hs_pop);
  1923. }
  1924. /* register pcms */
  1925. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1926. if (ret < 0) {
  1927. dev_err(&pdev->dev, "failed to create pcms\n");
  1928. return ret;
  1929. }
  1930. snd_soc_add_controls(codec, twl4030_snd_controls,
  1931. ARRAY_SIZE(twl4030_snd_controls));
  1932. twl4030_add_widgets(codec);
  1933. return 0;
  1934. }
  1935. static int twl4030_soc_remove(struct platform_device *pdev)
  1936. {
  1937. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1938. struct snd_soc_codec *codec = socdev->card->codec;
  1939. twl4030_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1940. snd_soc_free_pcms(socdev);
  1941. snd_soc_dapm_free(socdev);
  1942. return 0;
  1943. }
  1944. static int __devinit twl4030_codec_probe(struct platform_device *pdev)
  1945. {
  1946. struct twl4030_codec_audio_data *pdata = pdev->dev.platform_data;
  1947. struct snd_soc_codec *codec;
  1948. struct twl4030_priv *twl4030;
  1949. int ret;
  1950. if (!pdata) {
  1951. dev_err(&pdev->dev, "platform_data is missing\n");
  1952. return -EINVAL;
  1953. }
  1954. twl4030 = kzalloc(sizeof(struct twl4030_priv), GFP_KERNEL);
  1955. if (twl4030 == NULL) {
  1956. dev_err(&pdev->dev, "Can not allocate memroy\n");
  1957. return -ENOMEM;
  1958. }
  1959. codec = &twl4030->codec;
  1960. snd_soc_codec_set_drvdata(codec, twl4030);
  1961. codec->dev = &pdev->dev;
  1962. twl4030_dai[0].dev = &pdev->dev;
  1963. twl4030_dai[1].dev = &pdev->dev;
  1964. mutex_init(&codec->mutex);
  1965. INIT_LIST_HEAD(&codec->dapm_widgets);
  1966. INIT_LIST_HEAD(&codec->dapm_paths);
  1967. codec->name = "twl4030";
  1968. codec->owner = THIS_MODULE;
  1969. codec->read = twl4030_read_reg_cache;
  1970. codec->write = twl4030_write;
  1971. codec->set_bias_level = twl4030_set_bias_level;
  1972. codec->dai = twl4030_dai;
  1973. codec->num_dai = ARRAY_SIZE(twl4030_dai);
  1974. codec->reg_cache_size = sizeof(twl4030_reg);
  1975. codec->reg_cache = kmemdup(twl4030_reg, sizeof(twl4030_reg),
  1976. GFP_KERNEL);
  1977. if (codec->reg_cache == NULL) {
  1978. ret = -ENOMEM;
  1979. goto error_cache;
  1980. }
  1981. platform_set_drvdata(pdev, twl4030);
  1982. twl4030_codec = codec;
  1983. /* Set the defaults, and power up the codec */
  1984. twl4030->sysclk = twl4030_codec_get_mclk() / 1000;
  1985. twl4030_init_chip(codec);
  1986. codec->bias_level = SND_SOC_BIAS_OFF;
  1987. twl4030_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1988. ret = snd_soc_register_codec(codec);
  1989. if (ret != 0) {
  1990. dev_err(codec->dev, "Failed to register codec: %d\n", ret);
  1991. goto error_codec;
  1992. }
  1993. ret = snd_soc_register_dais(&twl4030_dai[0], ARRAY_SIZE(twl4030_dai));
  1994. if (ret != 0) {
  1995. dev_err(codec->dev, "Failed to register DAIs: %d\n", ret);
  1996. snd_soc_unregister_codec(codec);
  1997. goto error_codec;
  1998. }
  1999. return 0;
  2000. error_codec:
  2001. twl4030_power_down(codec);
  2002. kfree(codec->reg_cache);
  2003. error_cache:
  2004. kfree(twl4030);
  2005. return ret;
  2006. }
  2007. static int __devexit twl4030_codec_remove(struct platform_device *pdev)
  2008. {
  2009. struct twl4030_priv *twl4030 = platform_get_drvdata(pdev);
  2010. snd_soc_unregister_dais(&twl4030_dai[0], ARRAY_SIZE(twl4030_dai));
  2011. snd_soc_unregister_codec(&twl4030->codec);
  2012. kfree(twl4030->codec.reg_cache);
  2013. kfree(twl4030);
  2014. twl4030_codec = NULL;
  2015. return 0;
  2016. }
  2017. MODULE_ALIAS("platform:twl4030_codec_audio");
  2018. static struct platform_driver twl4030_codec_driver = {
  2019. .probe = twl4030_codec_probe,
  2020. .remove = __devexit_p(twl4030_codec_remove),
  2021. .driver = {
  2022. .name = "twl4030_codec_audio",
  2023. .owner = THIS_MODULE,
  2024. },
  2025. };
  2026. static int __init twl4030_modinit(void)
  2027. {
  2028. return platform_driver_register(&twl4030_codec_driver);
  2029. }
  2030. module_init(twl4030_modinit);
  2031. static void __exit twl4030_exit(void)
  2032. {
  2033. platform_driver_unregister(&twl4030_codec_driver);
  2034. }
  2035. module_exit(twl4030_exit);
  2036. struct snd_soc_codec_device soc_codec_dev_twl4030 = {
  2037. .probe = twl4030_soc_probe,
  2038. .remove = twl4030_soc_remove,
  2039. .suspend = twl4030_soc_suspend,
  2040. .resume = twl4030_soc_resume,
  2041. };
  2042. EXPORT_SYMBOL_GPL(soc_codec_dev_twl4030);
  2043. MODULE_DESCRIPTION("ASoC TWL4030 codec driver");
  2044. MODULE_AUTHOR("Steve Sakoman");
  2045. MODULE_LICENSE("GPL");