emulate.c 90 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affilates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #ifndef __KERNEL__
  23. #include <stdio.h>
  24. #include <stdint.h>
  25. #include <public/xen.h>
  26. #define DPRINTF(_f, _a ...) printf(_f , ## _a)
  27. #else
  28. #include <linux/kvm_host.h>
  29. #include "kvm_cache_regs.h"
  30. #define DPRINTF(x...) do {} while (0)
  31. #endif
  32. #include <linux/module.h>
  33. #include <asm/kvm_emulate.h>
  34. #include "x86.h"
  35. #include "tss.h"
  36. /*
  37. * Opcode effective-address decode tables.
  38. * Note that we only emulate instructions that have at least one memory
  39. * operand (excluding implicit stack references). We assume that stack
  40. * references and instruction fetches will never occur in special memory
  41. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  42. * not be handled.
  43. */
  44. /* Operand sizes: 8-bit operands or specified/overridden size. */
  45. #define ByteOp (1<<0) /* 8-bit operands. */
  46. /* Destination operand type. */
  47. #define ImplicitOps (1<<1) /* Implicit in opcode. No generic decode. */
  48. #define DstReg (2<<1) /* Register operand. */
  49. #define DstMem (3<<1) /* Memory operand. */
  50. #define DstAcc (4<<1) /* Destination Accumulator */
  51. #define DstDI (5<<1) /* Destination is in ES:(E)DI */
  52. #define DstMem64 (6<<1) /* 64bit memory operand */
  53. #define DstMask (7<<1)
  54. /* Source operand type. */
  55. #define SrcNone (0<<4) /* No source operand. */
  56. #define SrcImplicit (0<<4) /* Source operand is implicit in the opcode. */
  57. #define SrcReg (1<<4) /* Register operand. */
  58. #define SrcMem (2<<4) /* Memory operand. */
  59. #define SrcMem16 (3<<4) /* Memory operand (16-bit). */
  60. #define SrcMem32 (4<<4) /* Memory operand (32-bit). */
  61. #define SrcImm (5<<4) /* Immediate operand. */
  62. #define SrcImmByte (6<<4) /* 8-bit sign-extended immediate operand. */
  63. #define SrcOne (7<<4) /* Implied '1' */
  64. #define SrcImmUByte (8<<4) /* 8-bit unsigned immediate operand. */
  65. #define SrcImmU (9<<4) /* Immediate operand, unsigned */
  66. #define SrcSI (0xa<<4) /* Source is in the DS:RSI */
  67. #define SrcImmFAddr (0xb<<4) /* Source is immediate far address */
  68. #define SrcMemFAddr (0xc<<4) /* Source is far address in memory */
  69. #define SrcAcc (0xd<<4) /* Source Accumulator */
  70. #define SrcMask (0xf<<4)
  71. /* Generic ModRM decode. */
  72. #define ModRM (1<<8)
  73. /* Destination is only written; never read. */
  74. #define Mov (1<<9)
  75. #define BitOp (1<<10)
  76. #define MemAbs (1<<11) /* Memory operand is absolute displacement */
  77. #define String (1<<12) /* String instruction (rep capable) */
  78. #define Stack (1<<13) /* Stack instruction (push/pop) */
  79. #define Group (1<<14) /* Bits 3:5 of modrm byte extend opcode */
  80. #define GroupDual (1<<15) /* Alternate decoding of mod == 3 */
  81. #define GroupMask 0xff /* Group number stored in bits 0:7 */
  82. /* Misc flags */
  83. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  84. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  85. #define No64 (1<<28)
  86. /* Source 2 operand type */
  87. #define Src2None (0<<29)
  88. #define Src2CL (1<<29)
  89. #define Src2ImmByte (2<<29)
  90. #define Src2One (3<<29)
  91. #define Src2Mask (7<<29)
  92. enum {
  93. Group1_80, Group1_81, Group1_82, Group1_83,
  94. Group1A, Group3_Byte, Group3, Group4, Group5, Group7,
  95. Group8, Group9,
  96. };
  97. static u32 opcode_table[256] = {
  98. /* 0x00 - 0x07 */
  99. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  100. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  101. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  102. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  103. /* 0x08 - 0x0F */
  104. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  105. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  106. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  107. ImplicitOps | Stack | No64, 0,
  108. /* 0x10 - 0x17 */
  109. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  110. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  111. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  112. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  113. /* 0x18 - 0x1F */
  114. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  115. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  116. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  117. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  118. /* 0x20 - 0x27 */
  119. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  120. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  121. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  122. /* 0x28 - 0x2F */
  123. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  124. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  125. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  126. /* 0x30 - 0x37 */
  127. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  128. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  129. ByteOp | DstAcc | SrcImmByte, DstAcc | SrcImm, 0, 0,
  130. /* 0x38 - 0x3F */
  131. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  132. ByteOp | DstReg | SrcMem | ModRM, DstReg | SrcMem | ModRM,
  133. ByteOp | DstAcc | SrcImm, DstAcc | SrcImm,
  134. 0, 0,
  135. /* 0x40 - 0x47 */
  136. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  137. /* 0x48 - 0x4F */
  138. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  139. /* 0x50 - 0x57 */
  140. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  141. SrcReg | Stack, SrcReg | Stack, SrcReg | Stack, SrcReg | Stack,
  142. /* 0x58 - 0x5F */
  143. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  144. DstReg | Stack, DstReg | Stack, DstReg | Stack, DstReg | Stack,
  145. /* 0x60 - 0x67 */
  146. ImplicitOps | Stack | No64, ImplicitOps | Stack | No64,
  147. 0, DstReg | SrcMem32 | ModRM | Mov /* movsxd (x86/64) */ ,
  148. 0, 0, 0, 0,
  149. /* 0x68 - 0x6F */
  150. SrcImm | Mov | Stack, 0, SrcImmByte | Mov | Stack, 0,
  151. DstDI | ByteOp | Mov | String, DstDI | Mov | String, /* insb, insw/insd */
  152. SrcSI | ByteOp | ImplicitOps | String, SrcSI | ImplicitOps | String, /* outsb, outsw/outsd */
  153. /* 0x70 - 0x77 */
  154. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  155. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  156. /* 0x78 - 0x7F */
  157. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  158. SrcImmByte, SrcImmByte, SrcImmByte, SrcImmByte,
  159. /* 0x80 - 0x87 */
  160. Group | Group1_80, Group | Group1_81,
  161. Group | Group1_82, Group | Group1_83,
  162. ByteOp | DstMem | SrcReg | ModRM, DstMem | SrcReg | ModRM,
  163. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  164. /* 0x88 - 0x8F */
  165. ByteOp | DstMem | SrcReg | ModRM | Mov, DstMem | SrcReg | ModRM | Mov,
  166. ByteOp | DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  167. DstMem | SrcNone | ModRM | Mov, ModRM | DstReg,
  168. ImplicitOps | SrcMem16 | ModRM, Group | Group1A,
  169. /* 0x90 - 0x97 */
  170. DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg, DstReg,
  171. /* 0x98 - 0x9F */
  172. 0, 0, SrcImmFAddr | No64, 0,
  173. ImplicitOps | Stack, ImplicitOps | Stack, 0, 0,
  174. /* 0xA0 - 0xA7 */
  175. ByteOp | DstAcc | SrcMem | Mov | MemAbs, DstAcc | SrcMem | Mov | MemAbs,
  176. ByteOp | DstMem | SrcAcc | Mov | MemAbs, DstMem | SrcAcc | Mov | MemAbs,
  177. ByteOp | SrcSI | DstDI | Mov | String, SrcSI | DstDI | Mov | String,
  178. ByteOp | SrcSI | DstDI | String, SrcSI | DstDI | String,
  179. /* 0xA8 - 0xAF */
  180. DstAcc | SrcImmByte | ByteOp, DstAcc | SrcImm, ByteOp | DstDI | Mov | String, DstDI | Mov | String,
  181. ByteOp | SrcSI | DstAcc | Mov | String, SrcSI | DstAcc | Mov | String,
  182. ByteOp | DstDI | String, DstDI | String,
  183. /* 0xB0 - 0xB7 */
  184. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  185. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  186. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  187. ByteOp | DstReg | SrcImm | Mov, ByteOp | DstReg | SrcImm | Mov,
  188. /* 0xB8 - 0xBF */
  189. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  190. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  191. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  192. DstReg | SrcImm | Mov, DstReg | SrcImm | Mov,
  193. /* 0xC0 - 0xC7 */
  194. ByteOp | DstMem | SrcImm | ModRM, DstMem | SrcImmByte | ModRM,
  195. 0, ImplicitOps | Stack, 0, 0,
  196. ByteOp | DstMem | SrcImm | ModRM | Mov, DstMem | SrcImm | ModRM | Mov,
  197. /* 0xC8 - 0xCF */
  198. 0, 0, 0, ImplicitOps | Stack,
  199. ImplicitOps, SrcImmByte, ImplicitOps | No64, ImplicitOps,
  200. /* 0xD0 - 0xD7 */
  201. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  202. ByteOp | DstMem | SrcImplicit | ModRM, DstMem | SrcImplicit | ModRM,
  203. 0, 0, 0, 0,
  204. /* 0xD8 - 0xDF */
  205. 0, 0, 0, 0, 0, 0, 0, 0,
  206. /* 0xE0 - 0xE7 */
  207. 0, 0, 0, 0,
  208. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  209. ByteOp | SrcImmUByte | DstAcc, SrcImmUByte | DstAcc,
  210. /* 0xE8 - 0xEF */
  211. SrcImm | Stack, SrcImm | ImplicitOps,
  212. SrcImmFAddr | No64, SrcImmByte | ImplicitOps,
  213. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  214. SrcNone | ByteOp | DstAcc, SrcNone | DstAcc,
  215. /* 0xF0 - 0xF7 */
  216. 0, 0, 0, 0,
  217. ImplicitOps | Priv, ImplicitOps, Group | Group3_Byte, Group | Group3,
  218. /* 0xF8 - 0xFF */
  219. ImplicitOps, 0, ImplicitOps, ImplicitOps,
  220. ImplicitOps, ImplicitOps, Group | Group4, Group | Group5,
  221. };
  222. static u32 twobyte_table[256] = {
  223. /* 0x00 - 0x0F */
  224. 0, Group | GroupDual | Group7, 0, 0,
  225. 0, ImplicitOps, ImplicitOps | Priv, 0,
  226. ImplicitOps | Priv, ImplicitOps | Priv, 0, 0,
  227. 0, ImplicitOps | ModRM, 0, 0,
  228. /* 0x10 - 0x1F */
  229. 0, 0, 0, 0, 0, 0, 0, 0, ImplicitOps | ModRM, 0, 0, 0, 0, 0, 0, 0,
  230. /* 0x20 - 0x2F */
  231. ModRM | ImplicitOps | Priv, ModRM | Priv,
  232. ModRM | ImplicitOps | Priv, ModRM | Priv,
  233. 0, 0, 0, 0,
  234. 0, 0, 0, 0, 0, 0, 0, 0,
  235. /* 0x30 - 0x3F */
  236. ImplicitOps | Priv, 0, ImplicitOps | Priv, 0,
  237. ImplicitOps, ImplicitOps | Priv, 0, 0,
  238. 0, 0, 0, 0, 0, 0, 0, 0,
  239. /* 0x40 - 0x47 */
  240. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  241. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  242. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  243. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  244. /* 0x48 - 0x4F */
  245. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  246. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  247. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  248. DstReg | SrcMem | ModRM | Mov, DstReg | SrcMem | ModRM | Mov,
  249. /* 0x50 - 0x5F */
  250. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  251. /* 0x60 - 0x6F */
  252. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  253. /* 0x70 - 0x7F */
  254. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  255. /* 0x80 - 0x8F */
  256. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  257. SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm, SrcImm,
  258. /* 0x90 - 0x9F */
  259. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  260. /* 0xA0 - 0xA7 */
  261. ImplicitOps | Stack, ImplicitOps | Stack,
  262. 0, DstMem | SrcReg | ModRM | BitOp,
  263. DstMem | SrcReg | Src2ImmByte | ModRM,
  264. DstMem | SrcReg | Src2CL | ModRM, 0, 0,
  265. /* 0xA8 - 0xAF */
  266. ImplicitOps | Stack, ImplicitOps | Stack,
  267. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  268. DstMem | SrcReg | Src2ImmByte | ModRM,
  269. DstMem | SrcReg | Src2CL | ModRM,
  270. ModRM, 0,
  271. /* 0xB0 - 0xB7 */
  272. ByteOp | DstMem | SrcReg | ModRM | Lock, DstMem | SrcReg | ModRM | Lock,
  273. 0, DstMem | SrcReg | ModRM | BitOp | Lock,
  274. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  275. DstReg | SrcMem16 | ModRM | Mov,
  276. /* 0xB8 - 0xBF */
  277. 0, 0,
  278. Group | Group8, DstMem | SrcReg | ModRM | BitOp | Lock,
  279. 0, 0, ByteOp | DstReg | SrcMem | ModRM | Mov,
  280. DstReg | SrcMem16 | ModRM | Mov,
  281. /* 0xC0 - 0xCF */
  282. 0, 0, 0, DstMem | SrcReg | ModRM | Mov,
  283. 0, 0, 0, Group | GroupDual | Group9,
  284. 0, 0, 0, 0, 0, 0, 0, 0,
  285. /* 0xD0 - 0xDF */
  286. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  287. /* 0xE0 - 0xEF */
  288. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  289. /* 0xF0 - 0xFF */
  290. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0
  291. };
  292. static u32 group_table[] = {
  293. [Group1_80*8] =
  294. ByteOp | DstMem | SrcImm | ModRM | Lock,
  295. ByteOp | DstMem | SrcImm | ModRM | Lock,
  296. ByteOp | DstMem | SrcImm | ModRM | Lock,
  297. ByteOp | DstMem | SrcImm | ModRM | Lock,
  298. ByteOp | DstMem | SrcImm | ModRM | Lock,
  299. ByteOp | DstMem | SrcImm | ModRM | Lock,
  300. ByteOp | DstMem | SrcImm | ModRM | Lock,
  301. ByteOp | DstMem | SrcImm | ModRM,
  302. [Group1_81*8] =
  303. DstMem | SrcImm | ModRM | Lock,
  304. DstMem | SrcImm | ModRM | Lock,
  305. DstMem | SrcImm | ModRM | Lock,
  306. DstMem | SrcImm | ModRM | Lock,
  307. DstMem | SrcImm | ModRM | Lock,
  308. DstMem | SrcImm | ModRM | Lock,
  309. DstMem | SrcImm | ModRM | Lock,
  310. DstMem | SrcImm | ModRM,
  311. [Group1_82*8] =
  312. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  313. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  314. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  315. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  316. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  317. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  318. ByteOp | DstMem | SrcImm | ModRM | No64 | Lock,
  319. ByteOp | DstMem | SrcImm | ModRM | No64,
  320. [Group1_83*8] =
  321. DstMem | SrcImmByte | ModRM | Lock,
  322. DstMem | SrcImmByte | ModRM | Lock,
  323. DstMem | SrcImmByte | ModRM | Lock,
  324. DstMem | SrcImmByte | ModRM | Lock,
  325. DstMem | SrcImmByte | ModRM | Lock,
  326. DstMem | SrcImmByte | ModRM | Lock,
  327. DstMem | SrcImmByte | ModRM | Lock,
  328. DstMem | SrcImmByte | ModRM,
  329. [Group1A*8] =
  330. DstMem | SrcNone | ModRM | Mov | Stack, 0, 0, 0, 0, 0, 0, 0,
  331. [Group3_Byte*8] =
  332. ByteOp | SrcImm | DstMem | ModRM, ByteOp | SrcImm | DstMem | ModRM,
  333. ByteOp | DstMem | SrcNone | ModRM, ByteOp | DstMem | SrcNone | ModRM,
  334. 0, 0, 0, 0,
  335. [Group3*8] =
  336. DstMem | SrcImm | ModRM, DstMem | SrcImm | ModRM,
  337. DstMem | SrcNone | ModRM, DstMem | SrcNone | ModRM,
  338. 0, 0, 0, 0,
  339. [Group4*8] =
  340. ByteOp | DstMem | SrcNone | ModRM | Lock, ByteOp | DstMem | SrcNone | ModRM | Lock,
  341. 0, 0, 0, 0, 0, 0,
  342. [Group5*8] =
  343. DstMem | SrcNone | ModRM | Lock, DstMem | SrcNone | ModRM | Lock,
  344. SrcMem | ModRM | Stack, 0,
  345. SrcMem | ModRM | Stack, SrcMemFAddr | ModRM | ImplicitOps,
  346. SrcMem | ModRM | Stack, 0,
  347. [Group7*8] =
  348. 0, 0, ModRM | SrcMem | Priv, ModRM | SrcMem | Priv,
  349. SrcNone | ModRM | DstMem | Mov, 0,
  350. SrcMem16 | ModRM | Mov | Priv, SrcMem | ModRM | ByteOp | Priv,
  351. [Group8*8] =
  352. 0, 0, 0, 0,
  353. DstMem | SrcImmByte | ModRM, DstMem | SrcImmByte | ModRM | Lock,
  354. DstMem | SrcImmByte | ModRM | Lock, DstMem | SrcImmByte | ModRM | Lock,
  355. [Group9*8] =
  356. 0, DstMem64 | ModRM | Lock, 0, 0, 0, 0, 0, 0,
  357. };
  358. static u32 group2_table[] = {
  359. [Group7*8] =
  360. SrcNone | ModRM | Priv, 0, 0, SrcNone | ModRM | Priv,
  361. SrcNone | ModRM | DstMem | Mov, 0,
  362. SrcMem16 | ModRM | Mov | Priv, 0,
  363. [Group9*8] =
  364. 0, 0, 0, 0, 0, 0, 0, 0,
  365. };
  366. /* EFLAGS bit definitions. */
  367. #define EFLG_ID (1<<21)
  368. #define EFLG_VIP (1<<20)
  369. #define EFLG_VIF (1<<19)
  370. #define EFLG_AC (1<<18)
  371. #define EFLG_VM (1<<17)
  372. #define EFLG_RF (1<<16)
  373. #define EFLG_IOPL (3<<12)
  374. #define EFLG_NT (1<<14)
  375. #define EFLG_OF (1<<11)
  376. #define EFLG_DF (1<<10)
  377. #define EFLG_IF (1<<9)
  378. #define EFLG_TF (1<<8)
  379. #define EFLG_SF (1<<7)
  380. #define EFLG_ZF (1<<6)
  381. #define EFLG_AF (1<<4)
  382. #define EFLG_PF (1<<2)
  383. #define EFLG_CF (1<<0)
  384. /*
  385. * Instruction emulation:
  386. * Most instructions are emulated directly via a fragment of inline assembly
  387. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  388. * any modified flags.
  389. */
  390. #if defined(CONFIG_X86_64)
  391. #define _LO32 "k" /* force 32-bit operand */
  392. #define _STK "%%rsp" /* stack pointer */
  393. #elif defined(__i386__)
  394. #define _LO32 "" /* force 32-bit operand */
  395. #define _STK "%%esp" /* stack pointer */
  396. #endif
  397. /*
  398. * These EFLAGS bits are restored from saved value during emulation, and
  399. * any changes are written back to the saved value after emulation.
  400. */
  401. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  402. /* Before executing instruction: restore necessary bits in EFLAGS. */
  403. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  404. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  405. "movl %"_sav",%"_LO32 _tmp"; " \
  406. "push %"_tmp"; " \
  407. "push %"_tmp"; " \
  408. "movl %"_msk",%"_LO32 _tmp"; " \
  409. "andl %"_LO32 _tmp",("_STK"); " \
  410. "pushf; " \
  411. "notl %"_LO32 _tmp"; " \
  412. "andl %"_LO32 _tmp",("_STK"); " \
  413. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  414. "pop %"_tmp"; " \
  415. "orl %"_LO32 _tmp",("_STK"); " \
  416. "popf; " \
  417. "pop %"_sav"; "
  418. /* After executing instruction: write-back necessary bits in EFLAGS. */
  419. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  420. /* _sav |= EFLAGS & _msk; */ \
  421. "pushf; " \
  422. "pop %"_tmp"; " \
  423. "andl %"_msk",%"_LO32 _tmp"; " \
  424. "orl %"_LO32 _tmp",%"_sav"; "
  425. #ifdef CONFIG_X86_64
  426. #define ON64(x) x
  427. #else
  428. #define ON64(x)
  429. #endif
  430. #define ____emulate_2op(_op, _src, _dst, _eflags, _x, _y, _suffix) \
  431. do { \
  432. __asm__ __volatile__ ( \
  433. _PRE_EFLAGS("0", "4", "2") \
  434. _op _suffix " %"_x"3,%1; " \
  435. _POST_EFLAGS("0", "4", "2") \
  436. : "=m" (_eflags), "=m" ((_dst).val), \
  437. "=&r" (_tmp) \
  438. : _y ((_src).val), "i" (EFLAGS_MASK)); \
  439. } while (0)
  440. /* Raw emulation: instruction has two explicit operands. */
  441. #define __emulate_2op_nobyte(_op,_src,_dst,_eflags,_wx,_wy,_lx,_ly,_qx,_qy) \
  442. do { \
  443. unsigned long _tmp; \
  444. \
  445. switch ((_dst).bytes) { \
  446. case 2: \
  447. ____emulate_2op(_op,_src,_dst,_eflags,_wx,_wy,"w"); \
  448. break; \
  449. case 4: \
  450. ____emulate_2op(_op,_src,_dst,_eflags,_lx,_ly,"l"); \
  451. break; \
  452. case 8: \
  453. ON64(____emulate_2op(_op,_src,_dst,_eflags,_qx,_qy,"q")); \
  454. break; \
  455. } \
  456. } while (0)
  457. #define __emulate_2op(_op,_src,_dst,_eflags,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  458. do { \
  459. unsigned long _tmp; \
  460. switch ((_dst).bytes) { \
  461. case 1: \
  462. ____emulate_2op(_op,_src,_dst,_eflags,_bx,_by,"b"); \
  463. break; \
  464. default: \
  465. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  466. _wx, _wy, _lx, _ly, _qx, _qy); \
  467. break; \
  468. } \
  469. } while (0)
  470. /* Source operand is byte-sized and may be restricted to just %cl. */
  471. #define emulate_2op_SrcB(_op, _src, _dst, _eflags) \
  472. __emulate_2op(_op, _src, _dst, _eflags, \
  473. "b", "c", "b", "c", "b", "c", "b", "c")
  474. /* Source operand is byte, word, long or quad sized. */
  475. #define emulate_2op_SrcV(_op, _src, _dst, _eflags) \
  476. __emulate_2op(_op, _src, _dst, _eflags, \
  477. "b", "q", "w", "r", _LO32, "r", "", "r")
  478. /* Source operand is word, long or quad sized. */
  479. #define emulate_2op_SrcV_nobyte(_op, _src, _dst, _eflags) \
  480. __emulate_2op_nobyte(_op, _src, _dst, _eflags, \
  481. "w", "r", _LO32, "r", "", "r")
  482. /* Instruction has three operands and one operand is stored in ECX register */
  483. #define __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, _suffix, _type) \
  484. do { \
  485. unsigned long _tmp; \
  486. _type _clv = (_cl).val; \
  487. _type _srcv = (_src).val; \
  488. _type _dstv = (_dst).val; \
  489. \
  490. __asm__ __volatile__ ( \
  491. _PRE_EFLAGS("0", "5", "2") \
  492. _op _suffix " %4,%1 \n" \
  493. _POST_EFLAGS("0", "5", "2") \
  494. : "=m" (_eflags), "+r" (_dstv), "=&r" (_tmp) \
  495. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  496. ); \
  497. \
  498. (_cl).val = (unsigned long) _clv; \
  499. (_src).val = (unsigned long) _srcv; \
  500. (_dst).val = (unsigned long) _dstv; \
  501. } while (0)
  502. #define emulate_2op_cl(_op, _cl, _src, _dst, _eflags) \
  503. do { \
  504. switch ((_dst).bytes) { \
  505. case 2: \
  506. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  507. "w", unsigned short); \
  508. break; \
  509. case 4: \
  510. __emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  511. "l", unsigned int); \
  512. break; \
  513. case 8: \
  514. ON64(__emulate_2op_cl(_op, _cl, _src, _dst, _eflags, \
  515. "q", unsigned long)); \
  516. break; \
  517. } \
  518. } while (0)
  519. #define __emulate_1op(_op, _dst, _eflags, _suffix) \
  520. do { \
  521. unsigned long _tmp; \
  522. \
  523. __asm__ __volatile__ ( \
  524. _PRE_EFLAGS("0", "3", "2") \
  525. _op _suffix " %1; " \
  526. _POST_EFLAGS("0", "3", "2") \
  527. : "=m" (_eflags), "+m" ((_dst).val), \
  528. "=&r" (_tmp) \
  529. : "i" (EFLAGS_MASK)); \
  530. } while (0)
  531. /* Instruction has only one explicit operand (no source operand). */
  532. #define emulate_1op(_op, _dst, _eflags) \
  533. do { \
  534. switch ((_dst).bytes) { \
  535. case 1: __emulate_1op(_op, _dst, _eflags, "b"); break; \
  536. case 2: __emulate_1op(_op, _dst, _eflags, "w"); break; \
  537. case 4: __emulate_1op(_op, _dst, _eflags, "l"); break; \
  538. case 8: ON64(__emulate_1op(_op, _dst, _eflags, "q")); break; \
  539. } \
  540. } while (0)
  541. /* Fetch next part of the instruction being emulated. */
  542. #define insn_fetch(_type, _size, _eip) \
  543. ({ unsigned long _x; \
  544. rc = do_insn_fetch(ctxt, ops, (_eip), &_x, (_size)); \
  545. if (rc != X86EMUL_CONTINUE) \
  546. goto done; \
  547. (_eip) += (_size); \
  548. (_type)_x; \
  549. })
  550. #define insn_fetch_arr(_arr, _size, _eip) \
  551. ({ rc = do_insn_fetch(ctxt, ops, (_eip), _arr, (_size)); \
  552. if (rc != X86EMUL_CONTINUE) \
  553. goto done; \
  554. (_eip) += (_size); \
  555. })
  556. static inline unsigned long ad_mask(struct decode_cache *c)
  557. {
  558. return (1UL << (c->ad_bytes << 3)) - 1;
  559. }
  560. /* Access/update address held in a register, based on addressing mode. */
  561. static inline unsigned long
  562. address_mask(struct decode_cache *c, unsigned long reg)
  563. {
  564. if (c->ad_bytes == sizeof(unsigned long))
  565. return reg;
  566. else
  567. return reg & ad_mask(c);
  568. }
  569. static inline unsigned long
  570. register_address(struct decode_cache *c, unsigned long base, unsigned long reg)
  571. {
  572. return base + address_mask(c, reg);
  573. }
  574. static inline void
  575. register_address_increment(struct decode_cache *c, unsigned long *reg, int inc)
  576. {
  577. if (c->ad_bytes == sizeof(unsigned long))
  578. *reg += inc;
  579. else
  580. *reg = (*reg & ~ad_mask(c)) | ((*reg + inc) & ad_mask(c));
  581. }
  582. static inline void jmp_rel(struct decode_cache *c, int rel)
  583. {
  584. register_address_increment(c, &c->eip, rel);
  585. }
  586. static void set_seg_override(struct decode_cache *c, int seg)
  587. {
  588. c->has_seg_override = true;
  589. c->seg_override = seg;
  590. }
  591. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt,
  592. struct x86_emulate_ops *ops, int seg)
  593. {
  594. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  595. return 0;
  596. return ops->get_cached_segment_base(seg, ctxt->vcpu);
  597. }
  598. static unsigned long seg_override_base(struct x86_emulate_ctxt *ctxt,
  599. struct x86_emulate_ops *ops,
  600. struct decode_cache *c)
  601. {
  602. if (!c->has_seg_override)
  603. return 0;
  604. return seg_base(ctxt, ops, c->seg_override);
  605. }
  606. static unsigned long es_base(struct x86_emulate_ctxt *ctxt,
  607. struct x86_emulate_ops *ops)
  608. {
  609. return seg_base(ctxt, ops, VCPU_SREG_ES);
  610. }
  611. static unsigned long ss_base(struct x86_emulate_ctxt *ctxt,
  612. struct x86_emulate_ops *ops)
  613. {
  614. return seg_base(ctxt, ops, VCPU_SREG_SS);
  615. }
  616. static void emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  617. u32 error, bool valid)
  618. {
  619. ctxt->exception = vec;
  620. ctxt->error_code = error;
  621. ctxt->error_code_valid = valid;
  622. ctxt->restart = false;
  623. }
  624. static void emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  625. {
  626. emulate_exception(ctxt, GP_VECTOR, err, true);
  627. }
  628. static void emulate_pf(struct x86_emulate_ctxt *ctxt, unsigned long addr,
  629. int err)
  630. {
  631. ctxt->cr2 = addr;
  632. emulate_exception(ctxt, PF_VECTOR, err, true);
  633. }
  634. static void emulate_ud(struct x86_emulate_ctxt *ctxt)
  635. {
  636. emulate_exception(ctxt, UD_VECTOR, 0, false);
  637. }
  638. static void emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  639. {
  640. emulate_exception(ctxt, TS_VECTOR, err, true);
  641. }
  642. static int do_fetch_insn_byte(struct x86_emulate_ctxt *ctxt,
  643. struct x86_emulate_ops *ops,
  644. unsigned long eip, u8 *dest)
  645. {
  646. struct fetch_cache *fc = &ctxt->decode.fetch;
  647. int rc;
  648. int size, cur_size;
  649. if (eip == fc->end) {
  650. cur_size = fc->end - fc->start;
  651. size = min(15UL - cur_size, PAGE_SIZE - offset_in_page(eip));
  652. rc = ops->fetch(ctxt->cs_base + eip, fc->data + cur_size,
  653. size, ctxt->vcpu, NULL);
  654. if (rc != X86EMUL_CONTINUE)
  655. return rc;
  656. fc->end += size;
  657. }
  658. *dest = fc->data[eip - fc->start];
  659. return X86EMUL_CONTINUE;
  660. }
  661. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  662. struct x86_emulate_ops *ops,
  663. unsigned long eip, void *dest, unsigned size)
  664. {
  665. int rc;
  666. /* x86 instructions are limited to 15 bytes. */
  667. if (eip + size - ctxt->eip > 15)
  668. return X86EMUL_UNHANDLEABLE;
  669. while (size--) {
  670. rc = do_fetch_insn_byte(ctxt, ops, eip++, dest++);
  671. if (rc != X86EMUL_CONTINUE)
  672. return rc;
  673. }
  674. return X86EMUL_CONTINUE;
  675. }
  676. /*
  677. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  678. * pointer into the block that addresses the relevant register.
  679. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  680. */
  681. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  682. int highbyte_regs)
  683. {
  684. void *p;
  685. p = &regs[modrm_reg];
  686. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  687. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  688. return p;
  689. }
  690. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  691. struct x86_emulate_ops *ops,
  692. void *ptr,
  693. u16 *size, unsigned long *address, int op_bytes)
  694. {
  695. int rc;
  696. if (op_bytes == 2)
  697. op_bytes = 3;
  698. *address = 0;
  699. rc = ops->read_std((unsigned long)ptr, (unsigned long *)size, 2,
  700. ctxt->vcpu, NULL);
  701. if (rc != X86EMUL_CONTINUE)
  702. return rc;
  703. rc = ops->read_std((unsigned long)ptr + 2, address, op_bytes,
  704. ctxt->vcpu, NULL);
  705. return rc;
  706. }
  707. static int test_cc(unsigned int condition, unsigned int flags)
  708. {
  709. int rc = 0;
  710. switch ((condition & 15) >> 1) {
  711. case 0: /* o */
  712. rc |= (flags & EFLG_OF);
  713. break;
  714. case 1: /* b/c/nae */
  715. rc |= (flags & EFLG_CF);
  716. break;
  717. case 2: /* z/e */
  718. rc |= (flags & EFLG_ZF);
  719. break;
  720. case 3: /* be/na */
  721. rc |= (flags & (EFLG_CF|EFLG_ZF));
  722. break;
  723. case 4: /* s */
  724. rc |= (flags & EFLG_SF);
  725. break;
  726. case 5: /* p/pe */
  727. rc |= (flags & EFLG_PF);
  728. break;
  729. case 7: /* le/ng */
  730. rc |= (flags & EFLG_ZF);
  731. /* fall through */
  732. case 6: /* l/nge */
  733. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  734. break;
  735. }
  736. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  737. return (!!rc ^ (condition & 1));
  738. }
  739. static void decode_register_operand(struct operand *op,
  740. struct decode_cache *c,
  741. int inhibit_bytereg)
  742. {
  743. unsigned reg = c->modrm_reg;
  744. int highbyte_regs = c->rex_prefix == 0;
  745. if (!(c->d & ModRM))
  746. reg = (c->b & 7) | ((c->rex_prefix & 1) << 3);
  747. op->type = OP_REG;
  748. if ((c->d & ByteOp) && !inhibit_bytereg) {
  749. op->ptr = decode_register(reg, c->regs, highbyte_regs);
  750. op->val = *(u8 *)op->ptr;
  751. op->bytes = 1;
  752. } else {
  753. op->ptr = decode_register(reg, c->regs, 0);
  754. op->bytes = c->op_bytes;
  755. switch (op->bytes) {
  756. case 2:
  757. op->val = *(u16 *)op->ptr;
  758. break;
  759. case 4:
  760. op->val = *(u32 *)op->ptr;
  761. break;
  762. case 8:
  763. op->val = *(u64 *) op->ptr;
  764. break;
  765. }
  766. }
  767. op->orig_val = op->val;
  768. }
  769. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  770. struct x86_emulate_ops *ops)
  771. {
  772. struct decode_cache *c = &ctxt->decode;
  773. u8 sib;
  774. int index_reg = 0, base_reg = 0, scale;
  775. int rc = X86EMUL_CONTINUE;
  776. if (c->rex_prefix) {
  777. c->modrm_reg = (c->rex_prefix & 4) << 1; /* REX.R */
  778. index_reg = (c->rex_prefix & 2) << 2; /* REX.X */
  779. c->modrm_rm = base_reg = (c->rex_prefix & 1) << 3; /* REG.B */
  780. }
  781. c->modrm = insn_fetch(u8, 1, c->eip);
  782. c->modrm_mod |= (c->modrm & 0xc0) >> 6;
  783. c->modrm_reg |= (c->modrm & 0x38) >> 3;
  784. c->modrm_rm |= (c->modrm & 0x07);
  785. c->modrm_ea = 0;
  786. c->use_modrm_ea = 1;
  787. if (c->modrm_mod == 3) {
  788. c->modrm_ptr = decode_register(c->modrm_rm,
  789. c->regs, c->d & ByteOp);
  790. c->modrm_val = *(unsigned long *)c->modrm_ptr;
  791. return rc;
  792. }
  793. if (c->ad_bytes == 2) {
  794. unsigned bx = c->regs[VCPU_REGS_RBX];
  795. unsigned bp = c->regs[VCPU_REGS_RBP];
  796. unsigned si = c->regs[VCPU_REGS_RSI];
  797. unsigned di = c->regs[VCPU_REGS_RDI];
  798. /* 16-bit ModR/M decode. */
  799. switch (c->modrm_mod) {
  800. case 0:
  801. if (c->modrm_rm == 6)
  802. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  803. break;
  804. case 1:
  805. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  806. break;
  807. case 2:
  808. c->modrm_ea += insn_fetch(u16, 2, c->eip);
  809. break;
  810. }
  811. switch (c->modrm_rm) {
  812. case 0:
  813. c->modrm_ea += bx + si;
  814. break;
  815. case 1:
  816. c->modrm_ea += bx + di;
  817. break;
  818. case 2:
  819. c->modrm_ea += bp + si;
  820. break;
  821. case 3:
  822. c->modrm_ea += bp + di;
  823. break;
  824. case 4:
  825. c->modrm_ea += si;
  826. break;
  827. case 5:
  828. c->modrm_ea += di;
  829. break;
  830. case 6:
  831. if (c->modrm_mod != 0)
  832. c->modrm_ea += bp;
  833. break;
  834. case 7:
  835. c->modrm_ea += bx;
  836. break;
  837. }
  838. if (c->modrm_rm == 2 || c->modrm_rm == 3 ||
  839. (c->modrm_rm == 6 && c->modrm_mod != 0))
  840. if (!c->has_seg_override)
  841. set_seg_override(c, VCPU_SREG_SS);
  842. c->modrm_ea = (u16)c->modrm_ea;
  843. } else {
  844. /* 32/64-bit ModR/M decode. */
  845. if ((c->modrm_rm & 7) == 4) {
  846. sib = insn_fetch(u8, 1, c->eip);
  847. index_reg |= (sib >> 3) & 7;
  848. base_reg |= sib & 7;
  849. scale = sib >> 6;
  850. if ((base_reg & 7) == 5 && c->modrm_mod == 0)
  851. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  852. else
  853. c->modrm_ea += c->regs[base_reg];
  854. if (index_reg != 4)
  855. c->modrm_ea += c->regs[index_reg] << scale;
  856. } else if ((c->modrm_rm & 7) == 5 && c->modrm_mod == 0) {
  857. if (ctxt->mode == X86EMUL_MODE_PROT64)
  858. c->rip_relative = 1;
  859. } else
  860. c->modrm_ea += c->regs[c->modrm_rm];
  861. switch (c->modrm_mod) {
  862. case 0:
  863. if (c->modrm_rm == 5)
  864. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  865. break;
  866. case 1:
  867. c->modrm_ea += insn_fetch(s8, 1, c->eip);
  868. break;
  869. case 2:
  870. c->modrm_ea += insn_fetch(s32, 4, c->eip);
  871. break;
  872. }
  873. }
  874. done:
  875. return rc;
  876. }
  877. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  878. struct x86_emulate_ops *ops)
  879. {
  880. struct decode_cache *c = &ctxt->decode;
  881. int rc = X86EMUL_CONTINUE;
  882. switch (c->ad_bytes) {
  883. case 2:
  884. c->modrm_ea = insn_fetch(u16, 2, c->eip);
  885. break;
  886. case 4:
  887. c->modrm_ea = insn_fetch(u32, 4, c->eip);
  888. break;
  889. case 8:
  890. c->modrm_ea = insn_fetch(u64, 8, c->eip);
  891. break;
  892. }
  893. done:
  894. return rc;
  895. }
  896. int
  897. x86_decode_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  898. {
  899. struct decode_cache *c = &ctxt->decode;
  900. int rc = X86EMUL_CONTINUE;
  901. int mode = ctxt->mode;
  902. int def_op_bytes, def_ad_bytes, group;
  903. /* we cannot decode insn before we complete previous rep insn */
  904. WARN_ON(ctxt->restart);
  905. c->eip = ctxt->eip;
  906. c->fetch.start = c->fetch.end = c->eip;
  907. ctxt->cs_base = seg_base(ctxt, ops, VCPU_SREG_CS);
  908. switch (mode) {
  909. case X86EMUL_MODE_REAL:
  910. case X86EMUL_MODE_VM86:
  911. case X86EMUL_MODE_PROT16:
  912. def_op_bytes = def_ad_bytes = 2;
  913. break;
  914. case X86EMUL_MODE_PROT32:
  915. def_op_bytes = def_ad_bytes = 4;
  916. break;
  917. #ifdef CONFIG_X86_64
  918. case X86EMUL_MODE_PROT64:
  919. def_op_bytes = 4;
  920. def_ad_bytes = 8;
  921. break;
  922. #endif
  923. default:
  924. return -1;
  925. }
  926. c->op_bytes = def_op_bytes;
  927. c->ad_bytes = def_ad_bytes;
  928. /* Legacy prefixes. */
  929. for (;;) {
  930. switch (c->b = insn_fetch(u8, 1, c->eip)) {
  931. case 0x66: /* operand-size override */
  932. /* switch between 2/4 bytes */
  933. c->op_bytes = def_op_bytes ^ 6;
  934. break;
  935. case 0x67: /* address-size override */
  936. if (mode == X86EMUL_MODE_PROT64)
  937. /* switch between 4/8 bytes */
  938. c->ad_bytes = def_ad_bytes ^ 12;
  939. else
  940. /* switch between 2/4 bytes */
  941. c->ad_bytes = def_ad_bytes ^ 6;
  942. break;
  943. case 0x26: /* ES override */
  944. case 0x2e: /* CS override */
  945. case 0x36: /* SS override */
  946. case 0x3e: /* DS override */
  947. set_seg_override(c, (c->b >> 3) & 3);
  948. break;
  949. case 0x64: /* FS override */
  950. case 0x65: /* GS override */
  951. set_seg_override(c, c->b & 7);
  952. break;
  953. case 0x40 ... 0x4f: /* REX */
  954. if (mode != X86EMUL_MODE_PROT64)
  955. goto done_prefixes;
  956. c->rex_prefix = c->b;
  957. continue;
  958. case 0xf0: /* LOCK */
  959. c->lock_prefix = 1;
  960. break;
  961. case 0xf2: /* REPNE/REPNZ */
  962. c->rep_prefix = REPNE_PREFIX;
  963. break;
  964. case 0xf3: /* REP/REPE/REPZ */
  965. c->rep_prefix = REPE_PREFIX;
  966. break;
  967. default:
  968. goto done_prefixes;
  969. }
  970. /* Any legacy prefix after a REX prefix nullifies its effect. */
  971. c->rex_prefix = 0;
  972. }
  973. done_prefixes:
  974. /* REX prefix. */
  975. if (c->rex_prefix)
  976. if (c->rex_prefix & 8)
  977. c->op_bytes = 8; /* REX.W */
  978. /* Opcode byte(s). */
  979. c->d = opcode_table[c->b];
  980. if (c->d == 0) {
  981. /* Two-byte opcode? */
  982. if (c->b == 0x0f) {
  983. c->twobyte = 1;
  984. c->b = insn_fetch(u8, 1, c->eip);
  985. c->d = twobyte_table[c->b];
  986. }
  987. }
  988. if (c->d & Group) {
  989. group = c->d & GroupMask;
  990. c->modrm = insn_fetch(u8, 1, c->eip);
  991. --c->eip;
  992. group = (group << 3) + ((c->modrm >> 3) & 7);
  993. if ((c->d & GroupDual) && (c->modrm >> 6) == 3)
  994. c->d = group2_table[group];
  995. else
  996. c->d = group_table[group];
  997. }
  998. /* Unrecognised? */
  999. if (c->d == 0) {
  1000. DPRINTF("Cannot emulate %02x\n", c->b);
  1001. return -1;
  1002. }
  1003. if (mode == X86EMUL_MODE_PROT64 && (c->d & Stack))
  1004. c->op_bytes = 8;
  1005. /* ModRM and SIB bytes. */
  1006. if (c->d & ModRM)
  1007. rc = decode_modrm(ctxt, ops);
  1008. else if (c->d & MemAbs)
  1009. rc = decode_abs(ctxt, ops);
  1010. if (rc != X86EMUL_CONTINUE)
  1011. goto done;
  1012. if (!c->has_seg_override)
  1013. set_seg_override(c, VCPU_SREG_DS);
  1014. if (!(!c->twobyte && c->b == 0x8d))
  1015. c->modrm_ea += seg_override_base(ctxt, ops, c);
  1016. if (c->ad_bytes != 8)
  1017. c->modrm_ea = (u32)c->modrm_ea;
  1018. if (c->rip_relative)
  1019. c->modrm_ea += c->eip;
  1020. /*
  1021. * Decode and fetch the source operand: register, memory
  1022. * or immediate.
  1023. */
  1024. switch (c->d & SrcMask) {
  1025. case SrcNone:
  1026. break;
  1027. case SrcReg:
  1028. decode_register_operand(&c->src, c, 0);
  1029. break;
  1030. case SrcMem16:
  1031. c->src.bytes = 2;
  1032. goto srcmem_common;
  1033. case SrcMem32:
  1034. c->src.bytes = 4;
  1035. goto srcmem_common;
  1036. case SrcMem:
  1037. c->src.bytes = (c->d & ByteOp) ? 1 :
  1038. c->op_bytes;
  1039. /* Don't fetch the address for invlpg: it could be unmapped. */
  1040. if (c->twobyte && c->b == 0x01 && c->modrm_reg == 7)
  1041. break;
  1042. srcmem_common:
  1043. /*
  1044. * For instructions with a ModR/M byte, switch to register
  1045. * access if Mod = 3.
  1046. */
  1047. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1048. c->src.type = OP_REG;
  1049. c->src.val = c->modrm_val;
  1050. c->src.ptr = c->modrm_ptr;
  1051. break;
  1052. }
  1053. c->src.type = OP_MEM;
  1054. c->src.ptr = (unsigned long *)c->modrm_ea;
  1055. c->src.val = 0;
  1056. break;
  1057. case SrcImm:
  1058. case SrcImmU:
  1059. c->src.type = OP_IMM;
  1060. c->src.ptr = (unsigned long *)c->eip;
  1061. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1062. if (c->src.bytes == 8)
  1063. c->src.bytes = 4;
  1064. /* NB. Immediates are sign-extended as necessary. */
  1065. switch (c->src.bytes) {
  1066. case 1:
  1067. c->src.val = insn_fetch(s8, 1, c->eip);
  1068. break;
  1069. case 2:
  1070. c->src.val = insn_fetch(s16, 2, c->eip);
  1071. break;
  1072. case 4:
  1073. c->src.val = insn_fetch(s32, 4, c->eip);
  1074. break;
  1075. }
  1076. if ((c->d & SrcMask) == SrcImmU) {
  1077. switch (c->src.bytes) {
  1078. case 1:
  1079. c->src.val &= 0xff;
  1080. break;
  1081. case 2:
  1082. c->src.val &= 0xffff;
  1083. break;
  1084. case 4:
  1085. c->src.val &= 0xffffffff;
  1086. break;
  1087. }
  1088. }
  1089. break;
  1090. case SrcImmByte:
  1091. case SrcImmUByte:
  1092. c->src.type = OP_IMM;
  1093. c->src.ptr = (unsigned long *)c->eip;
  1094. c->src.bytes = 1;
  1095. if ((c->d & SrcMask) == SrcImmByte)
  1096. c->src.val = insn_fetch(s8, 1, c->eip);
  1097. else
  1098. c->src.val = insn_fetch(u8, 1, c->eip);
  1099. break;
  1100. case SrcAcc:
  1101. c->src.type = OP_REG;
  1102. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1103. c->src.ptr = &c->regs[VCPU_REGS_RAX];
  1104. switch (c->src.bytes) {
  1105. case 1:
  1106. c->src.val = *(u8 *)c->src.ptr;
  1107. break;
  1108. case 2:
  1109. c->src.val = *(u16 *)c->src.ptr;
  1110. break;
  1111. case 4:
  1112. c->src.val = *(u32 *)c->src.ptr;
  1113. break;
  1114. case 8:
  1115. c->src.val = *(u64 *)c->src.ptr;
  1116. break;
  1117. }
  1118. break;
  1119. case SrcOne:
  1120. c->src.bytes = 1;
  1121. c->src.val = 1;
  1122. break;
  1123. case SrcSI:
  1124. c->src.type = OP_MEM;
  1125. c->src.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1126. c->src.ptr = (unsigned long *)
  1127. register_address(c, seg_override_base(ctxt, ops, c),
  1128. c->regs[VCPU_REGS_RSI]);
  1129. c->src.val = 0;
  1130. break;
  1131. case SrcImmFAddr:
  1132. c->src.type = OP_IMM;
  1133. c->src.ptr = (unsigned long *)c->eip;
  1134. c->src.bytes = c->op_bytes + 2;
  1135. insn_fetch_arr(c->src.valptr, c->src.bytes, c->eip);
  1136. break;
  1137. case SrcMemFAddr:
  1138. c->src.type = OP_MEM;
  1139. c->src.ptr = (unsigned long *)c->modrm_ea;
  1140. c->src.bytes = c->op_bytes + 2;
  1141. break;
  1142. }
  1143. /*
  1144. * Decode and fetch the second source operand: register, memory
  1145. * or immediate.
  1146. */
  1147. switch (c->d & Src2Mask) {
  1148. case Src2None:
  1149. break;
  1150. case Src2CL:
  1151. c->src2.bytes = 1;
  1152. c->src2.val = c->regs[VCPU_REGS_RCX] & 0x8;
  1153. break;
  1154. case Src2ImmByte:
  1155. c->src2.type = OP_IMM;
  1156. c->src2.ptr = (unsigned long *)c->eip;
  1157. c->src2.bytes = 1;
  1158. c->src2.val = insn_fetch(u8, 1, c->eip);
  1159. break;
  1160. case Src2One:
  1161. c->src2.bytes = 1;
  1162. c->src2.val = 1;
  1163. break;
  1164. }
  1165. /* Decode and fetch the destination operand: register or memory. */
  1166. switch (c->d & DstMask) {
  1167. case ImplicitOps:
  1168. /* Special instructions do their own operand decoding. */
  1169. return 0;
  1170. case DstReg:
  1171. decode_register_operand(&c->dst, c,
  1172. c->twobyte && (c->b == 0xb6 || c->b == 0xb7));
  1173. break;
  1174. case DstMem:
  1175. case DstMem64:
  1176. if ((c->d & ModRM) && c->modrm_mod == 3) {
  1177. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1178. c->dst.type = OP_REG;
  1179. c->dst.val = c->dst.orig_val = c->modrm_val;
  1180. c->dst.ptr = c->modrm_ptr;
  1181. break;
  1182. }
  1183. c->dst.type = OP_MEM;
  1184. c->dst.ptr = (unsigned long *)c->modrm_ea;
  1185. if ((c->d & DstMask) == DstMem64)
  1186. c->dst.bytes = 8;
  1187. else
  1188. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1189. c->dst.val = 0;
  1190. if (c->d & BitOp) {
  1191. unsigned long mask = ~(c->dst.bytes * 8 - 1);
  1192. c->dst.ptr = (void *)c->dst.ptr +
  1193. (c->src.val & mask) / 8;
  1194. }
  1195. break;
  1196. case DstAcc:
  1197. c->dst.type = OP_REG;
  1198. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1199. c->dst.ptr = &c->regs[VCPU_REGS_RAX];
  1200. switch (c->dst.bytes) {
  1201. case 1:
  1202. c->dst.val = *(u8 *)c->dst.ptr;
  1203. break;
  1204. case 2:
  1205. c->dst.val = *(u16 *)c->dst.ptr;
  1206. break;
  1207. case 4:
  1208. c->dst.val = *(u32 *)c->dst.ptr;
  1209. break;
  1210. case 8:
  1211. c->dst.val = *(u64 *)c->dst.ptr;
  1212. break;
  1213. }
  1214. c->dst.orig_val = c->dst.val;
  1215. break;
  1216. case DstDI:
  1217. c->dst.type = OP_MEM;
  1218. c->dst.bytes = (c->d & ByteOp) ? 1 : c->op_bytes;
  1219. c->dst.ptr = (unsigned long *)
  1220. register_address(c, es_base(ctxt, ops),
  1221. c->regs[VCPU_REGS_RDI]);
  1222. c->dst.val = 0;
  1223. break;
  1224. }
  1225. done:
  1226. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  1227. }
  1228. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1229. struct x86_emulate_ops *ops,
  1230. unsigned long addr, void *dest, unsigned size)
  1231. {
  1232. int rc;
  1233. struct read_cache *mc = &ctxt->decode.mem_read;
  1234. u32 err;
  1235. while (size) {
  1236. int n = min(size, 8u);
  1237. size -= n;
  1238. if (mc->pos < mc->end)
  1239. goto read_cached;
  1240. rc = ops->read_emulated(addr, mc->data + mc->end, n, &err,
  1241. ctxt->vcpu);
  1242. if (rc == X86EMUL_PROPAGATE_FAULT)
  1243. emulate_pf(ctxt, addr, err);
  1244. if (rc != X86EMUL_CONTINUE)
  1245. return rc;
  1246. mc->end += n;
  1247. read_cached:
  1248. memcpy(dest, mc->data + mc->pos, n);
  1249. mc->pos += n;
  1250. dest += n;
  1251. addr += n;
  1252. }
  1253. return X86EMUL_CONTINUE;
  1254. }
  1255. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1256. struct x86_emulate_ops *ops,
  1257. unsigned int size, unsigned short port,
  1258. void *dest)
  1259. {
  1260. struct read_cache *rc = &ctxt->decode.io_read;
  1261. if (rc->pos == rc->end) { /* refill pio read ahead */
  1262. struct decode_cache *c = &ctxt->decode;
  1263. unsigned int in_page, n;
  1264. unsigned int count = c->rep_prefix ?
  1265. address_mask(c, c->regs[VCPU_REGS_RCX]) : 1;
  1266. in_page = (ctxt->eflags & EFLG_DF) ?
  1267. offset_in_page(c->regs[VCPU_REGS_RDI]) :
  1268. PAGE_SIZE - offset_in_page(c->regs[VCPU_REGS_RDI]);
  1269. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1270. count);
  1271. if (n == 0)
  1272. n = 1;
  1273. rc->pos = rc->end = 0;
  1274. if (!ops->pio_in_emulated(size, port, rc->data, n, ctxt->vcpu))
  1275. return 0;
  1276. rc->end = n * size;
  1277. }
  1278. memcpy(dest, rc->data + rc->pos, size);
  1279. rc->pos += size;
  1280. return 1;
  1281. }
  1282. static u32 desc_limit_scaled(struct desc_struct *desc)
  1283. {
  1284. u32 limit = get_desc_limit(desc);
  1285. return desc->g ? (limit << 12) | 0xfff : limit;
  1286. }
  1287. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1288. struct x86_emulate_ops *ops,
  1289. u16 selector, struct desc_ptr *dt)
  1290. {
  1291. if (selector & 1 << 2) {
  1292. struct desc_struct desc;
  1293. memset (dt, 0, sizeof *dt);
  1294. if (!ops->get_cached_descriptor(&desc, VCPU_SREG_LDTR, ctxt->vcpu))
  1295. return;
  1296. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1297. dt->address = get_desc_base(&desc);
  1298. } else
  1299. ops->get_gdt(dt, ctxt->vcpu);
  1300. }
  1301. /* allowed just for 8 bytes segments */
  1302. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1303. struct x86_emulate_ops *ops,
  1304. u16 selector, struct desc_struct *desc)
  1305. {
  1306. struct desc_ptr dt;
  1307. u16 index = selector >> 3;
  1308. int ret;
  1309. u32 err;
  1310. ulong addr;
  1311. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1312. if (dt.size < index * 8 + 7) {
  1313. emulate_gp(ctxt, selector & 0xfffc);
  1314. return X86EMUL_PROPAGATE_FAULT;
  1315. }
  1316. addr = dt.address + index * 8;
  1317. ret = ops->read_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1318. if (ret == X86EMUL_PROPAGATE_FAULT)
  1319. emulate_pf(ctxt, addr, err);
  1320. return ret;
  1321. }
  1322. /* allowed just for 8 bytes segments */
  1323. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1324. struct x86_emulate_ops *ops,
  1325. u16 selector, struct desc_struct *desc)
  1326. {
  1327. struct desc_ptr dt;
  1328. u16 index = selector >> 3;
  1329. u32 err;
  1330. ulong addr;
  1331. int ret;
  1332. get_descriptor_table_ptr(ctxt, ops, selector, &dt);
  1333. if (dt.size < index * 8 + 7) {
  1334. emulate_gp(ctxt, selector & 0xfffc);
  1335. return X86EMUL_PROPAGATE_FAULT;
  1336. }
  1337. addr = dt.address + index * 8;
  1338. ret = ops->write_std(addr, desc, sizeof *desc, ctxt->vcpu, &err);
  1339. if (ret == X86EMUL_PROPAGATE_FAULT)
  1340. emulate_pf(ctxt, addr, err);
  1341. return ret;
  1342. }
  1343. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1344. struct x86_emulate_ops *ops,
  1345. u16 selector, int seg)
  1346. {
  1347. struct desc_struct seg_desc;
  1348. u8 dpl, rpl, cpl;
  1349. unsigned err_vec = GP_VECTOR;
  1350. u32 err_code = 0;
  1351. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1352. int ret;
  1353. memset(&seg_desc, 0, sizeof seg_desc);
  1354. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1355. || ctxt->mode == X86EMUL_MODE_REAL) {
  1356. /* set real mode segment descriptor */
  1357. set_desc_base(&seg_desc, selector << 4);
  1358. set_desc_limit(&seg_desc, 0xffff);
  1359. seg_desc.type = 3;
  1360. seg_desc.p = 1;
  1361. seg_desc.s = 1;
  1362. goto load;
  1363. }
  1364. /* NULL selector is not valid for TR, CS and SS */
  1365. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1366. && null_selector)
  1367. goto exception;
  1368. /* TR should be in GDT only */
  1369. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1370. goto exception;
  1371. if (null_selector) /* for NULL selector skip all following checks */
  1372. goto load;
  1373. ret = read_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1374. if (ret != X86EMUL_CONTINUE)
  1375. return ret;
  1376. err_code = selector & 0xfffc;
  1377. err_vec = GP_VECTOR;
  1378. /* can't load system descriptor into segment selecor */
  1379. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1380. goto exception;
  1381. if (!seg_desc.p) {
  1382. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1383. goto exception;
  1384. }
  1385. rpl = selector & 3;
  1386. dpl = seg_desc.dpl;
  1387. cpl = ops->cpl(ctxt->vcpu);
  1388. switch (seg) {
  1389. case VCPU_SREG_SS:
  1390. /*
  1391. * segment is not a writable data segment or segment
  1392. * selector's RPL != CPL or segment selector's RPL != CPL
  1393. */
  1394. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1395. goto exception;
  1396. break;
  1397. case VCPU_SREG_CS:
  1398. if (!(seg_desc.type & 8))
  1399. goto exception;
  1400. if (seg_desc.type & 4) {
  1401. /* conforming */
  1402. if (dpl > cpl)
  1403. goto exception;
  1404. } else {
  1405. /* nonconforming */
  1406. if (rpl > cpl || dpl != cpl)
  1407. goto exception;
  1408. }
  1409. /* CS(RPL) <- CPL */
  1410. selector = (selector & 0xfffc) | cpl;
  1411. break;
  1412. case VCPU_SREG_TR:
  1413. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1414. goto exception;
  1415. break;
  1416. case VCPU_SREG_LDTR:
  1417. if (seg_desc.s || seg_desc.type != 2)
  1418. goto exception;
  1419. break;
  1420. default: /* DS, ES, FS, or GS */
  1421. /*
  1422. * segment is not a data or readable code segment or
  1423. * ((segment is a data or nonconforming code segment)
  1424. * and (both RPL and CPL > DPL))
  1425. */
  1426. if ((seg_desc.type & 0xa) == 0x8 ||
  1427. (((seg_desc.type & 0xc) != 0xc) &&
  1428. (rpl > dpl && cpl > dpl)))
  1429. goto exception;
  1430. break;
  1431. }
  1432. if (seg_desc.s) {
  1433. /* mark segment as accessed */
  1434. seg_desc.type |= 1;
  1435. ret = write_segment_descriptor(ctxt, ops, selector, &seg_desc);
  1436. if (ret != X86EMUL_CONTINUE)
  1437. return ret;
  1438. }
  1439. load:
  1440. ops->set_segment_selector(selector, seg, ctxt->vcpu);
  1441. ops->set_cached_descriptor(&seg_desc, seg, ctxt->vcpu);
  1442. return X86EMUL_CONTINUE;
  1443. exception:
  1444. emulate_exception(ctxt, err_vec, err_code, true);
  1445. return X86EMUL_PROPAGATE_FAULT;
  1446. }
  1447. static inline int writeback(struct x86_emulate_ctxt *ctxt,
  1448. struct x86_emulate_ops *ops)
  1449. {
  1450. int rc;
  1451. struct decode_cache *c = &ctxt->decode;
  1452. u32 err;
  1453. switch (c->dst.type) {
  1454. case OP_REG:
  1455. /* The 4-byte case *is* correct:
  1456. * in 64-bit mode we zero-extend.
  1457. */
  1458. switch (c->dst.bytes) {
  1459. case 1:
  1460. *(u8 *)c->dst.ptr = (u8)c->dst.val;
  1461. break;
  1462. case 2:
  1463. *(u16 *)c->dst.ptr = (u16)c->dst.val;
  1464. break;
  1465. case 4:
  1466. *c->dst.ptr = (u32)c->dst.val;
  1467. break; /* 64b: zero-ext */
  1468. case 8:
  1469. *c->dst.ptr = c->dst.val;
  1470. break;
  1471. }
  1472. break;
  1473. case OP_MEM:
  1474. if (c->lock_prefix)
  1475. rc = ops->cmpxchg_emulated(
  1476. (unsigned long)c->dst.ptr,
  1477. &c->dst.orig_val,
  1478. &c->dst.val,
  1479. c->dst.bytes,
  1480. &err,
  1481. ctxt->vcpu);
  1482. else
  1483. rc = ops->write_emulated(
  1484. (unsigned long)c->dst.ptr,
  1485. &c->dst.val,
  1486. c->dst.bytes,
  1487. &err,
  1488. ctxt->vcpu);
  1489. if (rc == X86EMUL_PROPAGATE_FAULT)
  1490. emulate_pf(ctxt,
  1491. (unsigned long)c->dst.ptr, err);
  1492. if (rc != X86EMUL_CONTINUE)
  1493. return rc;
  1494. break;
  1495. case OP_NONE:
  1496. /* no writeback */
  1497. break;
  1498. default:
  1499. break;
  1500. }
  1501. return X86EMUL_CONTINUE;
  1502. }
  1503. static inline void emulate_push(struct x86_emulate_ctxt *ctxt,
  1504. struct x86_emulate_ops *ops)
  1505. {
  1506. struct decode_cache *c = &ctxt->decode;
  1507. c->dst.type = OP_MEM;
  1508. c->dst.bytes = c->op_bytes;
  1509. c->dst.val = c->src.val;
  1510. register_address_increment(c, &c->regs[VCPU_REGS_RSP], -c->op_bytes);
  1511. c->dst.ptr = (void *) register_address(c, ss_base(ctxt, ops),
  1512. c->regs[VCPU_REGS_RSP]);
  1513. }
  1514. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1515. struct x86_emulate_ops *ops,
  1516. void *dest, int len)
  1517. {
  1518. struct decode_cache *c = &ctxt->decode;
  1519. int rc;
  1520. rc = read_emulated(ctxt, ops, register_address(c, ss_base(ctxt, ops),
  1521. c->regs[VCPU_REGS_RSP]),
  1522. dest, len);
  1523. if (rc != X86EMUL_CONTINUE)
  1524. return rc;
  1525. register_address_increment(c, &c->regs[VCPU_REGS_RSP], len);
  1526. return rc;
  1527. }
  1528. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1529. struct x86_emulate_ops *ops,
  1530. void *dest, int len)
  1531. {
  1532. int rc;
  1533. unsigned long val, change_mask;
  1534. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1535. int cpl = ops->cpl(ctxt->vcpu);
  1536. rc = emulate_pop(ctxt, ops, &val, len);
  1537. if (rc != X86EMUL_CONTINUE)
  1538. return rc;
  1539. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1540. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1541. switch(ctxt->mode) {
  1542. case X86EMUL_MODE_PROT64:
  1543. case X86EMUL_MODE_PROT32:
  1544. case X86EMUL_MODE_PROT16:
  1545. if (cpl == 0)
  1546. change_mask |= EFLG_IOPL;
  1547. if (cpl <= iopl)
  1548. change_mask |= EFLG_IF;
  1549. break;
  1550. case X86EMUL_MODE_VM86:
  1551. if (iopl < 3) {
  1552. emulate_gp(ctxt, 0);
  1553. return X86EMUL_PROPAGATE_FAULT;
  1554. }
  1555. change_mask |= EFLG_IF;
  1556. break;
  1557. default: /* real mode */
  1558. change_mask |= (EFLG_IOPL | EFLG_IF);
  1559. break;
  1560. }
  1561. *(unsigned long *)dest =
  1562. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1563. return rc;
  1564. }
  1565. static void emulate_push_sreg(struct x86_emulate_ctxt *ctxt,
  1566. struct x86_emulate_ops *ops, int seg)
  1567. {
  1568. struct decode_cache *c = &ctxt->decode;
  1569. c->src.val = ops->get_segment_selector(seg, ctxt->vcpu);
  1570. emulate_push(ctxt, ops);
  1571. }
  1572. static int emulate_pop_sreg(struct x86_emulate_ctxt *ctxt,
  1573. struct x86_emulate_ops *ops, int seg)
  1574. {
  1575. struct decode_cache *c = &ctxt->decode;
  1576. unsigned long selector;
  1577. int rc;
  1578. rc = emulate_pop(ctxt, ops, &selector, c->op_bytes);
  1579. if (rc != X86EMUL_CONTINUE)
  1580. return rc;
  1581. rc = load_segment_descriptor(ctxt, ops, (u16)selector, seg);
  1582. return rc;
  1583. }
  1584. static int emulate_pusha(struct x86_emulate_ctxt *ctxt,
  1585. struct x86_emulate_ops *ops)
  1586. {
  1587. struct decode_cache *c = &ctxt->decode;
  1588. unsigned long old_esp = c->regs[VCPU_REGS_RSP];
  1589. int rc = X86EMUL_CONTINUE;
  1590. int reg = VCPU_REGS_RAX;
  1591. while (reg <= VCPU_REGS_RDI) {
  1592. (reg == VCPU_REGS_RSP) ?
  1593. (c->src.val = old_esp) : (c->src.val = c->regs[reg]);
  1594. emulate_push(ctxt, ops);
  1595. rc = writeback(ctxt, ops);
  1596. if (rc != X86EMUL_CONTINUE)
  1597. return rc;
  1598. ++reg;
  1599. }
  1600. /* Disable writeback. */
  1601. c->dst.type = OP_NONE;
  1602. return rc;
  1603. }
  1604. static int emulate_popa(struct x86_emulate_ctxt *ctxt,
  1605. struct x86_emulate_ops *ops)
  1606. {
  1607. struct decode_cache *c = &ctxt->decode;
  1608. int rc = X86EMUL_CONTINUE;
  1609. int reg = VCPU_REGS_RDI;
  1610. while (reg >= VCPU_REGS_RAX) {
  1611. if (reg == VCPU_REGS_RSP) {
  1612. register_address_increment(c, &c->regs[VCPU_REGS_RSP],
  1613. c->op_bytes);
  1614. --reg;
  1615. }
  1616. rc = emulate_pop(ctxt, ops, &c->regs[reg], c->op_bytes);
  1617. if (rc != X86EMUL_CONTINUE)
  1618. break;
  1619. --reg;
  1620. }
  1621. return rc;
  1622. }
  1623. static inline int emulate_grp1a(struct x86_emulate_ctxt *ctxt,
  1624. struct x86_emulate_ops *ops)
  1625. {
  1626. struct decode_cache *c = &ctxt->decode;
  1627. return emulate_pop(ctxt, ops, &c->dst.val, c->dst.bytes);
  1628. }
  1629. static inline void emulate_grp2(struct x86_emulate_ctxt *ctxt)
  1630. {
  1631. struct decode_cache *c = &ctxt->decode;
  1632. switch (c->modrm_reg) {
  1633. case 0: /* rol */
  1634. emulate_2op_SrcB("rol", c->src, c->dst, ctxt->eflags);
  1635. break;
  1636. case 1: /* ror */
  1637. emulate_2op_SrcB("ror", c->src, c->dst, ctxt->eflags);
  1638. break;
  1639. case 2: /* rcl */
  1640. emulate_2op_SrcB("rcl", c->src, c->dst, ctxt->eflags);
  1641. break;
  1642. case 3: /* rcr */
  1643. emulate_2op_SrcB("rcr", c->src, c->dst, ctxt->eflags);
  1644. break;
  1645. case 4: /* sal/shl */
  1646. case 6: /* sal/shl */
  1647. emulate_2op_SrcB("sal", c->src, c->dst, ctxt->eflags);
  1648. break;
  1649. case 5: /* shr */
  1650. emulate_2op_SrcB("shr", c->src, c->dst, ctxt->eflags);
  1651. break;
  1652. case 7: /* sar */
  1653. emulate_2op_SrcB("sar", c->src, c->dst, ctxt->eflags);
  1654. break;
  1655. }
  1656. }
  1657. static inline int emulate_grp3(struct x86_emulate_ctxt *ctxt,
  1658. struct x86_emulate_ops *ops)
  1659. {
  1660. struct decode_cache *c = &ctxt->decode;
  1661. switch (c->modrm_reg) {
  1662. case 0 ... 1: /* test */
  1663. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  1664. break;
  1665. case 2: /* not */
  1666. c->dst.val = ~c->dst.val;
  1667. break;
  1668. case 3: /* neg */
  1669. emulate_1op("neg", c->dst, ctxt->eflags);
  1670. break;
  1671. default:
  1672. return 0;
  1673. }
  1674. return 1;
  1675. }
  1676. static inline int emulate_grp45(struct x86_emulate_ctxt *ctxt,
  1677. struct x86_emulate_ops *ops)
  1678. {
  1679. struct decode_cache *c = &ctxt->decode;
  1680. switch (c->modrm_reg) {
  1681. case 0: /* inc */
  1682. emulate_1op("inc", c->dst, ctxt->eflags);
  1683. break;
  1684. case 1: /* dec */
  1685. emulate_1op("dec", c->dst, ctxt->eflags);
  1686. break;
  1687. case 2: /* call near abs */ {
  1688. long int old_eip;
  1689. old_eip = c->eip;
  1690. c->eip = c->src.val;
  1691. c->src.val = old_eip;
  1692. emulate_push(ctxt, ops);
  1693. break;
  1694. }
  1695. case 4: /* jmp abs */
  1696. c->eip = c->src.val;
  1697. break;
  1698. case 6: /* push */
  1699. emulate_push(ctxt, ops);
  1700. break;
  1701. }
  1702. return X86EMUL_CONTINUE;
  1703. }
  1704. static inline int emulate_grp9(struct x86_emulate_ctxt *ctxt,
  1705. struct x86_emulate_ops *ops)
  1706. {
  1707. struct decode_cache *c = &ctxt->decode;
  1708. u64 old = c->dst.orig_val;
  1709. if (((u32) (old >> 0) != (u32) c->regs[VCPU_REGS_RAX]) ||
  1710. ((u32) (old >> 32) != (u32) c->regs[VCPU_REGS_RDX])) {
  1711. c->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1712. c->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1713. ctxt->eflags &= ~EFLG_ZF;
  1714. } else {
  1715. c->dst.val = ((u64)c->regs[VCPU_REGS_RCX] << 32) |
  1716. (u32) c->regs[VCPU_REGS_RBX];
  1717. ctxt->eflags |= EFLG_ZF;
  1718. }
  1719. return X86EMUL_CONTINUE;
  1720. }
  1721. static int emulate_ret_far(struct x86_emulate_ctxt *ctxt,
  1722. struct x86_emulate_ops *ops)
  1723. {
  1724. struct decode_cache *c = &ctxt->decode;
  1725. int rc;
  1726. unsigned long cs;
  1727. rc = emulate_pop(ctxt, ops, &c->eip, c->op_bytes);
  1728. if (rc != X86EMUL_CONTINUE)
  1729. return rc;
  1730. if (c->op_bytes == 4)
  1731. c->eip = (u32)c->eip;
  1732. rc = emulate_pop(ctxt, ops, &cs, c->op_bytes);
  1733. if (rc != X86EMUL_CONTINUE)
  1734. return rc;
  1735. rc = load_segment_descriptor(ctxt, ops, (u16)cs, VCPU_SREG_CS);
  1736. return rc;
  1737. }
  1738. static inline void
  1739. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1740. struct x86_emulate_ops *ops, struct desc_struct *cs,
  1741. struct desc_struct *ss)
  1742. {
  1743. memset(cs, 0, sizeof(struct desc_struct));
  1744. ops->get_cached_descriptor(cs, VCPU_SREG_CS, ctxt->vcpu);
  1745. memset(ss, 0, sizeof(struct desc_struct));
  1746. cs->l = 0; /* will be adjusted later */
  1747. set_desc_base(cs, 0); /* flat segment */
  1748. cs->g = 1; /* 4kb granularity */
  1749. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1750. cs->type = 0x0b; /* Read, Execute, Accessed */
  1751. cs->s = 1;
  1752. cs->dpl = 0; /* will be adjusted later */
  1753. cs->p = 1;
  1754. cs->d = 1;
  1755. set_desc_base(ss, 0); /* flat segment */
  1756. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1757. ss->g = 1; /* 4kb granularity */
  1758. ss->s = 1;
  1759. ss->type = 0x03; /* Read/Write, Accessed */
  1760. ss->d = 1; /* 32bit stack segment */
  1761. ss->dpl = 0;
  1762. ss->p = 1;
  1763. }
  1764. static int
  1765. emulate_syscall(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1766. {
  1767. struct decode_cache *c = &ctxt->decode;
  1768. struct desc_struct cs, ss;
  1769. u64 msr_data;
  1770. u16 cs_sel, ss_sel;
  1771. /* syscall is not available in real mode */
  1772. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1773. ctxt->mode == X86EMUL_MODE_VM86) {
  1774. emulate_ud(ctxt);
  1775. return X86EMUL_PROPAGATE_FAULT;
  1776. }
  1777. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1778. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1779. msr_data >>= 32;
  1780. cs_sel = (u16)(msr_data & 0xfffc);
  1781. ss_sel = (u16)(msr_data + 8);
  1782. if (is_long_mode(ctxt->vcpu)) {
  1783. cs.d = 0;
  1784. cs.l = 1;
  1785. }
  1786. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1787. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1788. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1789. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1790. c->regs[VCPU_REGS_RCX] = c->eip;
  1791. if (is_long_mode(ctxt->vcpu)) {
  1792. #ifdef CONFIG_X86_64
  1793. c->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1794. ops->get_msr(ctxt->vcpu,
  1795. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1796. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1797. c->eip = msr_data;
  1798. ops->get_msr(ctxt->vcpu, MSR_SYSCALL_MASK, &msr_data);
  1799. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1800. #endif
  1801. } else {
  1802. /* legacy mode */
  1803. ops->get_msr(ctxt->vcpu, MSR_STAR, &msr_data);
  1804. c->eip = (u32)msr_data;
  1805. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1806. }
  1807. return X86EMUL_CONTINUE;
  1808. }
  1809. static int
  1810. emulate_sysenter(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1811. {
  1812. struct decode_cache *c = &ctxt->decode;
  1813. struct desc_struct cs, ss;
  1814. u64 msr_data;
  1815. u16 cs_sel, ss_sel;
  1816. /* inject #GP if in real mode */
  1817. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1818. emulate_gp(ctxt, 0);
  1819. return X86EMUL_PROPAGATE_FAULT;
  1820. }
  1821. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1822. * Therefore, we inject an #UD.
  1823. */
  1824. if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1825. emulate_ud(ctxt);
  1826. return X86EMUL_PROPAGATE_FAULT;
  1827. }
  1828. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1829. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1830. switch (ctxt->mode) {
  1831. case X86EMUL_MODE_PROT32:
  1832. if ((msr_data & 0xfffc) == 0x0) {
  1833. emulate_gp(ctxt, 0);
  1834. return X86EMUL_PROPAGATE_FAULT;
  1835. }
  1836. break;
  1837. case X86EMUL_MODE_PROT64:
  1838. if (msr_data == 0x0) {
  1839. emulate_gp(ctxt, 0);
  1840. return X86EMUL_PROPAGATE_FAULT;
  1841. }
  1842. break;
  1843. }
  1844. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1845. cs_sel = (u16)msr_data;
  1846. cs_sel &= ~SELECTOR_RPL_MASK;
  1847. ss_sel = cs_sel + 8;
  1848. ss_sel &= ~SELECTOR_RPL_MASK;
  1849. if (ctxt->mode == X86EMUL_MODE_PROT64
  1850. || is_long_mode(ctxt->vcpu)) {
  1851. cs.d = 0;
  1852. cs.l = 1;
  1853. }
  1854. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1855. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1856. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1857. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1858. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_EIP, &msr_data);
  1859. c->eip = msr_data;
  1860. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_ESP, &msr_data);
  1861. c->regs[VCPU_REGS_RSP] = msr_data;
  1862. return X86EMUL_CONTINUE;
  1863. }
  1864. static int
  1865. emulate_sysexit(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  1866. {
  1867. struct decode_cache *c = &ctxt->decode;
  1868. struct desc_struct cs, ss;
  1869. u64 msr_data;
  1870. int usermode;
  1871. u16 cs_sel, ss_sel;
  1872. /* inject #GP if in real mode or Virtual 8086 mode */
  1873. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1874. ctxt->mode == X86EMUL_MODE_VM86) {
  1875. emulate_gp(ctxt, 0);
  1876. return X86EMUL_PROPAGATE_FAULT;
  1877. }
  1878. setup_syscalls_segments(ctxt, ops, &cs, &ss);
  1879. if ((c->rex_prefix & 0x8) != 0x0)
  1880. usermode = X86EMUL_MODE_PROT64;
  1881. else
  1882. usermode = X86EMUL_MODE_PROT32;
  1883. cs.dpl = 3;
  1884. ss.dpl = 3;
  1885. ops->get_msr(ctxt->vcpu, MSR_IA32_SYSENTER_CS, &msr_data);
  1886. switch (usermode) {
  1887. case X86EMUL_MODE_PROT32:
  1888. cs_sel = (u16)(msr_data + 16);
  1889. if ((msr_data & 0xfffc) == 0x0) {
  1890. emulate_gp(ctxt, 0);
  1891. return X86EMUL_PROPAGATE_FAULT;
  1892. }
  1893. ss_sel = (u16)(msr_data + 24);
  1894. break;
  1895. case X86EMUL_MODE_PROT64:
  1896. cs_sel = (u16)(msr_data + 32);
  1897. if (msr_data == 0x0) {
  1898. emulate_gp(ctxt, 0);
  1899. return X86EMUL_PROPAGATE_FAULT;
  1900. }
  1901. ss_sel = cs_sel + 8;
  1902. cs.d = 0;
  1903. cs.l = 1;
  1904. break;
  1905. }
  1906. cs_sel |= SELECTOR_RPL_MASK;
  1907. ss_sel |= SELECTOR_RPL_MASK;
  1908. ops->set_cached_descriptor(&cs, VCPU_SREG_CS, ctxt->vcpu);
  1909. ops->set_segment_selector(cs_sel, VCPU_SREG_CS, ctxt->vcpu);
  1910. ops->set_cached_descriptor(&ss, VCPU_SREG_SS, ctxt->vcpu);
  1911. ops->set_segment_selector(ss_sel, VCPU_SREG_SS, ctxt->vcpu);
  1912. c->eip = c->regs[VCPU_REGS_RDX];
  1913. c->regs[VCPU_REGS_RSP] = c->regs[VCPU_REGS_RCX];
  1914. return X86EMUL_CONTINUE;
  1915. }
  1916. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt,
  1917. struct x86_emulate_ops *ops)
  1918. {
  1919. int iopl;
  1920. if (ctxt->mode == X86EMUL_MODE_REAL)
  1921. return false;
  1922. if (ctxt->mode == X86EMUL_MODE_VM86)
  1923. return true;
  1924. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1925. return ops->cpl(ctxt->vcpu) > iopl;
  1926. }
  1927. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1928. struct x86_emulate_ops *ops,
  1929. u16 port, u16 len)
  1930. {
  1931. struct desc_struct tr_seg;
  1932. int r;
  1933. u16 io_bitmap_ptr;
  1934. u8 perm, bit_idx = port & 0x7;
  1935. unsigned mask = (1 << len) - 1;
  1936. ops->get_cached_descriptor(&tr_seg, VCPU_SREG_TR, ctxt->vcpu);
  1937. if (!tr_seg.p)
  1938. return false;
  1939. if (desc_limit_scaled(&tr_seg) < 103)
  1940. return false;
  1941. r = ops->read_std(get_desc_base(&tr_seg) + 102, &io_bitmap_ptr, 2,
  1942. ctxt->vcpu, NULL);
  1943. if (r != X86EMUL_CONTINUE)
  1944. return false;
  1945. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1946. return false;
  1947. r = ops->read_std(get_desc_base(&tr_seg) + io_bitmap_ptr + port/8,
  1948. &perm, 1, ctxt->vcpu, NULL);
  1949. if (r != X86EMUL_CONTINUE)
  1950. return false;
  1951. if ((perm >> bit_idx) & mask)
  1952. return false;
  1953. return true;
  1954. }
  1955. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1956. struct x86_emulate_ops *ops,
  1957. u16 port, u16 len)
  1958. {
  1959. if (emulator_bad_iopl(ctxt, ops))
  1960. if (!emulator_io_port_access_allowed(ctxt, ops, port, len))
  1961. return false;
  1962. return true;
  1963. }
  1964. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1965. struct x86_emulate_ops *ops,
  1966. struct tss_segment_16 *tss)
  1967. {
  1968. struct decode_cache *c = &ctxt->decode;
  1969. tss->ip = c->eip;
  1970. tss->flag = ctxt->eflags;
  1971. tss->ax = c->regs[VCPU_REGS_RAX];
  1972. tss->cx = c->regs[VCPU_REGS_RCX];
  1973. tss->dx = c->regs[VCPU_REGS_RDX];
  1974. tss->bx = c->regs[VCPU_REGS_RBX];
  1975. tss->sp = c->regs[VCPU_REGS_RSP];
  1976. tss->bp = c->regs[VCPU_REGS_RBP];
  1977. tss->si = c->regs[VCPU_REGS_RSI];
  1978. tss->di = c->regs[VCPU_REGS_RDI];
  1979. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  1980. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  1981. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  1982. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  1983. tss->ldt = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  1984. }
  1985. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1986. struct x86_emulate_ops *ops,
  1987. struct tss_segment_16 *tss)
  1988. {
  1989. struct decode_cache *c = &ctxt->decode;
  1990. int ret;
  1991. c->eip = tss->ip;
  1992. ctxt->eflags = tss->flag | 2;
  1993. c->regs[VCPU_REGS_RAX] = tss->ax;
  1994. c->regs[VCPU_REGS_RCX] = tss->cx;
  1995. c->regs[VCPU_REGS_RDX] = tss->dx;
  1996. c->regs[VCPU_REGS_RBX] = tss->bx;
  1997. c->regs[VCPU_REGS_RSP] = tss->sp;
  1998. c->regs[VCPU_REGS_RBP] = tss->bp;
  1999. c->regs[VCPU_REGS_RSI] = tss->si;
  2000. c->regs[VCPU_REGS_RDI] = tss->di;
  2001. /*
  2002. * SDM says that segment selectors are loaded before segment
  2003. * descriptors
  2004. */
  2005. ops->set_segment_selector(tss->ldt, VCPU_SREG_LDTR, ctxt->vcpu);
  2006. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2007. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2008. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2009. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2010. /*
  2011. * Now load segment descriptors. If fault happenes at this stage
  2012. * it is handled in a context of new task
  2013. */
  2014. ret = load_segment_descriptor(ctxt, ops, tss->ldt, VCPU_SREG_LDTR);
  2015. if (ret != X86EMUL_CONTINUE)
  2016. return ret;
  2017. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2018. if (ret != X86EMUL_CONTINUE)
  2019. return ret;
  2020. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2021. if (ret != X86EMUL_CONTINUE)
  2022. return ret;
  2023. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2024. if (ret != X86EMUL_CONTINUE)
  2025. return ret;
  2026. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2027. if (ret != X86EMUL_CONTINUE)
  2028. return ret;
  2029. return X86EMUL_CONTINUE;
  2030. }
  2031. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2032. struct x86_emulate_ops *ops,
  2033. u16 tss_selector, u16 old_tss_sel,
  2034. ulong old_tss_base, struct desc_struct *new_desc)
  2035. {
  2036. struct tss_segment_16 tss_seg;
  2037. int ret;
  2038. u32 err, new_tss_base = get_desc_base(new_desc);
  2039. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2040. &err);
  2041. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2042. /* FIXME: need to provide precise fault address */
  2043. emulate_pf(ctxt, old_tss_base, err);
  2044. return ret;
  2045. }
  2046. save_state_to_tss16(ctxt, ops, &tss_seg);
  2047. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2048. &err);
  2049. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2050. /* FIXME: need to provide precise fault address */
  2051. emulate_pf(ctxt, old_tss_base, err);
  2052. return ret;
  2053. }
  2054. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2055. &err);
  2056. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2057. /* FIXME: need to provide precise fault address */
  2058. emulate_pf(ctxt, new_tss_base, err);
  2059. return ret;
  2060. }
  2061. if (old_tss_sel != 0xffff) {
  2062. tss_seg.prev_task_link = old_tss_sel;
  2063. ret = ops->write_std(new_tss_base,
  2064. &tss_seg.prev_task_link,
  2065. sizeof tss_seg.prev_task_link,
  2066. ctxt->vcpu, &err);
  2067. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2068. /* FIXME: need to provide precise fault address */
  2069. emulate_pf(ctxt, new_tss_base, err);
  2070. return ret;
  2071. }
  2072. }
  2073. return load_state_from_tss16(ctxt, ops, &tss_seg);
  2074. }
  2075. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2076. struct x86_emulate_ops *ops,
  2077. struct tss_segment_32 *tss)
  2078. {
  2079. struct decode_cache *c = &ctxt->decode;
  2080. tss->cr3 = ops->get_cr(3, ctxt->vcpu);
  2081. tss->eip = c->eip;
  2082. tss->eflags = ctxt->eflags;
  2083. tss->eax = c->regs[VCPU_REGS_RAX];
  2084. tss->ecx = c->regs[VCPU_REGS_RCX];
  2085. tss->edx = c->regs[VCPU_REGS_RDX];
  2086. tss->ebx = c->regs[VCPU_REGS_RBX];
  2087. tss->esp = c->regs[VCPU_REGS_RSP];
  2088. tss->ebp = c->regs[VCPU_REGS_RBP];
  2089. tss->esi = c->regs[VCPU_REGS_RSI];
  2090. tss->edi = c->regs[VCPU_REGS_RDI];
  2091. tss->es = ops->get_segment_selector(VCPU_SREG_ES, ctxt->vcpu);
  2092. tss->cs = ops->get_segment_selector(VCPU_SREG_CS, ctxt->vcpu);
  2093. tss->ss = ops->get_segment_selector(VCPU_SREG_SS, ctxt->vcpu);
  2094. tss->ds = ops->get_segment_selector(VCPU_SREG_DS, ctxt->vcpu);
  2095. tss->fs = ops->get_segment_selector(VCPU_SREG_FS, ctxt->vcpu);
  2096. tss->gs = ops->get_segment_selector(VCPU_SREG_GS, ctxt->vcpu);
  2097. tss->ldt_selector = ops->get_segment_selector(VCPU_SREG_LDTR, ctxt->vcpu);
  2098. }
  2099. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2100. struct x86_emulate_ops *ops,
  2101. struct tss_segment_32 *tss)
  2102. {
  2103. struct decode_cache *c = &ctxt->decode;
  2104. int ret;
  2105. if (ops->set_cr(3, tss->cr3, ctxt->vcpu)) {
  2106. emulate_gp(ctxt, 0);
  2107. return X86EMUL_PROPAGATE_FAULT;
  2108. }
  2109. c->eip = tss->eip;
  2110. ctxt->eflags = tss->eflags | 2;
  2111. c->regs[VCPU_REGS_RAX] = tss->eax;
  2112. c->regs[VCPU_REGS_RCX] = tss->ecx;
  2113. c->regs[VCPU_REGS_RDX] = tss->edx;
  2114. c->regs[VCPU_REGS_RBX] = tss->ebx;
  2115. c->regs[VCPU_REGS_RSP] = tss->esp;
  2116. c->regs[VCPU_REGS_RBP] = tss->ebp;
  2117. c->regs[VCPU_REGS_RSI] = tss->esi;
  2118. c->regs[VCPU_REGS_RDI] = tss->edi;
  2119. /*
  2120. * SDM says that segment selectors are loaded before segment
  2121. * descriptors
  2122. */
  2123. ops->set_segment_selector(tss->ldt_selector, VCPU_SREG_LDTR, ctxt->vcpu);
  2124. ops->set_segment_selector(tss->es, VCPU_SREG_ES, ctxt->vcpu);
  2125. ops->set_segment_selector(tss->cs, VCPU_SREG_CS, ctxt->vcpu);
  2126. ops->set_segment_selector(tss->ss, VCPU_SREG_SS, ctxt->vcpu);
  2127. ops->set_segment_selector(tss->ds, VCPU_SREG_DS, ctxt->vcpu);
  2128. ops->set_segment_selector(tss->fs, VCPU_SREG_FS, ctxt->vcpu);
  2129. ops->set_segment_selector(tss->gs, VCPU_SREG_GS, ctxt->vcpu);
  2130. /*
  2131. * Now load segment descriptors. If fault happenes at this stage
  2132. * it is handled in a context of new task
  2133. */
  2134. ret = load_segment_descriptor(ctxt, ops, tss->ldt_selector, VCPU_SREG_LDTR);
  2135. if (ret != X86EMUL_CONTINUE)
  2136. return ret;
  2137. ret = load_segment_descriptor(ctxt, ops, tss->es, VCPU_SREG_ES);
  2138. if (ret != X86EMUL_CONTINUE)
  2139. return ret;
  2140. ret = load_segment_descriptor(ctxt, ops, tss->cs, VCPU_SREG_CS);
  2141. if (ret != X86EMUL_CONTINUE)
  2142. return ret;
  2143. ret = load_segment_descriptor(ctxt, ops, tss->ss, VCPU_SREG_SS);
  2144. if (ret != X86EMUL_CONTINUE)
  2145. return ret;
  2146. ret = load_segment_descriptor(ctxt, ops, tss->ds, VCPU_SREG_DS);
  2147. if (ret != X86EMUL_CONTINUE)
  2148. return ret;
  2149. ret = load_segment_descriptor(ctxt, ops, tss->fs, VCPU_SREG_FS);
  2150. if (ret != X86EMUL_CONTINUE)
  2151. return ret;
  2152. ret = load_segment_descriptor(ctxt, ops, tss->gs, VCPU_SREG_GS);
  2153. if (ret != X86EMUL_CONTINUE)
  2154. return ret;
  2155. return X86EMUL_CONTINUE;
  2156. }
  2157. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2158. struct x86_emulate_ops *ops,
  2159. u16 tss_selector, u16 old_tss_sel,
  2160. ulong old_tss_base, struct desc_struct *new_desc)
  2161. {
  2162. struct tss_segment_32 tss_seg;
  2163. int ret;
  2164. u32 err, new_tss_base = get_desc_base(new_desc);
  2165. ret = ops->read_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2166. &err);
  2167. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2168. /* FIXME: need to provide precise fault address */
  2169. emulate_pf(ctxt, old_tss_base, err);
  2170. return ret;
  2171. }
  2172. save_state_to_tss32(ctxt, ops, &tss_seg);
  2173. ret = ops->write_std(old_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2174. &err);
  2175. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2176. /* FIXME: need to provide precise fault address */
  2177. emulate_pf(ctxt, old_tss_base, err);
  2178. return ret;
  2179. }
  2180. ret = ops->read_std(new_tss_base, &tss_seg, sizeof tss_seg, ctxt->vcpu,
  2181. &err);
  2182. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2183. /* FIXME: need to provide precise fault address */
  2184. emulate_pf(ctxt, new_tss_base, err);
  2185. return ret;
  2186. }
  2187. if (old_tss_sel != 0xffff) {
  2188. tss_seg.prev_task_link = old_tss_sel;
  2189. ret = ops->write_std(new_tss_base,
  2190. &tss_seg.prev_task_link,
  2191. sizeof tss_seg.prev_task_link,
  2192. ctxt->vcpu, &err);
  2193. if (ret == X86EMUL_PROPAGATE_FAULT) {
  2194. /* FIXME: need to provide precise fault address */
  2195. emulate_pf(ctxt, new_tss_base, err);
  2196. return ret;
  2197. }
  2198. }
  2199. return load_state_from_tss32(ctxt, ops, &tss_seg);
  2200. }
  2201. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2202. struct x86_emulate_ops *ops,
  2203. u16 tss_selector, int reason,
  2204. bool has_error_code, u32 error_code)
  2205. {
  2206. struct desc_struct curr_tss_desc, next_tss_desc;
  2207. int ret;
  2208. u16 old_tss_sel = ops->get_segment_selector(VCPU_SREG_TR, ctxt->vcpu);
  2209. ulong old_tss_base =
  2210. ops->get_cached_segment_base(VCPU_SREG_TR, ctxt->vcpu);
  2211. u32 desc_limit;
  2212. /* FIXME: old_tss_base == ~0 ? */
  2213. ret = read_segment_descriptor(ctxt, ops, tss_selector, &next_tss_desc);
  2214. if (ret != X86EMUL_CONTINUE)
  2215. return ret;
  2216. ret = read_segment_descriptor(ctxt, ops, old_tss_sel, &curr_tss_desc);
  2217. if (ret != X86EMUL_CONTINUE)
  2218. return ret;
  2219. /* FIXME: check that next_tss_desc is tss */
  2220. if (reason != TASK_SWITCH_IRET) {
  2221. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2222. ops->cpl(ctxt->vcpu) > next_tss_desc.dpl) {
  2223. emulate_gp(ctxt, 0);
  2224. return X86EMUL_PROPAGATE_FAULT;
  2225. }
  2226. }
  2227. desc_limit = desc_limit_scaled(&next_tss_desc);
  2228. if (!next_tss_desc.p ||
  2229. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2230. desc_limit < 0x2b)) {
  2231. emulate_ts(ctxt, tss_selector & 0xfffc);
  2232. return X86EMUL_PROPAGATE_FAULT;
  2233. }
  2234. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2235. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2236. write_segment_descriptor(ctxt, ops, old_tss_sel,
  2237. &curr_tss_desc);
  2238. }
  2239. if (reason == TASK_SWITCH_IRET)
  2240. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2241. /* set back link to prev task only if NT bit is set in eflags
  2242. note that old_tss_sel is not used afetr this point */
  2243. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2244. old_tss_sel = 0xffff;
  2245. if (next_tss_desc.type & 8)
  2246. ret = task_switch_32(ctxt, ops, tss_selector, old_tss_sel,
  2247. old_tss_base, &next_tss_desc);
  2248. else
  2249. ret = task_switch_16(ctxt, ops, tss_selector, old_tss_sel,
  2250. old_tss_base, &next_tss_desc);
  2251. if (ret != X86EMUL_CONTINUE)
  2252. return ret;
  2253. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2254. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2255. if (reason != TASK_SWITCH_IRET) {
  2256. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2257. write_segment_descriptor(ctxt, ops, tss_selector,
  2258. &next_tss_desc);
  2259. }
  2260. ops->set_cr(0, ops->get_cr(0, ctxt->vcpu) | X86_CR0_TS, ctxt->vcpu);
  2261. ops->set_cached_descriptor(&next_tss_desc, VCPU_SREG_TR, ctxt->vcpu);
  2262. ops->set_segment_selector(tss_selector, VCPU_SREG_TR, ctxt->vcpu);
  2263. if (has_error_code) {
  2264. struct decode_cache *c = &ctxt->decode;
  2265. c->op_bytes = c->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2266. c->lock_prefix = 0;
  2267. c->src.val = (unsigned long) error_code;
  2268. emulate_push(ctxt, ops);
  2269. }
  2270. return ret;
  2271. }
  2272. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2273. struct x86_emulate_ops *ops,
  2274. u16 tss_selector, int reason,
  2275. bool has_error_code, u32 error_code)
  2276. {
  2277. struct decode_cache *c = &ctxt->decode;
  2278. int rc;
  2279. c->eip = ctxt->eip;
  2280. c->dst.type = OP_NONE;
  2281. rc = emulator_do_task_switch(ctxt, ops, tss_selector, reason,
  2282. has_error_code, error_code);
  2283. if (rc == X86EMUL_CONTINUE) {
  2284. rc = writeback(ctxt, ops);
  2285. if (rc == X86EMUL_CONTINUE)
  2286. ctxt->eip = c->eip;
  2287. }
  2288. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2289. }
  2290. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned long base,
  2291. int reg, struct operand *op)
  2292. {
  2293. struct decode_cache *c = &ctxt->decode;
  2294. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2295. register_address_increment(c, &c->regs[reg], df * op->bytes);
  2296. op->ptr = (unsigned long *)register_address(c, base, c->regs[reg]);
  2297. }
  2298. int
  2299. x86_emulate_insn(struct x86_emulate_ctxt *ctxt, struct x86_emulate_ops *ops)
  2300. {
  2301. u64 msr_data;
  2302. struct decode_cache *c = &ctxt->decode;
  2303. int rc = X86EMUL_CONTINUE;
  2304. int saved_dst_type = c->dst.type;
  2305. ctxt->decode.mem_read.pos = 0;
  2306. if (ctxt->mode == X86EMUL_MODE_PROT64 && (c->d & No64)) {
  2307. emulate_ud(ctxt);
  2308. goto done;
  2309. }
  2310. /* LOCK prefix is allowed only with some instructions */
  2311. if (c->lock_prefix && (!(c->d & Lock) || c->dst.type != OP_MEM)) {
  2312. emulate_ud(ctxt);
  2313. goto done;
  2314. }
  2315. /* Privileged instruction can be executed only in CPL=0 */
  2316. if ((c->d & Priv) && ops->cpl(ctxt->vcpu)) {
  2317. emulate_gp(ctxt, 0);
  2318. goto done;
  2319. }
  2320. if (c->rep_prefix && (c->d & String)) {
  2321. ctxt->restart = true;
  2322. /* All REP prefixes have the same first termination condition */
  2323. if (address_mask(c, c->regs[VCPU_REGS_RCX]) == 0) {
  2324. string_done:
  2325. ctxt->restart = false;
  2326. ctxt->eip = c->eip;
  2327. goto done;
  2328. }
  2329. /* The second termination condition only applies for REPE
  2330. * and REPNE. Test if the repeat string operation prefix is
  2331. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  2332. * corresponding termination condition according to:
  2333. * - if REPE/REPZ and ZF = 0 then done
  2334. * - if REPNE/REPNZ and ZF = 1 then done
  2335. */
  2336. if ((c->b == 0xa6) || (c->b == 0xa7) ||
  2337. (c->b == 0xae) || (c->b == 0xaf)) {
  2338. if ((c->rep_prefix == REPE_PREFIX) &&
  2339. ((ctxt->eflags & EFLG_ZF) == 0))
  2340. goto string_done;
  2341. if ((c->rep_prefix == REPNE_PREFIX) &&
  2342. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))
  2343. goto string_done;
  2344. }
  2345. c->eip = ctxt->eip;
  2346. }
  2347. if (c->src.type == OP_MEM) {
  2348. rc = read_emulated(ctxt, ops, (unsigned long)c->src.ptr,
  2349. c->src.valptr, c->src.bytes);
  2350. if (rc != X86EMUL_CONTINUE)
  2351. goto done;
  2352. c->src.orig_val = c->src.val;
  2353. }
  2354. if (c->src2.type == OP_MEM) {
  2355. rc = read_emulated(ctxt, ops, (unsigned long)c->src2.ptr,
  2356. &c->src2.val, c->src2.bytes);
  2357. if (rc != X86EMUL_CONTINUE)
  2358. goto done;
  2359. }
  2360. if ((c->d & DstMask) == ImplicitOps)
  2361. goto special_insn;
  2362. if ((c->dst.type == OP_MEM) && !(c->d & Mov)) {
  2363. /* optimisation - avoid slow emulated read if Mov */
  2364. rc = read_emulated(ctxt, ops, (unsigned long)c->dst.ptr,
  2365. &c->dst.val, c->dst.bytes);
  2366. if (rc != X86EMUL_CONTINUE)
  2367. goto done;
  2368. }
  2369. c->dst.orig_val = c->dst.val;
  2370. special_insn:
  2371. if (c->twobyte)
  2372. goto twobyte_insn;
  2373. switch (c->b) {
  2374. case 0x00 ... 0x05:
  2375. add: /* add */
  2376. emulate_2op_SrcV("add", c->src, c->dst, ctxt->eflags);
  2377. break;
  2378. case 0x06: /* push es */
  2379. emulate_push_sreg(ctxt, ops, VCPU_SREG_ES);
  2380. break;
  2381. case 0x07: /* pop es */
  2382. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_ES);
  2383. if (rc != X86EMUL_CONTINUE)
  2384. goto done;
  2385. break;
  2386. case 0x08 ... 0x0d:
  2387. or: /* or */
  2388. emulate_2op_SrcV("or", c->src, c->dst, ctxt->eflags);
  2389. break;
  2390. case 0x0e: /* push cs */
  2391. emulate_push_sreg(ctxt, ops, VCPU_SREG_CS);
  2392. break;
  2393. case 0x10 ... 0x15:
  2394. adc: /* adc */
  2395. emulate_2op_SrcV("adc", c->src, c->dst, ctxt->eflags);
  2396. break;
  2397. case 0x16: /* push ss */
  2398. emulate_push_sreg(ctxt, ops, VCPU_SREG_SS);
  2399. break;
  2400. case 0x17: /* pop ss */
  2401. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_SS);
  2402. if (rc != X86EMUL_CONTINUE)
  2403. goto done;
  2404. break;
  2405. case 0x18 ... 0x1d:
  2406. sbb: /* sbb */
  2407. emulate_2op_SrcV("sbb", c->src, c->dst, ctxt->eflags);
  2408. break;
  2409. case 0x1e: /* push ds */
  2410. emulate_push_sreg(ctxt, ops, VCPU_SREG_DS);
  2411. break;
  2412. case 0x1f: /* pop ds */
  2413. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_DS);
  2414. if (rc != X86EMUL_CONTINUE)
  2415. goto done;
  2416. break;
  2417. case 0x20 ... 0x25:
  2418. and: /* and */
  2419. emulate_2op_SrcV("and", c->src, c->dst, ctxt->eflags);
  2420. break;
  2421. case 0x28 ... 0x2d:
  2422. sub: /* sub */
  2423. emulate_2op_SrcV("sub", c->src, c->dst, ctxt->eflags);
  2424. break;
  2425. case 0x30 ... 0x35:
  2426. xor: /* xor */
  2427. emulate_2op_SrcV("xor", c->src, c->dst, ctxt->eflags);
  2428. break;
  2429. case 0x38 ... 0x3d:
  2430. cmp: /* cmp */
  2431. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  2432. break;
  2433. case 0x40 ... 0x47: /* inc r16/r32 */
  2434. emulate_1op("inc", c->dst, ctxt->eflags);
  2435. break;
  2436. case 0x48 ... 0x4f: /* dec r16/r32 */
  2437. emulate_1op("dec", c->dst, ctxt->eflags);
  2438. break;
  2439. case 0x50 ... 0x57: /* push reg */
  2440. emulate_push(ctxt, ops);
  2441. break;
  2442. case 0x58 ... 0x5f: /* pop reg */
  2443. pop_instruction:
  2444. rc = emulate_pop(ctxt, ops, &c->dst.val, c->op_bytes);
  2445. if (rc != X86EMUL_CONTINUE)
  2446. goto done;
  2447. break;
  2448. case 0x60: /* pusha */
  2449. rc = emulate_pusha(ctxt, ops);
  2450. if (rc != X86EMUL_CONTINUE)
  2451. goto done;
  2452. break;
  2453. case 0x61: /* popa */
  2454. rc = emulate_popa(ctxt, ops);
  2455. if (rc != X86EMUL_CONTINUE)
  2456. goto done;
  2457. break;
  2458. case 0x63: /* movsxd */
  2459. if (ctxt->mode != X86EMUL_MODE_PROT64)
  2460. goto cannot_emulate;
  2461. c->dst.val = (s32) c->src.val;
  2462. break;
  2463. case 0x68: /* push imm */
  2464. case 0x6a: /* push imm8 */
  2465. emulate_push(ctxt, ops);
  2466. break;
  2467. case 0x6c: /* insb */
  2468. case 0x6d: /* insw/insd */
  2469. c->dst.bytes = min(c->dst.bytes, 4u);
  2470. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2471. c->dst.bytes)) {
  2472. emulate_gp(ctxt, 0);
  2473. goto done;
  2474. }
  2475. if (!pio_in_emulated(ctxt, ops, c->dst.bytes,
  2476. c->regs[VCPU_REGS_RDX], &c->dst.val))
  2477. goto done; /* IO is needed, skip writeback */
  2478. break;
  2479. case 0x6e: /* outsb */
  2480. case 0x6f: /* outsw/outsd */
  2481. c->src.bytes = min(c->src.bytes, 4u);
  2482. if (!emulator_io_permited(ctxt, ops, c->regs[VCPU_REGS_RDX],
  2483. c->src.bytes)) {
  2484. emulate_gp(ctxt, 0);
  2485. goto done;
  2486. }
  2487. ops->pio_out_emulated(c->src.bytes, c->regs[VCPU_REGS_RDX],
  2488. &c->src.val, 1, ctxt->vcpu);
  2489. c->dst.type = OP_NONE; /* nothing to writeback */
  2490. break;
  2491. case 0x70 ... 0x7f: /* jcc (short) */
  2492. if (test_cc(c->b, ctxt->eflags))
  2493. jmp_rel(c, c->src.val);
  2494. break;
  2495. case 0x80 ... 0x83: /* Grp1 */
  2496. switch (c->modrm_reg) {
  2497. case 0:
  2498. goto add;
  2499. case 1:
  2500. goto or;
  2501. case 2:
  2502. goto adc;
  2503. case 3:
  2504. goto sbb;
  2505. case 4:
  2506. goto and;
  2507. case 5:
  2508. goto sub;
  2509. case 6:
  2510. goto xor;
  2511. case 7:
  2512. goto cmp;
  2513. }
  2514. break;
  2515. case 0x84 ... 0x85:
  2516. test:
  2517. emulate_2op_SrcV("test", c->src, c->dst, ctxt->eflags);
  2518. break;
  2519. case 0x86 ... 0x87: /* xchg */
  2520. xchg:
  2521. /* Write back the register source. */
  2522. switch (c->dst.bytes) {
  2523. case 1:
  2524. *(u8 *) c->src.ptr = (u8) c->dst.val;
  2525. break;
  2526. case 2:
  2527. *(u16 *) c->src.ptr = (u16) c->dst.val;
  2528. break;
  2529. case 4:
  2530. *c->src.ptr = (u32) c->dst.val;
  2531. break; /* 64b reg: zero-extend */
  2532. case 8:
  2533. *c->src.ptr = c->dst.val;
  2534. break;
  2535. }
  2536. /*
  2537. * Write back the memory destination with implicit LOCK
  2538. * prefix.
  2539. */
  2540. c->dst.val = c->src.val;
  2541. c->lock_prefix = 1;
  2542. break;
  2543. case 0x88 ... 0x8b: /* mov */
  2544. goto mov;
  2545. case 0x8c: /* mov r/m, sreg */
  2546. if (c->modrm_reg > VCPU_SREG_GS) {
  2547. emulate_ud(ctxt);
  2548. goto done;
  2549. }
  2550. c->dst.val = ops->get_segment_selector(c->modrm_reg, ctxt->vcpu);
  2551. break;
  2552. case 0x8d: /* lea r16/r32, m */
  2553. c->dst.val = c->modrm_ea;
  2554. break;
  2555. case 0x8e: { /* mov seg, r/m16 */
  2556. uint16_t sel;
  2557. sel = c->src.val;
  2558. if (c->modrm_reg == VCPU_SREG_CS ||
  2559. c->modrm_reg > VCPU_SREG_GS) {
  2560. emulate_ud(ctxt);
  2561. goto done;
  2562. }
  2563. if (c->modrm_reg == VCPU_SREG_SS)
  2564. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2565. rc = load_segment_descriptor(ctxt, ops, sel, c->modrm_reg);
  2566. c->dst.type = OP_NONE; /* Disable writeback. */
  2567. break;
  2568. }
  2569. case 0x8f: /* pop (sole member of Grp1a) */
  2570. rc = emulate_grp1a(ctxt, ops);
  2571. if (rc != X86EMUL_CONTINUE)
  2572. goto done;
  2573. break;
  2574. case 0x90: /* nop / xchg r8,rax */
  2575. if (c->dst.ptr == (unsigned long *)&c->regs[VCPU_REGS_RAX]) {
  2576. c->dst.type = OP_NONE; /* nop */
  2577. break;
  2578. }
  2579. case 0x91 ... 0x97: /* xchg reg,rax */
  2580. c->src.type = OP_REG;
  2581. c->src.bytes = c->op_bytes;
  2582. c->src.ptr = (unsigned long *) &c->regs[VCPU_REGS_RAX];
  2583. c->src.val = *(c->src.ptr);
  2584. goto xchg;
  2585. case 0x9c: /* pushf */
  2586. c->src.val = (unsigned long) ctxt->eflags;
  2587. emulate_push(ctxt, ops);
  2588. break;
  2589. case 0x9d: /* popf */
  2590. c->dst.type = OP_REG;
  2591. c->dst.ptr = (unsigned long *) &ctxt->eflags;
  2592. c->dst.bytes = c->op_bytes;
  2593. rc = emulate_popf(ctxt, ops, &c->dst.val, c->op_bytes);
  2594. if (rc != X86EMUL_CONTINUE)
  2595. goto done;
  2596. break;
  2597. case 0xa0 ... 0xa3: /* mov */
  2598. case 0xa4 ... 0xa5: /* movs */
  2599. goto mov;
  2600. case 0xa6 ... 0xa7: /* cmps */
  2601. c->dst.type = OP_NONE; /* Disable writeback. */
  2602. DPRINTF("cmps: mem1=0x%p mem2=0x%p\n", c->src.ptr, c->dst.ptr);
  2603. goto cmp;
  2604. case 0xa8 ... 0xa9: /* test ax, imm */
  2605. goto test;
  2606. case 0xaa ... 0xab: /* stos */
  2607. c->dst.val = c->regs[VCPU_REGS_RAX];
  2608. break;
  2609. case 0xac ... 0xad: /* lods */
  2610. goto mov;
  2611. case 0xae ... 0xaf: /* scas */
  2612. DPRINTF("Urk! I don't handle SCAS.\n");
  2613. goto cannot_emulate;
  2614. case 0xb0 ... 0xbf: /* mov r, imm */
  2615. goto mov;
  2616. case 0xc0 ... 0xc1:
  2617. emulate_grp2(ctxt);
  2618. break;
  2619. case 0xc3: /* ret */
  2620. c->dst.type = OP_REG;
  2621. c->dst.ptr = &c->eip;
  2622. c->dst.bytes = c->op_bytes;
  2623. goto pop_instruction;
  2624. case 0xc6 ... 0xc7: /* mov (sole member of Grp11) */
  2625. mov:
  2626. c->dst.val = c->src.val;
  2627. break;
  2628. case 0xcb: /* ret far */
  2629. rc = emulate_ret_far(ctxt, ops);
  2630. if (rc != X86EMUL_CONTINUE)
  2631. goto done;
  2632. break;
  2633. case 0xd0 ... 0xd1: /* Grp2 */
  2634. c->src.val = 1;
  2635. emulate_grp2(ctxt);
  2636. break;
  2637. case 0xd2 ... 0xd3: /* Grp2 */
  2638. c->src.val = c->regs[VCPU_REGS_RCX];
  2639. emulate_grp2(ctxt);
  2640. break;
  2641. case 0xe4: /* inb */
  2642. case 0xe5: /* in */
  2643. goto do_io_in;
  2644. case 0xe6: /* outb */
  2645. case 0xe7: /* out */
  2646. goto do_io_out;
  2647. case 0xe8: /* call (near) */ {
  2648. long int rel = c->src.val;
  2649. c->src.val = (unsigned long) c->eip;
  2650. jmp_rel(c, rel);
  2651. emulate_push(ctxt, ops);
  2652. break;
  2653. }
  2654. case 0xe9: /* jmp rel */
  2655. goto jmp;
  2656. case 0xea: { /* jmp far */
  2657. unsigned short sel;
  2658. jump_far:
  2659. memcpy(&sel, c->src.valptr + c->op_bytes, 2);
  2660. if (load_segment_descriptor(ctxt, ops, sel, VCPU_SREG_CS))
  2661. goto done;
  2662. c->eip = 0;
  2663. memcpy(&c->eip, c->src.valptr, c->op_bytes);
  2664. break;
  2665. }
  2666. case 0xeb:
  2667. jmp: /* jmp rel short */
  2668. jmp_rel(c, c->src.val);
  2669. c->dst.type = OP_NONE; /* Disable writeback. */
  2670. break;
  2671. case 0xec: /* in al,dx */
  2672. case 0xed: /* in (e/r)ax,dx */
  2673. c->src.val = c->regs[VCPU_REGS_RDX];
  2674. do_io_in:
  2675. c->dst.bytes = min(c->dst.bytes, 4u);
  2676. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2677. emulate_gp(ctxt, 0);
  2678. goto done;
  2679. }
  2680. if (!pio_in_emulated(ctxt, ops, c->dst.bytes, c->src.val,
  2681. &c->dst.val))
  2682. goto done; /* IO is needed */
  2683. break;
  2684. case 0xee: /* out dx,al */
  2685. case 0xef: /* out dx,(e/r)ax */
  2686. c->src.val = c->regs[VCPU_REGS_RDX];
  2687. do_io_out:
  2688. c->dst.bytes = min(c->dst.bytes, 4u);
  2689. if (!emulator_io_permited(ctxt, ops, c->src.val, c->dst.bytes)) {
  2690. emulate_gp(ctxt, 0);
  2691. goto done;
  2692. }
  2693. ops->pio_out_emulated(c->dst.bytes, c->src.val, &c->dst.val, 1,
  2694. ctxt->vcpu);
  2695. c->dst.type = OP_NONE; /* Disable writeback. */
  2696. break;
  2697. case 0xf4: /* hlt */
  2698. ctxt->vcpu->arch.halt_request = 1;
  2699. break;
  2700. case 0xf5: /* cmc */
  2701. /* complement carry flag from eflags reg */
  2702. ctxt->eflags ^= EFLG_CF;
  2703. c->dst.type = OP_NONE; /* Disable writeback. */
  2704. break;
  2705. case 0xf6 ... 0xf7: /* Grp3 */
  2706. if (!emulate_grp3(ctxt, ops))
  2707. goto cannot_emulate;
  2708. break;
  2709. case 0xf8: /* clc */
  2710. ctxt->eflags &= ~EFLG_CF;
  2711. c->dst.type = OP_NONE; /* Disable writeback. */
  2712. break;
  2713. case 0xfa: /* cli */
  2714. if (emulator_bad_iopl(ctxt, ops)) {
  2715. emulate_gp(ctxt, 0);
  2716. goto done;
  2717. } else {
  2718. ctxt->eflags &= ~X86_EFLAGS_IF;
  2719. c->dst.type = OP_NONE; /* Disable writeback. */
  2720. }
  2721. break;
  2722. case 0xfb: /* sti */
  2723. if (emulator_bad_iopl(ctxt, ops)) {
  2724. emulate_gp(ctxt, 0);
  2725. goto done;
  2726. } else {
  2727. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2728. ctxt->eflags |= X86_EFLAGS_IF;
  2729. c->dst.type = OP_NONE; /* Disable writeback. */
  2730. }
  2731. break;
  2732. case 0xfc: /* cld */
  2733. ctxt->eflags &= ~EFLG_DF;
  2734. c->dst.type = OP_NONE; /* Disable writeback. */
  2735. break;
  2736. case 0xfd: /* std */
  2737. ctxt->eflags |= EFLG_DF;
  2738. c->dst.type = OP_NONE; /* Disable writeback. */
  2739. break;
  2740. case 0xfe: /* Grp4 */
  2741. grp45:
  2742. rc = emulate_grp45(ctxt, ops);
  2743. if (rc != X86EMUL_CONTINUE)
  2744. goto done;
  2745. break;
  2746. case 0xff: /* Grp5 */
  2747. if (c->modrm_reg == 5)
  2748. goto jump_far;
  2749. goto grp45;
  2750. }
  2751. writeback:
  2752. rc = writeback(ctxt, ops);
  2753. if (rc != X86EMUL_CONTINUE)
  2754. goto done;
  2755. /*
  2756. * restore dst type in case the decoding will be reused
  2757. * (happens for string instruction )
  2758. */
  2759. c->dst.type = saved_dst_type;
  2760. if ((c->d & SrcMask) == SrcSI)
  2761. string_addr_inc(ctxt, seg_override_base(ctxt, ops, c),
  2762. VCPU_REGS_RSI, &c->src);
  2763. if ((c->d & DstMask) == DstDI)
  2764. string_addr_inc(ctxt, es_base(ctxt, ops), VCPU_REGS_RDI,
  2765. &c->dst);
  2766. if (c->rep_prefix && (c->d & String)) {
  2767. struct read_cache *rc = &ctxt->decode.io_read;
  2768. register_address_increment(c, &c->regs[VCPU_REGS_RCX], -1);
  2769. /*
  2770. * Re-enter guest when pio read ahead buffer is empty or,
  2771. * if it is not used, after each 1024 iteration.
  2772. */
  2773. if ((rc->end == 0 && !(c->regs[VCPU_REGS_RCX] & 0x3ff)) ||
  2774. (rc->end != 0 && rc->end == rc->pos))
  2775. ctxt->restart = false;
  2776. }
  2777. /*
  2778. * reset read cache here in case string instruction is restared
  2779. * without decoding
  2780. */
  2781. ctxt->decode.mem_read.end = 0;
  2782. ctxt->eip = c->eip;
  2783. done:
  2784. return (rc == X86EMUL_UNHANDLEABLE) ? -1 : 0;
  2785. twobyte_insn:
  2786. switch (c->b) {
  2787. case 0x01: /* lgdt, lidt, lmsw */
  2788. switch (c->modrm_reg) {
  2789. u16 size;
  2790. unsigned long address;
  2791. case 0: /* vmcall */
  2792. if (c->modrm_mod != 3 || c->modrm_rm != 1)
  2793. goto cannot_emulate;
  2794. rc = kvm_fix_hypercall(ctxt->vcpu);
  2795. if (rc != X86EMUL_CONTINUE)
  2796. goto done;
  2797. /* Let the processor re-execute the fixed hypercall */
  2798. c->eip = ctxt->eip;
  2799. /* Disable writeback. */
  2800. c->dst.type = OP_NONE;
  2801. break;
  2802. case 2: /* lgdt */
  2803. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2804. &size, &address, c->op_bytes);
  2805. if (rc != X86EMUL_CONTINUE)
  2806. goto done;
  2807. realmode_lgdt(ctxt->vcpu, size, address);
  2808. /* Disable writeback. */
  2809. c->dst.type = OP_NONE;
  2810. break;
  2811. case 3: /* lidt/vmmcall */
  2812. if (c->modrm_mod == 3) {
  2813. switch (c->modrm_rm) {
  2814. case 1:
  2815. rc = kvm_fix_hypercall(ctxt->vcpu);
  2816. if (rc != X86EMUL_CONTINUE)
  2817. goto done;
  2818. break;
  2819. default:
  2820. goto cannot_emulate;
  2821. }
  2822. } else {
  2823. rc = read_descriptor(ctxt, ops, c->src.ptr,
  2824. &size, &address,
  2825. c->op_bytes);
  2826. if (rc != X86EMUL_CONTINUE)
  2827. goto done;
  2828. realmode_lidt(ctxt->vcpu, size, address);
  2829. }
  2830. /* Disable writeback. */
  2831. c->dst.type = OP_NONE;
  2832. break;
  2833. case 4: /* smsw */
  2834. c->dst.bytes = 2;
  2835. c->dst.val = ops->get_cr(0, ctxt->vcpu);
  2836. break;
  2837. case 6: /* lmsw */
  2838. ops->set_cr(0, (ops->get_cr(0, ctxt->vcpu) & ~0x0ful) |
  2839. (c->src.val & 0x0f), ctxt->vcpu);
  2840. c->dst.type = OP_NONE;
  2841. break;
  2842. case 5: /* not defined */
  2843. emulate_ud(ctxt);
  2844. goto done;
  2845. case 7: /* invlpg*/
  2846. emulate_invlpg(ctxt->vcpu, c->modrm_ea);
  2847. /* Disable writeback. */
  2848. c->dst.type = OP_NONE;
  2849. break;
  2850. default:
  2851. goto cannot_emulate;
  2852. }
  2853. break;
  2854. case 0x05: /* syscall */
  2855. rc = emulate_syscall(ctxt, ops);
  2856. if (rc != X86EMUL_CONTINUE)
  2857. goto done;
  2858. else
  2859. goto writeback;
  2860. break;
  2861. case 0x06:
  2862. emulate_clts(ctxt->vcpu);
  2863. c->dst.type = OP_NONE;
  2864. break;
  2865. case 0x09: /* wbinvd */
  2866. kvm_emulate_wbinvd(ctxt->vcpu);
  2867. c->dst.type = OP_NONE;
  2868. break;
  2869. case 0x08: /* invd */
  2870. case 0x0d: /* GrpP (prefetch) */
  2871. case 0x18: /* Grp16 (prefetch/nop) */
  2872. c->dst.type = OP_NONE;
  2873. break;
  2874. case 0x20: /* mov cr, reg */
  2875. switch (c->modrm_reg) {
  2876. case 1:
  2877. case 5 ... 7:
  2878. case 9 ... 15:
  2879. emulate_ud(ctxt);
  2880. goto done;
  2881. }
  2882. c->regs[c->modrm_rm] = ops->get_cr(c->modrm_reg, ctxt->vcpu);
  2883. c->dst.type = OP_NONE; /* no writeback */
  2884. break;
  2885. case 0x21: /* mov from dr to reg */
  2886. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2887. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2888. emulate_ud(ctxt);
  2889. goto done;
  2890. }
  2891. ops->get_dr(c->modrm_reg, &c->regs[c->modrm_rm], ctxt->vcpu);
  2892. c->dst.type = OP_NONE; /* no writeback */
  2893. break;
  2894. case 0x22: /* mov reg, cr */
  2895. if (ops->set_cr(c->modrm_reg, c->modrm_val, ctxt->vcpu)) {
  2896. emulate_gp(ctxt, 0);
  2897. goto done;
  2898. }
  2899. c->dst.type = OP_NONE;
  2900. break;
  2901. case 0x23: /* mov from reg to dr */
  2902. if ((ops->get_cr(4, ctxt->vcpu) & X86_CR4_DE) &&
  2903. (c->modrm_reg == 4 || c->modrm_reg == 5)) {
  2904. emulate_ud(ctxt);
  2905. goto done;
  2906. }
  2907. if (ops->set_dr(c->modrm_reg, c->regs[c->modrm_rm] &
  2908. ((ctxt->mode == X86EMUL_MODE_PROT64) ?
  2909. ~0ULL : ~0U), ctxt->vcpu) < 0) {
  2910. /* #UD condition is already handled by the code above */
  2911. emulate_gp(ctxt, 0);
  2912. goto done;
  2913. }
  2914. c->dst.type = OP_NONE; /* no writeback */
  2915. break;
  2916. case 0x30:
  2917. /* wrmsr */
  2918. msr_data = (u32)c->regs[VCPU_REGS_RAX]
  2919. | ((u64)c->regs[VCPU_REGS_RDX] << 32);
  2920. if (ops->set_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], msr_data)) {
  2921. emulate_gp(ctxt, 0);
  2922. goto done;
  2923. }
  2924. rc = X86EMUL_CONTINUE;
  2925. c->dst.type = OP_NONE;
  2926. break;
  2927. case 0x32:
  2928. /* rdmsr */
  2929. if (ops->get_msr(ctxt->vcpu, c->regs[VCPU_REGS_RCX], &msr_data)) {
  2930. emulate_gp(ctxt, 0);
  2931. goto done;
  2932. } else {
  2933. c->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2934. c->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2935. }
  2936. rc = X86EMUL_CONTINUE;
  2937. c->dst.type = OP_NONE;
  2938. break;
  2939. case 0x34: /* sysenter */
  2940. rc = emulate_sysenter(ctxt, ops);
  2941. if (rc != X86EMUL_CONTINUE)
  2942. goto done;
  2943. else
  2944. goto writeback;
  2945. break;
  2946. case 0x35: /* sysexit */
  2947. rc = emulate_sysexit(ctxt, ops);
  2948. if (rc != X86EMUL_CONTINUE)
  2949. goto done;
  2950. else
  2951. goto writeback;
  2952. break;
  2953. case 0x40 ... 0x4f: /* cmov */
  2954. c->dst.val = c->dst.orig_val = c->src.val;
  2955. if (!test_cc(c->b, ctxt->eflags))
  2956. c->dst.type = OP_NONE; /* no writeback */
  2957. break;
  2958. case 0x80 ... 0x8f: /* jnz rel, etc*/
  2959. if (test_cc(c->b, ctxt->eflags))
  2960. jmp_rel(c, c->src.val);
  2961. c->dst.type = OP_NONE;
  2962. break;
  2963. case 0xa0: /* push fs */
  2964. emulate_push_sreg(ctxt, ops, VCPU_SREG_FS);
  2965. break;
  2966. case 0xa1: /* pop fs */
  2967. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_FS);
  2968. if (rc != X86EMUL_CONTINUE)
  2969. goto done;
  2970. break;
  2971. case 0xa3:
  2972. bt: /* bt */
  2973. c->dst.type = OP_NONE;
  2974. /* only subword offset */
  2975. c->src.val &= (c->dst.bytes << 3) - 1;
  2976. emulate_2op_SrcV_nobyte("bt", c->src, c->dst, ctxt->eflags);
  2977. break;
  2978. case 0xa4: /* shld imm8, r, r/m */
  2979. case 0xa5: /* shld cl, r, r/m */
  2980. emulate_2op_cl("shld", c->src2, c->src, c->dst, ctxt->eflags);
  2981. break;
  2982. case 0xa8: /* push gs */
  2983. emulate_push_sreg(ctxt, ops, VCPU_SREG_GS);
  2984. break;
  2985. case 0xa9: /* pop gs */
  2986. rc = emulate_pop_sreg(ctxt, ops, VCPU_SREG_GS);
  2987. if (rc != X86EMUL_CONTINUE)
  2988. goto done;
  2989. break;
  2990. case 0xab:
  2991. bts: /* bts */
  2992. /* only subword offset */
  2993. c->src.val &= (c->dst.bytes << 3) - 1;
  2994. emulate_2op_SrcV_nobyte("bts", c->src, c->dst, ctxt->eflags);
  2995. break;
  2996. case 0xac: /* shrd imm8, r, r/m */
  2997. case 0xad: /* shrd cl, r, r/m */
  2998. emulate_2op_cl("shrd", c->src2, c->src, c->dst, ctxt->eflags);
  2999. break;
  3000. case 0xae: /* clflush */
  3001. break;
  3002. case 0xb0 ... 0xb1: /* cmpxchg */
  3003. /*
  3004. * Save real source value, then compare EAX against
  3005. * destination.
  3006. */
  3007. c->src.orig_val = c->src.val;
  3008. c->src.val = c->regs[VCPU_REGS_RAX];
  3009. emulate_2op_SrcV("cmp", c->src, c->dst, ctxt->eflags);
  3010. if (ctxt->eflags & EFLG_ZF) {
  3011. /* Success: write back to memory. */
  3012. c->dst.val = c->src.orig_val;
  3013. } else {
  3014. /* Failure: write the value we saw to EAX. */
  3015. c->dst.type = OP_REG;
  3016. c->dst.ptr = (unsigned long *)&c->regs[VCPU_REGS_RAX];
  3017. }
  3018. break;
  3019. case 0xb3:
  3020. btr: /* btr */
  3021. /* only subword offset */
  3022. c->src.val &= (c->dst.bytes << 3) - 1;
  3023. emulate_2op_SrcV_nobyte("btr", c->src, c->dst, ctxt->eflags);
  3024. break;
  3025. case 0xb6 ... 0xb7: /* movzx */
  3026. c->dst.bytes = c->op_bytes;
  3027. c->dst.val = (c->d & ByteOp) ? (u8) c->src.val
  3028. : (u16) c->src.val;
  3029. break;
  3030. case 0xba: /* Grp8 */
  3031. switch (c->modrm_reg & 3) {
  3032. case 0:
  3033. goto bt;
  3034. case 1:
  3035. goto bts;
  3036. case 2:
  3037. goto btr;
  3038. case 3:
  3039. goto btc;
  3040. }
  3041. break;
  3042. case 0xbb:
  3043. btc: /* btc */
  3044. /* only subword offset */
  3045. c->src.val &= (c->dst.bytes << 3) - 1;
  3046. emulate_2op_SrcV_nobyte("btc", c->src, c->dst, ctxt->eflags);
  3047. break;
  3048. case 0xbe ... 0xbf: /* movsx */
  3049. c->dst.bytes = c->op_bytes;
  3050. c->dst.val = (c->d & ByteOp) ? (s8) c->src.val :
  3051. (s16) c->src.val;
  3052. break;
  3053. case 0xc3: /* movnti */
  3054. c->dst.bytes = c->op_bytes;
  3055. c->dst.val = (c->op_bytes == 4) ? (u32) c->src.val :
  3056. (u64) c->src.val;
  3057. break;
  3058. case 0xc7: /* Grp9 (cmpxchg8b) */
  3059. rc = emulate_grp9(ctxt, ops);
  3060. if (rc != X86EMUL_CONTINUE)
  3061. goto done;
  3062. break;
  3063. }
  3064. goto writeback;
  3065. cannot_emulate:
  3066. DPRINTF("Cannot emulate %02x\n", c->b);
  3067. return -1;
  3068. }