perf_event_p4.h 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795
  1. /*
  2. * Netburst Perfomance Events (P4, old Xeon)
  3. */
  4. #ifndef PERF_EVENT_P4_H
  5. #define PERF_EVENT_P4_H
  6. #include <linux/cpu.h>
  7. #include <linux/bitops.h>
  8. /*
  9. * NetBurst has perfomance MSRs shared between
  10. * threads if HT is turned on, ie for both logical
  11. * processors (mem: in turn in Atom with HT support
  12. * perf-MSRs are not shared and every thread has its
  13. * own perf-MSRs set)
  14. */
  15. #define ARCH_P4_TOTAL_ESCR (46)
  16. #define ARCH_P4_RESERVED_ESCR (2) /* IQ_ESCR(0,1) not always present */
  17. #define ARCH_P4_MAX_ESCR (ARCH_P4_TOTAL_ESCR - ARCH_P4_RESERVED_ESCR)
  18. #define ARCH_P4_MAX_CCCR (18)
  19. #define ARCH_P4_MAX_COUNTER (ARCH_P4_MAX_CCCR / 2)
  20. #define P4_ESCR_EVENT_MASK 0x7e000000U
  21. #define P4_ESCR_EVENT_SHIFT 25
  22. #define P4_ESCR_EVENTMASK_MASK 0x01fffe00U
  23. #define P4_ESCR_EVENTMASK_SHIFT 9
  24. #define P4_ESCR_TAG_MASK 0x000001e0U
  25. #define P4_ESCR_TAG_SHIFT 5
  26. #define P4_ESCR_TAG_ENABLE 0x00000010U
  27. #define P4_ESCR_T0_OS 0x00000008U
  28. #define P4_ESCR_T0_USR 0x00000004U
  29. #define P4_ESCR_T1_OS 0x00000002U
  30. #define P4_ESCR_T1_USR 0x00000001U
  31. #define P4_ESCR_EVENT(v) ((v) << P4_ESCR_EVENT_SHIFT)
  32. #define P4_ESCR_EMASK(v) ((v) << P4_ESCR_EVENTMASK_SHIFT)
  33. #define P4_ESCR_TAG(v) ((v) << P4_ESCR_TAG_SHIFT)
  34. /* Non HT mask */
  35. #define P4_ESCR_MASK \
  36. (P4_ESCR_EVENT_MASK | \
  37. P4_ESCR_EVENTMASK_MASK | \
  38. P4_ESCR_TAG_MASK | \
  39. P4_ESCR_TAG_ENABLE | \
  40. P4_ESCR_T0_OS | \
  41. P4_ESCR_T0_USR)
  42. /* HT mask */
  43. #define P4_ESCR_MASK_HT \
  44. (P4_ESCR_MASK | P4_ESCR_T1_OS | P4_ESCR_T1_USR)
  45. #define P4_CCCR_OVF 0x80000000U
  46. #define P4_CCCR_CASCADE 0x40000000U
  47. #define P4_CCCR_OVF_PMI_T0 0x04000000U
  48. #define P4_CCCR_OVF_PMI_T1 0x08000000U
  49. #define P4_CCCR_FORCE_OVF 0x02000000U
  50. #define P4_CCCR_EDGE 0x01000000U
  51. #define P4_CCCR_THRESHOLD_MASK 0x00f00000U
  52. #define P4_CCCR_THRESHOLD_SHIFT 20
  53. #define P4_CCCR_COMPLEMENT 0x00080000U
  54. #define P4_CCCR_COMPARE 0x00040000U
  55. #define P4_CCCR_ESCR_SELECT_MASK 0x0000e000U
  56. #define P4_CCCR_ESCR_SELECT_SHIFT 13
  57. #define P4_CCCR_ENABLE 0x00001000U
  58. #define P4_CCCR_THREAD_SINGLE 0x00010000U
  59. #define P4_CCCR_THREAD_BOTH 0x00020000U
  60. #define P4_CCCR_THREAD_ANY 0x00030000U
  61. #define P4_CCCR_RESERVED 0x00000fffU
  62. #define P4_CCCR_THRESHOLD(v) ((v) << P4_CCCR_THRESHOLD_SHIFT)
  63. #define P4_CCCR_ESEL(v) ((v) << P4_CCCR_ESCR_SELECT_SHIFT)
  64. /* Custom bits in reerved CCCR area */
  65. #define P4_CCCR_CACHE_OPS_MASK 0x0000003fU
  66. /* Non HT mask */
  67. #define P4_CCCR_MASK \
  68. (P4_CCCR_OVF | \
  69. P4_CCCR_CASCADE | \
  70. P4_CCCR_OVF_PMI_T0 | \
  71. P4_CCCR_FORCE_OVF | \
  72. P4_CCCR_EDGE | \
  73. P4_CCCR_THRESHOLD_MASK | \
  74. P4_CCCR_COMPLEMENT | \
  75. P4_CCCR_COMPARE | \
  76. P4_CCCR_ESCR_SELECT_MASK | \
  77. P4_CCCR_ENABLE)
  78. /* HT mask */
  79. #define P4_CCCR_MASK_HT \
  80. (P4_CCCR_MASK | P4_CCCR_OVF_PMI_T1 | P4_CCCR_THREAD_ANY)
  81. #define P4_GEN_ESCR_EMASK(class, name, bit) \
  82. class##__##name = ((1 << bit) << P4_ESCR_EVENTMASK_SHIFT)
  83. #define P4_ESCR_EMASK_BIT(class, name) class##__##name
  84. /*
  85. * config field is 64bit width and consists of
  86. * HT << 63 | ESCR << 32 | CCCR
  87. * where HT is HyperThreading bit (since ESCR
  88. * has it reserved we may use it for own purpose)
  89. *
  90. * note that this is NOT the addresses of respective
  91. * ESCR and CCCR but rather an only packed value should
  92. * be unpacked and written to a proper addresses
  93. *
  94. * the base idea is to pack as much info as
  95. * possible
  96. */
  97. #define p4_config_pack_escr(v) (((u64)(v)) << 32)
  98. #define p4_config_pack_cccr(v) (((u64)(v)) & 0xffffffffULL)
  99. #define p4_config_unpack_escr(v) (((u64)(v)) >> 32)
  100. #define p4_config_unpack_cccr(v) (((u64)(v)) & 0xffffffffULL)
  101. #define p4_config_unpack_emask(v) \
  102. ({ \
  103. u32 t = p4_config_unpack_escr((v)); \
  104. t = t & P4_ESCR_EVENTMASK_MASK; \
  105. t = t >> P4_ESCR_EVENTMASK_SHIFT; \
  106. t; \
  107. })
  108. #define p4_config_unpack_event(v) \
  109. ({ \
  110. u32 t = p4_config_unpack_escr((v)); \
  111. t = t & P4_ESCR_EVENT_MASK; \
  112. t = t >> P4_ESCR_EVENT_SHIFT; \
  113. t; \
  114. })
  115. #define p4_config_unpack_cache_event(v) (((u64)(v)) & P4_CCCR_CACHE_OPS_MASK)
  116. #define P4_CONFIG_HT_SHIFT 63
  117. #define P4_CONFIG_HT (1ULL << P4_CONFIG_HT_SHIFT)
  118. static inline bool p4_is_event_cascaded(u64 config)
  119. {
  120. u32 cccr = p4_config_unpack_cccr(config);
  121. return !!(cccr & P4_CCCR_CASCADE);
  122. }
  123. static inline int p4_ht_config_thread(u64 config)
  124. {
  125. return !!(config & P4_CONFIG_HT);
  126. }
  127. static inline u64 p4_set_ht_bit(u64 config)
  128. {
  129. return config | P4_CONFIG_HT;
  130. }
  131. static inline u64 p4_clear_ht_bit(u64 config)
  132. {
  133. return config & ~P4_CONFIG_HT;
  134. }
  135. static inline int p4_ht_active(void)
  136. {
  137. #ifdef CONFIG_SMP
  138. return smp_num_siblings > 1;
  139. #endif
  140. return 0;
  141. }
  142. static inline int p4_ht_thread(int cpu)
  143. {
  144. #ifdef CONFIG_SMP
  145. if (smp_num_siblings == 2)
  146. return cpu != cpumask_first(__get_cpu_var(cpu_sibling_map));
  147. #endif
  148. return 0;
  149. }
  150. static inline int p4_should_swap_ts(u64 config, int cpu)
  151. {
  152. return p4_ht_config_thread(config) ^ p4_ht_thread(cpu);
  153. }
  154. static inline u32 p4_default_cccr_conf(int cpu)
  155. {
  156. /*
  157. * Note that P4_CCCR_THREAD_ANY is "required" on
  158. * non-HT machines (on HT machines we count TS events
  159. * regardless the state of second logical processor
  160. */
  161. u32 cccr = P4_CCCR_THREAD_ANY;
  162. if (!p4_ht_thread(cpu))
  163. cccr |= P4_CCCR_OVF_PMI_T0;
  164. else
  165. cccr |= P4_CCCR_OVF_PMI_T1;
  166. return cccr;
  167. }
  168. static inline u32 p4_default_escr_conf(int cpu, int exclude_os, int exclude_usr)
  169. {
  170. u32 escr = 0;
  171. if (!p4_ht_thread(cpu)) {
  172. if (!exclude_os)
  173. escr |= P4_ESCR_T0_OS;
  174. if (!exclude_usr)
  175. escr |= P4_ESCR_T0_USR;
  176. } else {
  177. if (!exclude_os)
  178. escr |= P4_ESCR_T1_OS;
  179. if (!exclude_usr)
  180. escr |= P4_ESCR_T1_USR;
  181. }
  182. return escr;
  183. }
  184. enum P4_EVENTS {
  185. P4_EVENT_TC_DELIVER_MODE,
  186. P4_EVENT_BPU_FETCH_REQUEST,
  187. P4_EVENT_ITLB_REFERENCE,
  188. P4_EVENT_MEMORY_CANCEL,
  189. P4_EVENT_MEMORY_COMPLETE,
  190. P4_EVENT_LOAD_PORT_REPLAY,
  191. P4_EVENT_STORE_PORT_REPLAY,
  192. P4_EVENT_MOB_LOAD_REPLAY,
  193. P4_EVENT_PAGE_WALK_TYPE,
  194. P4_EVENT_BSQ_CACHE_REFERENCE,
  195. P4_EVENT_IOQ_ALLOCATION,
  196. P4_EVENT_IOQ_ACTIVE_ENTRIES,
  197. P4_EVENT_FSB_DATA_ACTIVITY,
  198. P4_EVENT_BSQ_ALLOCATION,
  199. P4_EVENT_BSQ_ACTIVE_ENTRIES,
  200. P4_EVENT_SSE_INPUT_ASSIST,
  201. P4_EVENT_PACKED_SP_UOP,
  202. P4_EVENT_PACKED_DP_UOP,
  203. P4_EVENT_SCALAR_SP_UOP,
  204. P4_EVENT_SCALAR_DP_UOP,
  205. P4_EVENT_64BIT_MMX_UOP,
  206. P4_EVENT_128BIT_MMX_UOP,
  207. P4_EVENT_X87_FP_UOP,
  208. P4_EVENT_TC_MISC,
  209. P4_EVENT_GLOBAL_POWER_EVENTS,
  210. P4_EVENT_TC_MS_XFER,
  211. P4_EVENT_UOP_QUEUE_WRITES,
  212. P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE,
  213. P4_EVENT_RETIRED_BRANCH_TYPE,
  214. P4_EVENT_RESOURCE_STALL,
  215. P4_EVENT_WC_BUFFER,
  216. P4_EVENT_B2B_CYCLES,
  217. P4_EVENT_BNR,
  218. P4_EVENT_SNOOP,
  219. P4_EVENT_RESPONSE,
  220. P4_EVENT_FRONT_END_EVENT,
  221. P4_EVENT_EXECUTION_EVENT,
  222. P4_EVENT_REPLAY_EVENT,
  223. P4_EVENT_INSTR_RETIRED,
  224. P4_EVENT_UOPS_RETIRED,
  225. P4_EVENT_UOP_TYPE,
  226. P4_EVENT_BRANCH_RETIRED,
  227. P4_EVENT_MISPRED_BRANCH_RETIRED,
  228. P4_EVENT_X87_ASSIST,
  229. P4_EVENT_MACHINE_CLEAR,
  230. P4_EVENT_INSTR_COMPLETED,
  231. };
  232. #define P4_OPCODE(event) event##_OPCODE
  233. #define P4_OPCODE_ESEL(opcode) ((opcode & 0x00ff) >> 0)
  234. #define P4_OPCODE_EVNT(opcode) ((opcode & 0xff00) >> 8)
  235. #define P4_OPCODE_PACK(event, sel) (((event) << 8) | sel)
  236. /*
  237. * Comments below the event represent ESCR restriction
  238. * for this event and counter index per ESCR
  239. *
  240. * MSR_P4_IQ_ESCR0 and MSR_P4_IQ_ESCR1 are available only on early
  241. * processor builds (family 0FH, models 01H-02H). These MSRs
  242. * are not available on later versions, so that we don't use
  243. * them completely
  244. *
  245. * Also note that CCCR1 do not have P4_CCCR_ENABLE bit properly
  246. * working so that we should not use this CCCR and respective
  247. * counter as result
  248. */
  249. enum P4_EVENT_OPCODES {
  250. P4_OPCODE(P4_EVENT_TC_DELIVER_MODE) = P4_OPCODE_PACK(0x01, 0x01),
  251. /*
  252. * MSR_P4_TC_ESCR0: 4, 5
  253. * MSR_P4_TC_ESCR1: 6, 7
  254. */
  255. P4_OPCODE(P4_EVENT_BPU_FETCH_REQUEST) = P4_OPCODE_PACK(0x03, 0x00),
  256. /*
  257. * MSR_P4_BPU_ESCR0: 0, 1
  258. * MSR_P4_BPU_ESCR1: 2, 3
  259. */
  260. P4_OPCODE(P4_EVENT_ITLB_REFERENCE) = P4_OPCODE_PACK(0x18, 0x03),
  261. /*
  262. * MSR_P4_ITLB_ESCR0: 0, 1
  263. * MSR_P4_ITLB_ESCR1: 2, 3
  264. */
  265. P4_OPCODE(P4_EVENT_MEMORY_CANCEL) = P4_OPCODE_PACK(0x02, 0x05),
  266. /*
  267. * MSR_P4_DAC_ESCR0: 8, 9
  268. * MSR_P4_DAC_ESCR1: 10, 11
  269. */
  270. P4_OPCODE(P4_EVENT_MEMORY_COMPLETE) = P4_OPCODE_PACK(0x08, 0x02),
  271. /*
  272. * MSR_P4_SAAT_ESCR0: 8, 9
  273. * MSR_P4_SAAT_ESCR1: 10, 11
  274. */
  275. P4_OPCODE(P4_EVENT_LOAD_PORT_REPLAY) = P4_OPCODE_PACK(0x04, 0x02),
  276. /*
  277. * MSR_P4_SAAT_ESCR0: 8, 9
  278. * MSR_P4_SAAT_ESCR1: 10, 11
  279. */
  280. P4_OPCODE(P4_EVENT_STORE_PORT_REPLAY) = P4_OPCODE_PACK(0x05, 0x02),
  281. /*
  282. * MSR_P4_SAAT_ESCR0: 8, 9
  283. * MSR_P4_SAAT_ESCR1: 10, 11
  284. */
  285. P4_OPCODE(P4_EVENT_MOB_LOAD_REPLAY) = P4_OPCODE_PACK(0x03, 0x02),
  286. /*
  287. * MSR_P4_MOB_ESCR0: 0, 1
  288. * MSR_P4_MOB_ESCR1: 2, 3
  289. */
  290. P4_OPCODE(P4_EVENT_PAGE_WALK_TYPE) = P4_OPCODE_PACK(0x01, 0x04),
  291. /*
  292. * MSR_P4_PMH_ESCR0: 0, 1
  293. * MSR_P4_PMH_ESCR1: 2, 3
  294. */
  295. P4_OPCODE(P4_EVENT_BSQ_CACHE_REFERENCE) = P4_OPCODE_PACK(0x0c, 0x07),
  296. /*
  297. * MSR_P4_BSU_ESCR0: 0, 1
  298. * MSR_P4_BSU_ESCR1: 2, 3
  299. */
  300. P4_OPCODE(P4_EVENT_IOQ_ALLOCATION) = P4_OPCODE_PACK(0x03, 0x06),
  301. /*
  302. * MSR_P4_FSB_ESCR0: 0, 1
  303. * MSR_P4_FSB_ESCR1: 2, 3
  304. */
  305. P4_OPCODE(P4_EVENT_IOQ_ACTIVE_ENTRIES) = P4_OPCODE_PACK(0x1a, 0x06),
  306. /*
  307. * MSR_P4_FSB_ESCR1: 2, 3
  308. */
  309. P4_OPCODE(P4_EVENT_FSB_DATA_ACTIVITY) = P4_OPCODE_PACK(0x17, 0x06),
  310. /*
  311. * MSR_P4_FSB_ESCR0: 0, 1
  312. * MSR_P4_FSB_ESCR1: 2, 3
  313. */
  314. P4_OPCODE(P4_EVENT_BSQ_ALLOCATION) = P4_OPCODE_PACK(0x05, 0x07),
  315. /*
  316. * MSR_P4_BSU_ESCR0: 0, 1
  317. */
  318. P4_OPCODE(P4_EVENT_BSQ_ACTIVE_ENTRIES) = P4_OPCODE_PACK(0x06, 0x07),
  319. /*
  320. * NOTE: no ESCR name in docs, it's guessed
  321. * MSR_P4_BSU_ESCR1: 2, 3
  322. */
  323. P4_OPCODE(P4_EVENT_SSE_INPUT_ASSIST) = P4_OPCODE_PACK(0x34, 0x01),
  324. /*
  325. * MSR_P4_FIRM_ESCR0: 8, 9
  326. * MSR_P4_FIRM_ESCR1: 10, 11
  327. */
  328. P4_OPCODE(P4_EVENT_PACKED_SP_UOP) = P4_OPCODE_PACK(0x08, 0x01),
  329. /*
  330. * MSR_P4_FIRM_ESCR0: 8, 9
  331. * MSR_P4_FIRM_ESCR1: 10, 11
  332. */
  333. P4_OPCODE(P4_EVENT_PACKED_DP_UOP) = P4_OPCODE_PACK(0x0c, 0x01),
  334. /*
  335. * MSR_P4_FIRM_ESCR0: 8, 9
  336. * MSR_P4_FIRM_ESCR1: 10, 11
  337. */
  338. P4_OPCODE(P4_EVENT_SCALAR_SP_UOP) = P4_OPCODE_PACK(0x0a, 0x01),
  339. /*
  340. * MSR_P4_FIRM_ESCR0: 8, 9
  341. * MSR_P4_FIRM_ESCR1: 10, 11
  342. */
  343. P4_OPCODE(P4_EVENT_SCALAR_DP_UOP) = P4_OPCODE_PACK(0x0e, 0x01),
  344. /*
  345. * MSR_P4_FIRM_ESCR0: 8, 9
  346. * MSR_P4_FIRM_ESCR1: 10, 11
  347. */
  348. P4_OPCODE(P4_EVENT_64BIT_MMX_UOP) = P4_OPCODE_PACK(0x02, 0x01),
  349. /*
  350. * MSR_P4_FIRM_ESCR0: 8, 9
  351. * MSR_P4_FIRM_ESCR1: 10, 11
  352. */
  353. P4_OPCODE(P4_EVENT_128BIT_MMX_UOP) = P4_OPCODE_PACK(0x1a, 0x01),
  354. /*
  355. * MSR_P4_FIRM_ESCR0: 8, 9
  356. * MSR_P4_FIRM_ESCR1: 10, 11
  357. */
  358. P4_OPCODE(P4_EVENT_X87_FP_UOP) = P4_OPCODE_PACK(0x04, 0x01),
  359. /*
  360. * MSR_P4_FIRM_ESCR0: 8, 9
  361. * MSR_P4_FIRM_ESCR1: 10, 11
  362. */
  363. P4_OPCODE(P4_EVENT_TC_MISC) = P4_OPCODE_PACK(0x06, 0x01),
  364. /*
  365. * MSR_P4_TC_ESCR0: 4, 5
  366. * MSR_P4_TC_ESCR1: 6, 7
  367. */
  368. P4_OPCODE(P4_EVENT_GLOBAL_POWER_EVENTS) = P4_OPCODE_PACK(0x13, 0x06),
  369. /*
  370. * MSR_P4_FSB_ESCR0: 0, 1
  371. * MSR_P4_FSB_ESCR1: 2, 3
  372. */
  373. P4_OPCODE(P4_EVENT_TC_MS_XFER) = P4_OPCODE_PACK(0x05, 0x00),
  374. /*
  375. * MSR_P4_MS_ESCR0: 4, 5
  376. * MSR_P4_MS_ESCR1: 6, 7
  377. */
  378. P4_OPCODE(P4_EVENT_UOP_QUEUE_WRITES) = P4_OPCODE_PACK(0x09, 0x00),
  379. /*
  380. * MSR_P4_MS_ESCR0: 4, 5
  381. * MSR_P4_MS_ESCR1: 6, 7
  382. */
  383. P4_OPCODE(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE) = P4_OPCODE_PACK(0x05, 0x02),
  384. /*
  385. * MSR_P4_TBPU_ESCR0: 4, 5
  386. * MSR_P4_TBPU_ESCR1: 6, 7
  387. */
  388. P4_OPCODE(P4_EVENT_RETIRED_BRANCH_TYPE) = P4_OPCODE_PACK(0x04, 0x02),
  389. /*
  390. * MSR_P4_TBPU_ESCR0: 4, 5
  391. * MSR_P4_TBPU_ESCR1: 6, 7
  392. */
  393. P4_OPCODE(P4_EVENT_RESOURCE_STALL) = P4_OPCODE_PACK(0x01, 0x01),
  394. /*
  395. * MSR_P4_ALF_ESCR0: 12, 13, 16
  396. * MSR_P4_ALF_ESCR1: 14, 15, 17
  397. */
  398. P4_OPCODE(P4_EVENT_WC_BUFFER) = P4_OPCODE_PACK(0x05, 0x05),
  399. /*
  400. * MSR_P4_DAC_ESCR0: 8, 9
  401. * MSR_P4_DAC_ESCR1: 10, 11
  402. */
  403. P4_OPCODE(P4_EVENT_B2B_CYCLES) = P4_OPCODE_PACK(0x16, 0x03),
  404. /*
  405. * MSR_P4_FSB_ESCR0: 0, 1
  406. * MSR_P4_FSB_ESCR1: 2, 3
  407. */
  408. P4_OPCODE(P4_EVENT_BNR) = P4_OPCODE_PACK(0x08, 0x03),
  409. /*
  410. * MSR_P4_FSB_ESCR0: 0, 1
  411. * MSR_P4_FSB_ESCR1: 2, 3
  412. */
  413. P4_OPCODE(P4_EVENT_SNOOP) = P4_OPCODE_PACK(0x06, 0x03),
  414. /*
  415. * MSR_P4_FSB_ESCR0: 0, 1
  416. * MSR_P4_FSB_ESCR1: 2, 3
  417. */
  418. P4_OPCODE(P4_EVENT_RESPONSE) = P4_OPCODE_PACK(0x04, 0x03),
  419. /*
  420. * MSR_P4_FSB_ESCR0: 0, 1
  421. * MSR_P4_FSB_ESCR1: 2, 3
  422. */
  423. P4_OPCODE(P4_EVENT_FRONT_END_EVENT) = P4_OPCODE_PACK(0x08, 0x05),
  424. /*
  425. * MSR_P4_CRU_ESCR2: 12, 13, 16
  426. * MSR_P4_CRU_ESCR3: 14, 15, 17
  427. */
  428. P4_OPCODE(P4_EVENT_EXECUTION_EVENT) = P4_OPCODE_PACK(0x0c, 0x05),
  429. /*
  430. * MSR_P4_CRU_ESCR2: 12, 13, 16
  431. * MSR_P4_CRU_ESCR3: 14, 15, 17
  432. */
  433. P4_OPCODE(P4_EVENT_REPLAY_EVENT) = P4_OPCODE_PACK(0x09, 0x05),
  434. /*
  435. * MSR_P4_CRU_ESCR2: 12, 13, 16
  436. * MSR_P4_CRU_ESCR3: 14, 15, 17
  437. */
  438. P4_OPCODE(P4_EVENT_INSTR_RETIRED) = P4_OPCODE_PACK(0x02, 0x04),
  439. /*
  440. * MSR_P4_CRU_ESCR0: 12, 13, 16
  441. * MSR_P4_CRU_ESCR1: 14, 15, 17
  442. */
  443. P4_OPCODE(P4_EVENT_UOPS_RETIRED) = P4_OPCODE_PACK(0x01, 0x04),
  444. /*
  445. * MSR_P4_CRU_ESCR0: 12, 13, 16
  446. * MSR_P4_CRU_ESCR1: 14, 15, 17
  447. */
  448. P4_OPCODE(P4_EVENT_UOP_TYPE) = P4_OPCODE_PACK(0x02, 0x02),
  449. /*
  450. * MSR_P4_RAT_ESCR0: 12, 13, 16
  451. * MSR_P4_RAT_ESCR1: 14, 15, 17
  452. */
  453. P4_OPCODE(P4_EVENT_BRANCH_RETIRED) = P4_OPCODE_PACK(0x06, 0x05),
  454. /*
  455. * MSR_P4_CRU_ESCR2: 12, 13, 16
  456. * MSR_P4_CRU_ESCR3: 14, 15, 17
  457. */
  458. P4_OPCODE(P4_EVENT_MISPRED_BRANCH_RETIRED) = P4_OPCODE_PACK(0x03, 0x04),
  459. /*
  460. * MSR_P4_CRU_ESCR0: 12, 13, 16
  461. * MSR_P4_CRU_ESCR1: 14, 15, 17
  462. */
  463. P4_OPCODE(P4_EVENT_X87_ASSIST) = P4_OPCODE_PACK(0x03, 0x05),
  464. /*
  465. * MSR_P4_CRU_ESCR2: 12, 13, 16
  466. * MSR_P4_CRU_ESCR3: 14, 15, 17
  467. */
  468. P4_OPCODE(P4_EVENT_MACHINE_CLEAR) = P4_OPCODE_PACK(0x02, 0x05),
  469. /*
  470. * MSR_P4_CRU_ESCR2: 12, 13, 16
  471. * MSR_P4_CRU_ESCR3: 14, 15, 17
  472. */
  473. P4_OPCODE(P4_EVENT_INSTR_COMPLETED) = P4_OPCODE_PACK(0x07, 0x04),
  474. /*
  475. * MSR_P4_CRU_ESCR0: 12, 13, 16
  476. * MSR_P4_CRU_ESCR1: 14, 15, 17
  477. */
  478. };
  479. /*
  480. * a caller should use P4_ESCR_EMASK_NAME helper to
  481. * pick the EventMask needed, for example
  482. *
  483. * P4_ESCR_EMASK_NAME(P4_EVENT_TC_DELIVER_MODE, DD)
  484. */
  485. enum P4_ESCR_EMASKS {
  486. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, DD, 0),
  487. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, DB, 1),
  488. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, DI, 2),
  489. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, BD, 3),
  490. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, BB, 4),
  491. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, BI, 5),
  492. P4_GEN_ESCR_EMASK(P4_EVENT_TC_DELIVER_MODE, ID, 6),
  493. P4_GEN_ESCR_EMASK(P4_EVENT_BPU_FETCH_REQUEST, TCMISS, 0),
  494. P4_GEN_ESCR_EMASK(P4_EVENT_ITLB_REFERENCE, HIT, 0),
  495. P4_GEN_ESCR_EMASK(P4_EVENT_ITLB_REFERENCE, MISS, 1),
  496. P4_GEN_ESCR_EMASK(P4_EVENT_ITLB_REFERENCE, HIT_UK, 2),
  497. P4_GEN_ESCR_EMASK(P4_EVENT_MEMORY_CANCEL, ST_RB_FULL, 2),
  498. P4_GEN_ESCR_EMASK(P4_EVENT_MEMORY_CANCEL, 64K_CONF, 3),
  499. P4_GEN_ESCR_EMASK(P4_EVENT_MEMORY_COMPLETE, LSC, 0),
  500. P4_GEN_ESCR_EMASK(P4_EVENT_MEMORY_COMPLETE, SSC, 1),
  501. P4_GEN_ESCR_EMASK(P4_EVENT_LOAD_PORT_REPLAY, SPLIT_LD, 1),
  502. P4_GEN_ESCR_EMASK(P4_EVENT_STORE_PORT_REPLAY, SPLIT_ST, 1),
  503. P4_GEN_ESCR_EMASK(P4_EVENT_MOB_LOAD_REPLAY, NO_STA, 1),
  504. P4_GEN_ESCR_EMASK(P4_EVENT_MOB_LOAD_REPLAY, NO_STD, 3),
  505. P4_GEN_ESCR_EMASK(P4_EVENT_MOB_LOAD_REPLAY, PARTIAL_DATA, 4),
  506. P4_GEN_ESCR_EMASK(P4_EVENT_MOB_LOAD_REPLAY, UNALGN_ADDR, 5),
  507. P4_GEN_ESCR_EMASK(P4_EVENT_PAGE_WALK_TYPE, DTMISS, 0),
  508. P4_GEN_ESCR_EMASK(P4_EVENT_PAGE_WALK_TYPE, ITMISS, 1),
  509. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITS, 0),
  510. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITE, 1),
  511. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_HITM, 2),
  512. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITS, 3),
  513. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITE, 4),
  514. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_HITM, 5),
  515. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_2ndL_MISS, 8),
  516. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, RD_3rdL_MISS, 9),
  517. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_CACHE_REFERENCE, WR_2ndL_MISS, 10),
  518. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, DEFAULT, 0),
  519. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, ALL_READ, 5),
  520. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, ALL_WRITE, 6),
  521. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_UC, 7),
  522. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_WC, 8),
  523. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_WT, 9),
  524. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_WP, 10),
  525. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, MEM_WB, 11),
  526. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, OWN, 13),
  527. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, OTHER, 14),
  528. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ALLOCATION, PREFETCH, 15),
  529. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, DEFAULT, 0),
  530. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_READ, 5),
  531. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, ALL_WRITE, 6),
  532. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_UC, 7),
  533. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WC, 8),
  534. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WT, 9),
  535. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WP, 10),
  536. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, MEM_WB, 11),
  537. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, OWN, 13),
  538. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, OTHER, 14),
  539. P4_GEN_ESCR_EMASK(P4_EVENT_IOQ_ACTIVE_ENTRIES, PREFETCH, 15),
  540. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_DRV, 0),
  541. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OWN, 1),
  542. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DRDY_OTHER, 2),
  543. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_DRV, 3),
  544. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OWN, 4),
  545. P4_GEN_ESCR_EMASK(P4_EVENT_FSB_DATA_ACTIVITY, DBSY_OTHER, 5),
  546. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE0, 0),
  547. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_TYPE1, 1),
  548. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_LEN0, 2),
  549. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_LEN1, 3),
  550. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_IO_TYPE, 5),
  551. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_LOCK_TYPE, 6),
  552. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_CACHE_TYPE, 7),
  553. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_SPLIT_TYPE, 8),
  554. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_DEM_TYPE, 9),
  555. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, REQ_ORD_TYPE, 10),
  556. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE0, 11),
  557. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE1, 12),
  558. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ALLOCATION, MEM_TYPE2, 13),
  559. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE0, 0),
  560. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_TYPE1, 1),
  561. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN0, 2),
  562. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LEN1, 3),
  563. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_IO_TYPE, 5),
  564. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_LOCK_TYPE, 6),
  565. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_CACHE_TYPE, 7),
  566. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_SPLIT_TYPE, 8),
  567. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_DEM_TYPE, 9),
  568. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, REQ_ORD_TYPE, 10),
  569. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE0, 11),
  570. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE1, 12),
  571. P4_GEN_ESCR_EMASK(P4_EVENT_BSQ_ACTIVE_ENTRIES, MEM_TYPE2, 13),
  572. P4_GEN_ESCR_EMASK(P4_EVENT_SSE_INPUT_ASSIST, ALL, 15),
  573. P4_GEN_ESCR_EMASK(P4_EVENT_PACKED_SP_UOP, ALL, 15),
  574. P4_GEN_ESCR_EMASK(P4_EVENT_PACKED_DP_UOP, ALL, 15),
  575. P4_GEN_ESCR_EMASK(P4_EVENT_SCALAR_SP_UOP, ALL, 15),
  576. P4_GEN_ESCR_EMASK(P4_EVENT_SCALAR_DP_UOP, ALL, 15),
  577. P4_GEN_ESCR_EMASK(P4_EVENT_64BIT_MMX_UOP, ALL, 15),
  578. P4_GEN_ESCR_EMASK(P4_EVENT_128BIT_MMX_UOP, ALL, 15),
  579. P4_GEN_ESCR_EMASK(P4_EVENT_X87_FP_UOP, ALL, 15),
  580. P4_GEN_ESCR_EMASK(P4_EVENT_TC_MISC, FLUSH, 4),
  581. P4_GEN_ESCR_EMASK(P4_EVENT_GLOBAL_POWER_EVENTS, RUNNING, 0),
  582. P4_GEN_ESCR_EMASK(P4_EVENT_TC_MS_XFER, CISC, 0),
  583. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_BUILD, 0),
  584. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_QUEUE_WRITES, FROM_TC_DELIVER, 1),
  585. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_QUEUE_WRITES, FROM_ROM, 2),
  586. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CONDITIONAL, 1),
  587. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, CALL, 2),
  588. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, RETURN, 3),
  589. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_MISPRED_BRANCH_TYPE, INDIRECT, 4),
  590. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_BRANCH_TYPE, CONDITIONAL, 1),
  591. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_BRANCH_TYPE, CALL, 2),
  592. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_BRANCH_TYPE, RETURN, 3),
  593. P4_GEN_ESCR_EMASK(P4_EVENT_RETIRED_BRANCH_TYPE, INDIRECT, 4),
  594. P4_GEN_ESCR_EMASK(P4_EVENT_RESOURCE_STALL, SBFULL, 5),
  595. P4_GEN_ESCR_EMASK(P4_EVENT_WC_BUFFER, WCB_EVICTS, 0),
  596. P4_GEN_ESCR_EMASK(P4_EVENT_WC_BUFFER, WCB_FULL_EVICTS, 1),
  597. P4_GEN_ESCR_EMASK(P4_EVENT_FRONT_END_EVENT, NBOGUS, 0),
  598. P4_GEN_ESCR_EMASK(P4_EVENT_FRONT_END_EVENT, BOGUS, 1),
  599. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, NBOGUS0, 0),
  600. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, NBOGUS1, 1),
  601. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, NBOGUS2, 2),
  602. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, NBOGUS3, 3),
  603. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, BOGUS0, 4),
  604. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, BOGUS1, 5),
  605. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, BOGUS2, 6),
  606. P4_GEN_ESCR_EMASK(P4_EVENT_EXECUTION_EVENT, BOGUS3, 7),
  607. P4_GEN_ESCR_EMASK(P4_EVENT_REPLAY_EVENT, NBOGUS, 0),
  608. P4_GEN_ESCR_EMASK(P4_EVENT_REPLAY_EVENT, BOGUS, 1),
  609. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_RETIRED, NBOGUSNTAG, 0),
  610. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_RETIRED, NBOGUSTAG, 1),
  611. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_RETIRED, BOGUSNTAG, 2),
  612. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_RETIRED, BOGUSTAG, 3),
  613. P4_GEN_ESCR_EMASK(P4_EVENT_UOPS_RETIRED, NBOGUS, 0),
  614. P4_GEN_ESCR_EMASK(P4_EVENT_UOPS_RETIRED, BOGUS, 1),
  615. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_TYPE, TAGLOADS, 1),
  616. P4_GEN_ESCR_EMASK(P4_EVENT_UOP_TYPE, TAGSTORES, 2),
  617. P4_GEN_ESCR_EMASK(P4_EVENT_BRANCH_RETIRED, MMNP, 0),
  618. P4_GEN_ESCR_EMASK(P4_EVENT_BRANCH_RETIRED, MMNM, 1),
  619. P4_GEN_ESCR_EMASK(P4_EVENT_BRANCH_RETIRED, MMTP, 2),
  620. P4_GEN_ESCR_EMASK(P4_EVENT_BRANCH_RETIRED, MMTM, 3),
  621. P4_GEN_ESCR_EMASK(P4_EVENT_MISPRED_BRANCH_RETIRED, NBOGUS, 0),
  622. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, FPSU, 0),
  623. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, FPSO, 1),
  624. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, POAO, 2),
  625. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, POAU, 3),
  626. P4_GEN_ESCR_EMASK(P4_EVENT_X87_ASSIST, PREA, 4),
  627. P4_GEN_ESCR_EMASK(P4_EVENT_MACHINE_CLEAR, CLEAR, 0),
  628. P4_GEN_ESCR_EMASK(P4_EVENT_MACHINE_CLEAR, MOCLEAR, 1),
  629. P4_GEN_ESCR_EMASK(P4_EVENT_MACHINE_CLEAR, SMCLEAR, 2),
  630. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_COMPLETED, NBOGUS, 0),
  631. P4_GEN_ESCR_EMASK(P4_EVENT_INSTR_COMPLETED, BOGUS, 1),
  632. };
  633. /* P4 PEBS: stale for a while */
  634. #define P4_PEBS_METRIC_MASK 0x00001fffU
  635. #define P4_PEBS_UOB_TAG 0x01000000U
  636. #define P4_PEBS_ENABLE 0x02000000U
  637. /* Replay metrics for MSR_IA32_PEBS_ENABLE and MSR_P4_PEBS_MATRIX_VERT */
  638. #define P4_PEBS__1stl_cache_load_miss_retired 0x3000001
  639. #define P4_PEBS__2ndl_cache_load_miss_retired 0x3000002
  640. #define P4_PEBS__dtlb_load_miss_retired 0x3000004
  641. #define P4_PEBS__dtlb_store_miss_retired 0x3000004
  642. #define P4_PEBS__dtlb_all_miss_retired 0x3000004
  643. #define P4_PEBS__tagged_mispred_branch 0x3018000
  644. #define P4_PEBS__mob_load_replay_retired 0x3000200
  645. #define P4_PEBS__split_load_retired 0x3000400
  646. #define P4_PEBS__split_store_retired 0x3000400
  647. #define P4_VERT__1stl_cache_load_miss_retired 0x0000001
  648. #define P4_VERT__2ndl_cache_load_miss_retired 0x0000001
  649. #define P4_VERT__dtlb_load_miss_retired 0x0000001
  650. #define P4_VERT__dtlb_store_miss_retired 0x0000002
  651. #define P4_VERT__dtlb_all_miss_retired 0x0000003
  652. #define P4_VERT__tagged_mispred_branch 0x0000010
  653. #define P4_VERT__mob_load_replay_retired 0x0000001
  654. #define P4_VERT__split_load_retired 0x0000001
  655. #define P4_VERT__split_store_retired 0x0000002
  656. enum P4_CACHE_EVENTS {
  657. P4_CACHE__NONE,
  658. P4_CACHE__1stl_cache_load_miss_retired,
  659. P4_CACHE__2ndl_cache_load_miss_retired,
  660. P4_CACHE__dtlb_load_miss_retired,
  661. P4_CACHE__dtlb_store_miss_retired,
  662. P4_CACHE__itlb_reference_hit,
  663. P4_CACHE__itlb_reference_miss,
  664. P4_CACHE__MAX
  665. };
  666. #endif /* PERF_EVENT_P4_H */