mpc85xx_mds.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524
  1. /*
  2. * Copyright (C) Freescale Semicondutor, Inc. 2006-2010. All rights reserved.
  3. *
  4. * Author: Andy Fleming <afleming@freescale.com>
  5. *
  6. * Based on 83xx/mpc8360e_pb.c by:
  7. * Li Yang <LeoLi@freescale.com>
  8. * Yin Olivia <Hong-hua.Yin@freescale.com>
  9. *
  10. * Description:
  11. * MPC85xx MDS board specific routines.
  12. *
  13. * This program is free software; you can redistribute it and/or modify it
  14. * under the terms of the GNU General Public License as published by the
  15. * Free Software Foundation; either version 2 of the License, or (at your
  16. * option) any later version.
  17. */
  18. #include <linux/stddef.h>
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/errno.h>
  22. #include <linux/reboot.h>
  23. #include <linux/pci.h>
  24. #include <linux/kdev_t.h>
  25. #include <linux/major.h>
  26. #include <linux/console.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/initrd.h>
  30. #include <linux/module.h>
  31. #include <linux/fsl_devices.h>
  32. #include <linux/of_platform.h>
  33. #include <linux/of_device.h>
  34. #include <linux/phy.h>
  35. #include <linux/memblock.h>
  36. #include <asm/system.h>
  37. #include <asm/atomic.h>
  38. #include <asm/time.h>
  39. #include <asm/io.h>
  40. #include <asm/machdep.h>
  41. #include <asm/pci-bridge.h>
  42. #include <asm/irq.h>
  43. #include <mm/mmu_decl.h>
  44. #include <asm/prom.h>
  45. #include <asm/udbg.h>
  46. #include <sysdev/fsl_soc.h>
  47. #include <sysdev/fsl_pci.h>
  48. #include <sysdev/simple_gpio.h>
  49. #include <asm/qe.h>
  50. #include <asm/qe_ic.h>
  51. #include <asm/mpic.h>
  52. #include <asm/swiotlb.h>
  53. #undef DEBUG
  54. #ifdef DEBUG
  55. #define DBG(fmt...) udbg_printf(fmt)
  56. #else
  57. #define DBG(fmt...)
  58. #endif
  59. #define MV88E1111_SCR 0x10
  60. #define MV88E1111_SCR_125CLK 0x0010
  61. static int mpc8568_fixup_125_clock(struct phy_device *phydev)
  62. {
  63. int scr;
  64. int err;
  65. /* Workaround for the 125 CLK Toggle */
  66. scr = phy_read(phydev, MV88E1111_SCR);
  67. if (scr < 0)
  68. return scr;
  69. err = phy_write(phydev, MV88E1111_SCR, scr & ~(MV88E1111_SCR_125CLK));
  70. if (err)
  71. return err;
  72. err = phy_write(phydev, MII_BMCR, BMCR_RESET);
  73. if (err)
  74. return err;
  75. scr = phy_read(phydev, MV88E1111_SCR);
  76. if (scr < 0)
  77. return scr;
  78. err = phy_write(phydev, MV88E1111_SCR, scr | 0x0008);
  79. return err;
  80. }
  81. static int mpc8568_mds_phy_fixups(struct phy_device *phydev)
  82. {
  83. int temp;
  84. int err;
  85. /* Errata */
  86. err = phy_write(phydev,29, 0x0006);
  87. if (err)
  88. return err;
  89. temp = phy_read(phydev, 30);
  90. if (temp < 0)
  91. return temp;
  92. temp = (temp & (~0x8000)) | 0x4000;
  93. err = phy_write(phydev,30, temp);
  94. if (err)
  95. return err;
  96. err = phy_write(phydev,29, 0x000a);
  97. if (err)
  98. return err;
  99. temp = phy_read(phydev, 30);
  100. if (temp < 0)
  101. return temp;
  102. temp = phy_read(phydev, 30);
  103. if (temp < 0)
  104. return temp;
  105. temp &= ~0x0020;
  106. err = phy_write(phydev,30,temp);
  107. if (err)
  108. return err;
  109. /* Disable automatic MDI/MDIX selection */
  110. temp = phy_read(phydev, 16);
  111. if (temp < 0)
  112. return temp;
  113. temp &= ~0x0060;
  114. err = phy_write(phydev,16,temp);
  115. return err;
  116. }
  117. /* ************************************************************************
  118. *
  119. * Setup the architecture
  120. *
  121. */
  122. #ifdef CONFIG_SMP
  123. extern void __init mpc85xx_smp_init(void);
  124. #endif
  125. static void __init mpc85xx_mds_setup_arch(void)
  126. {
  127. struct device_node *np;
  128. static u8 __iomem *bcsr_regs = NULL;
  129. #ifdef CONFIG_PCI
  130. struct pci_controller *hose;
  131. #endif
  132. dma_addr_t max = 0xffffffff;
  133. if (ppc_md.progress)
  134. ppc_md.progress("mpc85xx_mds_setup_arch()", 0);
  135. /* Map BCSR area */
  136. np = of_find_node_by_name(NULL, "bcsr");
  137. if (np != NULL) {
  138. struct resource res;
  139. of_address_to_resource(np, 0, &res);
  140. bcsr_regs = ioremap(res.start, res.end - res.start +1);
  141. of_node_put(np);
  142. }
  143. #ifdef CONFIG_PCI
  144. for_each_node_by_type(np, "pci") {
  145. if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
  146. of_device_is_compatible(np, "fsl,mpc8548-pcie")) {
  147. struct resource rsrc;
  148. of_address_to_resource(np, 0, &rsrc);
  149. if ((rsrc.start & 0xfffff) == 0x8000)
  150. fsl_add_bridge(np, 1);
  151. else
  152. fsl_add_bridge(np, 0);
  153. hose = pci_find_hose_for_OF_device(np);
  154. max = min(max, hose->dma_window_base_cur +
  155. hose->dma_window_size);
  156. }
  157. }
  158. #endif
  159. #ifdef CONFIG_SMP
  160. mpc85xx_smp_init();
  161. #endif
  162. #ifdef CONFIG_QUICC_ENGINE
  163. np = of_find_compatible_node(NULL, NULL, "fsl,qe");
  164. if (!np) {
  165. np = of_find_node_by_name(NULL, "qe");
  166. if (!np)
  167. return;
  168. }
  169. qe_reset();
  170. of_node_put(np);
  171. np = of_find_node_by_name(NULL, "par_io");
  172. if (np) {
  173. struct device_node *ucc;
  174. par_io_init(np);
  175. of_node_put(np);
  176. for_each_node_by_name(ucc, "ucc")
  177. par_io_of_config(ucc);
  178. }
  179. if (bcsr_regs) {
  180. if (machine_is(mpc8568_mds)) {
  181. #define BCSR_UCC1_GETH_EN (0x1 << 7)
  182. #define BCSR_UCC2_GETH_EN (0x1 << 7)
  183. #define BCSR_UCC1_MODE_MSK (0x3 << 4)
  184. #define BCSR_UCC2_MODE_MSK (0x3 << 0)
  185. /* Turn off UCC1 & UCC2 */
  186. clrbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
  187. clrbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
  188. /* Mode is RGMII, all bits clear */
  189. clrbits8(&bcsr_regs[11], BCSR_UCC1_MODE_MSK |
  190. BCSR_UCC2_MODE_MSK);
  191. /* Turn UCC1 & UCC2 on */
  192. setbits8(&bcsr_regs[8], BCSR_UCC1_GETH_EN);
  193. setbits8(&bcsr_regs[9], BCSR_UCC2_GETH_EN);
  194. } else if (machine_is(mpc8569_mds)) {
  195. #define BCSR7_UCC12_GETHnRST (0x1 << 2)
  196. #define BCSR8_UEM_MARVELL_RST (0x1 << 1)
  197. #define BCSR_UCC_RGMII (0x1 << 6)
  198. #define BCSR_UCC_RTBI (0x1 << 5)
  199. /*
  200. * U-Boot mangles interrupt polarity for Marvell PHYs,
  201. * so reset built-in and UEM Marvell PHYs, this puts
  202. * the PHYs into their normal state.
  203. */
  204. clrbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
  205. setbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
  206. setbits8(&bcsr_regs[7], BCSR7_UCC12_GETHnRST);
  207. clrbits8(&bcsr_regs[8], BCSR8_UEM_MARVELL_RST);
  208. for (np = NULL; (np = of_find_compatible_node(np,
  209. "network",
  210. "ucc_geth")) != NULL;) {
  211. const unsigned int *prop;
  212. int ucc_num;
  213. prop = of_get_property(np, "cell-index", NULL);
  214. if (prop == NULL)
  215. continue;
  216. ucc_num = *prop - 1;
  217. prop = of_get_property(np, "phy-connection-type", NULL);
  218. if (prop == NULL)
  219. continue;
  220. if (strcmp("rtbi", (const char *)prop) == 0)
  221. clrsetbits_8(&bcsr_regs[7 + ucc_num],
  222. BCSR_UCC_RGMII, BCSR_UCC_RTBI);
  223. }
  224. } else if (machine_is(p1021_mds)) {
  225. #define BCSR11_ENET_MICRST (0x1 << 5)
  226. /* Reset Micrel PHY */
  227. clrbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
  228. setbits8(&bcsr_regs[11], BCSR11_ENET_MICRST);
  229. }
  230. iounmap(bcsr_regs);
  231. }
  232. if (machine_is(p1021_mds)) {
  233. #define MPC85xx_PMUXCR_OFFSET 0x60
  234. #define MPC85xx_PMUXCR_QE0 0x00008000
  235. #define MPC85xx_PMUXCR_QE3 0x00001000
  236. #define MPC85xx_PMUXCR_QE9 0x00000040
  237. #define MPC85xx_PMUXCR_QE12 0x00000008
  238. static __be32 __iomem *pmuxcr;
  239. np = of_find_node_by_name(NULL, "global-utilities");
  240. if (np) {
  241. pmuxcr = of_iomap(np, 0) + MPC85xx_PMUXCR_OFFSET;
  242. if (!pmuxcr)
  243. printk(KERN_EMERG "Error: Alternate function"
  244. " signal multiplex control register not"
  245. " mapped!\n");
  246. else
  247. /* P1021 has pins muxed for QE and other functions. To
  248. * enable QE UEC mode, we need to set bit QE0 for UCC1
  249. * in Eth mode, QE0 and QE3 for UCC5 in Eth mode, QE9
  250. * and QE12 for QE MII management singals in PMUXCR
  251. * register.
  252. */
  253. setbits32(pmuxcr, MPC85xx_PMUXCR_QE0 |
  254. MPC85xx_PMUXCR_QE3 |
  255. MPC85xx_PMUXCR_QE9 |
  256. MPC85xx_PMUXCR_QE12);
  257. of_node_put(np);
  258. }
  259. }
  260. #endif /* CONFIG_QUICC_ENGINE */
  261. #ifdef CONFIG_SWIOTLB
  262. if (memblock_end_of_DRAM() > max) {
  263. ppc_swiotlb_enable = 1;
  264. set_pci_dma_ops(&swiotlb_dma_ops);
  265. ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_swiotlb;
  266. }
  267. #endif
  268. }
  269. static int __init board_fixups(void)
  270. {
  271. char phy_id[20];
  272. char *compstrs[2] = {"fsl,gianfar-mdio", "fsl,ucc-mdio"};
  273. struct device_node *mdio;
  274. struct resource res;
  275. int i;
  276. for (i = 0; i < ARRAY_SIZE(compstrs); i++) {
  277. mdio = of_find_compatible_node(NULL, NULL, compstrs[i]);
  278. of_address_to_resource(mdio, 0, &res);
  279. snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
  280. (unsigned long long)res.start, 1);
  281. phy_register_fixup_for_id(phy_id, mpc8568_fixup_125_clock);
  282. phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
  283. /* Register a workaround for errata */
  284. snprintf(phy_id, sizeof(phy_id), "%llx:%02x",
  285. (unsigned long long)res.start, 7);
  286. phy_register_fixup_for_id(phy_id, mpc8568_mds_phy_fixups);
  287. of_node_put(mdio);
  288. }
  289. return 0;
  290. }
  291. machine_arch_initcall(mpc8568_mds, board_fixups);
  292. machine_arch_initcall(mpc8569_mds, board_fixups);
  293. static struct of_device_id mpc85xx_ids[] = {
  294. { .type = "soc", },
  295. { .compatible = "soc", },
  296. { .compatible = "simple-bus", },
  297. { .type = "qe", },
  298. { .compatible = "fsl,qe", },
  299. { .compatible = "gianfar", },
  300. { .compatible = "fsl,rapidio-delta", },
  301. { .compatible = "fsl,mpc8548-guts", },
  302. { .compatible = "gpio-leds", },
  303. {},
  304. };
  305. static struct of_device_id p1021_ids[] = {
  306. { .type = "soc", },
  307. { .compatible = "soc", },
  308. { .compatible = "simple-bus", },
  309. { .type = "qe", },
  310. { .compatible = "fsl,qe", },
  311. { .compatible = "gianfar", },
  312. {},
  313. };
  314. static int __init mpc85xx_publish_devices(void)
  315. {
  316. if (machine_is(mpc8568_mds))
  317. simple_gpiochip_init("fsl,mpc8568mds-bcsr-gpio");
  318. if (machine_is(mpc8569_mds))
  319. simple_gpiochip_init("fsl,mpc8569mds-bcsr-gpio");
  320. /* Publish the QE devices */
  321. of_platform_bus_probe(NULL, mpc85xx_ids, NULL);
  322. return 0;
  323. }
  324. static int __init p1021_publish_devices(void)
  325. {
  326. /* Publish the QE devices */
  327. of_platform_bus_probe(NULL, p1021_ids, NULL);
  328. return 0;
  329. }
  330. machine_device_initcall(mpc8568_mds, mpc85xx_publish_devices);
  331. machine_device_initcall(mpc8569_mds, mpc85xx_publish_devices);
  332. machine_device_initcall(p1021_mds, p1021_publish_devices);
  333. machine_arch_initcall(mpc8568_mds, swiotlb_setup_bus_notifier);
  334. machine_arch_initcall(mpc8569_mds, swiotlb_setup_bus_notifier);
  335. machine_arch_initcall(p1021_mds, swiotlb_setup_bus_notifier);
  336. static void __init mpc85xx_mds_pic_init(void)
  337. {
  338. struct mpic *mpic;
  339. struct resource r;
  340. struct device_node *np = NULL;
  341. np = of_find_node_by_type(NULL, "open-pic");
  342. if (!np)
  343. return;
  344. if (of_address_to_resource(np, 0, &r)) {
  345. printk(KERN_ERR "Failed to map mpic register space\n");
  346. of_node_put(np);
  347. return;
  348. }
  349. mpic = mpic_alloc(np, r.start,
  350. MPIC_PRIMARY | MPIC_WANTS_RESET | MPIC_BIG_ENDIAN |
  351. MPIC_BROKEN_FRR_NIRQS | MPIC_SINGLE_DEST_CPU,
  352. 0, 256, " OpenPIC ");
  353. BUG_ON(mpic == NULL);
  354. of_node_put(np);
  355. mpic_init(mpic);
  356. #ifdef CONFIG_QUICC_ENGINE
  357. np = of_find_compatible_node(NULL, NULL, "fsl,qe-ic");
  358. if (!np) {
  359. np = of_find_node_by_type(NULL, "qeic");
  360. if (!np)
  361. return;
  362. }
  363. if (machine_is(p1021_mds))
  364. qe_ic_init(np, 0, qe_ic_cascade_low_mpic,
  365. qe_ic_cascade_high_mpic);
  366. else
  367. qe_ic_init(np, 0, qe_ic_cascade_muxed_mpic, NULL);
  368. of_node_put(np);
  369. #endif /* CONFIG_QUICC_ENGINE */
  370. }
  371. static int __init mpc85xx_mds_probe(void)
  372. {
  373. unsigned long root = of_get_flat_dt_root();
  374. return of_flat_dt_is_compatible(root, "MPC85xxMDS");
  375. }
  376. define_machine(mpc8568_mds) {
  377. .name = "MPC8568 MDS",
  378. .probe = mpc85xx_mds_probe,
  379. .setup_arch = mpc85xx_mds_setup_arch,
  380. .init_IRQ = mpc85xx_mds_pic_init,
  381. .get_irq = mpic_get_irq,
  382. .restart = fsl_rstcr_restart,
  383. .calibrate_decr = generic_calibrate_decr,
  384. .progress = udbg_progress,
  385. #ifdef CONFIG_PCI
  386. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  387. #endif
  388. };
  389. static int __init mpc8569_mds_probe(void)
  390. {
  391. unsigned long root = of_get_flat_dt_root();
  392. return of_flat_dt_is_compatible(root, "fsl,MPC8569EMDS");
  393. }
  394. define_machine(mpc8569_mds) {
  395. .name = "MPC8569 MDS",
  396. .probe = mpc8569_mds_probe,
  397. .setup_arch = mpc85xx_mds_setup_arch,
  398. .init_IRQ = mpc85xx_mds_pic_init,
  399. .get_irq = mpic_get_irq,
  400. .restart = fsl_rstcr_restart,
  401. .calibrate_decr = generic_calibrate_decr,
  402. .progress = udbg_progress,
  403. #ifdef CONFIG_PCI
  404. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  405. #endif
  406. };
  407. static int __init p1021_mds_probe(void)
  408. {
  409. unsigned long root = of_get_flat_dt_root();
  410. return of_flat_dt_is_compatible(root, "fsl,P1021MDS");
  411. }
  412. define_machine(p1021_mds) {
  413. .name = "P1021 MDS",
  414. .probe = p1021_mds_probe,
  415. .setup_arch = mpc85xx_mds_setup_arch,
  416. .init_IRQ = mpc85xx_mds_pic_init,
  417. .get_irq = mpic_get_irq,
  418. .restart = fsl_rstcr_restart,
  419. .calibrate_decr = generic_calibrate_decr,
  420. .progress = udbg_progress,
  421. #ifdef CONFIG_PCI
  422. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  423. #endif
  424. };