head.S 9.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386
  1. /*
  2. * linux/arch/arm/kernel/head.S
  3. *
  4. * Copyright (C) 1994-2002 Russell King
  5. * Copyright (c) 2003 ARM Limited
  6. * All Rights Reserved
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * Kernel startup code for all 32-bit CPUs
  13. */
  14. #include <linux/linkage.h>
  15. #include <linux/init.h>
  16. #include <asm/assembler.h>
  17. #include <asm/domain.h>
  18. #include <asm/ptrace.h>
  19. #include <asm/asm-offsets.h>
  20. #include <asm/memory.h>
  21. #include <asm/thread_info.h>
  22. #include <asm/system.h>
  23. #if (PHYS_OFFSET & 0x001fffff)
  24. #error "PHYS_OFFSET must be at an even 2MiB boundary!"
  25. #endif
  26. #define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
  27. #define KERNEL_RAM_PADDR (PHYS_OFFSET + TEXT_OFFSET)
  28. /*
  29. * swapper_pg_dir is the virtual address of the initial page table.
  30. * We place the page tables 16K below KERNEL_RAM_VADDR. Therefore, we must
  31. * make sure that KERNEL_RAM_VADDR is correctly set. Currently, we expect
  32. * the least significant 16 bits to be 0x8000, but we could probably
  33. * relax this restriction to KERNEL_RAM_VADDR >= PAGE_OFFSET + 0x4000.
  34. */
  35. #if (KERNEL_RAM_VADDR & 0xffff) != 0x8000
  36. #error KERNEL_RAM_VADDR must start at 0xXXXX8000
  37. #endif
  38. .globl swapper_pg_dir
  39. .equ swapper_pg_dir, KERNEL_RAM_VADDR - 0x4000
  40. .macro pgtbl, rd
  41. ldr \rd, =(KERNEL_RAM_PADDR - 0x4000)
  42. .endm
  43. #ifdef CONFIG_XIP_KERNEL
  44. #define KERNEL_START XIP_VIRT_ADDR(CONFIG_XIP_PHYS_ADDR)
  45. #define KERNEL_END _edata_loc
  46. #else
  47. #define KERNEL_START KERNEL_RAM_VADDR
  48. #define KERNEL_END _end
  49. #endif
  50. /*
  51. * Kernel startup entry point.
  52. * ---------------------------
  53. *
  54. * This is normally called from the decompressor code. The requirements
  55. * are: MMU = off, D-cache = off, I-cache = dont care, r0 = 0,
  56. * r1 = machine nr, r2 = atags pointer.
  57. *
  58. * This code is mostly position independent, so if you link the kernel at
  59. * 0xc0008000, you call this at __pa(0xc0008000).
  60. *
  61. * See linux/arch/arm/tools/mach-types for the complete list of machine
  62. * numbers for r1.
  63. *
  64. * We're trying to keep crap to a minimum; DO NOT add any machine specific
  65. * crap here - that's what the boot loader (or in extreme, well justified
  66. * circumstances, zImage) is for.
  67. */
  68. __HEAD
  69. ENTRY(stext)
  70. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9 @ ensure svc mode
  71. @ and irqs disabled
  72. mrc p15, 0, r9, c0, c0 @ get processor id
  73. bl __lookup_processor_type @ r5=procinfo r9=cpuid
  74. movs r10, r5 @ invalid processor (r5=0)?
  75. beq __error_p @ yes, error 'p'
  76. bl __lookup_machine_type @ r5=machinfo
  77. movs r8, r5 @ invalid machine (r5=0)?
  78. beq __error_a @ yes, error 'a'
  79. bl __vet_atags
  80. #ifdef CONFIG_SMP_ON_UP
  81. bl __fixup_smp
  82. #endif
  83. bl __create_page_tables
  84. /*
  85. * The following calls CPU specific code in a position independent
  86. * manner. See arch/arm/mm/proc-*.S for details. r10 = base of
  87. * xxx_proc_info structure selected by __lookup_machine_type
  88. * above. On return, the CPU will be ready for the MMU to be
  89. * turned on, and r0 will hold the CPU control register value.
  90. */
  91. ldr r13, __switch_data @ address to jump to after
  92. @ mmu has been enabled
  93. adr lr, BSYM(__enable_mmu) @ return (PIC) address
  94. ARM( add pc, r10, #PROCINFO_INITFUNC )
  95. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  96. THUMB( mov pc, r12 )
  97. ENDPROC(stext)
  98. #if defined(CONFIG_SMP)
  99. ENTRY(secondary_startup)
  100. /*
  101. * Common entry point for secondary CPUs.
  102. *
  103. * Ensure that we're in SVC mode, and IRQs are disabled. Lookup
  104. * the processor type - there is no need to check the machine type
  105. * as it has already been validated by the primary processor.
  106. */
  107. setmode PSR_F_BIT | PSR_I_BIT | SVC_MODE, r9
  108. mrc p15, 0, r9, c0, c0 @ get processor id
  109. bl __lookup_processor_type
  110. movs r10, r5 @ invalid processor?
  111. moveq r0, #'p' @ yes, error 'p'
  112. beq __error
  113. /*
  114. * Use the page tables supplied from __cpu_up.
  115. */
  116. adr r4, __secondary_data
  117. ldmia r4, {r5, r7, r12} @ address to jump to after
  118. sub r4, r4, r5 @ mmu has been enabled
  119. ldr r4, [r7, r4] @ get secondary_data.pgdir
  120. adr lr, BSYM(__enable_mmu) @ return address
  121. mov r13, r12 @ __secondary_switched address
  122. ARM( add pc, r10, #PROCINFO_INITFUNC ) @ initialise processor
  123. @ (return control reg)
  124. THUMB( add r12, r10, #PROCINFO_INITFUNC )
  125. THUMB( mov pc, r12 )
  126. ENDPROC(secondary_startup)
  127. /*
  128. * r6 = &secondary_data
  129. */
  130. ENTRY(__secondary_switched)
  131. ldr sp, [r7, #4] @ get secondary_data.stack
  132. mov fp, #0
  133. b secondary_start_kernel
  134. ENDPROC(__secondary_switched)
  135. .type __secondary_data, %object
  136. __secondary_data:
  137. .long .
  138. .long secondary_data
  139. .long __secondary_switched
  140. #endif /* defined(CONFIG_SMP) */
  141. /*
  142. * Setup common bits before finally enabling the MMU. Essentially
  143. * this is just loading the page table pointer and domain access
  144. * registers.
  145. */
  146. __enable_mmu:
  147. #ifdef CONFIG_ALIGNMENT_TRAP
  148. orr r0, r0, #CR_A
  149. #else
  150. bic r0, r0, #CR_A
  151. #endif
  152. #ifdef CONFIG_CPU_DCACHE_DISABLE
  153. bic r0, r0, #CR_C
  154. #endif
  155. #ifdef CONFIG_CPU_BPREDICT_DISABLE
  156. bic r0, r0, #CR_Z
  157. #endif
  158. #ifdef CONFIG_CPU_ICACHE_DISABLE
  159. bic r0, r0, #CR_I
  160. #endif
  161. mov r5, #(domain_val(DOMAIN_USER, DOMAIN_MANAGER) | \
  162. domain_val(DOMAIN_KERNEL, DOMAIN_MANAGER) | \
  163. domain_val(DOMAIN_TABLE, DOMAIN_MANAGER) | \
  164. domain_val(DOMAIN_IO, DOMAIN_CLIENT))
  165. mcr p15, 0, r5, c3, c0, 0 @ load domain access register
  166. mcr p15, 0, r4, c2, c0, 0 @ load page table pointer
  167. b __turn_mmu_on
  168. ENDPROC(__enable_mmu)
  169. /*
  170. * Enable the MMU. This completely changes the structure of the visible
  171. * memory space. You will not be able to trace execution through this.
  172. * If you have an enquiry about this, *please* check the linux-arm-kernel
  173. * mailing list archives BEFORE sending another post to the list.
  174. *
  175. * r0 = cp#15 control register
  176. * r13 = *virtual* address to jump to upon completion
  177. *
  178. * other registers depend on the function called upon completion
  179. */
  180. .align 5
  181. __turn_mmu_on:
  182. mov r0, r0
  183. mcr p15, 0, r0, c1, c0, 0 @ write control reg
  184. mrc p15, 0, r3, c0, c0, 0 @ read id reg
  185. mov r3, r3
  186. mov r3, r13
  187. mov pc, r3
  188. ENDPROC(__turn_mmu_on)
  189. /*
  190. * Setup the initial page tables. We only setup the barest
  191. * amount which are required to get the kernel running, which
  192. * generally means mapping in the kernel code.
  193. *
  194. * r8 = machinfo
  195. * r9 = cpuid
  196. * r10 = procinfo
  197. *
  198. * Returns:
  199. * r0, r3, r6, r7 corrupted
  200. * r4 = physical page table address
  201. */
  202. __create_page_tables:
  203. pgtbl r4 @ page table address
  204. /*
  205. * Clear the 16K level 1 swapper page table
  206. */
  207. mov r0, r4
  208. mov r3, #0
  209. add r6, r0, #0x4000
  210. 1: str r3, [r0], #4
  211. str r3, [r0], #4
  212. str r3, [r0], #4
  213. str r3, [r0], #4
  214. teq r0, r6
  215. bne 1b
  216. ldr r7, [r10, #PROCINFO_MM_MMUFLAGS] @ mm_mmuflags
  217. /*
  218. * Create identity mapping for first MB of kernel to
  219. * cater for the MMU enable. This identity mapping
  220. * will be removed by paging_init(). We use our current program
  221. * counter to determine corresponding section base address.
  222. */
  223. mov r6, pc
  224. mov r6, r6, lsr #20 @ start of kernel section
  225. orr r3, r7, r6, lsl #20 @ flags + kernel base
  226. str r3, [r4, r6, lsl #2] @ identity mapping
  227. /*
  228. * Now setup the pagetables for our kernel direct
  229. * mapped region.
  230. */
  231. add r0, r4, #(KERNEL_START & 0xff000000) >> 18
  232. str r3, [r0, #(KERNEL_START & 0x00f00000) >> 18]!
  233. ldr r6, =(KERNEL_END - 1)
  234. add r0, r0, #4
  235. add r6, r4, r6, lsr #18
  236. 1: cmp r0, r6
  237. add r3, r3, #1 << 20
  238. strls r3, [r0], #4
  239. bls 1b
  240. #ifdef CONFIG_XIP_KERNEL
  241. /*
  242. * Map some ram to cover our .data and .bss areas.
  243. */
  244. orr r3, r7, #(KERNEL_RAM_PADDR & 0xff000000)
  245. .if (KERNEL_RAM_PADDR & 0x00f00000)
  246. orr r3, r3, #(KERNEL_RAM_PADDR & 0x00f00000)
  247. .endif
  248. add r0, r4, #(KERNEL_RAM_VADDR & 0xff000000) >> 18
  249. str r3, [r0, #(KERNEL_RAM_VADDR & 0x00f00000) >> 18]!
  250. ldr r6, =(_end - 1)
  251. add r0, r0, #4
  252. add r6, r4, r6, lsr #18
  253. 1: cmp r0, r6
  254. add r3, r3, #1 << 20
  255. strls r3, [r0], #4
  256. bls 1b
  257. #endif
  258. /*
  259. * Then map first 1MB of ram in case it contains our boot params.
  260. */
  261. add r0, r4, #PAGE_OFFSET >> 18
  262. orr r6, r7, #(PHYS_OFFSET & 0xff000000)
  263. .if (PHYS_OFFSET & 0x00f00000)
  264. orr r6, r6, #(PHYS_OFFSET & 0x00f00000)
  265. .endif
  266. str r6, [r0]
  267. #ifdef CONFIG_DEBUG_LL
  268. ldr r7, [r10, #PROCINFO_IO_MMUFLAGS] @ io_mmuflags
  269. /*
  270. * Map in IO space for serial debugging.
  271. * This allows debug messages to be output
  272. * via a serial console before paging_init.
  273. */
  274. ldr r3, [r8, #MACHINFO_PGOFFIO]
  275. add r0, r4, r3
  276. rsb r3, r3, #0x4000 @ PTRS_PER_PGD*sizeof(long)
  277. cmp r3, #0x0800 @ limit to 512MB
  278. movhi r3, #0x0800
  279. add r6, r0, r3
  280. ldr r3, [r8, #MACHINFO_PHYSIO]
  281. orr r3, r3, r7
  282. 1: str r3, [r0], #4
  283. add r3, r3, #1 << 20
  284. teq r0, r6
  285. bne 1b
  286. #if defined(CONFIG_ARCH_NETWINDER) || defined(CONFIG_ARCH_CATS)
  287. /*
  288. * If we're using the NetWinder or CATS, we also need to map
  289. * in the 16550-type serial port for the debug messages
  290. */
  291. add r0, r4, #0xff000000 >> 18
  292. orr r3, r7, #0x7c000000
  293. str r3, [r0]
  294. #endif
  295. #ifdef CONFIG_ARCH_RPC
  296. /*
  297. * Map in screen at 0x02000000 & SCREEN2_BASE
  298. * Similar reasons here - for debug. This is
  299. * only for Acorn RiscPC architectures.
  300. */
  301. add r0, r4, #0x02000000 >> 18
  302. orr r3, r7, #0x02000000
  303. str r3, [r0]
  304. add r0, r4, #0xd8000000 >> 18
  305. str r3, [r0]
  306. #endif
  307. #endif
  308. mov pc, lr
  309. ENDPROC(__create_page_tables)
  310. .ltorg
  311. #ifdef CONFIG_SMP_ON_UP
  312. __fixup_smp:
  313. mov r7, #0x00070000
  314. orr r6, r7, #0xff000000 @ mask 0xff070000
  315. orr r7, r7, #0x41000000 @ val 0x41070000
  316. and r0, r9, r6
  317. teq r0, r7 @ ARM CPU and ARMv6/v7?
  318. bne __fixup_smp_on_up @ no, assume UP
  319. orr r6, r6, #0x0000ff00
  320. orr r6, r6, #0x000000f0 @ mask 0xff07fff0
  321. orr r7, r7, #0x0000b000
  322. orr r7, r7, #0x00000020 @ val 0x4107b020
  323. and r0, r9, r6
  324. teq r0, r7 @ ARM 11MPCore?
  325. moveq pc, lr @ yes, assume SMP
  326. mrc p15, 0, r0, c0, c0, 5 @ read MPIDR
  327. tst r0, #1 << 31
  328. movne pc, lr @ bit 31 => SMP
  329. __fixup_smp_on_up:
  330. adr r0, 1f
  331. ldmia r0, {r3, r6, r7}
  332. sub r3, r0, r3
  333. add r6, r6, r3
  334. add r7, r7, r3
  335. 2: cmp r6, r7
  336. ldmia r6!, {r0, r4}
  337. strlo r4, [r0, r3]
  338. blo 2b
  339. mov pc, lr
  340. ENDPROC(__fixup_smp)
  341. 1: .word .
  342. .word __smpalt_begin
  343. .word __smpalt_end
  344. .pushsection .data
  345. .globl smp_on_up
  346. smp_on_up:
  347. ALT_SMP(.long 1)
  348. ALT_UP(.long 0)
  349. .popsection
  350. #endif
  351. #include "head-common.S"