tlv320dac33.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610
  1. /*
  2. * ALSA SoC Texas Instruments TLV320DAC33 codec driver
  3. *
  4. * Author: Peter Ujfalusi <peter.ujfalusi@nokia.com>
  5. *
  6. * Copyright: (C) 2009 Nokia Corporation
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. * This program is distributed in the hope that it will be useful, but
  13. * WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  15. * General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
  20. * 02110-1301 USA
  21. *
  22. */
  23. #include <linux/module.h>
  24. #include <linux/moduleparam.h>
  25. #include <linux/init.h>
  26. #include <linux/delay.h>
  27. #include <linux/pm.h>
  28. #include <linux/i2c.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/interrupt.h>
  31. #include <linux/gpio.h>
  32. #include <linux/regulator/consumer.h>
  33. #include <sound/core.h>
  34. #include <sound/pcm.h>
  35. #include <sound/pcm_params.h>
  36. #include <sound/soc.h>
  37. #include <sound/soc-dapm.h>
  38. #include <sound/initval.h>
  39. #include <sound/tlv.h>
  40. #include <sound/tlv320dac33-plat.h>
  41. #include "tlv320dac33.h"
  42. #define DAC33_BUFFER_SIZE_BYTES 24576 /* bytes, 12288 16 bit words,
  43. * 6144 stereo */
  44. #define DAC33_BUFFER_SIZE_SAMPLES 6144
  45. #define NSAMPLE_MAX 5700
  46. #define LATENCY_TIME_MS 20
  47. #define MODE7_LTHR 10
  48. #define MODE7_UTHR (DAC33_BUFFER_SIZE_SAMPLES - 10)
  49. #define BURST_BASEFREQ_HZ 49152000
  50. #define SAMPLES_TO_US(rate, samples) \
  51. (1000000000 / ((rate * 1000) / samples))
  52. #define US_TO_SAMPLES(rate, us) \
  53. (rate / (1000000 / us))
  54. static struct snd_soc_codec *tlv320dac33_codec;
  55. enum dac33_state {
  56. DAC33_IDLE = 0,
  57. DAC33_PREFILL,
  58. DAC33_PLAYBACK,
  59. DAC33_FLUSH,
  60. };
  61. enum dac33_fifo_modes {
  62. DAC33_FIFO_BYPASS = 0,
  63. DAC33_FIFO_MODE1,
  64. DAC33_FIFO_MODE7,
  65. DAC33_FIFO_LAST_MODE,
  66. };
  67. #define DAC33_NUM_SUPPLIES 3
  68. static const char *dac33_supply_names[DAC33_NUM_SUPPLIES] = {
  69. "AVDD",
  70. "DVDD",
  71. "IOVDD",
  72. };
  73. struct tlv320dac33_priv {
  74. struct mutex mutex;
  75. struct workqueue_struct *dac33_wq;
  76. struct work_struct work;
  77. struct snd_soc_codec codec;
  78. struct regulator_bulk_data supplies[DAC33_NUM_SUPPLIES];
  79. int power_gpio;
  80. int chip_power;
  81. int irq;
  82. unsigned int refclk;
  83. unsigned int alarm_threshold; /* set to be half of LATENCY_TIME_MS */
  84. unsigned int nsample_min; /* nsample should not be lower than
  85. * this */
  86. unsigned int nsample_max; /* nsample should not be higher than
  87. * this */
  88. enum dac33_fifo_modes fifo_mode;/* FIFO mode selection */
  89. unsigned int nsample; /* burst read amount from host */
  90. u8 burst_bclkdiv; /* BCLK divider value in burst mode */
  91. unsigned int burst_rate; /* Interface speed in Burst modes */
  92. int keep_bclk; /* Keep the BCLK continuously running
  93. * in FIFO modes */
  94. spinlock_t lock;
  95. unsigned long long t_stamp1; /* Time stamp for FIFO modes to */
  96. unsigned long long t_stamp2; /* calculate the FIFO caused delay */
  97. unsigned int mode1_us_burst; /* Time to burst read n number of
  98. * samples */
  99. unsigned int mode7_us_to_lthr; /* Time to reach lthr from uthr */
  100. enum dac33_state state;
  101. };
  102. static const u8 dac33_reg[DAC33_CACHEREGNUM] = {
  103. 0x00, 0x00, 0x00, 0x00, /* 0x00 - 0x03 */
  104. 0x00, 0x00, 0x00, 0x00, /* 0x04 - 0x07 */
  105. 0x00, 0x00, 0x00, 0x00, /* 0x08 - 0x0b */
  106. 0x00, 0x00, 0x00, 0x00, /* 0x0c - 0x0f */
  107. 0x00, 0x00, 0x00, 0x00, /* 0x10 - 0x13 */
  108. 0x00, 0x00, 0x00, 0x00, /* 0x14 - 0x17 */
  109. 0x00, 0x00, 0x00, 0x00, /* 0x18 - 0x1b */
  110. 0x00, 0x00, 0x00, 0x00, /* 0x1c - 0x1f */
  111. 0x00, 0x00, 0x00, 0x00, /* 0x20 - 0x23 */
  112. 0x00, 0x00, 0x00, 0x00, /* 0x24 - 0x27 */
  113. 0x00, 0x00, 0x00, 0x00, /* 0x28 - 0x2b */
  114. 0x00, 0x00, 0x00, 0x80, /* 0x2c - 0x2f */
  115. 0x80, 0x00, 0x00, 0x00, /* 0x30 - 0x33 */
  116. 0x00, 0x00, 0x00, 0x00, /* 0x34 - 0x37 */
  117. 0x00, 0x00, /* 0x38 - 0x39 */
  118. /* Registers 0x3a - 0x3f are reserved */
  119. 0x00, 0x00, /* 0x3a - 0x3b */
  120. 0x00, 0x00, 0x00, 0x00, /* 0x3c - 0x3f */
  121. 0x00, 0x00, 0x00, 0x00, /* 0x40 - 0x43 */
  122. 0x00, 0x80, /* 0x44 - 0x45 */
  123. /* Registers 0x46 - 0x47 are reserved */
  124. 0x80, 0x80, /* 0x46 - 0x47 */
  125. 0x80, 0x00, 0x00, /* 0x48 - 0x4a */
  126. /* Registers 0x4b - 0x7c are reserved */
  127. 0x00, /* 0x4b */
  128. 0x00, 0x00, 0x00, 0x00, /* 0x4c - 0x4f */
  129. 0x00, 0x00, 0x00, 0x00, /* 0x50 - 0x53 */
  130. 0x00, 0x00, 0x00, 0x00, /* 0x54 - 0x57 */
  131. 0x00, 0x00, 0x00, 0x00, /* 0x58 - 0x5b */
  132. 0x00, 0x00, 0x00, 0x00, /* 0x5c - 0x5f */
  133. 0x00, 0x00, 0x00, 0x00, /* 0x60 - 0x63 */
  134. 0x00, 0x00, 0x00, 0x00, /* 0x64 - 0x67 */
  135. 0x00, 0x00, 0x00, 0x00, /* 0x68 - 0x6b */
  136. 0x00, 0x00, 0x00, 0x00, /* 0x6c - 0x6f */
  137. 0x00, 0x00, 0x00, 0x00, /* 0x70 - 0x73 */
  138. 0x00, 0x00, 0x00, 0x00, /* 0x74 - 0x77 */
  139. 0x00, 0x00, 0x00, 0x00, /* 0x78 - 0x7b */
  140. 0x00, /* 0x7c */
  141. 0xda, 0x33, 0x03, /* 0x7d - 0x7f */
  142. };
  143. /* Register read and write */
  144. static inline unsigned int dac33_read_reg_cache(struct snd_soc_codec *codec,
  145. unsigned reg)
  146. {
  147. u8 *cache = codec->reg_cache;
  148. if (reg >= DAC33_CACHEREGNUM)
  149. return 0;
  150. return cache[reg];
  151. }
  152. static inline void dac33_write_reg_cache(struct snd_soc_codec *codec,
  153. u8 reg, u8 value)
  154. {
  155. u8 *cache = codec->reg_cache;
  156. if (reg >= DAC33_CACHEREGNUM)
  157. return;
  158. cache[reg] = value;
  159. }
  160. static int dac33_read(struct snd_soc_codec *codec, unsigned int reg,
  161. u8 *value)
  162. {
  163. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  164. int val;
  165. *value = reg & 0xff;
  166. /* If powered off, return the cached value */
  167. if (dac33->chip_power) {
  168. val = i2c_smbus_read_byte_data(codec->control_data, value[0]);
  169. if (val < 0) {
  170. dev_err(codec->dev, "Read failed (%d)\n", val);
  171. value[0] = dac33_read_reg_cache(codec, reg);
  172. } else {
  173. value[0] = val;
  174. dac33_write_reg_cache(codec, reg, val);
  175. }
  176. } else {
  177. value[0] = dac33_read_reg_cache(codec, reg);
  178. }
  179. return 0;
  180. }
  181. static int dac33_write(struct snd_soc_codec *codec, unsigned int reg,
  182. unsigned int value)
  183. {
  184. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  185. u8 data[2];
  186. int ret = 0;
  187. /*
  188. * data is
  189. * D15..D8 dac33 register offset
  190. * D7...D0 register data
  191. */
  192. data[0] = reg & 0xff;
  193. data[1] = value & 0xff;
  194. dac33_write_reg_cache(codec, data[0], data[1]);
  195. if (dac33->chip_power) {
  196. ret = codec->hw_write(codec->control_data, data, 2);
  197. if (ret != 2)
  198. dev_err(codec->dev, "Write failed (%d)\n", ret);
  199. else
  200. ret = 0;
  201. }
  202. return ret;
  203. }
  204. static int dac33_write_locked(struct snd_soc_codec *codec, unsigned int reg,
  205. unsigned int value)
  206. {
  207. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  208. int ret;
  209. mutex_lock(&dac33->mutex);
  210. ret = dac33_write(codec, reg, value);
  211. mutex_unlock(&dac33->mutex);
  212. return ret;
  213. }
  214. #define DAC33_I2C_ADDR_AUTOINC 0x80
  215. static int dac33_write16(struct snd_soc_codec *codec, unsigned int reg,
  216. unsigned int value)
  217. {
  218. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  219. u8 data[3];
  220. int ret = 0;
  221. /*
  222. * data is
  223. * D23..D16 dac33 register offset
  224. * D15..D8 register data MSB
  225. * D7...D0 register data LSB
  226. */
  227. data[0] = reg & 0xff;
  228. data[1] = (value >> 8) & 0xff;
  229. data[2] = value & 0xff;
  230. dac33_write_reg_cache(codec, data[0], data[1]);
  231. dac33_write_reg_cache(codec, data[0] + 1, data[2]);
  232. if (dac33->chip_power) {
  233. /* We need to set autoincrement mode for 16 bit writes */
  234. data[0] |= DAC33_I2C_ADDR_AUTOINC;
  235. ret = codec->hw_write(codec->control_data, data, 3);
  236. if (ret != 3)
  237. dev_err(codec->dev, "Write failed (%d)\n", ret);
  238. else
  239. ret = 0;
  240. }
  241. return ret;
  242. }
  243. static void dac33_init_chip(struct snd_soc_codec *codec)
  244. {
  245. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  246. if (unlikely(!dac33->chip_power))
  247. return;
  248. /* 44-46: DAC Control Registers */
  249. /* A : DAC sample rate Fsref/1.5 */
  250. dac33_write(codec, DAC33_DAC_CTRL_A, DAC33_DACRATE(0));
  251. /* B : DAC src=normal, not muted */
  252. dac33_write(codec, DAC33_DAC_CTRL_B, DAC33_DACSRCR_RIGHT |
  253. DAC33_DACSRCL_LEFT);
  254. /* C : (defaults) */
  255. dac33_write(codec, DAC33_DAC_CTRL_C, 0x00);
  256. /* 64-65 : L&R DAC power control
  257. Line In -> OUT 1V/V Gain, DAC -> OUT 4V/V Gain*/
  258. dac33_write(codec, DAC33_LDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  259. dac33_write(codec, DAC33_RDAC_PWR_CTRL, DAC33_LROUT_GAIN(2));
  260. /* 73 : volume soft stepping control,
  261. clock source = internal osc (?) */
  262. dac33_write(codec, DAC33_ANA_VOL_SOFT_STEP_CTRL, DAC33_VOLCLKEN);
  263. /* 66 : LOP/LOM Modes */
  264. dac33_write(codec, DAC33_OUT_AMP_CM_CTRL, 0xff);
  265. /* 68 : LOM inverted from LOP */
  266. dac33_write(codec, DAC33_OUT_AMP_CTRL, (3<<2));
  267. dac33_write(codec, DAC33_PWR_CTRL, DAC33_PDNALLB);
  268. /* Restore only selected registers (gains mostly) */
  269. dac33_write(codec, DAC33_LDAC_DIG_VOL_CTRL,
  270. dac33_read_reg_cache(codec, DAC33_LDAC_DIG_VOL_CTRL));
  271. dac33_write(codec, DAC33_RDAC_DIG_VOL_CTRL,
  272. dac33_read_reg_cache(codec, DAC33_RDAC_DIG_VOL_CTRL));
  273. dac33_write(codec, DAC33_LINEL_TO_LLO_VOL,
  274. dac33_read_reg_cache(codec, DAC33_LINEL_TO_LLO_VOL));
  275. dac33_write(codec, DAC33_LINER_TO_RLO_VOL,
  276. dac33_read_reg_cache(codec, DAC33_LINER_TO_RLO_VOL));
  277. }
  278. static inline void dac33_read_id(struct snd_soc_codec *codec)
  279. {
  280. u8 reg;
  281. dac33_read(codec, DAC33_DEVICE_ID_MSB, &reg);
  282. dac33_read(codec, DAC33_DEVICE_ID_LSB, &reg);
  283. dac33_read(codec, DAC33_DEVICE_REV_ID, &reg);
  284. }
  285. static inline void dac33_soft_power(struct snd_soc_codec *codec, int power)
  286. {
  287. u8 reg;
  288. reg = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  289. if (power)
  290. reg |= DAC33_PDNALLB;
  291. else
  292. reg &= ~(DAC33_PDNALLB | DAC33_OSCPDNB |
  293. DAC33_DACRPDNB | DAC33_DACLPDNB);
  294. dac33_write(codec, DAC33_PWR_CTRL, reg);
  295. }
  296. static int dac33_hard_power(struct snd_soc_codec *codec, int power)
  297. {
  298. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  299. int ret;
  300. mutex_lock(&dac33->mutex);
  301. if (power) {
  302. ret = regulator_bulk_enable(ARRAY_SIZE(dac33->supplies),
  303. dac33->supplies);
  304. if (ret != 0) {
  305. dev_err(codec->dev,
  306. "Failed to enable supplies: %d\n", ret);
  307. goto exit;
  308. }
  309. if (dac33->power_gpio >= 0)
  310. gpio_set_value(dac33->power_gpio, 1);
  311. dac33->chip_power = 1;
  312. dac33_init_chip(codec);
  313. dac33_soft_power(codec, 1);
  314. } else {
  315. dac33_soft_power(codec, 0);
  316. if (dac33->power_gpio >= 0)
  317. gpio_set_value(dac33->power_gpio, 0);
  318. ret = regulator_bulk_disable(ARRAY_SIZE(dac33->supplies),
  319. dac33->supplies);
  320. if (ret != 0) {
  321. dev_err(codec->dev,
  322. "Failed to disable supplies: %d\n", ret);
  323. goto exit;
  324. }
  325. dac33->chip_power = 0;
  326. }
  327. exit:
  328. mutex_unlock(&dac33->mutex);
  329. return ret;
  330. }
  331. static int dac33_get_nsample(struct snd_kcontrol *kcontrol,
  332. struct snd_ctl_elem_value *ucontrol)
  333. {
  334. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  335. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  336. ucontrol->value.integer.value[0] = dac33->nsample;
  337. return 0;
  338. }
  339. static int dac33_set_nsample(struct snd_kcontrol *kcontrol,
  340. struct snd_ctl_elem_value *ucontrol)
  341. {
  342. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  343. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  344. int ret = 0;
  345. if (dac33->nsample == ucontrol->value.integer.value[0])
  346. return 0;
  347. if (ucontrol->value.integer.value[0] < dac33->nsample_min ||
  348. ucontrol->value.integer.value[0] > dac33->nsample_max) {
  349. ret = -EINVAL;
  350. } else {
  351. dac33->nsample = ucontrol->value.integer.value[0];
  352. /* Re calculate the burst time */
  353. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  354. dac33->nsample);
  355. }
  356. return ret;
  357. }
  358. static int dac33_get_fifo_mode(struct snd_kcontrol *kcontrol,
  359. struct snd_ctl_elem_value *ucontrol)
  360. {
  361. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  362. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  363. ucontrol->value.integer.value[0] = dac33->fifo_mode;
  364. return 0;
  365. }
  366. static int dac33_set_fifo_mode(struct snd_kcontrol *kcontrol,
  367. struct snd_ctl_elem_value *ucontrol)
  368. {
  369. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  370. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  371. int ret = 0;
  372. if (dac33->fifo_mode == ucontrol->value.integer.value[0])
  373. return 0;
  374. /* Do not allow changes while stream is running*/
  375. if (codec->active)
  376. return -EPERM;
  377. if (ucontrol->value.integer.value[0] < 0 ||
  378. ucontrol->value.integer.value[0] >= DAC33_FIFO_LAST_MODE)
  379. ret = -EINVAL;
  380. else
  381. dac33->fifo_mode = ucontrol->value.integer.value[0];
  382. return ret;
  383. }
  384. /* Codec operation modes */
  385. static const char *dac33_fifo_mode_texts[] = {
  386. "Bypass", "Mode 1", "Mode 7"
  387. };
  388. static const struct soc_enum dac33_fifo_mode_enum =
  389. SOC_ENUM_SINGLE_EXT(ARRAY_SIZE(dac33_fifo_mode_texts),
  390. dac33_fifo_mode_texts);
  391. /*
  392. * DACL/R digital volume control:
  393. * from 0 dB to -63.5 in 0.5 dB steps
  394. * Need to be inverted later on:
  395. * 0x00 == 0 dB
  396. * 0x7f == -63.5 dB
  397. */
  398. static DECLARE_TLV_DB_SCALE(dac_digivol_tlv, -6350, 50, 0);
  399. static const struct snd_kcontrol_new dac33_snd_controls[] = {
  400. SOC_DOUBLE_R_TLV("DAC Digital Playback Volume",
  401. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL,
  402. 0, 0x7f, 1, dac_digivol_tlv),
  403. SOC_DOUBLE_R("DAC Digital Playback Switch",
  404. DAC33_LDAC_DIG_VOL_CTRL, DAC33_RDAC_DIG_VOL_CTRL, 7, 1, 1),
  405. SOC_DOUBLE_R("Line to Line Out Volume",
  406. DAC33_LINEL_TO_LLO_VOL, DAC33_LINER_TO_RLO_VOL, 0, 127, 1),
  407. };
  408. static const struct snd_kcontrol_new dac33_nsample_snd_controls[] = {
  409. SOC_SINGLE_EXT("nSample", 0, 0, 5900, 0,
  410. dac33_get_nsample, dac33_set_nsample),
  411. SOC_ENUM_EXT("FIFO Mode", dac33_fifo_mode_enum,
  412. dac33_get_fifo_mode, dac33_set_fifo_mode),
  413. };
  414. /* Analog bypass */
  415. static const struct snd_kcontrol_new dac33_dapm_abypassl_control =
  416. SOC_DAPM_SINGLE("Switch", DAC33_LINEL_TO_LLO_VOL, 7, 1, 1);
  417. static const struct snd_kcontrol_new dac33_dapm_abypassr_control =
  418. SOC_DAPM_SINGLE("Switch", DAC33_LINER_TO_RLO_VOL, 7, 1, 1);
  419. static const struct snd_soc_dapm_widget dac33_dapm_widgets[] = {
  420. SND_SOC_DAPM_OUTPUT("LEFT_LO"),
  421. SND_SOC_DAPM_OUTPUT("RIGHT_LO"),
  422. SND_SOC_DAPM_INPUT("LINEL"),
  423. SND_SOC_DAPM_INPUT("LINER"),
  424. SND_SOC_DAPM_DAC("DACL", "Left Playback", DAC33_LDAC_PWR_CTRL, 2, 0),
  425. SND_SOC_DAPM_DAC("DACR", "Right Playback", DAC33_RDAC_PWR_CTRL, 2, 0),
  426. /* Analog bypass */
  427. SND_SOC_DAPM_SWITCH("Analog Left Bypass", SND_SOC_NOPM, 0, 0,
  428. &dac33_dapm_abypassl_control),
  429. SND_SOC_DAPM_SWITCH("Analog Right Bypass", SND_SOC_NOPM, 0, 0,
  430. &dac33_dapm_abypassr_control),
  431. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Left Amp Power",
  432. DAC33_OUT_AMP_PWR_CTRL, 6, 3, 3, 0),
  433. SND_SOC_DAPM_REG(snd_soc_dapm_mixer, "Output Right Amp Power",
  434. DAC33_OUT_AMP_PWR_CTRL, 4, 3, 3, 0),
  435. };
  436. static const struct snd_soc_dapm_route audio_map[] = {
  437. /* Analog bypass */
  438. {"Analog Left Bypass", "Switch", "LINEL"},
  439. {"Analog Right Bypass", "Switch", "LINER"},
  440. {"Output Left Amp Power", NULL, "DACL"},
  441. {"Output Right Amp Power", NULL, "DACR"},
  442. {"Output Left Amp Power", NULL, "Analog Left Bypass"},
  443. {"Output Right Amp Power", NULL, "Analog Right Bypass"},
  444. /* output */
  445. {"LEFT_LO", NULL, "Output Left Amp Power"},
  446. {"RIGHT_LO", NULL, "Output Right Amp Power"},
  447. };
  448. static int dac33_add_widgets(struct snd_soc_codec *codec)
  449. {
  450. snd_soc_dapm_new_controls(codec, dac33_dapm_widgets,
  451. ARRAY_SIZE(dac33_dapm_widgets));
  452. /* set up audio path interconnects */
  453. snd_soc_dapm_add_routes(codec, audio_map, ARRAY_SIZE(audio_map));
  454. return 0;
  455. }
  456. static int dac33_set_bias_level(struct snd_soc_codec *codec,
  457. enum snd_soc_bias_level level)
  458. {
  459. int ret;
  460. switch (level) {
  461. case SND_SOC_BIAS_ON:
  462. dac33_soft_power(codec, 1);
  463. break;
  464. case SND_SOC_BIAS_PREPARE:
  465. break;
  466. case SND_SOC_BIAS_STANDBY:
  467. if (codec->bias_level == SND_SOC_BIAS_OFF) {
  468. ret = dac33_hard_power(codec, 1);
  469. if (ret != 0)
  470. return ret;
  471. }
  472. dac33_soft_power(codec, 0);
  473. break;
  474. case SND_SOC_BIAS_OFF:
  475. ret = dac33_hard_power(codec, 0);
  476. if (ret != 0)
  477. return ret;
  478. break;
  479. }
  480. codec->bias_level = level;
  481. return 0;
  482. }
  483. static inline void dac33_prefill_handler(struct tlv320dac33_priv *dac33)
  484. {
  485. struct snd_soc_codec *codec;
  486. codec = &dac33->codec;
  487. switch (dac33->fifo_mode) {
  488. case DAC33_FIFO_MODE1:
  489. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  490. DAC33_THRREG(dac33->nsample + dac33->alarm_threshold));
  491. /* Take the timestamps */
  492. spin_lock_irq(&dac33->lock);
  493. dac33->t_stamp2 = ktime_to_us(ktime_get());
  494. dac33->t_stamp1 = dac33->t_stamp2;
  495. spin_unlock_irq(&dac33->lock);
  496. dac33_write16(codec, DAC33_PREFILL_MSB,
  497. DAC33_THRREG(dac33->alarm_threshold));
  498. /* Enable Alarm Threshold IRQ with a delay */
  499. udelay(SAMPLES_TO_US(dac33->burst_rate,
  500. dac33->alarm_threshold));
  501. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MAT);
  502. break;
  503. case DAC33_FIFO_MODE7:
  504. /* Take the timestamp */
  505. spin_lock_irq(&dac33->lock);
  506. dac33->t_stamp1 = ktime_to_us(ktime_get());
  507. /* Move back the timestamp with drain time */
  508. dac33->t_stamp1 -= dac33->mode7_us_to_lthr;
  509. spin_unlock_irq(&dac33->lock);
  510. dac33_write16(codec, DAC33_PREFILL_MSB,
  511. DAC33_THRREG(MODE7_LTHR));
  512. /* Enable Upper Threshold IRQ */
  513. dac33_write(codec, DAC33_FIFO_IRQ_MASK, DAC33_MUT);
  514. break;
  515. default:
  516. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  517. dac33->fifo_mode);
  518. break;
  519. }
  520. }
  521. static inline void dac33_playback_handler(struct tlv320dac33_priv *dac33)
  522. {
  523. struct snd_soc_codec *codec;
  524. codec = &dac33->codec;
  525. switch (dac33->fifo_mode) {
  526. case DAC33_FIFO_MODE1:
  527. /* Take the timestamp */
  528. spin_lock_irq(&dac33->lock);
  529. dac33->t_stamp2 = ktime_to_us(ktime_get());
  530. spin_unlock_irq(&dac33->lock);
  531. dac33_write16(codec, DAC33_NSAMPLE_MSB,
  532. DAC33_THRREG(dac33->nsample));
  533. break;
  534. case DAC33_FIFO_MODE7:
  535. /* At the moment we are not using interrupts in mode7 */
  536. break;
  537. default:
  538. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  539. dac33->fifo_mode);
  540. break;
  541. }
  542. }
  543. static void dac33_work(struct work_struct *work)
  544. {
  545. struct snd_soc_codec *codec;
  546. struct tlv320dac33_priv *dac33;
  547. u8 reg;
  548. dac33 = container_of(work, struct tlv320dac33_priv, work);
  549. codec = &dac33->codec;
  550. mutex_lock(&dac33->mutex);
  551. switch (dac33->state) {
  552. case DAC33_PREFILL:
  553. dac33->state = DAC33_PLAYBACK;
  554. dac33_prefill_handler(dac33);
  555. break;
  556. case DAC33_PLAYBACK:
  557. dac33_playback_handler(dac33);
  558. break;
  559. case DAC33_IDLE:
  560. break;
  561. case DAC33_FLUSH:
  562. dac33->state = DAC33_IDLE;
  563. /* Mask all interrupts from dac33 */
  564. dac33_write(codec, DAC33_FIFO_IRQ_MASK, 0);
  565. /* flush fifo */
  566. reg = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  567. reg |= DAC33_FIFOFLUSH;
  568. dac33_write(codec, DAC33_FIFO_CTRL_A, reg);
  569. break;
  570. }
  571. mutex_unlock(&dac33->mutex);
  572. }
  573. static irqreturn_t dac33_interrupt_handler(int irq, void *dev)
  574. {
  575. struct snd_soc_codec *codec = dev;
  576. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  577. spin_lock(&dac33->lock);
  578. dac33->t_stamp1 = ktime_to_us(ktime_get());
  579. spin_unlock(&dac33->lock);
  580. /* Do not schedule the workqueue in Mode7 */
  581. if (dac33->fifo_mode != DAC33_FIFO_MODE7)
  582. queue_work(dac33->dac33_wq, &dac33->work);
  583. return IRQ_HANDLED;
  584. }
  585. static void dac33_oscwait(struct snd_soc_codec *codec)
  586. {
  587. int timeout = 20;
  588. u8 reg;
  589. do {
  590. msleep(1);
  591. dac33_read(codec, DAC33_INT_OSC_STATUS, &reg);
  592. } while (((reg & 0x03) != DAC33_OSCSTATUS_NORMAL) && timeout--);
  593. if ((reg & 0x03) != DAC33_OSCSTATUS_NORMAL)
  594. dev_err(codec->dev,
  595. "internal oscillator calibration failed\n");
  596. }
  597. static int dac33_hw_params(struct snd_pcm_substream *substream,
  598. struct snd_pcm_hw_params *params,
  599. struct snd_soc_dai *dai)
  600. {
  601. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  602. struct snd_soc_device *socdev = rtd->socdev;
  603. struct snd_soc_codec *codec = socdev->card->codec;
  604. /* Check parameters for validity */
  605. switch (params_rate(params)) {
  606. case 44100:
  607. case 48000:
  608. break;
  609. default:
  610. dev_err(codec->dev, "unsupported rate %d\n",
  611. params_rate(params));
  612. return -EINVAL;
  613. }
  614. switch (params_format(params)) {
  615. case SNDRV_PCM_FORMAT_S16_LE:
  616. break;
  617. default:
  618. dev_err(codec->dev, "unsupported format %d\n",
  619. params_format(params));
  620. return -EINVAL;
  621. }
  622. return 0;
  623. }
  624. #define CALC_OSCSET(rate, refclk) ( \
  625. ((((rate * 10000) / refclk) * 4096) + 7000) / 10000)
  626. #define CALC_RATIOSET(rate, refclk) ( \
  627. ((((refclk * 100000) / rate) * 16384) + 50000) / 100000)
  628. /*
  629. * tlv320dac33 is strict on the sequence of the register writes, if the register
  630. * writes happens in different order, than dac33 might end up in unknown state.
  631. * Use the known, working sequence of register writes to initialize the dac33.
  632. */
  633. static int dac33_prepare_chip(struct snd_pcm_substream *substream)
  634. {
  635. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  636. struct snd_soc_device *socdev = rtd->socdev;
  637. struct snd_soc_codec *codec = socdev->card->codec;
  638. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  639. unsigned int oscset, ratioset, pwr_ctrl, reg_tmp;
  640. u8 aictrl_a, aictrl_b, fifoctrl_a;
  641. switch (substream->runtime->rate) {
  642. case 44100:
  643. case 48000:
  644. oscset = CALC_OSCSET(substream->runtime->rate, dac33->refclk);
  645. ratioset = CALC_RATIOSET(substream->runtime->rate,
  646. dac33->refclk);
  647. break;
  648. default:
  649. dev_err(codec->dev, "unsupported rate %d\n",
  650. substream->runtime->rate);
  651. return -EINVAL;
  652. }
  653. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  654. aictrl_a &= ~(DAC33_NCYCL_MASK | DAC33_WLEN_MASK);
  655. /* Read FIFO control A, and clear FIFO flush bit */
  656. fifoctrl_a = dac33_read_reg_cache(codec, DAC33_FIFO_CTRL_A);
  657. fifoctrl_a &= ~DAC33_FIFOFLUSH;
  658. fifoctrl_a &= ~DAC33_WIDTH;
  659. switch (substream->runtime->format) {
  660. case SNDRV_PCM_FORMAT_S16_LE:
  661. aictrl_a |= (DAC33_NCYCL_16 | DAC33_WLEN_16);
  662. fifoctrl_a |= DAC33_WIDTH;
  663. break;
  664. default:
  665. dev_err(codec->dev, "unsupported format %d\n",
  666. substream->runtime->format);
  667. return -EINVAL;
  668. }
  669. mutex_lock(&dac33->mutex);
  670. dac33_soft_power(codec, 0);
  671. dac33_soft_power(codec, 1);
  672. reg_tmp = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  673. dac33_write(codec, DAC33_INT_OSC_CTRL, reg_tmp);
  674. /* Write registers 0x08 and 0x09 (MSB, LSB) */
  675. dac33_write16(codec, DAC33_INT_OSC_FREQ_RAT_A, oscset);
  676. /* calib time: 128 is a nice number ;) */
  677. dac33_write(codec, DAC33_CALIB_TIME, 128);
  678. /* adjustment treshold & step */
  679. dac33_write(codec, DAC33_INT_OSC_CTRL_B, DAC33_ADJTHRSHLD(2) |
  680. DAC33_ADJSTEP(1));
  681. /* div=4 / gain=1 / div */
  682. dac33_write(codec, DAC33_INT_OSC_CTRL_C, DAC33_REFDIV(4));
  683. pwr_ctrl = dac33_read_reg_cache(codec, DAC33_PWR_CTRL);
  684. pwr_ctrl |= DAC33_OSCPDNB | DAC33_DACRPDNB | DAC33_DACLPDNB;
  685. dac33_write(codec, DAC33_PWR_CTRL, pwr_ctrl);
  686. dac33_oscwait(codec);
  687. if (dac33->fifo_mode) {
  688. /* Generic for all FIFO modes */
  689. /* 50-51 : ASRC Control registers */
  690. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCLKDIV(1));
  691. dac33_write(codec, DAC33_ASRC_CTRL_B, 1); /* ??? */
  692. /* Write registers 0x34 and 0x35 (MSB, LSB) */
  693. dac33_write16(codec, DAC33_SRC_REF_CLK_RATIO_A, ratioset);
  694. /* Set interrupts to high active */
  695. dac33_write(codec, DAC33_INTP_CTRL_A, DAC33_INTPM_AHIGH);
  696. } else {
  697. /* FIFO bypass mode */
  698. /* 50-51 : ASRC Control registers */
  699. dac33_write(codec, DAC33_ASRC_CTRL_A, DAC33_SRCBYP);
  700. dac33_write(codec, DAC33_ASRC_CTRL_B, 0); /* ??? */
  701. }
  702. /* Interrupt behaviour configuration */
  703. switch (dac33->fifo_mode) {
  704. case DAC33_FIFO_MODE1:
  705. dac33_write(codec, DAC33_FIFO_IRQ_MODE_B,
  706. DAC33_ATM(DAC33_FIFO_IRQ_MODE_LEVEL));
  707. break;
  708. case DAC33_FIFO_MODE7:
  709. dac33_write(codec, DAC33_FIFO_IRQ_MODE_A,
  710. DAC33_UTM(DAC33_FIFO_IRQ_MODE_LEVEL));
  711. break;
  712. default:
  713. /* in FIFO bypass mode, the interrupts are not used */
  714. break;
  715. }
  716. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  717. switch (dac33->fifo_mode) {
  718. case DAC33_FIFO_MODE1:
  719. /*
  720. * For mode1:
  721. * Disable the FIFO bypass (Enable the use of FIFO)
  722. * Select nSample mode
  723. * BCLK is only running when data is needed by DAC33
  724. */
  725. fifoctrl_a &= ~DAC33_FBYPAS;
  726. fifoctrl_a &= ~DAC33_FAUTO;
  727. if (dac33->keep_bclk)
  728. aictrl_b |= DAC33_BCLKON;
  729. else
  730. aictrl_b &= ~DAC33_BCLKON;
  731. break;
  732. case DAC33_FIFO_MODE7:
  733. /*
  734. * For mode1:
  735. * Disable the FIFO bypass (Enable the use of FIFO)
  736. * Select Threshold mode
  737. * BCLK is only running when data is needed by DAC33
  738. */
  739. fifoctrl_a &= ~DAC33_FBYPAS;
  740. fifoctrl_a |= DAC33_FAUTO;
  741. if (dac33->keep_bclk)
  742. aictrl_b |= DAC33_BCLKON;
  743. else
  744. aictrl_b &= ~DAC33_BCLKON;
  745. break;
  746. default:
  747. /*
  748. * For FIFO bypass mode:
  749. * Enable the FIFO bypass (Disable the FIFO use)
  750. * Set the BCLK as continous
  751. */
  752. fifoctrl_a |= DAC33_FBYPAS;
  753. aictrl_b |= DAC33_BCLKON;
  754. break;
  755. }
  756. dac33_write(codec, DAC33_FIFO_CTRL_A, fifoctrl_a);
  757. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  758. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  759. /*
  760. * BCLK divide ratio
  761. * 0: 1.5
  762. * 1: 1
  763. * 2: 2
  764. * ...
  765. * 254: 254
  766. * 255: 255
  767. */
  768. if (dac33->fifo_mode)
  769. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C,
  770. dac33->burst_bclkdiv);
  771. else
  772. dac33_write(codec, DAC33_SER_AUDIOIF_CTRL_C, 32);
  773. switch (dac33->fifo_mode) {
  774. case DAC33_FIFO_MODE1:
  775. dac33_write16(codec, DAC33_ATHR_MSB,
  776. DAC33_THRREG(dac33->alarm_threshold));
  777. break;
  778. case DAC33_FIFO_MODE7:
  779. /*
  780. * Configure the threshold levels, and leave 10 sample space
  781. * at the bottom, and also at the top of the FIFO
  782. */
  783. dac33_write16(codec, DAC33_UTHR_MSB, DAC33_THRREG(MODE7_UTHR));
  784. dac33_write16(codec, DAC33_LTHR_MSB, DAC33_THRREG(MODE7_LTHR));
  785. break;
  786. default:
  787. break;
  788. }
  789. mutex_unlock(&dac33->mutex);
  790. return 0;
  791. }
  792. static void dac33_calculate_times(struct snd_pcm_substream *substream)
  793. {
  794. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  795. struct snd_soc_device *socdev = rtd->socdev;
  796. struct snd_soc_codec *codec = socdev->card->codec;
  797. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  798. unsigned int nsample_limit;
  799. /* In bypass mode we don't need to calculate */
  800. if (!dac33->fifo_mode)
  801. return;
  802. /* Number of samples (16bit, stereo) in one period */
  803. dac33->nsample_min = snd_pcm_lib_period_bytes(substream) / 4;
  804. /* Number of samples (16bit, stereo) in ALSA buffer */
  805. dac33->nsample_max = snd_pcm_lib_buffer_bytes(substream) / 4;
  806. /* Subtract one period from the total */
  807. dac33->nsample_max -= dac33->nsample_min;
  808. /* Number of samples for LATENCY_TIME_MS / 2 */
  809. dac33->alarm_threshold = substream->runtime->rate /
  810. (1000 / (LATENCY_TIME_MS / 2));
  811. /* Find and fix up the lowest nsmaple limit */
  812. nsample_limit = substream->runtime->rate / (1000 / LATENCY_TIME_MS);
  813. if (dac33->nsample_min < nsample_limit)
  814. dac33->nsample_min = nsample_limit;
  815. if (dac33->nsample < dac33->nsample_min)
  816. dac33->nsample = dac33->nsample_min;
  817. /*
  818. * Find and fix up the highest nsmaple limit
  819. * In order to not overflow the DAC33 buffer substract the
  820. * alarm_threshold value from the size of the DAC33 buffer
  821. */
  822. nsample_limit = DAC33_BUFFER_SIZE_SAMPLES - dac33->alarm_threshold;
  823. if (dac33->nsample_max > nsample_limit)
  824. dac33->nsample_max = nsample_limit;
  825. if (dac33->nsample > dac33->nsample_max)
  826. dac33->nsample = dac33->nsample_max;
  827. switch (dac33->fifo_mode) {
  828. case DAC33_FIFO_MODE1:
  829. dac33->mode1_us_burst = SAMPLES_TO_US(dac33->burst_rate,
  830. dac33->nsample);
  831. dac33->t_stamp1 = 0;
  832. dac33->t_stamp2 = 0;
  833. break;
  834. case DAC33_FIFO_MODE7:
  835. dac33->mode7_us_to_lthr =
  836. SAMPLES_TO_US(substream->runtime->rate,
  837. MODE7_UTHR - MODE7_LTHR + 1);
  838. dac33->t_stamp1 = 0;
  839. break;
  840. default:
  841. break;
  842. }
  843. }
  844. static int dac33_pcm_prepare(struct snd_pcm_substream *substream,
  845. struct snd_soc_dai *dai)
  846. {
  847. dac33_calculate_times(substream);
  848. dac33_prepare_chip(substream);
  849. return 0;
  850. }
  851. static int dac33_pcm_trigger(struct snd_pcm_substream *substream, int cmd,
  852. struct snd_soc_dai *dai)
  853. {
  854. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  855. struct snd_soc_device *socdev = rtd->socdev;
  856. struct snd_soc_codec *codec = socdev->card->codec;
  857. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  858. int ret = 0;
  859. switch (cmd) {
  860. case SNDRV_PCM_TRIGGER_START:
  861. case SNDRV_PCM_TRIGGER_RESUME:
  862. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  863. if (dac33->fifo_mode) {
  864. dac33->state = DAC33_PREFILL;
  865. queue_work(dac33->dac33_wq, &dac33->work);
  866. }
  867. break;
  868. case SNDRV_PCM_TRIGGER_STOP:
  869. case SNDRV_PCM_TRIGGER_SUSPEND:
  870. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  871. if (dac33->fifo_mode) {
  872. dac33->state = DAC33_FLUSH;
  873. queue_work(dac33->dac33_wq, &dac33->work);
  874. }
  875. break;
  876. default:
  877. ret = -EINVAL;
  878. }
  879. return ret;
  880. }
  881. static snd_pcm_sframes_t dac33_dai_delay(
  882. struct snd_pcm_substream *substream,
  883. struct snd_soc_dai *dai)
  884. {
  885. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  886. struct snd_soc_device *socdev = rtd->socdev;
  887. struct snd_soc_codec *codec = socdev->card->codec;
  888. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  889. unsigned long long t0, t1, t_now;
  890. unsigned int time_delta;
  891. int samples_out, samples_in, samples;
  892. snd_pcm_sframes_t delay = 0;
  893. switch (dac33->fifo_mode) {
  894. case DAC33_FIFO_BYPASS:
  895. break;
  896. case DAC33_FIFO_MODE1:
  897. spin_lock(&dac33->lock);
  898. t0 = dac33->t_stamp1;
  899. t1 = dac33->t_stamp2;
  900. spin_unlock(&dac33->lock);
  901. t_now = ktime_to_us(ktime_get());
  902. /* We have not started to fill the FIFO yet, delay is 0 */
  903. if (!t1)
  904. goto out;
  905. if (t0 > t1) {
  906. /*
  907. * Phase 1:
  908. * After Alarm threshold, and before nSample write
  909. */
  910. time_delta = t_now - t0;
  911. samples_out = time_delta ? US_TO_SAMPLES(
  912. substream->runtime->rate,
  913. time_delta) : 0;
  914. if (likely(dac33->alarm_threshold > samples_out))
  915. delay = dac33->alarm_threshold - samples_out;
  916. else
  917. delay = 0;
  918. } else if ((t_now - t1) <= dac33->mode1_us_burst) {
  919. /*
  920. * Phase 2:
  921. * After nSample write (during burst operation)
  922. */
  923. time_delta = t_now - t0;
  924. samples_out = time_delta ? US_TO_SAMPLES(
  925. substream->runtime->rate,
  926. time_delta) : 0;
  927. time_delta = t_now - t1;
  928. samples_in = time_delta ? US_TO_SAMPLES(
  929. dac33->burst_rate,
  930. time_delta) : 0;
  931. samples = dac33->alarm_threshold;
  932. samples += (samples_in - samples_out);
  933. if (likely(samples > 0))
  934. delay = samples;
  935. else
  936. delay = 0;
  937. } else {
  938. /*
  939. * Phase 3:
  940. * After burst operation, before next alarm threshold
  941. */
  942. time_delta = t_now - t0;
  943. samples_out = time_delta ? US_TO_SAMPLES(
  944. substream->runtime->rate,
  945. time_delta) : 0;
  946. samples_in = dac33->nsample;
  947. samples = dac33->alarm_threshold;
  948. samples += (samples_in - samples_out);
  949. if (likely(samples > 0))
  950. delay = samples > DAC33_BUFFER_SIZE_SAMPLES ?
  951. DAC33_BUFFER_SIZE_SAMPLES : samples;
  952. else
  953. delay = 0;
  954. }
  955. break;
  956. case DAC33_FIFO_MODE7:
  957. spin_lock(&dac33->lock);
  958. t0 = dac33->t_stamp1;
  959. spin_unlock(&dac33->lock);
  960. t_now = ktime_to_us(ktime_get());
  961. /* We have not started to fill the FIFO yet, delay is 0 */
  962. if (!t0)
  963. goto out;
  964. if (t_now <= t0) {
  965. /*
  966. * Either the timestamps are messed or equal. Report
  967. * maximum delay
  968. */
  969. delay = MODE7_UTHR;
  970. goto out;
  971. }
  972. time_delta = t_now - t0;
  973. if (time_delta <= dac33->mode7_us_to_lthr) {
  974. /*
  975. * Phase 1:
  976. * After burst (draining phase)
  977. */
  978. samples_out = US_TO_SAMPLES(
  979. substream->runtime->rate,
  980. time_delta);
  981. if (likely(MODE7_UTHR > samples_out))
  982. delay = MODE7_UTHR - samples_out;
  983. else
  984. delay = 0;
  985. } else {
  986. /*
  987. * Phase 2:
  988. * During burst operation
  989. */
  990. time_delta = time_delta - dac33->mode7_us_to_lthr;
  991. samples_out = US_TO_SAMPLES(
  992. substream->runtime->rate,
  993. time_delta);
  994. samples_in = US_TO_SAMPLES(
  995. dac33->burst_rate,
  996. time_delta);
  997. delay = MODE7_LTHR + samples_in - samples_out;
  998. if (unlikely(delay > MODE7_UTHR))
  999. delay = MODE7_UTHR;
  1000. }
  1001. break;
  1002. default:
  1003. dev_warn(codec->dev, "Unhandled FIFO mode: %d\n",
  1004. dac33->fifo_mode);
  1005. break;
  1006. }
  1007. out:
  1008. return delay;
  1009. }
  1010. static int dac33_set_dai_sysclk(struct snd_soc_dai *codec_dai,
  1011. int clk_id, unsigned int freq, int dir)
  1012. {
  1013. struct snd_soc_codec *codec = codec_dai->codec;
  1014. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1015. u8 ioc_reg, asrcb_reg;
  1016. ioc_reg = dac33_read_reg_cache(codec, DAC33_INT_OSC_CTRL);
  1017. asrcb_reg = dac33_read_reg_cache(codec, DAC33_ASRC_CTRL_B);
  1018. switch (clk_id) {
  1019. case TLV320DAC33_MCLK:
  1020. ioc_reg |= DAC33_REFSEL;
  1021. asrcb_reg |= DAC33_SRCREFSEL;
  1022. break;
  1023. case TLV320DAC33_SLEEPCLK:
  1024. ioc_reg &= ~DAC33_REFSEL;
  1025. asrcb_reg &= ~DAC33_SRCREFSEL;
  1026. break;
  1027. default:
  1028. dev_err(codec->dev, "Invalid clock ID (%d)\n", clk_id);
  1029. break;
  1030. }
  1031. dac33->refclk = freq;
  1032. dac33_write_reg_cache(codec, DAC33_INT_OSC_CTRL, ioc_reg);
  1033. dac33_write_reg_cache(codec, DAC33_ASRC_CTRL_B, asrcb_reg);
  1034. return 0;
  1035. }
  1036. static int dac33_set_dai_fmt(struct snd_soc_dai *codec_dai,
  1037. unsigned int fmt)
  1038. {
  1039. struct snd_soc_codec *codec = codec_dai->codec;
  1040. struct tlv320dac33_priv *dac33 = snd_soc_codec_get_drvdata(codec);
  1041. u8 aictrl_a, aictrl_b;
  1042. aictrl_a = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A);
  1043. aictrl_b = dac33_read_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B);
  1044. /* set master/slave audio interface */
  1045. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1046. case SND_SOC_DAIFMT_CBM_CFM:
  1047. /* Codec Master */
  1048. aictrl_a |= (DAC33_MSBCLK | DAC33_MSWCLK);
  1049. break;
  1050. case SND_SOC_DAIFMT_CBS_CFS:
  1051. /* Codec Slave */
  1052. if (dac33->fifo_mode) {
  1053. dev_err(codec->dev, "FIFO mode requires master mode\n");
  1054. return -EINVAL;
  1055. } else
  1056. aictrl_a &= ~(DAC33_MSBCLK | DAC33_MSWCLK);
  1057. break;
  1058. default:
  1059. return -EINVAL;
  1060. }
  1061. aictrl_a &= ~DAC33_AFMT_MASK;
  1062. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1063. case SND_SOC_DAIFMT_I2S:
  1064. aictrl_a |= DAC33_AFMT_I2S;
  1065. break;
  1066. case SND_SOC_DAIFMT_DSP_A:
  1067. aictrl_a |= DAC33_AFMT_DSP;
  1068. aictrl_b &= ~DAC33_DATA_DELAY_MASK;
  1069. aictrl_b |= DAC33_DATA_DELAY(0);
  1070. break;
  1071. case SND_SOC_DAIFMT_RIGHT_J:
  1072. aictrl_a |= DAC33_AFMT_RIGHT_J;
  1073. break;
  1074. case SND_SOC_DAIFMT_LEFT_J:
  1075. aictrl_a |= DAC33_AFMT_LEFT_J;
  1076. break;
  1077. default:
  1078. dev_err(codec->dev, "Unsupported format (%u)\n",
  1079. fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1080. return -EINVAL;
  1081. }
  1082. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_A, aictrl_a);
  1083. dac33_write_reg_cache(codec, DAC33_SER_AUDIOIF_CTRL_B, aictrl_b);
  1084. return 0;
  1085. }
  1086. static int dac33_soc_probe(struct platform_device *pdev)
  1087. {
  1088. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1089. struct snd_soc_codec *codec;
  1090. struct tlv320dac33_priv *dac33;
  1091. int ret = 0;
  1092. BUG_ON(!tlv320dac33_codec);
  1093. codec = tlv320dac33_codec;
  1094. socdev->card->codec = codec;
  1095. dac33 = snd_soc_codec_get_drvdata(codec);
  1096. /* register pcms */
  1097. ret = snd_soc_new_pcms(socdev, SNDRV_DEFAULT_IDX1, SNDRV_DEFAULT_STR1);
  1098. if (ret < 0) {
  1099. dev_err(codec->dev, "failed to create pcms\n");
  1100. goto pcm_err;
  1101. }
  1102. snd_soc_add_controls(codec, dac33_snd_controls,
  1103. ARRAY_SIZE(dac33_snd_controls));
  1104. /* Only add the nSample controls, if we have valid IRQ number */
  1105. if (dac33->irq >= 0)
  1106. snd_soc_add_controls(codec, dac33_nsample_snd_controls,
  1107. ARRAY_SIZE(dac33_nsample_snd_controls));
  1108. dac33_add_widgets(codec);
  1109. /* power on device */
  1110. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1111. return 0;
  1112. pcm_err:
  1113. dac33_hard_power(codec, 0);
  1114. return ret;
  1115. }
  1116. static int dac33_soc_remove(struct platform_device *pdev)
  1117. {
  1118. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1119. struct snd_soc_codec *codec = socdev->card->codec;
  1120. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1121. snd_soc_free_pcms(socdev);
  1122. snd_soc_dapm_free(socdev);
  1123. return 0;
  1124. }
  1125. static int dac33_soc_suspend(struct platform_device *pdev, pm_message_t state)
  1126. {
  1127. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1128. struct snd_soc_codec *codec = socdev->card->codec;
  1129. dac33_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1130. return 0;
  1131. }
  1132. static int dac33_soc_resume(struct platform_device *pdev)
  1133. {
  1134. struct snd_soc_device *socdev = platform_get_drvdata(pdev);
  1135. struct snd_soc_codec *codec = socdev->card->codec;
  1136. dac33_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1137. dac33_set_bias_level(codec, codec->suspend_bias_level);
  1138. return 0;
  1139. }
  1140. struct snd_soc_codec_device soc_codec_dev_tlv320dac33 = {
  1141. .probe = dac33_soc_probe,
  1142. .remove = dac33_soc_remove,
  1143. .suspend = dac33_soc_suspend,
  1144. .resume = dac33_soc_resume,
  1145. };
  1146. EXPORT_SYMBOL_GPL(soc_codec_dev_tlv320dac33);
  1147. #define DAC33_RATES (SNDRV_PCM_RATE_44100 | \
  1148. SNDRV_PCM_RATE_48000)
  1149. #define DAC33_FORMATS SNDRV_PCM_FMTBIT_S16_LE
  1150. static struct snd_soc_dai_ops dac33_dai_ops = {
  1151. .hw_params = dac33_hw_params,
  1152. .prepare = dac33_pcm_prepare,
  1153. .trigger = dac33_pcm_trigger,
  1154. .delay = dac33_dai_delay,
  1155. .set_sysclk = dac33_set_dai_sysclk,
  1156. .set_fmt = dac33_set_dai_fmt,
  1157. };
  1158. struct snd_soc_dai dac33_dai = {
  1159. .name = "tlv320dac33",
  1160. .playback = {
  1161. .stream_name = "Playback",
  1162. .channels_min = 2,
  1163. .channels_max = 2,
  1164. .rates = DAC33_RATES,
  1165. .formats = DAC33_FORMATS,},
  1166. .ops = &dac33_dai_ops,
  1167. };
  1168. EXPORT_SYMBOL_GPL(dac33_dai);
  1169. static int __devinit dac33_i2c_probe(struct i2c_client *client,
  1170. const struct i2c_device_id *id)
  1171. {
  1172. struct tlv320dac33_platform_data *pdata;
  1173. struct tlv320dac33_priv *dac33;
  1174. struct snd_soc_codec *codec;
  1175. int ret, i;
  1176. if (client->dev.platform_data == NULL) {
  1177. dev_err(&client->dev, "Platform data not set\n");
  1178. return -ENODEV;
  1179. }
  1180. pdata = client->dev.platform_data;
  1181. dac33 = kzalloc(sizeof(struct tlv320dac33_priv), GFP_KERNEL);
  1182. if (dac33 == NULL)
  1183. return -ENOMEM;
  1184. codec = &dac33->codec;
  1185. snd_soc_codec_set_drvdata(codec, dac33);
  1186. codec->control_data = client;
  1187. mutex_init(&codec->mutex);
  1188. mutex_init(&dac33->mutex);
  1189. spin_lock_init(&dac33->lock);
  1190. INIT_LIST_HEAD(&codec->dapm_widgets);
  1191. INIT_LIST_HEAD(&codec->dapm_paths);
  1192. codec->name = "tlv320dac33";
  1193. codec->owner = THIS_MODULE;
  1194. codec->read = dac33_read_reg_cache;
  1195. codec->write = dac33_write_locked;
  1196. codec->hw_write = (hw_write_t) i2c_master_send;
  1197. codec->bias_level = SND_SOC_BIAS_OFF;
  1198. codec->set_bias_level = dac33_set_bias_level;
  1199. codec->dai = &dac33_dai;
  1200. codec->num_dai = 1;
  1201. codec->reg_cache_size = ARRAY_SIZE(dac33_reg);
  1202. codec->reg_cache = kmemdup(dac33_reg, ARRAY_SIZE(dac33_reg),
  1203. GFP_KERNEL);
  1204. if (codec->reg_cache == NULL) {
  1205. ret = -ENOMEM;
  1206. goto error_reg;
  1207. }
  1208. i2c_set_clientdata(client, dac33);
  1209. dac33->power_gpio = pdata->power_gpio;
  1210. dac33->burst_bclkdiv = pdata->burst_bclkdiv;
  1211. /* Pre calculate the burst rate */
  1212. dac33->burst_rate = BURST_BASEFREQ_HZ / dac33->burst_bclkdiv / 32;
  1213. dac33->keep_bclk = pdata->keep_bclk;
  1214. dac33->irq = client->irq;
  1215. dac33->nsample = NSAMPLE_MAX;
  1216. dac33->nsample_max = NSAMPLE_MAX;
  1217. /* Disable FIFO use by default */
  1218. dac33->fifo_mode = DAC33_FIFO_BYPASS;
  1219. tlv320dac33_codec = codec;
  1220. codec->dev = &client->dev;
  1221. dac33_dai.dev = codec->dev;
  1222. /* Check if the reset GPIO number is valid and request it */
  1223. if (dac33->power_gpio >= 0) {
  1224. ret = gpio_request(dac33->power_gpio, "tlv320dac33 reset");
  1225. if (ret < 0) {
  1226. dev_err(codec->dev,
  1227. "Failed to request reset GPIO (%d)\n",
  1228. dac33->power_gpio);
  1229. snd_soc_unregister_dai(&dac33_dai);
  1230. snd_soc_unregister_codec(codec);
  1231. goto error_gpio;
  1232. }
  1233. gpio_direction_output(dac33->power_gpio, 0);
  1234. }
  1235. /* Check if the IRQ number is valid and request it */
  1236. if (dac33->irq >= 0) {
  1237. ret = request_irq(dac33->irq, dac33_interrupt_handler,
  1238. IRQF_TRIGGER_RISING | IRQF_DISABLED,
  1239. codec->name, codec);
  1240. if (ret < 0) {
  1241. dev_err(codec->dev, "Could not request IRQ%d (%d)\n",
  1242. dac33->irq, ret);
  1243. dac33->irq = -1;
  1244. }
  1245. if (dac33->irq != -1) {
  1246. /* Setup work queue */
  1247. dac33->dac33_wq =
  1248. create_singlethread_workqueue("tlv320dac33");
  1249. if (dac33->dac33_wq == NULL) {
  1250. free_irq(dac33->irq, &dac33->codec);
  1251. ret = -ENOMEM;
  1252. goto error_wq;
  1253. }
  1254. INIT_WORK(&dac33->work, dac33_work);
  1255. }
  1256. }
  1257. for (i = 0; i < ARRAY_SIZE(dac33->supplies); i++)
  1258. dac33->supplies[i].supply = dac33_supply_names[i];
  1259. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(dac33->supplies),
  1260. dac33->supplies);
  1261. if (ret != 0) {
  1262. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  1263. goto err_get;
  1264. }
  1265. /* Read the tlv320dac33 ID registers */
  1266. ret = dac33_hard_power(codec, 1);
  1267. if (ret != 0) {
  1268. dev_err(codec->dev, "Failed to power up codec: %d\n", ret);
  1269. goto error_codec;
  1270. }
  1271. dac33_read_id(codec);
  1272. dac33_hard_power(codec, 0);
  1273. ret = snd_soc_register_codec(codec);
  1274. if (ret != 0) {
  1275. dev_err(codec->dev, "Failed to register codec: %d\n", ret);
  1276. goto error_codec;
  1277. }
  1278. ret = snd_soc_register_dai(&dac33_dai);
  1279. if (ret != 0) {
  1280. dev_err(codec->dev, "Failed to register DAI: %d\n", ret);
  1281. snd_soc_unregister_codec(codec);
  1282. goto error_codec;
  1283. }
  1284. return ret;
  1285. error_codec:
  1286. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1287. err_get:
  1288. if (dac33->irq >= 0) {
  1289. free_irq(dac33->irq, &dac33->codec);
  1290. destroy_workqueue(dac33->dac33_wq);
  1291. }
  1292. error_wq:
  1293. if (dac33->power_gpio >= 0)
  1294. gpio_free(dac33->power_gpio);
  1295. error_gpio:
  1296. kfree(codec->reg_cache);
  1297. error_reg:
  1298. tlv320dac33_codec = NULL;
  1299. kfree(dac33);
  1300. return ret;
  1301. }
  1302. static int __devexit dac33_i2c_remove(struct i2c_client *client)
  1303. {
  1304. struct tlv320dac33_priv *dac33;
  1305. dac33 = i2c_get_clientdata(client);
  1306. if (unlikely(dac33->chip_power))
  1307. dac33_hard_power(&dac33->codec, 0);
  1308. if (dac33->power_gpio >= 0)
  1309. gpio_free(dac33->power_gpio);
  1310. if (dac33->irq >= 0)
  1311. free_irq(dac33->irq, &dac33->codec);
  1312. regulator_bulk_free(ARRAY_SIZE(dac33->supplies), dac33->supplies);
  1313. destroy_workqueue(dac33->dac33_wq);
  1314. snd_soc_unregister_dai(&dac33_dai);
  1315. snd_soc_unregister_codec(&dac33->codec);
  1316. kfree(dac33->codec.reg_cache);
  1317. kfree(dac33);
  1318. tlv320dac33_codec = NULL;
  1319. return 0;
  1320. }
  1321. static const struct i2c_device_id tlv320dac33_i2c_id[] = {
  1322. {
  1323. .name = "tlv320dac33",
  1324. .driver_data = 0,
  1325. },
  1326. { },
  1327. };
  1328. static struct i2c_driver tlv320dac33_i2c_driver = {
  1329. .driver = {
  1330. .name = "tlv320dac33",
  1331. .owner = THIS_MODULE,
  1332. },
  1333. .probe = dac33_i2c_probe,
  1334. .remove = __devexit_p(dac33_i2c_remove),
  1335. .id_table = tlv320dac33_i2c_id,
  1336. };
  1337. static int __init dac33_module_init(void)
  1338. {
  1339. int r;
  1340. r = i2c_add_driver(&tlv320dac33_i2c_driver);
  1341. if (r < 0) {
  1342. printk(KERN_ERR "DAC33: driver registration failed\n");
  1343. return r;
  1344. }
  1345. return 0;
  1346. }
  1347. module_init(dac33_module_init);
  1348. static void __exit dac33_module_exit(void)
  1349. {
  1350. i2c_del_driver(&tlv320dac33_i2c_driver);
  1351. }
  1352. module_exit(dac33_module_exit);
  1353. MODULE_DESCRIPTION("ASoC TLV320DAC33 codec driver");
  1354. MODULE_AUTHOR("Peter Ujfalusi <peter.ujfalusi@nokia.com>");
  1355. MODULE_LICENSE("GPL");