core.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482
  1. /*
  2. * Shared interrupt handling code for IPR and INTC2 types of IRQs.
  3. *
  4. * Copyright (C) 2007, 2008 Magnus Damm
  5. * Copyright (C) 2009, 2010 Paul Mundt
  6. *
  7. * Based on intc2.c and ipr.c
  8. *
  9. * Copyright (C) 1999 Niibe Yutaka & Takeshi Yaegashi
  10. * Copyright (C) 2000 Kazumoto Kojima
  11. * Copyright (C) 2001 David J. Mckay (david.mckay@st.com)
  12. * Copyright (C) 2003 Takashi Kusuda <kusuda-takashi@hitachi-ul.co.jp>
  13. * Copyright (C) 2005, 2006 Paul Mundt
  14. *
  15. * This file is subject to the terms and conditions of the GNU General Public
  16. * License. See the file "COPYING" in the main directory of this archive
  17. * for more details.
  18. */
  19. #define pr_fmt(fmt) "intc: " fmt
  20. #include <linux/init.h>
  21. #include <linux/irq.h>
  22. #include <linux/io.h>
  23. #include <linux/slab.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/sh_intc.h>
  26. #include <linux/sysdev.h>
  27. #include <linux/list.h>
  28. #include <linux/spinlock.h>
  29. #include <linux/radix-tree.h>
  30. #include "internals.h"
  31. LIST_HEAD(intc_list);
  32. DEFINE_RAW_SPINLOCK(intc_big_lock);
  33. unsigned int nr_intc_controllers;
  34. /*
  35. * Default priority level
  36. * - this needs to be at least 2 for 5-bit priorities on 7780
  37. */
  38. static unsigned int default_prio_level = 2; /* 2 - 16 */
  39. static unsigned int intc_prio_level[NR_IRQS]; /* for now */
  40. unsigned int intc_get_dfl_prio_level(void)
  41. {
  42. return default_prio_level;
  43. }
  44. unsigned int intc_get_prio_level(unsigned int irq)
  45. {
  46. return intc_prio_level[irq];
  47. }
  48. void intc_set_prio_level(unsigned int irq, unsigned int level)
  49. {
  50. unsigned long flags;
  51. raw_spin_lock_irqsave(&intc_big_lock, flags);
  52. intc_prio_level[irq] = level;
  53. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  54. }
  55. static void intc_redirect_irq(unsigned int irq, struct irq_desc *desc)
  56. {
  57. generic_handle_irq((unsigned int)get_irq_data(irq));
  58. }
  59. static void __init intc_register_irq(struct intc_desc *desc,
  60. struct intc_desc_int *d,
  61. intc_enum enum_id,
  62. unsigned int irq)
  63. {
  64. struct intc_handle_int *hp;
  65. struct irq_data *irq_data;
  66. unsigned int data[2], primary;
  67. unsigned long flags;
  68. /*
  69. * Register the IRQ position with the global IRQ map, then insert
  70. * it in to the radix tree.
  71. */
  72. irq_reserve_irq(irq);
  73. raw_spin_lock_irqsave(&intc_big_lock, flags);
  74. radix_tree_insert(&d->tree, enum_id, intc_irq_xlate_get(irq));
  75. raw_spin_unlock_irqrestore(&intc_big_lock, flags);
  76. /*
  77. * Prefer single interrupt source bitmap over other combinations:
  78. *
  79. * 1. bitmap, single interrupt source
  80. * 2. priority, single interrupt source
  81. * 3. bitmap, multiple interrupt sources (groups)
  82. * 4. priority, multiple interrupt sources (groups)
  83. */
  84. data[0] = intc_get_mask_handle(desc, d, enum_id, 0);
  85. data[1] = intc_get_prio_handle(desc, d, enum_id, 0);
  86. primary = 0;
  87. if (!data[0] && data[1])
  88. primary = 1;
  89. if (!data[0] && !data[1])
  90. pr_warning("missing unique irq mask for irq %d (vect 0x%04x)\n",
  91. irq, irq2evt(irq));
  92. data[0] = data[0] ? data[0] : intc_get_mask_handle(desc, d, enum_id, 1);
  93. data[1] = data[1] ? data[1] : intc_get_prio_handle(desc, d, enum_id, 1);
  94. if (!data[primary])
  95. primary ^= 1;
  96. BUG_ON(!data[primary]); /* must have primary masking method */
  97. irq_data = irq_get_irq_data(irq);
  98. disable_irq_nosync(irq);
  99. set_irq_chip_and_handler_name(irq, &d->chip,
  100. handle_level_irq, "level");
  101. set_irq_chip_data(irq, (void *)data[primary]);
  102. /*
  103. * set priority level
  104. */
  105. intc_set_prio_level(irq, intc_get_dfl_prio_level());
  106. /* enable secondary masking method if present */
  107. if (data[!primary])
  108. _intc_enable(irq_data, data[!primary]);
  109. /* add irq to d->prio list if priority is available */
  110. if (data[1]) {
  111. hp = d->prio + d->nr_prio;
  112. hp->irq = irq;
  113. hp->handle = data[1];
  114. if (primary) {
  115. /*
  116. * only secondary priority should access registers, so
  117. * set _INTC_FN(h) = REG_FN_ERR for intc_set_priority()
  118. */
  119. hp->handle &= ~_INTC_MK(0x0f, 0, 0, 0, 0, 0);
  120. hp->handle |= _INTC_MK(REG_FN_ERR, 0, 0, 0, 0, 0);
  121. }
  122. d->nr_prio++;
  123. }
  124. /* add irq to d->sense list if sense is available */
  125. data[0] = intc_get_sense_handle(desc, d, enum_id);
  126. if (data[0]) {
  127. (d->sense + d->nr_sense)->irq = irq;
  128. (d->sense + d->nr_sense)->handle = data[0];
  129. d->nr_sense++;
  130. }
  131. /* irq should be disabled by default */
  132. d->chip.irq_mask(irq_data);
  133. intc_set_ack_handle(irq, desc, d, enum_id);
  134. intc_set_dist_handle(irq, desc, d, enum_id);
  135. activate_irq(irq);
  136. }
  137. static unsigned int __init save_reg(struct intc_desc_int *d,
  138. unsigned int cnt,
  139. unsigned long value,
  140. unsigned int smp)
  141. {
  142. if (value) {
  143. value = intc_phys_to_virt(d, value);
  144. d->reg[cnt] = value;
  145. #ifdef CONFIG_SMP
  146. d->smp[cnt] = smp;
  147. #endif
  148. return 1;
  149. }
  150. return 0;
  151. }
  152. int __init register_intc_controller(struct intc_desc *desc)
  153. {
  154. unsigned int i, k, smp;
  155. struct intc_hw_desc *hw = &desc->hw;
  156. struct intc_desc_int *d;
  157. struct resource *res;
  158. pr_info("Registered controller '%s' with %u IRQs\n",
  159. desc->name, hw->nr_vectors);
  160. d = kzalloc(sizeof(*d), GFP_NOWAIT);
  161. if (!d)
  162. goto err0;
  163. INIT_LIST_HEAD(&d->list);
  164. list_add_tail(&d->list, &intc_list);
  165. raw_spin_lock_init(&d->lock);
  166. d->index = nr_intc_controllers;
  167. if (desc->num_resources) {
  168. d->nr_windows = desc->num_resources;
  169. d->window = kzalloc(d->nr_windows * sizeof(*d->window),
  170. GFP_NOWAIT);
  171. if (!d->window)
  172. goto err1;
  173. for (k = 0; k < d->nr_windows; k++) {
  174. res = desc->resource + k;
  175. WARN_ON(resource_type(res) != IORESOURCE_MEM);
  176. d->window[k].phys = res->start;
  177. d->window[k].size = resource_size(res);
  178. d->window[k].virt = ioremap_nocache(res->start,
  179. resource_size(res));
  180. if (!d->window[k].virt)
  181. goto err2;
  182. }
  183. }
  184. d->nr_reg = hw->mask_regs ? hw->nr_mask_regs * 2 : 0;
  185. #ifdef CONFIG_INTC_BALANCING
  186. if (d->nr_reg)
  187. d->nr_reg += hw->nr_mask_regs;
  188. #endif
  189. d->nr_reg += hw->prio_regs ? hw->nr_prio_regs * 2 : 0;
  190. d->nr_reg += hw->sense_regs ? hw->nr_sense_regs : 0;
  191. d->nr_reg += hw->ack_regs ? hw->nr_ack_regs : 0;
  192. d->nr_reg += hw->subgroups ? hw->nr_subgroups : 0;
  193. d->reg = kzalloc(d->nr_reg * sizeof(*d->reg), GFP_NOWAIT);
  194. if (!d->reg)
  195. goto err2;
  196. #ifdef CONFIG_SMP
  197. d->smp = kzalloc(d->nr_reg * sizeof(*d->smp), GFP_NOWAIT);
  198. if (!d->smp)
  199. goto err3;
  200. #endif
  201. k = 0;
  202. if (hw->mask_regs) {
  203. for (i = 0; i < hw->nr_mask_regs; i++) {
  204. smp = IS_SMP(hw->mask_regs[i]);
  205. k += save_reg(d, k, hw->mask_regs[i].set_reg, smp);
  206. k += save_reg(d, k, hw->mask_regs[i].clr_reg, smp);
  207. #ifdef CONFIG_INTC_BALANCING
  208. k += save_reg(d, k, hw->mask_regs[i].dist_reg, 0);
  209. #endif
  210. }
  211. }
  212. if (hw->prio_regs) {
  213. d->prio = kzalloc(hw->nr_vectors * sizeof(*d->prio),
  214. GFP_NOWAIT);
  215. if (!d->prio)
  216. goto err4;
  217. for (i = 0; i < hw->nr_prio_regs; i++) {
  218. smp = IS_SMP(hw->prio_regs[i]);
  219. k += save_reg(d, k, hw->prio_regs[i].set_reg, smp);
  220. k += save_reg(d, k, hw->prio_regs[i].clr_reg, smp);
  221. }
  222. }
  223. if (hw->sense_regs) {
  224. d->sense = kzalloc(hw->nr_vectors * sizeof(*d->sense),
  225. GFP_NOWAIT);
  226. if (!d->sense)
  227. goto err5;
  228. for (i = 0; i < hw->nr_sense_regs; i++)
  229. k += save_reg(d, k, hw->sense_regs[i].reg, 0);
  230. }
  231. if (hw->subgroups)
  232. for (i = 0; i < hw->nr_subgroups; i++)
  233. if (hw->subgroups[i].reg)
  234. k+= save_reg(d, k, hw->subgroups[i].reg, 0);
  235. memcpy(&d->chip, &intc_irq_chip, sizeof(struct irq_chip));
  236. d->chip.name = desc->name;
  237. if (hw->ack_regs)
  238. for (i = 0; i < hw->nr_ack_regs; i++)
  239. k += save_reg(d, k, hw->ack_regs[i].set_reg, 0);
  240. else
  241. d->chip.irq_mask_ack = d->chip.irq_disable;
  242. /* disable bits matching force_disable before registering irqs */
  243. if (desc->force_disable)
  244. intc_enable_disable_enum(desc, d, desc->force_disable, 0);
  245. /* disable bits matching force_enable before registering irqs */
  246. if (desc->force_enable)
  247. intc_enable_disable_enum(desc, d, desc->force_enable, 0);
  248. BUG_ON(k > 256); /* _INTC_ADDR_E() and _INTC_ADDR_D() are 8 bits */
  249. /* register the vectors one by one */
  250. for (i = 0; i < hw->nr_vectors; i++) {
  251. struct intc_vect *vect = hw->vectors + i;
  252. unsigned int irq = evt2irq(vect->vect);
  253. int res;
  254. if (!vect->enum_id)
  255. continue;
  256. res = irq_alloc_desc_at(irq, numa_node_id());
  257. if (res != irq && res != -EEXIST) {
  258. pr_err("can't get irq_desc for %d\n", irq);
  259. continue;
  260. }
  261. intc_irq_xlate_set(irq, vect->enum_id, d);
  262. intc_register_irq(desc, d, vect->enum_id, irq);
  263. for (k = i + 1; k < hw->nr_vectors; k++) {
  264. struct intc_vect *vect2 = hw->vectors + k;
  265. unsigned int irq2 = evt2irq(vect2->vect);
  266. if (vect->enum_id != vect2->enum_id)
  267. continue;
  268. /*
  269. * In the case of multi-evt handling and sparse
  270. * IRQ support, each vector still needs to have
  271. * its own backing irq_desc.
  272. */
  273. res = irq_alloc_desc_at(irq2, numa_node_id());
  274. if (res != irq2 && res != -EEXIST) {
  275. pr_err("can't get irq_desc for %d\n", irq2);
  276. continue;
  277. }
  278. vect2->enum_id = 0;
  279. /* redirect this interrupts to the first one */
  280. set_irq_chip(irq2, &dummy_irq_chip);
  281. set_irq_chained_handler(irq2, intc_redirect_irq);
  282. set_irq_data(irq2, (void *)irq);
  283. }
  284. }
  285. intc_subgroup_init(desc, d);
  286. /* enable bits matching force_enable after registering irqs */
  287. if (desc->force_enable)
  288. intc_enable_disable_enum(desc, d, desc->force_enable, 1);
  289. nr_intc_controllers++;
  290. return 0;
  291. err5:
  292. kfree(d->prio);
  293. err4:
  294. #ifdef CONFIG_SMP
  295. kfree(d->smp);
  296. err3:
  297. #endif
  298. kfree(d->reg);
  299. err2:
  300. for (k = 0; k < d->nr_windows; k++)
  301. if (d->window[k].virt)
  302. iounmap(d->window[k].virt);
  303. kfree(d->window);
  304. err1:
  305. kfree(d);
  306. err0:
  307. pr_err("unable to allocate INTC memory\n");
  308. return -ENOMEM;
  309. }
  310. static ssize_t
  311. show_intc_name(struct sys_device *dev, struct sysdev_attribute *attr, char *buf)
  312. {
  313. struct intc_desc_int *d;
  314. d = container_of(dev, struct intc_desc_int, sysdev);
  315. return sprintf(buf, "%s\n", d->chip.name);
  316. }
  317. static SYSDEV_ATTR(name, S_IRUGO, show_intc_name, NULL);
  318. static int intc_suspend(struct sys_device *dev, pm_message_t state)
  319. {
  320. struct intc_desc_int *d;
  321. struct irq_data *data;
  322. struct irq_desc *desc;
  323. struct irq_chip *chip;
  324. int irq;
  325. /* get intc controller associated with this sysdev */
  326. d = container_of(dev, struct intc_desc_int, sysdev);
  327. switch (state.event) {
  328. case PM_EVENT_ON:
  329. if (d->state.event != PM_EVENT_FREEZE)
  330. break;
  331. for_each_active_irq(irq) {
  332. desc = irq_to_desc(irq);
  333. data = irq_get_irq_data(irq);
  334. chip = irq_data_get_irq_chip(data);
  335. /*
  336. * This will catch the redirect and VIRQ cases
  337. * due to the dummy_irq_chip being inserted.
  338. */
  339. if (chip != &d->chip)
  340. continue;
  341. if (desc->status & IRQ_DISABLED)
  342. chip->irq_disable(data);
  343. else
  344. chip->irq_enable(data);
  345. }
  346. break;
  347. case PM_EVENT_FREEZE:
  348. /* nothing has to be done */
  349. break;
  350. case PM_EVENT_SUSPEND:
  351. /* enable wakeup irqs belonging to this intc controller */
  352. for_each_active_irq(irq) {
  353. desc = irq_to_desc(irq);
  354. data = irq_get_irq_data(irq);
  355. chip = irq_data_get_irq_chip(data);
  356. if (chip != &d->chip)
  357. continue;
  358. if ((desc->status & IRQ_WAKEUP))
  359. chip->irq_enable(data);
  360. }
  361. break;
  362. }
  363. d->state = state;
  364. return 0;
  365. }
  366. static int intc_resume(struct sys_device *dev)
  367. {
  368. return intc_suspend(dev, PMSG_ON);
  369. }
  370. struct sysdev_class intc_sysdev_class = {
  371. .name = "intc",
  372. .suspend = intc_suspend,
  373. .resume = intc_resume,
  374. };
  375. /* register this intc as sysdev to allow suspend/resume */
  376. static int __init register_intc_sysdevs(void)
  377. {
  378. struct intc_desc_int *d;
  379. int error;
  380. error = sysdev_class_register(&intc_sysdev_class);
  381. if (!error) {
  382. list_for_each_entry(d, &intc_list, list) {
  383. d->sysdev.id = d->index;
  384. d->sysdev.cls = &intc_sysdev_class;
  385. error = sysdev_register(&d->sysdev);
  386. if (error == 0)
  387. error = sysdev_create_file(&d->sysdev,
  388. &attr_name);
  389. if (error)
  390. break;
  391. }
  392. }
  393. if (error)
  394. pr_err("sysdev registration error\n");
  395. return error;
  396. }
  397. device_initcall(register_intc_sysdevs);