htc_drv_init.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950
  1. /*
  2. * Copyright (c) 2010 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include "htc.h"
  17. MODULE_AUTHOR("Atheros Communications");
  18. MODULE_LICENSE("Dual BSD/GPL");
  19. MODULE_DESCRIPTION("Atheros driver 802.11n HTC based wireless devices");
  20. static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
  21. module_param_named(debug, ath9k_debug, uint, 0);
  22. MODULE_PARM_DESC(debug, "Debugging mask");
  23. int htc_modparam_nohwcrypt;
  24. module_param_named(nohwcrypt, htc_modparam_nohwcrypt, int, 0444);
  25. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
  26. #define CHAN2G(_freq, _idx) { \
  27. .center_freq = (_freq), \
  28. .hw_value = (_idx), \
  29. .max_power = 20, \
  30. }
  31. #define CHAN5G(_freq, _idx) { \
  32. .band = IEEE80211_BAND_5GHZ, \
  33. .center_freq = (_freq), \
  34. .hw_value = (_idx), \
  35. .max_power = 20, \
  36. }
  37. #define ATH_HTC_BTCOEX_PRODUCT_ID "wb193"
  38. static struct ieee80211_channel ath9k_2ghz_channels[] = {
  39. CHAN2G(2412, 0), /* Channel 1 */
  40. CHAN2G(2417, 1), /* Channel 2 */
  41. CHAN2G(2422, 2), /* Channel 3 */
  42. CHAN2G(2427, 3), /* Channel 4 */
  43. CHAN2G(2432, 4), /* Channel 5 */
  44. CHAN2G(2437, 5), /* Channel 6 */
  45. CHAN2G(2442, 6), /* Channel 7 */
  46. CHAN2G(2447, 7), /* Channel 8 */
  47. CHAN2G(2452, 8), /* Channel 9 */
  48. CHAN2G(2457, 9), /* Channel 10 */
  49. CHAN2G(2462, 10), /* Channel 11 */
  50. CHAN2G(2467, 11), /* Channel 12 */
  51. CHAN2G(2472, 12), /* Channel 13 */
  52. CHAN2G(2484, 13), /* Channel 14 */
  53. };
  54. static struct ieee80211_channel ath9k_5ghz_channels[] = {
  55. /* _We_ call this UNII 1 */
  56. CHAN5G(5180, 14), /* Channel 36 */
  57. CHAN5G(5200, 15), /* Channel 40 */
  58. CHAN5G(5220, 16), /* Channel 44 */
  59. CHAN5G(5240, 17), /* Channel 48 */
  60. /* _We_ call this UNII 2 */
  61. CHAN5G(5260, 18), /* Channel 52 */
  62. CHAN5G(5280, 19), /* Channel 56 */
  63. CHAN5G(5300, 20), /* Channel 60 */
  64. CHAN5G(5320, 21), /* Channel 64 */
  65. /* _We_ call this "Middle band" */
  66. CHAN5G(5500, 22), /* Channel 100 */
  67. CHAN5G(5520, 23), /* Channel 104 */
  68. CHAN5G(5540, 24), /* Channel 108 */
  69. CHAN5G(5560, 25), /* Channel 112 */
  70. CHAN5G(5580, 26), /* Channel 116 */
  71. CHAN5G(5600, 27), /* Channel 120 */
  72. CHAN5G(5620, 28), /* Channel 124 */
  73. CHAN5G(5640, 29), /* Channel 128 */
  74. CHAN5G(5660, 30), /* Channel 132 */
  75. CHAN5G(5680, 31), /* Channel 136 */
  76. CHAN5G(5700, 32), /* Channel 140 */
  77. /* _We_ call this UNII 3 */
  78. CHAN5G(5745, 33), /* Channel 149 */
  79. CHAN5G(5765, 34), /* Channel 153 */
  80. CHAN5G(5785, 35), /* Channel 157 */
  81. CHAN5G(5805, 36), /* Channel 161 */
  82. CHAN5G(5825, 37), /* Channel 165 */
  83. };
  84. /* Atheros hardware rate code addition for short premble */
  85. #define SHPCHECK(__hw_rate, __flags) \
  86. ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04) : 0)
  87. #define RATE(_bitrate, _hw_rate, _flags) { \
  88. .bitrate = (_bitrate), \
  89. .flags = (_flags), \
  90. .hw_value = (_hw_rate), \
  91. .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
  92. }
  93. static struct ieee80211_rate ath9k_legacy_rates[] = {
  94. RATE(10, 0x1b, 0),
  95. RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE), /* shortp : 0x1e */
  96. RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE), /* shortp: 0x1d */
  97. RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE), /* short: 0x1c */
  98. RATE(60, 0x0b, 0),
  99. RATE(90, 0x0f, 0),
  100. RATE(120, 0x0a, 0),
  101. RATE(180, 0x0e, 0),
  102. RATE(240, 0x09, 0),
  103. RATE(360, 0x0d, 0),
  104. RATE(480, 0x08, 0),
  105. RATE(540, 0x0c, 0),
  106. };
  107. static int ath9k_htc_wait_for_target(struct ath9k_htc_priv *priv)
  108. {
  109. int time_left;
  110. if (atomic_read(&priv->htc->tgt_ready) > 0) {
  111. atomic_dec(&priv->htc->tgt_ready);
  112. return 0;
  113. }
  114. /* Firmware can take up to 50ms to get ready, to be safe use 1 second */
  115. time_left = wait_for_completion_timeout(&priv->htc->target_wait, HZ);
  116. if (!time_left) {
  117. dev_err(priv->dev, "ath9k_htc: Target is unresponsive\n");
  118. return -ETIMEDOUT;
  119. }
  120. atomic_dec(&priv->htc->tgt_ready);
  121. return 0;
  122. }
  123. static void ath9k_deinit_priv(struct ath9k_htc_priv *priv)
  124. {
  125. ath9k_htc_exit_debug(priv->ah);
  126. ath9k_hw_deinit(priv->ah);
  127. tasklet_kill(&priv->wmi_tasklet);
  128. tasklet_kill(&priv->rx_tasklet);
  129. tasklet_kill(&priv->tx_tasklet);
  130. kfree(priv->ah);
  131. priv->ah = NULL;
  132. }
  133. static void ath9k_deinit_device(struct ath9k_htc_priv *priv)
  134. {
  135. struct ieee80211_hw *hw = priv->hw;
  136. wiphy_rfkill_stop_polling(hw->wiphy);
  137. ath9k_deinit_leds(priv);
  138. ieee80211_unregister_hw(hw);
  139. ath9k_rx_cleanup(priv);
  140. ath9k_tx_cleanup(priv);
  141. ath9k_deinit_priv(priv);
  142. }
  143. static inline int ath9k_htc_connect_svc(struct ath9k_htc_priv *priv,
  144. u16 service_id,
  145. void (*tx) (void *,
  146. struct sk_buff *,
  147. enum htc_endpoint_id,
  148. bool txok),
  149. enum htc_endpoint_id *ep_id)
  150. {
  151. struct htc_service_connreq req;
  152. memset(&req, 0, sizeof(struct htc_service_connreq));
  153. req.service_id = service_id;
  154. req.ep_callbacks.priv = priv;
  155. req.ep_callbacks.rx = ath9k_htc_rxep;
  156. req.ep_callbacks.tx = tx;
  157. return htc_connect_service(priv->htc, &req, ep_id);
  158. }
  159. static int ath9k_init_htc_services(struct ath9k_htc_priv *priv, u16 devid)
  160. {
  161. int ret;
  162. /* WMI CMD*/
  163. ret = ath9k_wmi_connect(priv->htc, priv->wmi, &priv->wmi_cmd_ep);
  164. if (ret)
  165. goto err;
  166. /* Beacon */
  167. ret = ath9k_htc_connect_svc(priv, WMI_BEACON_SVC, ath9k_htc_beaconep,
  168. &priv->beacon_ep);
  169. if (ret)
  170. goto err;
  171. /* CAB */
  172. ret = ath9k_htc_connect_svc(priv, WMI_CAB_SVC, ath9k_htc_txep,
  173. &priv->cab_ep);
  174. if (ret)
  175. goto err;
  176. /* UAPSD */
  177. ret = ath9k_htc_connect_svc(priv, WMI_UAPSD_SVC, ath9k_htc_txep,
  178. &priv->uapsd_ep);
  179. if (ret)
  180. goto err;
  181. /* MGMT */
  182. ret = ath9k_htc_connect_svc(priv, WMI_MGMT_SVC, ath9k_htc_txep,
  183. &priv->mgmt_ep);
  184. if (ret)
  185. goto err;
  186. /* DATA BE */
  187. ret = ath9k_htc_connect_svc(priv, WMI_DATA_BE_SVC, ath9k_htc_txep,
  188. &priv->data_be_ep);
  189. if (ret)
  190. goto err;
  191. /* DATA BK */
  192. ret = ath9k_htc_connect_svc(priv, WMI_DATA_BK_SVC, ath9k_htc_txep,
  193. &priv->data_bk_ep);
  194. if (ret)
  195. goto err;
  196. /* DATA VI */
  197. ret = ath9k_htc_connect_svc(priv, WMI_DATA_VI_SVC, ath9k_htc_txep,
  198. &priv->data_vi_ep);
  199. if (ret)
  200. goto err;
  201. /* DATA VO */
  202. ret = ath9k_htc_connect_svc(priv, WMI_DATA_VO_SVC, ath9k_htc_txep,
  203. &priv->data_vo_ep);
  204. if (ret)
  205. goto err;
  206. /*
  207. * Setup required credits before initializing HTC.
  208. * This is a bit hacky, but, since queuing is done in
  209. * the HIF layer, shouldn't matter much.
  210. */
  211. switch(devid) {
  212. case 0x7010:
  213. case 0x7015:
  214. case 0x9018:
  215. case 0xA704:
  216. case 0x1200:
  217. priv->htc->credits = 45;
  218. break;
  219. default:
  220. priv->htc->credits = 33;
  221. }
  222. ret = htc_init(priv->htc);
  223. if (ret)
  224. goto err;
  225. dev_info(priv->dev, "ath9k_htc: HTC initialized with %d credits\n",
  226. priv->htc->credits);
  227. return 0;
  228. err:
  229. dev_err(priv->dev, "ath9k_htc: Unable to initialize HTC services\n");
  230. return ret;
  231. }
  232. static int ath9k_reg_notifier(struct wiphy *wiphy,
  233. struct regulatory_request *request)
  234. {
  235. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  236. struct ath9k_htc_priv *priv = hw->priv;
  237. return ath_reg_notifier_apply(wiphy, request,
  238. ath9k_hw_regulatory(priv->ah));
  239. }
  240. static unsigned int ath9k_regread(void *hw_priv, u32 reg_offset)
  241. {
  242. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  243. struct ath_common *common = ath9k_hw_common(ah);
  244. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  245. __be32 val, reg = cpu_to_be32(reg_offset);
  246. int r;
  247. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_READ_CMDID,
  248. (u8 *) &reg, sizeof(reg),
  249. (u8 *) &val, sizeof(val),
  250. 100);
  251. if (unlikely(r)) {
  252. ath_print(common, ATH_DBG_WMI,
  253. "REGISTER READ FAILED: (0x%04x, %d)\n",
  254. reg_offset, r);
  255. return -EIO;
  256. }
  257. return be32_to_cpu(val);
  258. }
  259. static void ath9k_regwrite_single(void *hw_priv, u32 val, u32 reg_offset)
  260. {
  261. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  262. struct ath_common *common = ath9k_hw_common(ah);
  263. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  264. __be32 buf[2] = {
  265. cpu_to_be32(reg_offset),
  266. cpu_to_be32(val),
  267. };
  268. int r;
  269. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  270. (u8 *) &buf, sizeof(buf),
  271. (u8 *) &val, sizeof(val),
  272. 100);
  273. if (unlikely(r)) {
  274. ath_print(common, ATH_DBG_WMI,
  275. "REGISTER WRITE FAILED:(0x%04x, %d)\n",
  276. reg_offset, r);
  277. }
  278. }
  279. static void ath9k_regwrite_buffer(void *hw_priv, u32 val, u32 reg_offset)
  280. {
  281. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  282. struct ath_common *common = ath9k_hw_common(ah);
  283. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  284. u32 rsp_status;
  285. int r;
  286. mutex_lock(&priv->wmi->multi_write_mutex);
  287. /* Store the register/value */
  288. priv->wmi->multi_write[priv->wmi->multi_write_idx].reg =
  289. cpu_to_be32(reg_offset);
  290. priv->wmi->multi_write[priv->wmi->multi_write_idx].val =
  291. cpu_to_be32(val);
  292. priv->wmi->multi_write_idx++;
  293. /* If the buffer is full, send it out. */
  294. if (priv->wmi->multi_write_idx == MAX_CMD_NUMBER) {
  295. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  296. (u8 *) &priv->wmi->multi_write,
  297. sizeof(struct register_write) * priv->wmi->multi_write_idx,
  298. (u8 *) &rsp_status, sizeof(rsp_status),
  299. 100);
  300. if (unlikely(r)) {
  301. ath_print(common, ATH_DBG_WMI,
  302. "REGISTER WRITE FAILED, multi len: %d\n",
  303. priv->wmi->multi_write_idx);
  304. }
  305. priv->wmi->multi_write_idx = 0;
  306. }
  307. mutex_unlock(&priv->wmi->multi_write_mutex);
  308. }
  309. static void ath9k_regwrite(void *hw_priv, u32 val, u32 reg_offset)
  310. {
  311. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  312. struct ath_common *common = ath9k_hw_common(ah);
  313. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  314. if (atomic_read(&priv->wmi->mwrite_cnt))
  315. ath9k_regwrite_buffer(hw_priv, val, reg_offset);
  316. else
  317. ath9k_regwrite_single(hw_priv, val, reg_offset);
  318. }
  319. static void ath9k_enable_regwrite_buffer(void *hw_priv)
  320. {
  321. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  322. struct ath_common *common = ath9k_hw_common(ah);
  323. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  324. atomic_inc(&priv->wmi->mwrite_cnt);
  325. }
  326. static void ath9k_regwrite_flush(void *hw_priv)
  327. {
  328. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  329. struct ath_common *common = ath9k_hw_common(ah);
  330. struct ath9k_htc_priv *priv = (struct ath9k_htc_priv *) common->priv;
  331. u32 rsp_status;
  332. int r;
  333. atomic_dec(&priv->wmi->mwrite_cnt);
  334. mutex_lock(&priv->wmi->multi_write_mutex);
  335. if (priv->wmi->multi_write_idx) {
  336. r = ath9k_wmi_cmd(priv->wmi, WMI_REG_WRITE_CMDID,
  337. (u8 *) &priv->wmi->multi_write,
  338. sizeof(struct register_write) * priv->wmi->multi_write_idx,
  339. (u8 *) &rsp_status, sizeof(rsp_status),
  340. 100);
  341. if (unlikely(r)) {
  342. ath_print(common, ATH_DBG_WMI,
  343. "REGISTER WRITE FAILED, multi len: %d\n",
  344. priv->wmi->multi_write_idx);
  345. }
  346. priv->wmi->multi_write_idx = 0;
  347. }
  348. mutex_unlock(&priv->wmi->multi_write_mutex);
  349. }
  350. static const struct ath_ops ath9k_common_ops = {
  351. .read = ath9k_regread,
  352. .write = ath9k_regwrite,
  353. .enable_write_buffer = ath9k_enable_regwrite_buffer,
  354. .write_flush = ath9k_regwrite_flush,
  355. };
  356. static void ath_usb_read_cachesize(struct ath_common *common, int *csz)
  357. {
  358. *csz = L1_CACHE_BYTES >> 2;
  359. }
  360. static bool ath_usb_eeprom_read(struct ath_common *common, u32 off, u16 *data)
  361. {
  362. struct ath_hw *ah = (struct ath_hw *) common->ah;
  363. (void)REG_READ(ah, AR5416_EEPROM_OFFSET + (off << AR5416_EEPROM_S));
  364. if (!ath9k_hw_wait(ah,
  365. AR_EEPROM_STATUS_DATA,
  366. AR_EEPROM_STATUS_DATA_BUSY |
  367. AR_EEPROM_STATUS_DATA_PROT_ACCESS, 0,
  368. AH_WAIT_TIMEOUT))
  369. return false;
  370. *data = MS(REG_READ(ah, AR_EEPROM_STATUS_DATA),
  371. AR_EEPROM_STATUS_DATA_VAL);
  372. return true;
  373. }
  374. static const struct ath_bus_ops ath9k_usb_bus_ops = {
  375. .ath_bus_type = ATH_USB,
  376. .read_cachesize = ath_usb_read_cachesize,
  377. .eeprom_read = ath_usb_eeprom_read,
  378. };
  379. static void setup_ht_cap(struct ath9k_htc_priv *priv,
  380. struct ieee80211_sta_ht_cap *ht_info)
  381. {
  382. struct ath_common *common = ath9k_hw_common(priv->ah);
  383. u8 tx_streams, rx_streams;
  384. int i;
  385. ht_info->ht_supported = true;
  386. ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  387. IEEE80211_HT_CAP_SM_PS |
  388. IEEE80211_HT_CAP_SGI_40 |
  389. IEEE80211_HT_CAP_DSSSCCK40;
  390. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
  391. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  392. ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
  393. ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
  394. ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
  395. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  396. /* ath9k_htc supports only 1 or 2 stream devices */
  397. tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, 2);
  398. rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, 2);
  399. ath_print(common, ATH_DBG_CONFIG,
  400. "TX streams %d, RX streams: %d\n",
  401. tx_streams, rx_streams);
  402. if (tx_streams != rx_streams) {
  403. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  404. ht_info->mcs.tx_params |= ((tx_streams - 1) <<
  405. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  406. }
  407. for (i = 0; i < rx_streams; i++)
  408. ht_info->mcs.rx_mask[i] = 0xff;
  409. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
  410. }
  411. static int ath9k_init_queues(struct ath9k_htc_priv *priv)
  412. {
  413. struct ath_common *common = ath9k_hw_common(priv->ah);
  414. int i;
  415. for (i = 0; i < ARRAY_SIZE(priv->hwq_map); i++)
  416. priv->hwq_map[i] = -1;
  417. priv->beaconq = ath9k_hw_beaconq_setup(priv->ah);
  418. if (priv->beaconq == -1) {
  419. ath_print(common, ATH_DBG_FATAL,
  420. "Unable to setup BEACON xmit queue\n");
  421. goto err;
  422. }
  423. priv->cabq = ath9k_htc_cabq_setup(priv);
  424. if (priv->cabq == -1) {
  425. ath_print(common, ATH_DBG_FATAL,
  426. "Unable to setup CAB xmit queue\n");
  427. goto err;
  428. }
  429. if (!ath9k_htc_txq_setup(priv, WME_AC_BE)) {
  430. ath_print(common, ATH_DBG_FATAL,
  431. "Unable to setup xmit queue for BE traffic\n");
  432. goto err;
  433. }
  434. if (!ath9k_htc_txq_setup(priv, WME_AC_BK)) {
  435. ath_print(common, ATH_DBG_FATAL,
  436. "Unable to setup xmit queue for BK traffic\n");
  437. goto err;
  438. }
  439. if (!ath9k_htc_txq_setup(priv, WME_AC_VI)) {
  440. ath_print(common, ATH_DBG_FATAL,
  441. "Unable to setup xmit queue for VI traffic\n");
  442. goto err;
  443. }
  444. if (!ath9k_htc_txq_setup(priv, WME_AC_VO)) {
  445. ath_print(common, ATH_DBG_FATAL,
  446. "Unable to setup xmit queue for VO traffic\n");
  447. goto err;
  448. }
  449. return 0;
  450. err:
  451. return -EINVAL;
  452. }
  453. static void ath9k_init_crypto(struct ath9k_htc_priv *priv)
  454. {
  455. struct ath_common *common = ath9k_hw_common(priv->ah);
  456. int i = 0;
  457. /* Get the hardware key cache size. */
  458. common->keymax = priv->ah->caps.keycache_size;
  459. if (common->keymax > ATH_KEYMAX) {
  460. ath_print(common, ATH_DBG_ANY,
  461. "Warning, using only %u entries in %u key cache\n",
  462. ATH_KEYMAX, common->keymax);
  463. common->keymax = ATH_KEYMAX;
  464. }
  465. if (priv->ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
  466. common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
  467. /*
  468. * Reset the key cache since some parts do not
  469. * reset the contents on initial power up.
  470. */
  471. for (i = 0; i < common->keymax; i++)
  472. ath_hw_keyreset(common, (u16) i);
  473. }
  474. static void ath9k_init_channels_rates(struct ath9k_htc_priv *priv)
  475. {
  476. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
  477. priv->sbands[IEEE80211_BAND_2GHZ].channels =
  478. ath9k_2ghz_channels;
  479. priv->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
  480. priv->sbands[IEEE80211_BAND_2GHZ].n_channels =
  481. ARRAY_SIZE(ath9k_2ghz_channels);
  482. priv->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
  483. priv->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
  484. ARRAY_SIZE(ath9k_legacy_rates);
  485. }
  486. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
  487. priv->sbands[IEEE80211_BAND_5GHZ].channels = ath9k_5ghz_channels;
  488. priv->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
  489. priv->sbands[IEEE80211_BAND_5GHZ].n_channels =
  490. ARRAY_SIZE(ath9k_5ghz_channels);
  491. priv->sbands[IEEE80211_BAND_5GHZ].bitrates =
  492. ath9k_legacy_rates + 4;
  493. priv->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
  494. ARRAY_SIZE(ath9k_legacy_rates) - 4;
  495. }
  496. }
  497. static void ath9k_init_misc(struct ath9k_htc_priv *priv)
  498. {
  499. struct ath_common *common = ath9k_hw_common(priv->ah);
  500. common->tx_chainmask = priv->ah->caps.tx_chainmask;
  501. common->rx_chainmask = priv->ah->caps.rx_chainmask;
  502. memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
  503. priv->ah->opmode = NL80211_IFTYPE_STATION;
  504. }
  505. static void ath9k_init_btcoex(struct ath9k_htc_priv *priv)
  506. {
  507. int qnum;
  508. switch (priv->ah->btcoex_hw.scheme) {
  509. case ATH_BTCOEX_CFG_NONE:
  510. break;
  511. case ATH_BTCOEX_CFG_3WIRE:
  512. priv->ah->btcoex_hw.btactive_gpio = 7;
  513. priv->ah->btcoex_hw.btpriority_gpio = 6;
  514. priv->ah->btcoex_hw.wlanactive_gpio = 8;
  515. priv->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
  516. ath9k_hw_btcoex_init_3wire(priv->ah);
  517. ath_htc_init_btcoex_work(priv);
  518. qnum = priv->hwq_map[WME_AC_BE];
  519. ath9k_hw_init_btcoex_hw(priv->ah, qnum);
  520. break;
  521. default:
  522. WARN_ON(1);
  523. break;
  524. }
  525. }
  526. static int ath9k_init_priv(struct ath9k_htc_priv *priv,
  527. u16 devid, char *product)
  528. {
  529. struct ath_hw *ah = NULL;
  530. struct ath_common *common;
  531. int ret = 0, csz = 0;
  532. priv->op_flags |= OP_INVALID;
  533. ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
  534. if (!ah)
  535. return -ENOMEM;
  536. ah->hw_version.devid = devid;
  537. ah->hw_version.subsysid = 0; /* FIXME */
  538. priv->ah = ah;
  539. common = ath9k_hw_common(ah);
  540. common->ops = &ath9k_common_ops;
  541. common->bus_ops = &ath9k_usb_bus_ops;
  542. common->ah = ah;
  543. common->hw = priv->hw;
  544. common->priv = priv;
  545. common->debug_mask = ath9k_debug;
  546. spin_lock_init(&priv->wmi->wmi_lock);
  547. spin_lock_init(&priv->beacon_lock);
  548. spin_lock_init(&priv->tx_lock);
  549. mutex_init(&priv->mutex);
  550. mutex_init(&priv->htc_pm_lock);
  551. tasklet_init(&priv->wmi_tasklet, ath9k_wmi_tasklet,
  552. (unsigned long)priv);
  553. tasklet_init(&priv->rx_tasklet, ath9k_rx_tasklet,
  554. (unsigned long)priv);
  555. tasklet_init(&priv->tx_tasklet, ath9k_tx_tasklet, (unsigned long)priv);
  556. INIT_DELAYED_WORK(&priv->ath9k_ani_work, ath9k_ani_work);
  557. INIT_WORK(&priv->ps_work, ath9k_ps_work);
  558. /*
  559. * Cache line size is used to size and align various
  560. * structures used to communicate with the hardware.
  561. */
  562. ath_read_cachesize(common, &csz);
  563. common->cachelsz = csz << 2; /* convert to bytes */
  564. ret = ath9k_hw_init(ah);
  565. if (ret) {
  566. ath_print(common, ATH_DBG_FATAL,
  567. "Unable to initialize hardware; "
  568. "initialization status: %d\n", ret);
  569. goto err_hw;
  570. }
  571. ret = ath9k_htc_init_debug(ah);
  572. if (ret) {
  573. ath_print(common, ATH_DBG_FATAL,
  574. "Unable to create debugfs files\n");
  575. goto err_debug;
  576. }
  577. ret = ath9k_init_queues(priv);
  578. if (ret)
  579. goto err_queues;
  580. ath9k_init_crypto(priv);
  581. ath9k_init_channels_rates(priv);
  582. ath9k_init_misc(priv);
  583. if (product && strncmp(product, ATH_HTC_BTCOEX_PRODUCT_ID, 5) == 0) {
  584. ah->btcoex_hw.scheme = ATH_BTCOEX_CFG_3WIRE;
  585. ath9k_init_btcoex(priv);
  586. }
  587. return 0;
  588. err_queues:
  589. ath9k_htc_exit_debug(ah);
  590. err_debug:
  591. ath9k_hw_deinit(ah);
  592. err_hw:
  593. kfree(ah);
  594. priv->ah = NULL;
  595. return ret;
  596. }
  597. static void ath9k_set_hw_capab(struct ath9k_htc_priv *priv,
  598. struct ieee80211_hw *hw)
  599. {
  600. struct ath_common *common = ath9k_hw_common(priv->ah);
  601. hw->flags = IEEE80211_HW_SIGNAL_DBM |
  602. IEEE80211_HW_AMPDU_AGGREGATION |
  603. IEEE80211_HW_SPECTRUM_MGMT |
  604. IEEE80211_HW_HAS_RATE_CONTROL |
  605. IEEE80211_HW_RX_INCLUDES_FCS |
  606. IEEE80211_HW_SUPPORTS_PS |
  607. IEEE80211_HW_PS_NULLFUNC_STACK;
  608. hw->wiphy->interface_modes =
  609. BIT(NL80211_IFTYPE_STATION) |
  610. BIT(NL80211_IFTYPE_ADHOC);
  611. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  612. hw->queues = 4;
  613. hw->channel_change_time = 5000;
  614. hw->max_listen_interval = 10;
  615. hw->vif_data_size = sizeof(struct ath9k_htc_vif);
  616. hw->sta_data_size = sizeof(struct ath9k_htc_sta);
  617. /* tx_frame_hdr is larger than tx_mgmt_hdr anyway */
  618. hw->extra_tx_headroom = sizeof(struct tx_frame_hdr) +
  619. sizeof(struct htc_frame_hdr) + 4;
  620. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
  621. hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  622. &priv->sbands[IEEE80211_BAND_2GHZ];
  623. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
  624. hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  625. &priv->sbands[IEEE80211_BAND_5GHZ];
  626. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
  627. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
  628. setup_ht_cap(priv,
  629. &priv->sbands[IEEE80211_BAND_2GHZ].ht_cap);
  630. if (priv->ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
  631. setup_ht_cap(priv,
  632. &priv->sbands[IEEE80211_BAND_5GHZ].ht_cap);
  633. }
  634. SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
  635. }
  636. static int ath9k_init_device(struct ath9k_htc_priv *priv,
  637. u16 devid, char *product)
  638. {
  639. struct ieee80211_hw *hw = priv->hw;
  640. struct ath_common *common;
  641. struct ath_hw *ah;
  642. int error = 0;
  643. struct ath_regulatory *reg;
  644. /* Bring up device */
  645. error = ath9k_init_priv(priv, devid, product);
  646. if (error != 0)
  647. goto err_init;
  648. ah = priv->ah;
  649. common = ath9k_hw_common(ah);
  650. ath9k_set_hw_capab(priv, hw);
  651. /* Initialize regulatory */
  652. error = ath_regd_init(&common->regulatory, priv->hw->wiphy,
  653. ath9k_reg_notifier);
  654. if (error)
  655. goto err_regd;
  656. reg = &common->regulatory;
  657. /* Setup TX */
  658. error = ath9k_tx_init(priv);
  659. if (error != 0)
  660. goto err_tx;
  661. /* Setup RX */
  662. error = ath9k_rx_init(priv);
  663. if (error != 0)
  664. goto err_rx;
  665. /* Register with mac80211 */
  666. error = ieee80211_register_hw(hw);
  667. if (error)
  668. goto err_register;
  669. /* Handle world regulatory */
  670. if (!ath_is_world_regd(reg)) {
  671. error = regulatory_hint(hw->wiphy, reg->alpha2);
  672. if (error)
  673. goto err_world;
  674. }
  675. ath9k_init_leds(priv);
  676. ath9k_start_rfkill_poll(priv);
  677. return 0;
  678. err_world:
  679. ieee80211_unregister_hw(hw);
  680. err_register:
  681. ath9k_rx_cleanup(priv);
  682. err_rx:
  683. ath9k_tx_cleanup(priv);
  684. err_tx:
  685. /* Nothing */
  686. err_regd:
  687. ath9k_deinit_priv(priv);
  688. err_init:
  689. return error;
  690. }
  691. int ath9k_htc_probe_device(struct htc_target *htc_handle, struct device *dev,
  692. u16 devid, char *product)
  693. {
  694. struct ieee80211_hw *hw;
  695. struct ath9k_htc_priv *priv;
  696. int ret;
  697. hw = ieee80211_alloc_hw(sizeof(struct ath9k_htc_priv), &ath9k_htc_ops);
  698. if (!hw)
  699. return -ENOMEM;
  700. priv = hw->priv;
  701. priv->hw = hw;
  702. priv->htc = htc_handle;
  703. priv->dev = dev;
  704. htc_handle->drv_priv = priv;
  705. SET_IEEE80211_DEV(hw, priv->dev);
  706. ret = ath9k_htc_wait_for_target(priv);
  707. if (ret)
  708. goto err_free;
  709. priv->wmi = ath9k_init_wmi(priv);
  710. if (!priv->wmi) {
  711. ret = -EINVAL;
  712. goto err_free;
  713. }
  714. ret = ath9k_init_htc_services(priv, devid);
  715. if (ret)
  716. goto err_init;
  717. /* The device may have been unplugged earlier. */
  718. priv->op_flags &= ~OP_UNPLUGGED;
  719. ret = ath9k_init_device(priv, devid, product);
  720. if (ret)
  721. goto err_init;
  722. return 0;
  723. err_init:
  724. ath9k_deinit_wmi(priv);
  725. err_free:
  726. ieee80211_free_hw(hw);
  727. return ret;
  728. }
  729. void ath9k_htc_disconnect_device(struct htc_target *htc_handle, bool hotunplug)
  730. {
  731. if (htc_handle->drv_priv) {
  732. /* Check if the device has been yanked out. */
  733. if (hotunplug)
  734. htc_handle->drv_priv->op_flags |= OP_UNPLUGGED;
  735. ath9k_deinit_device(htc_handle->drv_priv);
  736. ath9k_deinit_wmi(htc_handle->drv_priv);
  737. ieee80211_free_hw(htc_handle->drv_priv->hw);
  738. }
  739. }
  740. #ifdef CONFIG_PM
  741. void ath9k_htc_suspend(struct htc_target *htc_handle)
  742. {
  743. ath9k_htc_setpower(htc_handle->drv_priv, ATH9K_PM_FULL_SLEEP);
  744. }
  745. int ath9k_htc_resume(struct htc_target *htc_handle)
  746. {
  747. int ret;
  748. ret = ath9k_htc_wait_for_target(htc_handle->drv_priv);
  749. if (ret)
  750. return ret;
  751. ret = ath9k_init_htc_services(htc_handle->drv_priv,
  752. htc_handle->drv_priv->ah->hw_version.devid);
  753. return ret;
  754. }
  755. #endif
  756. static int __init ath9k_htc_init(void)
  757. {
  758. int error;
  759. error = ath9k_htc_debug_create_root();
  760. if (error < 0) {
  761. printk(KERN_ERR
  762. "ath9k_htc: Unable to create debugfs root: %d\n",
  763. error);
  764. goto err_dbg;
  765. }
  766. error = ath9k_hif_usb_init();
  767. if (error < 0) {
  768. printk(KERN_ERR
  769. "ath9k_htc: No USB devices found,"
  770. " driver not installed.\n");
  771. error = -ENODEV;
  772. goto err_usb;
  773. }
  774. return 0;
  775. err_usb:
  776. ath9k_htc_debug_remove_root();
  777. err_dbg:
  778. return error;
  779. }
  780. module_init(ath9k_htc_init);
  781. static void __exit ath9k_htc_exit(void)
  782. {
  783. ath9k_hif_usb_exit();
  784. ath9k_htc_debug_remove_root();
  785. printk(KERN_INFO "ath9k_htc: Driver unloaded\n");
  786. }
  787. module_exit(ath9k_htc_exit);