fw.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912
  1. /*
  2. * Copyright (c) 2004, 2005 Topspin Communications. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  4. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. #include <linux/mlx4/cmd.h>
  35. #include <linux/cache.h>
  36. #include "fw.h"
  37. #include "icm.h"
  38. enum {
  39. MLX4_COMMAND_INTERFACE_MIN_REV = 2,
  40. MLX4_COMMAND_INTERFACE_MAX_REV = 3,
  41. MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS = 3,
  42. };
  43. extern void __buggy_use_of_MLX4_GET(void);
  44. extern void __buggy_use_of_MLX4_PUT(void);
  45. static int enable_qos;
  46. module_param(enable_qos, bool, 0444);
  47. MODULE_PARM_DESC(enable_qos, "Enable Quality of Service support in the HCA (default: off)");
  48. #define MLX4_GET(dest, source, offset) \
  49. do { \
  50. void *__p = (char *) (source) + (offset); \
  51. switch (sizeof (dest)) { \
  52. case 1: (dest) = *(u8 *) __p; break; \
  53. case 2: (dest) = be16_to_cpup(__p); break; \
  54. case 4: (dest) = be32_to_cpup(__p); break; \
  55. case 8: (dest) = be64_to_cpup(__p); break; \
  56. default: __buggy_use_of_MLX4_GET(); \
  57. } \
  58. } while (0)
  59. #define MLX4_PUT(dest, source, offset) \
  60. do { \
  61. void *__d = ((char *) (dest) + (offset)); \
  62. switch (sizeof(source)) { \
  63. case 1: *(u8 *) __d = (source); break; \
  64. case 2: *(__be16 *) __d = cpu_to_be16(source); break; \
  65. case 4: *(__be32 *) __d = cpu_to_be32(source); break; \
  66. case 8: *(__be64 *) __d = cpu_to_be64(source); break; \
  67. default: __buggy_use_of_MLX4_PUT(); \
  68. } \
  69. } while (0)
  70. static void dump_dev_cap_flags(struct mlx4_dev *dev, u32 flags)
  71. {
  72. static const char *fname[] = {
  73. [ 0] = "RC transport",
  74. [ 1] = "UC transport",
  75. [ 2] = "UD transport",
  76. [ 3] = "XRC transport",
  77. [ 4] = "reliable multicast",
  78. [ 5] = "FCoIB support",
  79. [ 6] = "SRQ support",
  80. [ 7] = "IPoIB checksum offload",
  81. [ 8] = "P_Key violation counter",
  82. [ 9] = "Q_Key violation counter",
  83. [10] = "VMM",
  84. [12] = "DPDP",
  85. [15] = "Big LSO headers",
  86. [16] = "MW support",
  87. [17] = "APM support",
  88. [18] = "Atomic ops support",
  89. [19] = "Raw multicast support",
  90. [20] = "Address vector port checking support",
  91. [21] = "UD multicast support",
  92. [24] = "Demand paging support",
  93. [25] = "Router support",
  94. [30] = "IBoE support"
  95. };
  96. int i;
  97. mlx4_dbg(dev, "DEV_CAP flags:\n");
  98. for (i = 0; i < ARRAY_SIZE(fname); ++i)
  99. if (fname[i] && (flags & (1 << i)))
  100. mlx4_dbg(dev, " %s\n", fname[i]);
  101. }
  102. int mlx4_MOD_STAT_CFG(struct mlx4_dev *dev, struct mlx4_mod_stat_cfg *cfg)
  103. {
  104. struct mlx4_cmd_mailbox *mailbox;
  105. u32 *inbox;
  106. int err = 0;
  107. #define MOD_STAT_CFG_IN_SIZE 0x100
  108. #define MOD_STAT_CFG_PG_SZ_M_OFFSET 0x002
  109. #define MOD_STAT_CFG_PG_SZ_OFFSET 0x003
  110. mailbox = mlx4_alloc_cmd_mailbox(dev);
  111. if (IS_ERR(mailbox))
  112. return PTR_ERR(mailbox);
  113. inbox = mailbox->buf;
  114. memset(inbox, 0, MOD_STAT_CFG_IN_SIZE);
  115. MLX4_PUT(inbox, cfg->log_pg_sz, MOD_STAT_CFG_PG_SZ_OFFSET);
  116. MLX4_PUT(inbox, cfg->log_pg_sz_m, MOD_STAT_CFG_PG_SZ_M_OFFSET);
  117. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_MOD_STAT_CFG,
  118. MLX4_CMD_TIME_CLASS_A);
  119. mlx4_free_cmd_mailbox(dev, mailbox);
  120. return err;
  121. }
  122. int mlx4_QUERY_DEV_CAP(struct mlx4_dev *dev, struct mlx4_dev_cap *dev_cap)
  123. {
  124. struct mlx4_cmd_mailbox *mailbox;
  125. u32 *outbox;
  126. u8 field;
  127. u32 field32;
  128. u16 size;
  129. u16 stat_rate;
  130. int err;
  131. int i;
  132. #define QUERY_DEV_CAP_OUT_SIZE 0x100
  133. #define QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET 0x10
  134. #define QUERY_DEV_CAP_MAX_QP_SZ_OFFSET 0x11
  135. #define QUERY_DEV_CAP_RSVD_QP_OFFSET 0x12
  136. #define QUERY_DEV_CAP_MAX_QP_OFFSET 0x13
  137. #define QUERY_DEV_CAP_RSVD_SRQ_OFFSET 0x14
  138. #define QUERY_DEV_CAP_MAX_SRQ_OFFSET 0x15
  139. #define QUERY_DEV_CAP_RSVD_EEC_OFFSET 0x16
  140. #define QUERY_DEV_CAP_MAX_EEC_OFFSET 0x17
  141. #define QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET 0x19
  142. #define QUERY_DEV_CAP_RSVD_CQ_OFFSET 0x1a
  143. #define QUERY_DEV_CAP_MAX_CQ_OFFSET 0x1b
  144. #define QUERY_DEV_CAP_MAX_MPT_OFFSET 0x1d
  145. #define QUERY_DEV_CAP_RSVD_EQ_OFFSET 0x1e
  146. #define QUERY_DEV_CAP_MAX_EQ_OFFSET 0x1f
  147. #define QUERY_DEV_CAP_RSVD_MTT_OFFSET 0x20
  148. #define QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET 0x21
  149. #define QUERY_DEV_CAP_RSVD_MRW_OFFSET 0x22
  150. #define QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET 0x23
  151. #define QUERY_DEV_CAP_MAX_AV_OFFSET 0x27
  152. #define QUERY_DEV_CAP_MAX_REQ_QP_OFFSET 0x29
  153. #define QUERY_DEV_CAP_MAX_RES_QP_OFFSET 0x2b
  154. #define QUERY_DEV_CAP_MAX_GSO_OFFSET 0x2d
  155. #define QUERY_DEV_CAP_MAX_RDMA_OFFSET 0x2f
  156. #define QUERY_DEV_CAP_RSZ_SRQ_OFFSET 0x33
  157. #define QUERY_DEV_CAP_ACK_DELAY_OFFSET 0x35
  158. #define QUERY_DEV_CAP_MTU_WIDTH_OFFSET 0x36
  159. #define QUERY_DEV_CAP_VL_PORT_OFFSET 0x37
  160. #define QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET 0x38
  161. #define QUERY_DEV_CAP_MAX_GID_OFFSET 0x3b
  162. #define QUERY_DEV_CAP_RATE_SUPPORT_OFFSET 0x3c
  163. #define QUERY_DEV_CAP_MAX_PKEY_OFFSET 0x3f
  164. #define QUERY_DEV_CAP_UDP_RSS_OFFSET 0x42
  165. #define QUERY_DEV_CAP_ETH_UC_LOOPBACK_OFFSET 0x43
  166. #define QUERY_DEV_CAP_FLAGS_OFFSET 0x44
  167. #define QUERY_DEV_CAP_RSVD_UAR_OFFSET 0x48
  168. #define QUERY_DEV_CAP_UAR_SZ_OFFSET 0x49
  169. #define QUERY_DEV_CAP_PAGE_SZ_OFFSET 0x4b
  170. #define QUERY_DEV_CAP_BF_OFFSET 0x4c
  171. #define QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET 0x4d
  172. #define QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET 0x4e
  173. #define QUERY_DEV_CAP_LOG_MAX_BF_PAGES_OFFSET 0x4f
  174. #define QUERY_DEV_CAP_MAX_SG_SQ_OFFSET 0x51
  175. #define QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET 0x52
  176. #define QUERY_DEV_CAP_MAX_SG_RQ_OFFSET 0x55
  177. #define QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET 0x56
  178. #define QUERY_DEV_CAP_MAX_QP_MCG_OFFSET 0x61
  179. #define QUERY_DEV_CAP_RSVD_MCG_OFFSET 0x62
  180. #define QUERY_DEV_CAP_MAX_MCG_OFFSET 0x63
  181. #define QUERY_DEV_CAP_RSVD_PD_OFFSET 0x64
  182. #define QUERY_DEV_CAP_MAX_PD_OFFSET 0x65
  183. #define QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET 0x80
  184. #define QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET 0x82
  185. #define QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET 0x84
  186. #define QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET 0x86
  187. #define QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET 0x88
  188. #define QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET 0x8a
  189. #define QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET 0x8c
  190. #define QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET 0x8e
  191. #define QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET 0x90
  192. #define QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET 0x92
  193. #define QUERY_DEV_CAP_BMME_FLAGS_OFFSET 0x94
  194. #define QUERY_DEV_CAP_RSVD_LKEY_OFFSET 0x98
  195. #define QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET 0xa0
  196. mailbox = mlx4_alloc_cmd_mailbox(dev);
  197. if (IS_ERR(mailbox))
  198. return PTR_ERR(mailbox);
  199. outbox = mailbox->buf;
  200. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_DEV_CAP,
  201. MLX4_CMD_TIME_CLASS_A);
  202. if (err)
  203. goto out;
  204. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_QP_OFFSET);
  205. dev_cap->reserved_qps = 1 << (field & 0xf);
  206. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_OFFSET);
  207. dev_cap->max_qps = 1 << (field & 0x1f);
  208. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_SRQ_OFFSET);
  209. dev_cap->reserved_srqs = 1 << (field >> 4);
  210. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_OFFSET);
  211. dev_cap->max_srqs = 1 << (field & 0x1f);
  212. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_SZ_OFFSET);
  213. dev_cap->max_cq_sz = 1 << field;
  214. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_CQ_OFFSET);
  215. dev_cap->reserved_cqs = 1 << (field & 0xf);
  216. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_CQ_OFFSET);
  217. dev_cap->max_cqs = 1 << (field & 0x1f);
  218. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MPT_OFFSET);
  219. dev_cap->max_mpts = 1 << (field & 0x3f);
  220. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_EQ_OFFSET);
  221. dev_cap->reserved_eqs = field & 0xf;
  222. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_EQ_OFFSET);
  223. dev_cap->max_eqs = 1 << (field & 0xf);
  224. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MTT_OFFSET);
  225. dev_cap->reserved_mtts = 1 << (field >> 4);
  226. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MRW_SZ_OFFSET);
  227. dev_cap->max_mrw_sz = 1 << field;
  228. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MRW_OFFSET);
  229. dev_cap->reserved_mrws = 1 << (field & 0xf);
  230. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MTT_SEG_OFFSET);
  231. dev_cap->max_mtt_seg = 1 << (field & 0x3f);
  232. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_REQ_QP_OFFSET);
  233. dev_cap->max_requester_per_qp = 1 << (field & 0x3f);
  234. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RES_QP_OFFSET);
  235. dev_cap->max_responder_per_qp = 1 << (field & 0x3f);
  236. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GSO_OFFSET);
  237. field &= 0x1f;
  238. if (!field)
  239. dev_cap->max_gso_sz = 0;
  240. else
  241. dev_cap->max_gso_sz = 1 << field;
  242. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_RDMA_OFFSET);
  243. dev_cap->max_rdma_global = 1 << (field & 0x3f);
  244. MLX4_GET(field, outbox, QUERY_DEV_CAP_ACK_DELAY_OFFSET);
  245. dev_cap->local_ca_ack_delay = field & 0x1f;
  246. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  247. dev_cap->num_ports = field & 0xf;
  248. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MSG_SZ_OFFSET);
  249. dev_cap->max_msg_sz = 1 << (field & 0x1f);
  250. MLX4_GET(stat_rate, outbox, QUERY_DEV_CAP_RATE_SUPPORT_OFFSET);
  251. dev_cap->stat_rate_support = stat_rate;
  252. MLX4_GET(field, outbox, QUERY_DEV_CAP_UDP_RSS_OFFSET);
  253. dev_cap->udp_rss = field & 0x1;
  254. MLX4_GET(field, outbox, QUERY_DEV_CAP_ETH_UC_LOOPBACK_OFFSET);
  255. dev_cap->loopback_support = field & 0x1;
  256. MLX4_GET(dev_cap->flags, outbox, QUERY_DEV_CAP_FLAGS_OFFSET);
  257. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_UAR_OFFSET);
  258. dev_cap->reserved_uars = field >> 4;
  259. MLX4_GET(field, outbox, QUERY_DEV_CAP_UAR_SZ_OFFSET);
  260. dev_cap->uar_size = 1 << ((field & 0x3f) + 20);
  261. MLX4_GET(field, outbox, QUERY_DEV_CAP_PAGE_SZ_OFFSET);
  262. dev_cap->min_page_sz = 1 << field;
  263. MLX4_GET(field, outbox, QUERY_DEV_CAP_BF_OFFSET);
  264. if (field & 0x80) {
  265. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_BF_REG_SZ_OFFSET);
  266. dev_cap->bf_reg_size = 1 << (field & 0x1f);
  267. MLX4_GET(field, outbox, QUERY_DEV_CAP_LOG_MAX_BF_REGS_PER_PAGE_OFFSET);
  268. if ((1 << (field & 0x3f)) > (PAGE_SIZE / dev_cap->bf_reg_size)) {
  269. mlx4_warn(dev, "firmware bug: log2 # of blue flame regs is invalid (%d), forcing 3\n", field & 0x1f);
  270. field = 3;
  271. }
  272. dev_cap->bf_regs_per_page = 1 << (field & 0x3f);
  273. mlx4_dbg(dev, "BlueFlame available (reg size %d, regs/page %d)\n",
  274. dev_cap->bf_reg_size, dev_cap->bf_regs_per_page);
  275. } else {
  276. dev_cap->bf_reg_size = 0;
  277. mlx4_dbg(dev, "BlueFlame not available\n");
  278. }
  279. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_SQ_OFFSET);
  280. dev_cap->max_sq_sg = field;
  281. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_SQ_OFFSET);
  282. dev_cap->max_sq_desc_sz = size;
  283. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_MCG_OFFSET);
  284. dev_cap->max_qp_per_mcg = 1 << field;
  285. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_MCG_OFFSET);
  286. dev_cap->reserved_mgms = field & 0xf;
  287. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_MCG_OFFSET);
  288. dev_cap->max_mcgs = 1 << field;
  289. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSVD_PD_OFFSET);
  290. dev_cap->reserved_pds = field >> 4;
  291. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PD_OFFSET);
  292. dev_cap->max_pds = 1 << (field & 0x3f);
  293. MLX4_GET(size, outbox, QUERY_DEV_CAP_RDMARC_ENTRY_SZ_OFFSET);
  294. dev_cap->rdmarc_entry_sz = size;
  295. MLX4_GET(size, outbox, QUERY_DEV_CAP_QPC_ENTRY_SZ_OFFSET);
  296. dev_cap->qpc_entry_sz = size;
  297. MLX4_GET(size, outbox, QUERY_DEV_CAP_AUX_ENTRY_SZ_OFFSET);
  298. dev_cap->aux_entry_sz = size;
  299. MLX4_GET(size, outbox, QUERY_DEV_CAP_ALTC_ENTRY_SZ_OFFSET);
  300. dev_cap->altc_entry_sz = size;
  301. MLX4_GET(size, outbox, QUERY_DEV_CAP_EQC_ENTRY_SZ_OFFSET);
  302. dev_cap->eqc_entry_sz = size;
  303. MLX4_GET(size, outbox, QUERY_DEV_CAP_CQC_ENTRY_SZ_OFFSET);
  304. dev_cap->cqc_entry_sz = size;
  305. MLX4_GET(size, outbox, QUERY_DEV_CAP_SRQ_ENTRY_SZ_OFFSET);
  306. dev_cap->srq_entry_sz = size;
  307. MLX4_GET(size, outbox, QUERY_DEV_CAP_C_MPT_ENTRY_SZ_OFFSET);
  308. dev_cap->cmpt_entry_sz = size;
  309. MLX4_GET(size, outbox, QUERY_DEV_CAP_MTT_ENTRY_SZ_OFFSET);
  310. dev_cap->mtt_entry_sz = size;
  311. MLX4_GET(size, outbox, QUERY_DEV_CAP_D_MPT_ENTRY_SZ_OFFSET);
  312. dev_cap->dmpt_entry_sz = size;
  313. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SRQ_SZ_OFFSET);
  314. dev_cap->max_srq_sz = 1 << field;
  315. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_QP_SZ_OFFSET);
  316. dev_cap->max_qp_sz = 1 << field;
  317. MLX4_GET(field, outbox, QUERY_DEV_CAP_RSZ_SRQ_OFFSET);
  318. dev_cap->resize_srq = field & 1;
  319. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_SG_RQ_OFFSET);
  320. dev_cap->max_rq_sg = field;
  321. MLX4_GET(size, outbox, QUERY_DEV_CAP_MAX_DESC_SZ_RQ_OFFSET);
  322. dev_cap->max_rq_desc_sz = size;
  323. MLX4_GET(dev_cap->bmme_flags, outbox,
  324. QUERY_DEV_CAP_BMME_FLAGS_OFFSET);
  325. MLX4_GET(dev_cap->reserved_lkey, outbox,
  326. QUERY_DEV_CAP_RSVD_LKEY_OFFSET);
  327. MLX4_GET(dev_cap->max_icm_sz, outbox,
  328. QUERY_DEV_CAP_MAX_ICM_SZ_OFFSET);
  329. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  330. for (i = 1; i <= dev_cap->num_ports; ++i) {
  331. MLX4_GET(field, outbox, QUERY_DEV_CAP_VL_PORT_OFFSET);
  332. dev_cap->max_vl[i] = field >> 4;
  333. MLX4_GET(field, outbox, QUERY_DEV_CAP_MTU_WIDTH_OFFSET);
  334. dev_cap->ib_mtu[i] = field >> 4;
  335. dev_cap->max_port_width[i] = field & 0xf;
  336. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_GID_OFFSET);
  337. dev_cap->max_gids[i] = 1 << (field & 0xf);
  338. MLX4_GET(field, outbox, QUERY_DEV_CAP_MAX_PKEY_OFFSET);
  339. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  340. }
  341. } else {
  342. #define QUERY_PORT_SUPPORTED_TYPE_OFFSET 0x00
  343. #define QUERY_PORT_MTU_OFFSET 0x01
  344. #define QUERY_PORT_ETH_MTU_OFFSET 0x02
  345. #define QUERY_PORT_WIDTH_OFFSET 0x06
  346. #define QUERY_PORT_MAX_GID_PKEY_OFFSET 0x07
  347. #define QUERY_PORT_MAX_MACVLAN_OFFSET 0x0a
  348. #define QUERY_PORT_MAX_VL_OFFSET 0x0b
  349. #define QUERY_PORT_MAC_OFFSET 0x10
  350. #define QUERY_PORT_TRANS_VENDOR_OFFSET 0x18
  351. #define QUERY_PORT_WAVELENGTH_OFFSET 0x1c
  352. #define QUERY_PORT_TRANS_CODE_OFFSET 0x20
  353. for (i = 1; i <= dev_cap->num_ports; ++i) {
  354. err = mlx4_cmd_box(dev, 0, mailbox->dma, i, 0, MLX4_CMD_QUERY_PORT,
  355. MLX4_CMD_TIME_CLASS_B);
  356. if (err)
  357. goto out;
  358. MLX4_GET(field, outbox, QUERY_PORT_SUPPORTED_TYPE_OFFSET);
  359. dev_cap->supported_port_types[i] = field & 3;
  360. MLX4_GET(field, outbox, QUERY_PORT_MTU_OFFSET);
  361. dev_cap->ib_mtu[i] = field & 0xf;
  362. MLX4_GET(field, outbox, QUERY_PORT_WIDTH_OFFSET);
  363. dev_cap->max_port_width[i] = field & 0xf;
  364. MLX4_GET(field, outbox, QUERY_PORT_MAX_GID_PKEY_OFFSET);
  365. dev_cap->max_gids[i] = 1 << (field >> 4);
  366. dev_cap->max_pkeys[i] = 1 << (field & 0xf);
  367. MLX4_GET(field, outbox, QUERY_PORT_MAX_VL_OFFSET);
  368. dev_cap->max_vl[i] = field & 0xf;
  369. MLX4_GET(field, outbox, QUERY_PORT_MAX_MACVLAN_OFFSET);
  370. dev_cap->log_max_macs[i] = field & 0xf;
  371. dev_cap->log_max_vlans[i] = field >> 4;
  372. MLX4_GET(dev_cap->eth_mtu[i], outbox, QUERY_PORT_ETH_MTU_OFFSET);
  373. MLX4_GET(dev_cap->def_mac[i], outbox, QUERY_PORT_MAC_OFFSET);
  374. MLX4_GET(field32, outbox, QUERY_PORT_TRANS_VENDOR_OFFSET);
  375. dev_cap->trans_type[i] = field32 >> 24;
  376. dev_cap->vendor_oui[i] = field32 & 0xffffff;
  377. MLX4_GET(dev_cap->wavelength[i], outbox, QUERY_PORT_WAVELENGTH_OFFSET);
  378. MLX4_GET(dev_cap->trans_code[i], outbox, QUERY_PORT_TRANS_CODE_OFFSET);
  379. }
  380. }
  381. mlx4_dbg(dev, "Base MM extensions: flags %08x, rsvd L_Key %08x\n",
  382. dev_cap->bmme_flags, dev_cap->reserved_lkey);
  383. /*
  384. * Each UAR has 4 EQ doorbells; so if a UAR is reserved, then
  385. * we can't use any EQs whose doorbell falls on that page,
  386. * even if the EQ itself isn't reserved.
  387. */
  388. dev_cap->reserved_eqs = max(dev_cap->reserved_uars * 4,
  389. dev_cap->reserved_eqs);
  390. mlx4_dbg(dev, "Max ICM size %lld MB\n",
  391. (unsigned long long) dev_cap->max_icm_sz >> 20);
  392. mlx4_dbg(dev, "Max QPs: %d, reserved QPs: %d, entry size: %d\n",
  393. dev_cap->max_qps, dev_cap->reserved_qps, dev_cap->qpc_entry_sz);
  394. mlx4_dbg(dev, "Max SRQs: %d, reserved SRQs: %d, entry size: %d\n",
  395. dev_cap->max_srqs, dev_cap->reserved_srqs, dev_cap->srq_entry_sz);
  396. mlx4_dbg(dev, "Max CQs: %d, reserved CQs: %d, entry size: %d\n",
  397. dev_cap->max_cqs, dev_cap->reserved_cqs, dev_cap->cqc_entry_sz);
  398. mlx4_dbg(dev, "Max EQs: %d, reserved EQs: %d, entry size: %d\n",
  399. dev_cap->max_eqs, dev_cap->reserved_eqs, dev_cap->eqc_entry_sz);
  400. mlx4_dbg(dev, "reserved MPTs: %d, reserved MTTs: %d\n",
  401. dev_cap->reserved_mrws, dev_cap->reserved_mtts);
  402. mlx4_dbg(dev, "Max PDs: %d, reserved PDs: %d, reserved UARs: %d\n",
  403. dev_cap->max_pds, dev_cap->reserved_pds, dev_cap->reserved_uars);
  404. mlx4_dbg(dev, "Max QP/MCG: %d, reserved MGMs: %d\n",
  405. dev_cap->max_pds, dev_cap->reserved_mgms);
  406. mlx4_dbg(dev, "Max CQEs: %d, max WQEs: %d, max SRQ WQEs: %d\n",
  407. dev_cap->max_cq_sz, dev_cap->max_qp_sz, dev_cap->max_srq_sz);
  408. mlx4_dbg(dev, "Local CA ACK delay: %d, max MTU: %d, port width cap: %d\n",
  409. dev_cap->local_ca_ack_delay, 128 << dev_cap->ib_mtu[1],
  410. dev_cap->max_port_width[1]);
  411. mlx4_dbg(dev, "Max SQ desc size: %d, max SQ S/G: %d\n",
  412. dev_cap->max_sq_desc_sz, dev_cap->max_sq_sg);
  413. mlx4_dbg(dev, "Max RQ desc size: %d, max RQ S/G: %d\n",
  414. dev_cap->max_rq_desc_sz, dev_cap->max_rq_sg);
  415. mlx4_dbg(dev, "Max GSO size: %d\n", dev_cap->max_gso_sz);
  416. dump_dev_cap_flags(dev, dev_cap->flags);
  417. out:
  418. mlx4_free_cmd_mailbox(dev, mailbox);
  419. return err;
  420. }
  421. int mlx4_map_cmd(struct mlx4_dev *dev, u16 op, struct mlx4_icm *icm, u64 virt)
  422. {
  423. struct mlx4_cmd_mailbox *mailbox;
  424. struct mlx4_icm_iter iter;
  425. __be64 *pages;
  426. int lg;
  427. int nent = 0;
  428. int i;
  429. int err = 0;
  430. int ts = 0, tc = 0;
  431. mailbox = mlx4_alloc_cmd_mailbox(dev);
  432. if (IS_ERR(mailbox))
  433. return PTR_ERR(mailbox);
  434. memset(mailbox->buf, 0, MLX4_MAILBOX_SIZE);
  435. pages = mailbox->buf;
  436. for (mlx4_icm_first(icm, &iter);
  437. !mlx4_icm_last(&iter);
  438. mlx4_icm_next(&iter)) {
  439. /*
  440. * We have to pass pages that are aligned to their
  441. * size, so find the least significant 1 in the
  442. * address or size and use that as our log2 size.
  443. */
  444. lg = ffs(mlx4_icm_addr(&iter) | mlx4_icm_size(&iter)) - 1;
  445. if (lg < MLX4_ICM_PAGE_SHIFT) {
  446. mlx4_warn(dev, "Got FW area not aligned to %d (%llx/%lx).\n",
  447. MLX4_ICM_PAGE_SIZE,
  448. (unsigned long long) mlx4_icm_addr(&iter),
  449. mlx4_icm_size(&iter));
  450. err = -EINVAL;
  451. goto out;
  452. }
  453. for (i = 0; i < mlx4_icm_size(&iter) >> lg; ++i) {
  454. if (virt != -1) {
  455. pages[nent * 2] = cpu_to_be64(virt);
  456. virt += 1 << lg;
  457. }
  458. pages[nent * 2 + 1] =
  459. cpu_to_be64((mlx4_icm_addr(&iter) + (i << lg)) |
  460. (lg - MLX4_ICM_PAGE_SHIFT));
  461. ts += 1 << (lg - 10);
  462. ++tc;
  463. if (++nent == MLX4_MAILBOX_SIZE / 16) {
  464. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op,
  465. MLX4_CMD_TIME_CLASS_B);
  466. if (err)
  467. goto out;
  468. nent = 0;
  469. }
  470. }
  471. }
  472. if (nent)
  473. err = mlx4_cmd(dev, mailbox->dma, nent, 0, op, MLX4_CMD_TIME_CLASS_B);
  474. if (err)
  475. goto out;
  476. switch (op) {
  477. case MLX4_CMD_MAP_FA:
  478. mlx4_dbg(dev, "Mapped %d chunks/%d KB for FW.\n", tc, ts);
  479. break;
  480. case MLX4_CMD_MAP_ICM_AUX:
  481. mlx4_dbg(dev, "Mapped %d chunks/%d KB for ICM aux.\n", tc, ts);
  482. break;
  483. case MLX4_CMD_MAP_ICM:
  484. mlx4_dbg(dev, "Mapped %d chunks/%d KB at %llx for ICM.\n",
  485. tc, ts, (unsigned long long) virt - (ts << 10));
  486. break;
  487. }
  488. out:
  489. mlx4_free_cmd_mailbox(dev, mailbox);
  490. return err;
  491. }
  492. int mlx4_MAP_FA(struct mlx4_dev *dev, struct mlx4_icm *icm)
  493. {
  494. return mlx4_map_cmd(dev, MLX4_CMD_MAP_FA, icm, -1);
  495. }
  496. int mlx4_UNMAP_FA(struct mlx4_dev *dev)
  497. {
  498. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_UNMAP_FA, MLX4_CMD_TIME_CLASS_B);
  499. }
  500. int mlx4_RUN_FW(struct mlx4_dev *dev)
  501. {
  502. return mlx4_cmd(dev, 0, 0, 0, MLX4_CMD_RUN_FW, MLX4_CMD_TIME_CLASS_A);
  503. }
  504. int mlx4_QUERY_FW(struct mlx4_dev *dev)
  505. {
  506. struct mlx4_fw *fw = &mlx4_priv(dev)->fw;
  507. struct mlx4_cmd *cmd = &mlx4_priv(dev)->cmd;
  508. struct mlx4_cmd_mailbox *mailbox;
  509. u32 *outbox;
  510. int err = 0;
  511. u64 fw_ver;
  512. u16 cmd_if_rev;
  513. u8 lg;
  514. #define QUERY_FW_OUT_SIZE 0x100
  515. #define QUERY_FW_VER_OFFSET 0x00
  516. #define QUERY_FW_CMD_IF_REV_OFFSET 0x0a
  517. #define QUERY_FW_MAX_CMD_OFFSET 0x0f
  518. #define QUERY_FW_ERR_START_OFFSET 0x30
  519. #define QUERY_FW_ERR_SIZE_OFFSET 0x38
  520. #define QUERY_FW_ERR_BAR_OFFSET 0x3c
  521. #define QUERY_FW_SIZE_OFFSET 0x00
  522. #define QUERY_FW_CLR_INT_BASE_OFFSET 0x20
  523. #define QUERY_FW_CLR_INT_BAR_OFFSET 0x28
  524. mailbox = mlx4_alloc_cmd_mailbox(dev);
  525. if (IS_ERR(mailbox))
  526. return PTR_ERR(mailbox);
  527. outbox = mailbox->buf;
  528. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_FW,
  529. MLX4_CMD_TIME_CLASS_A);
  530. if (err)
  531. goto out;
  532. MLX4_GET(fw_ver, outbox, QUERY_FW_VER_OFFSET);
  533. /*
  534. * FW subminor version is at more significant bits than minor
  535. * version, so swap here.
  536. */
  537. dev->caps.fw_ver = (fw_ver & 0xffff00000000ull) |
  538. ((fw_ver & 0xffff0000ull) >> 16) |
  539. ((fw_ver & 0x0000ffffull) << 16);
  540. MLX4_GET(cmd_if_rev, outbox, QUERY_FW_CMD_IF_REV_OFFSET);
  541. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_MIN_REV ||
  542. cmd_if_rev > MLX4_COMMAND_INTERFACE_MAX_REV) {
  543. mlx4_err(dev, "Installed FW has unsupported "
  544. "command interface revision %d.\n",
  545. cmd_if_rev);
  546. mlx4_err(dev, "(Installed FW version is %d.%d.%03d)\n",
  547. (int) (dev->caps.fw_ver >> 32),
  548. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  549. (int) dev->caps.fw_ver & 0xffff);
  550. mlx4_err(dev, "This driver version supports only revisions %d to %d.\n",
  551. MLX4_COMMAND_INTERFACE_MIN_REV, MLX4_COMMAND_INTERFACE_MAX_REV);
  552. err = -ENODEV;
  553. goto out;
  554. }
  555. if (cmd_if_rev < MLX4_COMMAND_INTERFACE_NEW_PORT_CMDS)
  556. dev->flags |= MLX4_FLAG_OLD_PORT_CMDS;
  557. MLX4_GET(lg, outbox, QUERY_FW_MAX_CMD_OFFSET);
  558. cmd->max_cmds = 1 << lg;
  559. mlx4_dbg(dev, "FW version %d.%d.%03d (cmd intf rev %d), max commands %d\n",
  560. (int) (dev->caps.fw_ver >> 32),
  561. (int) (dev->caps.fw_ver >> 16) & 0xffff,
  562. (int) dev->caps.fw_ver & 0xffff,
  563. cmd_if_rev, cmd->max_cmds);
  564. MLX4_GET(fw->catas_offset, outbox, QUERY_FW_ERR_START_OFFSET);
  565. MLX4_GET(fw->catas_size, outbox, QUERY_FW_ERR_SIZE_OFFSET);
  566. MLX4_GET(fw->catas_bar, outbox, QUERY_FW_ERR_BAR_OFFSET);
  567. fw->catas_bar = (fw->catas_bar >> 6) * 2;
  568. mlx4_dbg(dev, "Catastrophic error buffer at 0x%llx, size 0x%x, BAR %d\n",
  569. (unsigned long long) fw->catas_offset, fw->catas_size, fw->catas_bar);
  570. MLX4_GET(fw->fw_pages, outbox, QUERY_FW_SIZE_OFFSET);
  571. MLX4_GET(fw->clr_int_base, outbox, QUERY_FW_CLR_INT_BASE_OFFSET);
  572. MLX4_GET(fw->clr_int_bar, outbox, QUERY_FW_CLR_INT_BAR_OFFSET);
  573. fw->clr_int_bar = (fw->clr_int_bar >> 6) * 2;
  574. mlx4_dbg(dev, "FW size %d KB\n", fw->fw_pages >> 2);
  575. /*
  576. * Round up number of system pages needed in case
  577. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  578. */
  579. fw->fw_pages =
  580. ALIGN(fw->fw_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  581. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  582. mlx4_dbg(dev, "Clear int @ %llx, BAR %d\n",
  583. (unsigned long long) fw->clr_int_base, fw->clr_int_bar);
  584. out:
  585. mlx4_free_cmd_mailbox(dev, mailbox);
  586. return err;
  587. }
  588. static void get_board_id(void *vsd, char *board_id)
  589. {
  590. int i;
  591. #define VSD_OFFSET_SIG1 0x00
  592. #define VSD_OFFSET_SIG2 0xde
  593. #define VSD_OFFSET_MLX_BOARD_ID 0xd0
  594. #define VSD_OFFSET_TS_BOARD_ID 0x20
  595. #define VSD_SIGNATURE_TOPSPIN 0x5ad
  596. memset(board_id, 0, MLX4_BOARD_ID_LEN);
  597. if (be16_to_cpup(vsd + VSD_OFFSET_SIG1) == VSD_SIGNATURE_TOPSPIN &&
  598. be16_to_cpup(vsd + VSD_OFFSET_SIG2) == VSD_SIGNATURE_TOPSPIN) {
  599. strlcpy(board_id, vsd + VSD_OFFSET_TS_BOARD_ID, MLX4_BOARD_ID_LEN);
  600. } else {
  601. /*
  602. * The board ID is a string but the firmware byte
  603. * swaps each 4-byte word before passing it back to
  604. * us. Therefore we need to swab it before printing.
  605. */
  606. for (i = 0; i < 4; ++i)
  607. ((u32 *) board_id)[i] =
  608. swab32(*(u32 *) (vsd + VSD_OFFSET_MLX_BOARD_ID + i * 4));
  609. }
  610. }
  611. int mlx4_QUERY_ADAPTER(struct mlx4_dev *dev, struct mlx4_adapter *adapter)
  612. {
  613. struct mlx4_cmd_mailbox *mailbox;
  614. u32 *outbox;
  615. int err;
  616. #define QUERY_ADAPTER_OUT_SIZE 0x100
  617. #define QUERY_ADAPTER_INTA_PIN_OFFSET 0x10
  618. #define QUERY_ADAPTER_VSD_OFFSET 0x20
  619. mailbox = mlx4_alloc_cmd_mailbox(dev);
  620. if (IS_ERR(mailbox))
  621. return PTR_ERR(mailbox);
  622. outbox = mailbox->buf;
  623. err = mlx4_cmd_box(dev, 0, mailbox->dma, 0, 0, MLX4_CMD_QUERY_ADAPTER,
  624. MLX4_CMD_TIME_CLASS_A);
  625. if (err)
  626. goto out;
  627. MLX4_GET(adapter->inta_pin, outbox, QUERY_ADAPTER_INTA_PIN_OFFSET);
  628. get_board_id(outbox + QUERY_ADAPTER_VSD_OFFSET / 4,
  629. adapter->board_id);
  630. out:
  631. mlx4_free_cmd_mailbox(dev, mailbox);
  632. return err;
  633. }
  634. int mlx4_INIT_HCA(struct mlx4_dev *dev, struct mlx4_init_hca_param *param)
  635. {
  636. struct mlx4_cmd_mailbox *mailbox;
  637. __be32 *inbox;
  638. int err;
  639. #define INIT_HCA_IN_SIZE 0x200
  640. #define INIT_HCA_VERSION_OFFSET 0x000
  641. #define INIT_HCA_VERSION 2
  642. #define INIT_HCA_CACHELINE_SZ_OFFSET 0x0e
  643. #define INIT_HCA_FLAGS_OFFSET 0x014
  644. #define INIT_HCA_QPC_OFFSET 0x020
  645. #define INIT_HCA_QPC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x10)
  646. #define INIT_HCA_LOG_QP_OFFSET (INIT_HCA_QPC_OFFSET + 0x17)
  647. #define INIT_HCA_SRQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x28)
  648. #define INIT_HCA_LOG_SRQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x2f)
  649. #define INIT_HCA_CQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x30)
  650. #define INIT_HCA_LOG_CQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x37)
  651. #define INIT_HCA_ALTC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x40)
  652. #define INIT_HCA_AUXC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x50)
  653. #define INIT_HCA_EQC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x60)
  654. #define INIT_HCA_LOG_EQ_OFFSET (INIT_HCA_QPC_OFFSET + 0x67)
  655. #define INIT_HCA_RDMARC_BASE_OFFSET (INIT_HCA_QPC_OFFSET + 0x70)
  656. #define INIT_HCA_LOG_RD_OFFSET (INIT_HCA_QPC_OFFSET + 0x77)
  657. #define INIT_HCA_MCAST_OFFSET 0x0c0
  658. #define INIT_HCA_MC_BASE_OFFSET (INIT_HCA_MCAST_OFFSET + 0x00)
  659. #define INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x12)
  660. #define INIT_HCA_LOG_MC_HASH_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x16)
  661. #define INIT_HCA_LOG_MC_TABLE_SZ_OFFSET (INIT_HCA_MCAST_OFFSET + 0x1b)
  662. #define INIT_HCA_TPT_OFFSET 0x0f0
  663. #define INIT_HCA_DMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x00)
  664. #define INIT_HCA_LOG_MPT_SZ_OFFSET (INIT_HCA_TPT_OFFSET + 0x0b)
  665. #define INIT_HCA_MTT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x10)
  666. #define INIT_HCA_CMPT_BASE_OFFSET (INIT_HCA_TPT_OFFSET + 0x18)
  667. #define INIT_HCA_UAR_OFFSET 0x120
  668. #define INIT_HCA_LOG_UAR_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0a)
  669. #define INIT_HCA_UAR_PAGE_SZ_OFFSET (INIT_HCA_UAR_OFFSET + 0x0b)
  670. mailbox = mlx4_alloc_cmd_mailbox(dev);
  671. if (IS_ERR(mailbox))
  672. return PTR_ERR(mailbox);
  673. inbox = mailbox->buf;
  674. memset(inbox, 0, INIT_HCA_IN_SIZE);
  675. *((u8 *) mailbox->buf + INIT_HCA_VERSION_OFFSET) = INIT_HCA_VERSION;
  676. *((u8 *) mailbox->buf + INIT_HCA_CACHELINE_SZ_OFFSET) =
  677. (ilog2(cache_line_size()) - 4) << 5;
  678. #if defined(__LITTLE_ENDIAN)
  679. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) &= ~cpu_to_be32(1 << 1);
  680. #elif defined(__BIG_ENDIAN)
  681. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 1);
  682. #else
  683. #error Host endianness not defined
  684. #endif
  685. /* Check port for UD address vector: */
  686. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1);
  687. /* Enable IPoIB checksumming if we can: */
  688. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_IPOIB_CSUM)
  689. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 3);
  690. /* Enable QoS support if module parameter set */
  691. if (enable_qos)
  692. *(inbox + INIT_HCA_FLAGS_OFFSET / 4) |= cpu_to_be32(1 << 2);
  693. /* QPC/EEC/CQC/EQC/RDMARC attributes */
  694. MLX4_PUT(inbox, param->qpc_base, INIT_HCA_QPC_BASE_OFFSET);
  695. MLX4_PUT(inbox, param->log_num_qps, INIT_HCA_LOG_QP_OFFSET);
  696. MLX4_PUT(inbox, param->srqc_base, INIT_HCA_SRQC_BASE_OFFSET);
  697. MLX4_PUT(inbox, param->log_num_srqs, INIT_HCA_LOG_SRQ_OFFSET);
  698. MLX4_PUT(inbox, param->cqc_base, INIT_HCA_CQC_BASE_OFFSET);
  699. MLX4_PUT(inbox, param->log_num_cqs, INIT_HCA_LOG_CQ_OFFSET);
  700. MLX4_PUT(inbox, param->altc_base, INIT_HCA_ALTC_BASE_OFFSET);
  701. MLX4_PUT(inbox, param->auxc_base, INIT_HCA_AUXC_BASE_OFFSET);
  702. MLX4_PUT(inbox, param->eqc_base, INIT_HCA_EQC_BASE_OFFSET);
  703. MLX4_PUT(inbox, param->log_num_eqs, INIT_HCA_LOG_EQ_OFFSET);
  704. MLX4_PUT(inbox, param->rdmarc_base, INIT_HCA_RDMARC_BASE_OFFSET);
  705. MLX4_PUT(inbox, param->log_rd_per_qp, INIT_HCA_LOG_RD_OFFSET);
  706. /* multicast attributes */
  707. MLX4_PUT(inbox, param->mc_base, INIT_HCA_MC_BASE_OFFSET);
  708. MLX4_PUT(inbox, param->log_mc_entry_sz, INIT_HCA_LOG_MC_ENTRY_SZ_OFFSET);
  709. MLX4_PUT(inbox, param->log_mc_hash_sz, INIT_HCA_LOG_MC_HASH_SZ_OFFSET);
  710. MLX4_PUT(inbox, param->log_mc_table_sz, INIT_HCA_LOG_MC_TABLE_SZ_OFFSET);
  711. /* TPT attributes */
  712. MLX4_PUT(inbox, param->dmpt_base, INIT_HCA_DMPT_BASE_OFFSET);
  713. MLX4_PUT(inbox, param->log_mpt_sz, INIT_HCA_LOG_MPT_SZ_OFFSET);
  714. MLX4_PUT(inbox, param->mtt_base, INIT_HCA_MTT_BASE_OFFSET);
  715. MLX4_PUT(inbox, param->cmpt_base, INIT_HCA_CMPT_BASE_OFFSET);
  716. /* UAR attributes */
  717. MLX4_PUT(inbox, (u8) (PAGE_SHIFT - 12), INIT_HCA_UAR_PAGE_SZ_OFFSET);
  718. MLX4_PUT(inbox, param->log_uar_sz, INIT_HCA_LOG_UAR_SZ_OFFSET);
  719. err = mlx4_cmd(dev, mailbox->dma, 0, 0, MLX4_CMD_INIT_HCA, 10000);
  720. if (err)
  721. mlx4_err(dev, "INIT_HCA returns %d\n", err);
  722. mlx4_free_cmd_mailbox(dev, mailbox);
  723. return err;
  724. }
  725. int mlx4_INIT_PORT(struct mlx4_dev *dev, int port)
  726. {
  727. struct mlx4_cmd_mailbox *mailbox;
  728. u32 *inbox;
  729. int err;
  730. u32 flags;
  731. u16 field;
  732. if (dev->flags & MLX4_FLAG_OLD_PORT_CMDS) {
  733. #define INIT_PORT_IN_SIZE 256
  734. #define INIT_PORT_FLAGS_OFFSET 0x00
  735. #define INIT_PORT_FLAG_SIG (1 << 18)
  736. #define INIT_PORT_FLAG_NG (1 << 17)
  737. #define INIT_PORT_FLAG_G0 (1 << 16)
  738. #define INIT_PORT_VL_SHIFT 4
  739. #define INIT_PORT_PORT_WIDTH_SHIFT 8
  740. #define INIT_PORT_MTU_OFFSET 0x04
  741. #define INIT_PORT_MAX_GID_OFFSET 0x06
  742. #define INIT_PORT_MAX_PKEY_OFFSET 0x0a
  743. #define INIT_PORT_GUID0_OFFSET 0x10
  744. #define INIT_PORT_NODE_GUID_OFFSET 0x18
  745. #define INIT_PORT_SI_GUID_OFFSET 0x20
  746. mailbox = mlx4_alloc_cmd_mailbox(dev);
  747. if (IS_ERR(mailbox))
  748. return PTR_ERR(mailbox);
  749. inbox = mailbox->buf;
  750. memset(inbox, 0, INIT_PORT_IN_SIZE);
  751. flags = 0;
  752. flags |= (dev->caps.vl_cap[port] & 0xf) << INIT_PORT_VL_SHIFT;
  753. flags |= (dev->caps.port_width_cap[port] & 0xf) << INIT_PORT_PORT_WIDTH_SHIFT;
  754. MLX4_PUT(inbox, flags, INIT_PORT_FLAGS_OFFSET);
  755. field = 128 << dev->caps.ib_mtu_cap[port];
  756. MLX4_PUT(inbox, field, INIT_PORT_MTU_OFFSET);
  757. field = dev->caps.gid_table_len[port];
  758. MLX4_PUT(inbox, field, INIT_PORT_MAX_GID_OFFSET);
  759. field = dev->caps.pkey_table_len[port];
  760. MLX4_PUT(inbox, field, INIT_PORT_MAX_PKEY_OFFSET);
  761. err = mlx4_cmd(dev, mailbox->dma, port, 0, MLX4_CMD_INIT_PORT,
  762. MLX4_CMD_TIME_CLASS_A);
  763. mlx4_free_cmd_mailbox(dev, mailbox);
  764. } else
  765. err = mlx4_cmd(dev, 0, port, 0, MLX4_CMD_INIT_PORT,
  766. MLX4_CMD_TIME_CLASS_A);
  767. return err;
  768. }
  769. EXPORT_SYMBOL_GPL(mlx4_INIT_PORT);
  770. int mlx4_CLOSE_PORT(struct mlx4_dev *dev, int port)
  771. {
  772. return mlx4_cmd(dev, 0, port, 0, MLX4_CMD_CLOSE_PORT, 1000);
  773. }
  774. EXPORT_SYMBOL_GPL(mlx4_CLOSE_PORT);
  775. int mlx4_CLOSE_HCA(struct mlx4_dev *dev, int panic)
  776. {
  777. return mlx4_cmd(dev, 0, 0, panic, MLX4_CMD_CLOSE_HCA, 1000);
  778. }
  779. int mlx4_SET_ICM_SIZE(struct mlx4_dev *dev, u64 icm_size, u64 *aux_pages)
  780. {
  781. int ret = mlx4_cmd_imm(dev, icm_size, aux_pages, 0, 0,
  782. MLX4_CMD_SET_ICM_SIZE,
  783. MLX4_CMD_TIME_CLASS_A);
  784. if (ret)
  785. return ret;
  786. /*
  787. * Round up number of system pages needed in case
  788. * MLX4_ICM_PAGE_SIZE < PAGE_SIZE.
  789. */
  790. *aux_pages = ALIGN(*aux_pages, PAGE_SIZE / MLX4_ICM_PAGE_SIZE) >>
  791. (PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT);
  792. return 0;
  793. }
  794. int mlx4_NOP(struct mlx4_dev *dev)
  795. {
  796. /* Input modifier of 0x1f means "finish as soon as possible." */
  797. return mlx4_cmd(dev, 0, 0x1f, 0, MLX4_CMD_NOP, 100);
  798. }