atl1.c 99 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685
  1. /*
  2. * Copyright(c) 2005 - 2006 Attansic Corporation. All rights reserved.
  3. * Copyright(c) 2006 - 2007 Chris Snook <csnook@redhat.com>
  4. * Copyright(c) 2006 - 2008 Jay Cliburn <jcliburn@gmail.com>
  5. *
  6. * Derived from Intel e1000 driver
  7. * Copyright(c) 1999 - 2005 Intel Corporation. All rights reserved.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the Free
  11. * Software Foundation; either version 2 of the License, or (at your option)
  12. * any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program; if not, write to the Free Software Foundation, Inc., 59
  21. * Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  22. *
  23. * The full GNU General Public License is included in this distribution in the
  24. * file called COPYING.
  25. *
  26. * Contact Information:
  27. * Xiong Huang <xiong.huang@atheros.com>
  28. * Jie Yang <jie.yang@atheros.com>
  29. * Chris Snook <csnook@redhat.com>
  30. * Jay Cliburn <jcliburn@gmail.com>
  31. *
  32. * This version is adapted from the Attansic reference driver.
  33. *
  34. * TODO:
  35. * Add more ethtool functions.
  36. * Fix abstruse irq enable/disable condition described here:
  37. * http://marc.theaimsgroup.com/?l=linux-netdev&m=116398508500553&w=2
  38. *
  39. * NEEDS TESTING:
  40. * VLAN
  41. * multicast
  42. * promiscuous mode
  43. * interrupt coalescing
  44. * SMP torture testing
  45. */
  46. #include <asm/atomic.h>
  47. #include <asm/byteorder.h>
  48. #include <linux/compiler.h>
  49. #include <linux/crc32.h>
  50. #include <linux/delay.h>
  51. #include <linux/dma-mapping.h>
  52. #include <linux/etherdevice.h>
  53. #include <linux/hardirq.h>
  54. #include <linux/if_ether.h>
  55. #include <linux/if_vlan.h>
  56. #include <linux/in.h>
  57. #include <linux/interrupt.h>
  58. #include <linux/ip.h>
  59. #include <linux/irqflags.h>
  60. #include <linux/irqreturn.h>
  61. #include <linux/jiffies.h>
  62. #include <linux/mii.h>
  63. #include <linux/module.h>
  64. #include <linux/moduleparam.h>
  65. #include <linux/net.h>
  66. #include <linux/netdevice.h>
  67. #include <linux/pci.h>
  68. #include <linux/pci_ids.h>
  69. #include <linux/pm.h>
  70. #include <linux/skbuff.h>
  71. #include <linux/slab.h>
  72. #include <linux/spinlock.h>
  73. #include <linux/string.h>
  74. #include <linux/tcp.h>
  75. #include <linux/timer.h>
  76. #include <linux/types.h>
  77. #include <linux/workqueue.h>
  78. #include <net/checksum.h>
  79. #include "atl1.h"
  80. #define ATLX_DRIVER_VERSION "2.1.3"
  81. MODULE_AUTHOR("Xiong Huang <xiong.huang@atheros.com>, \
  82. Chris Snook <csnook@redhat.com>, Jay Cliburn <jcliburn@gmail.com>");
  83. MODULE_LICENSE("GPL");
  84. MODULE_VERSION(ATLX_DRIVER_VERSION);
  85. /* Temporary hack for merging atl1 and atl2 */
  86. #include "atlx.c"
  87. static const struct ethtool_ops atl1_ethtool_ops;
  88. /*
  89. * This is the only thing that needs to be changed to adjust the
  90. * maximum number of ports that the driver can manage.
  91. */
  92. #define ATL1_MAX_NIC 4
  93. #define OPTION_UNSET -1
  94. #define OPTION_DISABLED 0
  95. #define OPTION_ENABLED 1
  96. #define ATL1_PARAM_INIT { [0 ... ATL1_MAX_NIC] = OPTION_UNSET }
  97. /*
  98. * Interrupt Moderate Timer in units of 2 us
  99. *
  100. * Valid Range: 10-65535
  101. *
  102. * Default Value: 100 (200us)
  103. */
  104. static int __devinitdata int_mod_timer[ATL1_MAX_NIC+1] = ATL1_PARAM_INIT;
  105. static unsigned int num_int_mod_timer;
  106. module_param_array_named(int_mod_timer, int_mod_timer, int,
  107. &num_int_mod_timer, 0);
  108. MODULE_PARM_DESC(int_mod_timer, "Interrupt moderator timer");
  109. #define DEFAULT_INT_MOD_CNT 100 /* 200us */
  110. #define MAX_INT_MOD_CNT 65000
  111. #define MIN_INT_MOD_CNT 50
  112. struct atl1_option {
  113. enum { enable_option, range_option, list_option } type;
  114. char *name;
  115. char *err;
  116. int def;
  117. union {
  118. struct { /* range_option info */
  119. int min;
  120. int max;
  121. } r;
  122. struct { /* list_option info */
  123. int nr;
  124. struct atl1_opt_list {
  125. int i;
  126. char *str;
  127. } *p;
  128. } l;
  129. } arg;
  130. };
  131. static int __devinit atl1_validate_option(int *value, struct atl1_option *opt,
  132. struct pci_dev *pdev)
  133. {
  134. if (*value == OPTION_UNSET) {
  135. *value = opt->def;
  136. return 0;
  137. }
  138. switch (opt->type) {
  139. case enable_option:
  140. switch (*value) {
  141. case OPTION_ENABLED:
  142. dev_info(&pdev->dev, "%s enabled\n", opt->name);
  143. return 0;
  144. case OPTION_DISABLED:
  145. dev_info(&pdev->dev, "%s disabled\n", opt->name);
  146. return 0;
  147. }
  148. break;
  149. case range_option:
  150. if (*value >= opt->arg.r.min && *value <= opt->arg.r.max) {
  151. dev_info(&pdev->dev, "%s set to %i\n", opt->name,
  152. *value);
  153. return 0;
  154. }
  155. break;
  156. case list_option:{
  157. int i;
  158. struct atl1_opt_list *ent;
  159. for (i = 0; i < opt->arg.l.nr; i++) {
  160. ent = &opt->arg.l.p[i];
  161. if (*value == ent->i) {
  162. if (ent->str[0] != '\0')
  163. dev_info(&pdev->dev, "%s\n",
  164. ent->str);
  165. return 0;
  166. }
  167. }
  168. }
  169. break;
  170. default:
  171. break;
  172. }
  173. dev_info(&pdev->dev, "invalid %s specified (%i) %s\n",
  174. opt->name, *value, opt->err);
  175. *value = opt->def;
  176. return -1;
  177. }
  178. /*
  179. * atl1_check_options - Range Checking for Command Line Parameters
  180. * @adapter: board private structure
  181. *
  182. * This routine checks all command line parameters for valid user
  183. * input. If an invalid value is given, or if no user specified
  184. * value exists, a default value is used. The final value is stored
  185. * in a variable in the adapter structure.
  186. */
  187. static void __devinit atl1_check_options(struct atl1_adapter *adapter)
  188. {
  189. struct pci_dev *pdev = adapter->pdev;
  190. int bd = adapter->bd_number;
  191. if (bd >= ATL1_MAX_NIC) {
  192. dev_notice(&pdev->dev, "no configuration for board#%i\n", bd);
  193. dev_notice(&pdev->dev, "using defaults for all values\n");
  194. }
  195. { /* Interrupt Moderate Timer */
  196. struct atl1_option opt = {
  197. .type = range_option,
  198. .name = "Interrupt Moderator Timer",
  199. .err = "using default of "
  200. __MODULE_STRING(DEFAULT_INT_MOD_CNT),
  201. .def = DEFAULT_INT_MOD_CNT,
  202. .arg = {.r = {.min = MIN_INT_MOD_CNT,
  203. .max = MAX_INT_MOD_CNT} }
  204. };
  205. int val;
  206. if (num_int_mod_timer > bd) {
  207. val = int_mod_timer[bd];
  208. atl1_validate_option(&val, &opt, pdev);
  209. adapter->imt = (u16) val;
  210. } else
  211. adapter->imt = (u16) (opt.def);
  212. }
  213. }
  214. /*
  215. * atl1_pci_tbl - PCI Device ID Table
  216. */
  217. static DEFINE_PCI_DEVICE_TABLE(atl1_pci_tbl) = {
  218. {PCI_DEVICE(PCI_VENDOR_ID_ATTANSIC, PCI_DEVICE_ID_ATTANSIC_L1)},
  219. /* required last entry */
  220. {0,}
  221. };
  222. MODULE_DEVICE_TABLE(pci, atl1_pci_tbl);
  223. static const u32 atl1_default_msg = NETIF_MSG_DRV | NETIF_MSG_PROBE |
  224. NETIF_MSG_LINK | NETIF_MSG_TIMER | NETIF_MSG_IFDOWN | NETIF_MSG_IFUP;
  225. static int debug = -1;
  226. module_param(debug, int, 0);
  227. MODULE_PARM_DESC(debug, "Message level (0=none,...,16=all)");
  228. /*
  229. * Reset the transmit and receive units; mask and clear all interrupts.
  230. * hw - Struct containing variables accessed by shared code
  231. * return : 0 or idle status (if error)
  232. */
  233. static s32 atl1_reset_hw(struct atl1_hw *hw)
  234. {
  235. struct pci_dev *pdev = hw->back->pdev;
  236. struct atl1_adapter *adapter = hw->back;
  237. u32 icr;
  238. int i;
  239. /*
  240. * Clear Interrupt mask to stop board from generating
  241. * interrupts & Clear any pending interrupt events
  242. */
  243. /*
  244. * iowrite32(0, hw->hw_addr + REG_IMR);
  245. * iowrite32(0xffffffff, hw->hw_addr + REG_ISR);
  246. */
  247. /*
  248. * Issue Soft Reset to the MAC. This will reset the chip's
  249. * transmit, receive, DMA. It will not effect
  250. * the current PCI configuration. The global reset bit is self-
  251. * clearing, and should clear within a microsecond.
  252. */
  253. iowrite32(MASTER_CTRL_SOFT_RST, hw->hw_addr + REG_MASTER_CTRL);
  254. ioread32(hw->hw_addr + REG_MASTER_CTRL);
  255. iowrite16(1, hw->hw_addr + REG_PHY_ENABLE);
  256. ioread16(hw->hw_addr + REG_PHY_ENABLE);
  257. /* delay about 1ms */
  258. msleep(1);
  259. /* Wait at least 10ms for All module to be Idle */
  260. for (i = 0; i < 10; i++) {
  261. icr = ioread32(hw->hw_addr + REG_IDLE_STATUS);
  262. if (!icr)
  263. break;
  264. /* delay 1 ms */
  265. msleep(1);
  266. /* FIXME: still the right way to do this? */
  267. cpu_relax();
  268. }
  269. if (icr) {
  270. if (netif_msg_hw(adapter))
  271. dev_dbg(&pdev->dev, "ICR = 0x%x\n", icr);
  272. return icr;
  273. }
  274. return 0;
  275. }
  276. /* function about EEPROM
  277. *
  278. * check_eeprom_exist
  279. * return 0 if eeprom exist
  280. */
  281. static int atl1_check_eeprom_exist(struct atl1_hw *hw)
  282. {
  283. u32 value;
  284. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  285. if (value & SPI_FLASH_CTRL_EN_VPD) {
  286. value &= ~SPI_FLASH_CTRL_EN_VPD;
  287. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  288. }
  289. value = ioread16(hw->hw_addr + REG_PCIE_CAP_LIST);
  290. return ((value & 0xFF00) == 0x6C00) ? 0 : 1;
  291. }
  292. static bool atl1_read_eeprom(struct atl1_hw *hw, u32 offset, u32 *p_value)
  293. {
  294. int i;
  295. u32 control;
  296. if (offset & 3)
  297. /* address do not align */
  298. return false;
  299. iowrite32(0, hw->hw_addr + REG_VPD_DATA);
  300. control = (offset & VPD_CAP_VPD_ADDR_MASK) << VPD_CAP_VPD_ADDR_SHIFT;
  301. iowrite32(control, hw->hw_addr + REG_VPD_CAP);
  302. ioread32(hw->hw_addr + REG_VPD_CAP);
  303. for (i = 0; i < 10; i++) {
  304. msleep(2);
  305. control = ioread32(hw->hw_addr + REG_VPD_CAP);
  306. if (control & VPD_CAP_VPD_FLAG)
  307. break;
  308. }
  309. if (control & VPD_CAP_VPD_FLAG) {
  310. *p_value = ioread32(hw->hw_addr + REG_VPD_DATA);
  311. return true;
  312. }
  313. /* timeout */
  314. return false;
  315. }
  316. /*
  317. * Reads the value from a PHY register
  318. * hw - Struct containing variables accessed by shared code
  319. * reg_addr - address of the PHY register to read
  320. */
  321. static s32 atl1_read_phy_reg(struct atl1_hw *hw, u16 reg_addr, u16 *phy_data)
  322. {
  323. u32 val;
  324. int i;
  325. val = ((u32) (reg_addr & MDIO_REG_ADDR_MASK)) << MDIO_REG_ADDR_SHIFT |
  326. MDIO_START | MDIO_SUP_PREAMBLE | MDIO_RW | MDIO_CLK_25_4 <<
  327. MDIO_CLK_SEL_SHIFT;
  328. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  329. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  330. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  331. udelay(2);
  332. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  333. if (!(val & (MDIO_START | MDIO_BUSY)))
  334. break;
  335. }
  336. if (!(val & (MDIO_START | MDIO_BUSY))) {
  337. *phy_data = (u16) val;
  338. return 0;
  339. }
  340. return ATLX_ERR_PHY;
  341. }
  342. #define CUSTOM_SPI_CS_SETUP 2
  343. #define CUSTOM_SPI_CLK_HI 2
  344. #define CUSTOM_SPI_CLK_LO 2
  345. #define CUSTOM_SPI_CS_HOLD 2
  346. #define CUSTOM_SPI_CS_HI 3
  347. static bool atl1_spi_read(struct atl1_hw *hw, u32 addr, u32 *buf)
  348. {
  349. int i;
  350. u32 value;
  351. iowrite32(0, hw->hw_addr + REG_SPI_DATA);
  352. iowrite32(addr, hw->hw_addr + REG_SPI_ADDR);
  353. value = SPI_FLASH_CTRL_WAIT_READY |
  354. (CUSTOM_SPI_CS_SETUP & SPI_FLASH_CTRL_CS_SETUP_MASK) <<
  355. SPI_FLASH_CTRL_CS_SETUP_SHIFT | (CUSTOM_SPI_CLK_HI &
  356. SPI_FLASH_CTRL_CLK_HI_MASK) <<
  357. SPI_FLASH_CTRL_CLK_HI_SHIFT | (CUSTOM_SPI_CLK_LO &
  358. SPI_FLASH_CTRL_CLK_LO_MASK) <<
  359. SPI_FLASH_CTRL_CLK_LO_SHIFT | (CUSTOM_SPI_CS_HOLD &
  360. SPI_FLASH_CTRL_CS_HOLD_MASK) <<
  361. SPI_FLASH_CTRL_CS_HOLD_SHIFT | (CUSTOM_SPI_CS_HI &
  362. SPI_FLASH_CTRL_CS_HI_MASK) <<
  363. SPI_FLASH_CTRL_CS_HI_SHIFT | (1 & SPI_FLASH_CTRL_INS_MASK) <<
  364. SPI_FLASH_CTRL_INS_SHIFT;
  365. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  366. value |= SPI_FLASH_CTRL_START;
  367. iowrite32(value, hw->hw_addr + REG_SPI_FLASH_CTRL);
  368. ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  369. for (i = 0; i < 10; i++) {
  370. msleep(1);
  371. value = ioread32(hw->hw_addr + REG_SPI_FLASH_CTRL);
  372. if (!(value & SPI_FLASH_CTRL_START))
  373. break;
  374. }
  375. if (value & SPI_FLASH_CTRL_START)
  376. return false;
  377. *buf = ioread32(hw->hw_addr + REG_SPI_DATA);
  378. return true;
  379. }
  380. /*
  381. * get_permanent_address
  382. * return 0 if get valid mac address,
  383. */
  384. static int atl1_get_permanent_address(struct atl1_hw *hw)
  385. {
  386. u32 addr[2];
  387. u32 i, control;
  388. u16 reg;
  389. u8 eth_addr[ETH_ALEN];
  390. bool key_valid;
  391. if (is_valid_ether_addr(hw->perm_mac_addr))
  392. return 0;
  393. /* init */
  394. addr[0] = addr[1] = 0;
  395. if (!atl1_check_eeprom_exist(hw)) {
  396. reg = 0;
  397. key_valid = false;
  398. /* Read out all EEPROM content */
  399. i = 0;
  400. while (1) {
  401. if (atl1_read_eeprom(hw, i + 0x100, &control)) {
  402. if (key_valid) {
  403. if (reg == REG_MAC_STA_ADDR)
  404. addr[0] = control;
  405. else if (reg == (REG_MAC_STA_ADDR + 4))
  406. addr[1] = control;
  407. key_valid = false;
  408. } else if ((control & 0xff) == 0x5A) {
  409. key_valid = true;
  410. reg = (u16) (control >> 16);
  411. } else
  412. break;
  413. } else
  414. /* read error */
  415. break;
  416. i += 4;
  417. }
  418. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  419. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  420. if (is_valid_ether_addr(eth_addr)) {
  421. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  422. return 0;
  423. }
  424. }
  425. /* see if SPI FLAGS exist ? */
  426. addr[0] = addr[1] = 0;
  427. reg = 0;
  428. key_valid = false;
  429. i = 0;
  430. while (1) {
  431. if (atl1_spi_read(hw, i + 0x1f000, &control)) {
  432. if (key_valid) {
  433. if (reg == REG_MAC_STA_ADDR)
  434. addr[0] = control;
  435. else if (reg == (REG_MAC_STA_ADDR + 4))
  436. addr[1] = control;
  437. key_valid = false;
  438. } else if ((control & 0xff) == 0x5A) {
  439. key_valid = true;
  440. reg = (u16) (control >> 16);
  441. } else
  442. /* data end */
  443. break;
  444. } else
  445. /* read error */
  446. break;
  447. i += 4;
  448. }
  449. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  450. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  451. if (is_valid_ether_addr(eth_addr)) {
  452. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  453. return 0;
  454. }
  455. /*
  456. * On some motherboards, the MAC address is written by the
  457. * BIOS directly to the MAC register during POST, and is
  458. * not stored in eeprom. If all else thus far has failed
  459. * to fetch the permanent MAC address, try reading it directly.
  460. */
  461. addr[0] = ioread32(hw->hw_addr + REG_MAC_STA_ADDR);
  462. addr[1] = ioread16(hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  463. *(u32 *) &eth_addr[2] = swab32(addr[0]);
  464. *(u16 *) &eth_addr[0] = swab16(*(u16 *) &addr[1]);
  465. if (is_valid_ether_addr(eth_addr)) {
  466. memcpy(hw->perm_mac_addr, eth_addr, ETH_ALEN);
  467. return 0;
  468. }
  469. return 1;
  470. }
  471. /*
  472. * Reads the adapter's MAC address from the EEPROM
  473. * hw - Struct containing variables accessed by shared code
  474. */
  475. static s32 atl1_read_mac_addr(struct atl1_hw *hw)
  476. {
  477. u16 i;
  478. if (atl1_get_permanent_address(hw))
  479. random_ether_addr(hw->perm_mac_addr);
  480. for (i = 0; i < ETH_ALEN; i++)
  481. hw->mac_addr[i] = hw->perm_mac_addr[i];
  482. return 0;
  483. }
  484. /*
  485. * Hashes an address to determine its location in the multicast table
  486. * hw - Struct containing variables accessed by shared code
  487. * mc_addr - the multicast address to hash
  488. *
  489. * atl1_hash_mc_addr
  490. * purpose
  491. * set hash value for a multicast address
  492. * hash calcu processing :
  493. * 1. calcu 32bit CRC for multicast address
  494. * 2. reverse crc with MSB to LSB
  495. */
  496. static u32 atl1_hash_mc_addr(struct atl1_hw *hw, u8 *mc_addr)
  497. {
  498. u32 crc32, value = 0;
  499. int i;
  500. crc32 = ether_crc_le(6, mc_addr);
  501. for (i = 0; i < 32; i++)
  502. value |= (((crc32 >> i) & 1) << (31 - i));
  503. return value;
  504. }
  505. /*
  506. * Sets the bit in the multicast table corresponding to the hash value.
  507. * hw - Struct containing variables accessed by shared code
  508. * hash_value - Multicast address hash value
  509. */
  510. static void atl1_hash_set(struct atl1_hw *hw, u32 hash_value)
  511. {
  512. u32 hash_bit, hash_reg;
  513. u32 mta;
  514. /*
  515. * The HASH Table is a register array of 2 32-bit registers.
  516. * It is treated like an array of 64 bits. We want to set
  517. * bit BitArray[hash_value]. So we figure out what register
  518. * the bit is in, read it, OR in the new bit, then write
  519. * back the new value. The register is determined by the
  520. * upper 7 bits of the hash value and the bit within that
  521. * register are determined by the lower 5 bits of the value.
  522. */
  523. hash_reg = (hash_value >> 31) & 0x1;
  524. hash_bit = (hash_value >> 26) & 0x1F;
  525. mta = ioread32((hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  526. mta |= (1 << hash_bit);
  527. iowrite32(mta, (hw->hw_addr + REG_RX_HASH_TABLE) + (hash_reg << 2));
  528. }
  529. /*
  530. * Writes a value to a PHY register
  531. * hw - Struct containing variables accessed by shared code
  532. * reg_addr - address of the PHY register to write
  533. * data - data to write to the PHY
  534. */
  535. static s32 atl1_write_phy_reg(struct atl1_hw *hw, u32 reg_addr, u16 phy_data)
  536. {
  537. int i;
  538. u32 val;
  539. val = ((u32) (phy_data & MDIO_DATA_MASK)) << MDIO_DATA_SHIFT |
  540. (reg_addr & MDIO_REG_ADDR_MASK) << MDIO_REG_ADDR_SHIFT |
  541. MDIO_SUP_PREAMBLE |
  542. MDIO_START | MDIO_CLK_25_4 << MDIO_CLK_SEL_SHIFT;
  543. iowrite32(val, hw->hw_addr + REG_MDIO_CTRL);
  544. ioread32(hw->hw_addr + REG_MDIO_CTRL);
  545. for (i = 0; i < MDIO_WAIT_TIMES; i++) {
  546. udelay(2);
  547. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  548. if (!(val & (MDIO_START | MDIO_BUSY)))
  549. break;
  550. }
  551. if (!(val & (MDIO_START | MDIO_BUSY)))
  552. return 0;
  553. return ATLX_ERR_PHY;
  554. }
  555. /*
  556. * Make L001's PHY out of Power Saving State (bug)
  557. * hw - Struct containing variables accessed by shared code
  558. * when power on, L001's PHY always on Power saving State
  559. * (Gigabit Link forbidden)
  560. */
  561. static s32 atl1_phy_leave_power_saving(struct atl1_hw *hw)
  562. {
  563. s32 ret;
  564. ret = atl1_write_phy_reg(hw, 29, 0x0029);
  565. if (ret)
  566. return ret;
  567. return atl1_write_phy_reg(hw, 30, 0);
  568. }
  569. /*
  570. * Resets the PHY and make all config validate
  571. * hw - Struct containing variables accessed by shared code
  572. *
  573. * Sets bit 15 and 12 of the MII Control regiser (for F001 bug)
  574. */
  575. static s32 atl1_phy_reset(struct atl1_hw *hw)
  576. {
  577. struct pci_dev *pdev = hw->back->pdev;
  578. struct atl1_adapter *adapter = hw->back;
  579. s32 ret_val;
  580. u16 phy_data;
  581. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  582. hw->media_type == MEDIA_TYPE_1000M_FULL)
  583. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  584. else {
  585. switch (hw->media_type) {
  586. case MEDIA_TYPE_100M_FULL:
  587. phy_data =
  588. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  589. MII_CR_RESET;
  590. break;
  591. case MEDIA_TYPE_100M_HALF:
  592. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  593. break;
  594. case MEDIA_TYPE_10M_FULL:
  595. phy_data =
  596. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  597. break;
  598. default:
  599. /* MEDIA_TYPE_10M_HALF: */
  600. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  601. break;
  602. }
  603. }
  604. ret_val = atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  605. if (ret_val) {
  606. u32 val;
  607. int i;
  608. /* pcie serdes link may be down! */
  609. if (netif_msg_hw(adapter))
  610. dev_dbg(&pdev->dev, "pcie phy link down\n");
  611. for (i = 0; i < 25; i++) {
  612. msleep(1);
  613. val = ioread32(hw->hw_addr + REG_MDIO_CTRL);
  614. if (!(val & (MDIO_START | MDIO_BUSY)))
  615. break;
  616. }
  617. if ((val & (MDIO_START | MDIO_BUSY)) != 0) {
  618. if (netif_msg_hw(adapter))
  619. dev_warn(&pdev->dev,
  620. "pcie link down at least 25ms\n");
  621. return ret_val;
  622. }
  623. }
  624. return 0;
  625. }
  626. /*
  627. * Configures PHY autoneg and flow control advertisement settings
  628. * hw - Struct containing variables accessed by shared code
  629. */
  630. static s32 atl1_phy_setup_autoneg_adv(struct atl1_hw *hw)
  631. {
  632. s32 ret_val;
  633. s16 mii_autoneg_adv_reg;
  634. s16 mii_1000t_ctrl_reg;
  635. /* Read the MII Auto-Neg Advertisement Register (Address 4). */
  636. mii_autoneg_adv_reg = MII_AR_DEFAULT_CAP_MASK;
  637. /* Read the MII 1000Base-T Control Register (Address 9). */
  638. mii_1000t_ctrl_reg = MII_ATLX_CR_1000T_DEFAULT_CAP_MASK;
  639. /*
  640. * First we clear all the 10/100 mb speed bits in the Auto-Neg
  641. * Advertisement Register (Address 4) and the 1000 mb speed bits in
  642. * the 1000Base-T Control Register (Address 9).
  643. */
  644. mii_autoneg_adv_reg &= ~MII_AR_SPEED_MASK;
  645. mii_1000t_ctrl_reg &= ~MII_ATLX_CR_1000T_SPEED_MASK;
  646. /*
  647. * Need to parse media_type and set up
  648. * the appropriate PHY registers.
  649. */
  650. switch (hw->media_type) {
  651. case MEDIA_TYPE_AUTO_SENSOR:
  652. mii_autoneg_adv_reg |= (MII_AR_10T_HD_CAPS |
  653. MII_AR_10T_FD_CAPS |
  654. MII_AR_100TX_HD_CAPS |
  655. MII_AR_100TX_FD_CAPS);
  656. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  657. break;
  658. case MEDIA_TYPE_1000M_FULL:
  659. mii_1000t_ctrl_reg |= MII_ATLX_CR_1000T_FD_CAPS;
  660. break;
  661. case MEDIA_TYPE_100M_FULL:
  662. mii_autoneg_adv_reg |= MII_AR_100TX_FD_CAPS;
  663. break;
  664. case MEDIA_TYPE_100M_HALF:
  665. mii_autoneg_adv_reg |= MII_AR_100TX_HD_CAPS;
  666. break;
  667. case MEDIA_TYPE_10M_FULL:
  668. mii_autoneg_adv_reg |= MII_AR_10T_FD_CAPS;
  669. break;
  670. default:
  671. mii_autoneg_adv_reg |= MII_AR_10T_HD_CAPS;
  672. break;
  673. }
  674. /* flow control fixed to enable all */
  675. mii_autoneg_adv_reg |= (MII_AR_ASM_DIR | MII_AR_PAUSE);
  676. hw->mii_autoneg_adv_reg = mii_autoneg_adv_reg;
  677. hw->mii_1000t_ctrl_reg = mii_1000t_ctrl_reg;
  678. ret_val = atl1_write_phy_reg(hw, MII_ADVERTISE, mii_autoneg_adv_reg);
  679. if (ret_val)
  680. return ret_val;
  681. ret_val = atl1_write_phy_reg(hw, MII_ATLX_CR, mii_1000t_ctrl_reg);
  682. if (ret_val)
  683. return ret_val;
  684. return 0;
  685. }
  686. /*
  687. * Configures link settings.
  688. * hw - Struct containing variables accessed by shared code
  689. * Assumes the hardware has previously been reset and the
  690. * transmitter and receiver are not enabled.
  691. */
  692. static s32 atl1_setup_link(struct atl1_hw *hw)
  693. {
  694. struct pci_dev *pdev = hw->back->pdev;
  695. struct atl1_adapter *adapter = hw->back;
  696. s32 ret_val;
  697. /*
  698. * Options:
  699. * PHY will advertise value(s) parsed from
  700. * autoneg_advertised and fc
  701. * no matter what autoneg is , We will not wait link result.
  702. */
  703. ret_val = atl1_phy_setup_autoneg_adv(hw);
  704. if (ret_val) {
  705. if (netif_msg_link(adapter))
  706. dev_dbg(&pdev->dev,
  707. "error setting up autonegotiation\n");
  708. return ret_val;
  709. }
  710. /* SW.Reset , En-Auto-Neg if needed */
  711. ret_val = atl1_phy_reset(hw);
  712. if (ret_val) {
  713. if (netif_msg_link(adapter))
  714. dev_dbg(&pdev->dev, "error resetting phy\n");
  715. return ret_val;
  716. }
  717. hw->phy_configured = true;
  718. return ret_val;
  719. }
  720. static void atl1_init_flash_opcode(struct atl1_hw *hw)
  721. {
  722. if (hw->flash_vendor >= ARRAY_SIZE(flash_table))
  723. /* Atmel */
  724. hw->flash_vendor = 0;
  725. /* Init OP table */
  726. iowrite8(flash_table[hw->flash_vendor].cmd_program,
  727. hw->hw_addr + REG_SPI_FLASH_OP_PROGRAM);
  728. iowrite8(flash_table[hw->flash_vendor].cmd_sector_erase,
  729. hw->hw_addr + REG_SPI_FLASH_OP_SC_ERASE);
  730. iowrite8(flash_table[hw->flash_vendor].cmd_chip_erase,
  731. hw->hw_addr + REG_SPI_FLASH_OP_CHIP_ERASE);
  732. iowrite8(flash_table[hw->flash_vendor].cmd_rdid,
  733. hw->hw_addr + REG_SPI_FLASH_OP_RDID);
  734. iowrite8(flash_table[hw->flash_vendor].cmd_wren,
  735. hw->hw_addr + REG_SPI_FLASH_OP_WREN);
  736. iowrite8(flash_table[hw->flash_vendor].cmd_rdsr,
  737. hw->hw_addr + REG_SPI_FLASH_OP_RDSR);
  738. iowrite8(flash_table[hw->flash_vendor].cmd_wrsr,
  739. hw->hw_addr + REG_SPI_FLASH_OP_WRSR);
  740. iowrite8(flash_table[hw->flash_vendor].cmd_read,
  741. hw->hw_addr + REG_SPI_FLASH_OP_READ);
  742. }
  743. /*
  744. * Performs basic configuration of the adapter.
  745. * hw - Struct containing variables accessed by shared code
  746. * Assumes that the controller has previously been reset and is in a
  747. * post-reset uninitialized state. Initializes multicast table,
  748. * and Calls routines to setup link
  749. * Leaves the transmit and receive units disabled and uninitialized.
  750. */
  751. static s32 atl1_init_hw(struct atl1_hw *hw)
  752. {
  753. u32 ret_val = 0;
  754. /* Zero out the Multicast HASH table */
  755. iowrite32(0, hw->hw_addr + REG_RX_HASH_TABLE);
  756. /* clear the old settings from the multicast hash table */
  757. iowrite32(0, (hw->hw_addr + REG_RX_HASH_TABLE) + (1 << 2));
  758. atl1_init_flash_opcode(hw);
  759. if (!hw->phy_configured) {
  760. /* enable GPHY LinkChange Interrrupt */
  761. ret_val = atl1_write_phy_reg(hw, 18, 0xC00);
  762. if (ret_val)
  763. return ret_val;
  764. /* make PHY out of power-saving state */
  765. ret_val = atl1_phy_leave_power_saving(hw);
  766. if (ret_val)
  767. return ret_val;
  768. /* Call a subroutine to configure the link */
  769. ret_val = atl1_setup_link(hw);
  770. }
  771. return ret_val;
  772. }
  773. /*
  774. * Detects the current speed and duplex settings of the hardware.
  775. * hw - Struct containing variables accessed by shared code
  776. * speed - Speed of the connection
  777. * duplex - Duplex setting of the connection
  778. */
  779. static s32 atl1_get_speed_and_duplex(struct atl1_hw *hw, u16 *speed, u16 *duplex)
  780. {
  781. struct pci_dev *pdev = hw->back->pdev;
  782. struct atl1_adapter *adapter = hw->back;
  783. s32 ret_val;
  784. u16 phy_data;
  785. /* ; --- Read PHY Specific Status Register (17) */
  786. ret_val = atl1_read_phy_reg(hw, MII_ATLX_PSSR, &phy_data);
  787. if (ret_val)
  788. return ret_val;
  789. if (!(phy_data & MII_ATLX_PSSR_SPD_DPLX_RESOLVED))
  790. return ATLX_ERR_PHY_RES;
  791. switch (phy_data & MII_ATLX_PSSR_SPEED) {
  792. case MII_ATLX_PSSR_1000MBS:
  793. *speed = SPEED_1000;
  794. break;
  795. case MII_ATLX_PSSR_100MBS:
  796. *speed = SPEED_100;
  797. break;
  798. case MII_ATLX_PSSR_10MBS:
  799. *speed = SPEED_10;
  800. break;
  801. default:
  802. if (netif_msg_hw(adapter))
  803. dev_dbg(&pdev->dev, "error getting speed\n");
  804. return ATLX_ERR_PHY_SPEED;
  805. break;
  806. }
  807. if (phy_data & MII_ATLX_PSSR_DPLX)
  808. *duplex = FULL_DUPLEX;
  809. else
  810. *duplex = HALF_DUPLEX;
  811. return 0;
  812. }
  813. static void atl1_set_mac_addr(struct atl1_hw *hw)
  814. {
  815. u32 value;
  816. /*
  817. * 00-0B-6A-F6-00-DC
  818. * 0: 6AF600DC 1: 000B
  819. * low dword
  820. */
  821. value = (((u32) hw->mac_addr[2]) << 24) |
  822. (((u32) hw->mac_addr[3]) << 16) |
  823. (((u32) hw->mac_addr[4]) << 8) | (((u32) hw->mac_addr[5]));
  824. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  825. /* high dword */
  826. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  827. iowrite32(value, (hw->hw_addr + REG_MAC_STA_ADDR) + (1 << 2));
  828. }
  829. /*
  830. * atl1_sw_init - Initialize general software structures (struct atl1_adapter)
  831. * @adapter: board private structure to initialize
  832. *
  833. * atl1_sw_init initializes the Adapter private data structure.
  834. * Fields are initialized based on PCI device information and
  835. * OS network device settings (MTU size).
  836. */
  837. static int __devinit atl1_sw_init(struct atl1_adapter *adapter)
  838. {
  839. struct atl1_hw *hw = &adapter->hw;
  840. struct net_device *netdev = adapter->netdev;
  841. hw->max_frame_size = netdev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  842. hw->min_frame_size = ETH_ZLEN + ETH_FCS_LEN;
  843. adapter->wol = 0;
  844. adapter->rx_buffer_len = (hw->max_frame_size + 7) & ~7;
  845. adapter->ict = 50000; /* 100ms */
  846. adapter->link_speed = SPEED_0; /* hardware init */
  847. adapter->link_duplex = FULL_DUPLEX;
  848. hw->phy_configured = false;
  849. hw->preamble_len = 7;
  850. hw->ipgt = 0x60;
  851. hw->min_ifg = 0x50;
  852. hw->ipgr1 = 0x40;
  853. hw->ipgr2 = 0x60;
  854. hw->max_retry = 0xf;
  855. hw->lcol = 0x37;
  856. hw->jam_ipg = 7;
  857. hw->rfd_burst = 8;
  858. hw->rrd_burst = 8;
  859. hw->rfd_fetch_gap = 1;
  860. hw->rx_jumbo_th = adapter->rx_buffer_len / 8;
  861. hw->rx_jumbo_lkah = 1;
  862. hw->rrd_ret_timer = 16;
  863. hw->tpd_burst = 4;
  864. hw->tpd_fetch_th = 16;
  865. hw->txf_burst = 0x100;
  866. hw->tx_jumbo_task_th = (hw->max_frame_size + 7) >> 3;
  867. hw->tpd_fetch_gap = 1;
  868. hw->rcb_value = atl1_rcb_64;
  869. hw->dma_ord = atl1_dma_ord_enh;
  870. hw->dmar_block = atl1_dma_req_256;
  871. hw->dmaw_block = atl1_dma_req_256;
  872. hw->cmb_rrd = 4;
  873. hw->cmb_tpd = 4;
  874. hw->cmb_rx_timer = 1; /* about 2us */
  875. hw->cmb_tx_timer = 1; /* about 2us */
  876. hw->smb_timer = 100000; /* about 200ms */
  877. spin_lock_init(&adapter->lock);
  878. spin_lock_init(&adapter->mb_lock);
  879. return 0;
  880. }
  881. static int mdio_read(struct net_device *netdev, int phy_id, int reg_num)
  882. {
  883. struct atl1_adapter *adapter = netdev_priv(netdev);
  884. u16 result;
  885. atl1_read_phy_reg(&adapter->hw, reg_num & 0x1f, &result);
  886. return result;
  887. }
  888. static void mdio_write(struct net_device *netdev, int phy_id, int reg_num,
  889. int val)
  890. {
  891. struct atl1_adapter *adapter = netdev_priv(netdev);
  892. atl1_write_phy_reg(&adapter->hw, reg_num, val);
  893. }
  894. /*
  895. * atl1_mii_ioctl -
  896. * @netdev:
  897. * @ifreq:
  898. * @cmd:
  899. */
  900. static int atl1_mii_ioctl(struct net_device *netdev, struct ifreq *ifr, int cmd)
  901. {
  902. struct atl1_adapter *adapter = netdev_priv(netdev);
  903. unsigned long flags;
  904. int retval;
  905. if (!netif_running(netdev))
  906. return -EINVAL;
  907. spin_lock_irqsave(&adapter->lock, flags);
  908. retval = generic_mii_ioctl(&adapter->mii, if_mii(ifr), cmd, NULL);
  909. spin_unlock_irqrestore(&adapter->lock, flags);
  910. return retval;
  911. }
  912. /*
  913. * atl1_setup_mem_resources - allocate Tx / RX descriptor resources
  914. * @adapter: board private structure
  915. *
  916. * Return 0 on success, negative on failure
  917. */
  918. static s32 atl1_setup_ring_resources(struct atl1_adapter *adapter)
  919. {
  920. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  921. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  922. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  923. struct atl1_ring_header *ring_header = &adapter->ring_header;
  924. struct pci_dev *pdev = adapter->pdev;
  925. int size;
  926. u8 offset = 0;
  927. size = sizeof(struct atl1_buffer) * (tpd_ring->count + rfd_ring->count);
  928. tpd_ring->buffer_info = kzalloc(size, GFP_KERNEL);
  929. if (unlikely(!tpd_ring->buffer_info)) {
  930. if (netif_msg_drv(adapter))
  931. dev_err(&pdev->dev, "kzalloc failed , size = D%d\n",
  932. size);
  933. goto err_nomem;
  934. }
  935. rfd_ring->buffer_info =
  936. (struct atl1_buffer *)(tpd_ring->buffer_info + tpd_ring->count);
  937. /*
  938. * real ring DMA buffer
  939. * each ring/block may need up to 8 bytes for alignment, hence the
  940. * additional 40 bytes tacked onto the end.
  941. */
  942. ring_header->size = size =
  943. sizeof(struct tx_packet_desc) * tpd_ring->count
  944. + sizeof(struct rx_free_desc) * rfd_ring->count
  945. + sizeof(struct rx_return_desc) * rrd_ring->count
  946. + sizeof(struct coals_msg_block)
  947. + sizeof(struct stats_msg_block)
  948. + 40;
  949. ring_header->desc = pci_alloc_consistent(pdev, ring_header->size,
  950. &ring_header->dma);
  951. if (unlikely(!ring_header->desc)) {
  952. if (netif_msg_drv(adapter))
  953. dev_err(&pdev->dev, "pci_alloc_consistent failed\n");
  954. goto err_nomem;
  955. }
  956. memset(ring_header->desc, 0, ring_header->size);
  957. /* init TPD ring */
  958. tpd_ring->dma = ring_header->dma;
  959. offset = (tpd_ring->dma & 0x7) ? (8 - (ring_header->dma & 0x7)) : 0;
  960. tpd_ring->dma += offset;
  961. tpd_ring->desc = (u8 *) ring_header->desc + offset;
  962. tpd_ring->size = sizeof(struct tx_packet_desc) * tpd_ring->count;
  963. /* init RFD ring */
  964. rfd_ring->dma = tpd_ring->dma + tpd_ring->size;
  965. offset = (rfd_ring->dma & 0x7) ? (8 - (rfd_ring->dma & 0x7)) : 0;
  966. rfd_ring->dma += offset;
  967. rfd_ring->desc = (u8 *) tpd_ring->desc + (tpd_ring->size + offset);
  968. rfd_ring->size = sizeof(struct rx_free_desc) * rfd_ring->count;
  969. /* init RRD ring */
  970. rrd_ring->dma = rfd_ring->dma + rfd_ring->size;
  971. offset = (rrd_ring->dma & 0x7) ? (8 - (rrd_ring->dma & 0x7)) : 0;
  972. rrd_ring->dma += offset;
  973. rrd_ring->desc = (u8 *) rfd_ring->desc + (rfd_ring->size + offset);
  974. rrd_ring->size = sizeof(struct rx_return_desc) * rrd_ring->count;
  975. /* init CMB */
  976. adapter->cmb.dma = rrd_ring->dma + rrd_ring->size;
  977. offset = (adapter->cmb.dma & 0x7) ? (8 - (adapter->cmb.dma & 0x7)) : 0;
  978. adapter->cmb.dma += offset;
  979. adapter->cmb.cmb = (struct coals_msg_block *)
  980. ((u8 *) rrd_ring->desc + (rrd_ring->size + offset));
  981. /* init SMB */
  982. adapter->smb.dma = adapter->cmb.dma + sizeof(struct coals_msg_block);
  983. offset = (adapter->smb.dma & 0x7) ? (8 - (adapter->smb.dma & 0x7)) : 0;
  984. adapter->smb.dma += offset;
  985. adapter->smb.smb = (struct stats_msg_block *)
  986. ((u8 *) adapter->cmb.cmb +
  987. (sizeof(struct coals_msg_block) + offset));
  988. return 0;
  989. err_nomem:
  990. kfree(tpd_ring->buffer_info);
  991. return -ENOMEM;
  992. }
  993. static void atl1_init_ring_ptrs(struct atl1_adapter *adapter)
  994. {
  995. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  996. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  997. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  998. atomic_set(&tpd_ring->next_to_use, 0);
  999. atomic_set(&tpd_ring->next_to_clean, 0);
  1000. rfd_ring->next_to_clean = 0;
  1001. atomic_set(&rfd_ring->next_to_use, 0);
  1002. rrd_ring->next_to_use = 0;
  1003. atomic_set(&rrd_ring->next_to_clean, 0);
  1004. }
  1005. /*
  1006. * atl1_clean_rx_ring - Free RFD Buffers
  1007. * @adapter: board private structure
  1008. */
  1009. static void atl1_clean_rx_ring(struct atl1_adapter *adapter)
  1010. {
  1011. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1012. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1013. struct atl1_buffer *buffer_info;
  1014. struct pci_dev *pdev = adapter->pdev;
  1015. unsigned long size;
  1016. unsigned int i;
  1017. /* Free all the Rx ring sk_buffs */
  1018. for (i = 0; i < rfd_ring->count; i++) {
  1019. buffer_info = &rfd_ring->buffer_info[i];
  1020. if (buffer_info->dma) {
  1021. pci_unmap_page(pdev, buffer_info->dma,
  1022. buffer_info->length, PCI_DMA_FROMDEVICE);
  1023. buffer_info->dma = 0;
  1024. }
  1025. if (buffer_info->skb) {
  1026. dev_kfree_skb(buffer_info->skb);
  1027. buffer_info->skb = NULL;
  1028. }
  1029. }
  1030. size = sizeof(struct atl1_buffer) * rfd_ring->count;
  1031. memset(rfd_ring->buffer_info, 0, size);
  1032. /* Zero out the descriptor ring */
  1033. memset(rfd_ring->desc, 0, rfd_ring->size);
  1034. rfd_ring->next_to_clean = 0;
  1035. atomic_set(&rfd_ring->next_to_use, 0);
  1036. rrd_ring->next_to_use = 0;
  1037. atomic_set(&rrd_ring->next_to_clean, 0);
  1038. }
  1039. /*
  1040. * atl1_clean_tx_ring - Free Tx Buffers
  1041. * @adapter: board private structure
  1042. */
  1043. static void atl1_clean_tx_ring(struct atl1_adapter *adapter)
  1044. {
  1045. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1046. struct atl1_buffer *buffer_info;
  1047. struct pci_dev *pdev = adapter->pdev;
  1048. unsigned long size;
  1049. unsigned int i;
  1050. /* Free all the Tx ring sk_buffs */
  1051. for (i = 0; i < tpd_ring->count; i++) {
  1052. buffer_info = &tpd_ring->buffer_info[i];
  1053. if (buffer_info->dma) {
  1054. pci_unmap_page(pdev, buffer_info->dma,
  1055. buffer_info->length, PCI_DMA_TODEVICE);
  1056. buffer_info->dma = 0;
  1057. }
  1058. }
  1059. for (i = 0; i < tpd_ring->count; i++) {
  1060. buffer_info = &tpd_ring->buffer_info[i];
  1061. if (buffer_info->skb) {
  1062. dev_kfree_skb_any(buffer_info->skb);
  1063. buffer_info->skb = NULL;
  1064. }
  1065. }
  1066. size = sizeof(struct atl1_buffer) * tpd_ring->count;
  1067. memset(tpd_ring->buffer_info, 0, size);
  1068. /* Zero out the descriptor ring */
  1069. memset(tpd_ring->desc, 0, tpd_ring->size);
  1070. atomic_set(&tpd_ring->next_to_use, 0);
  1071. atomic_set(&tpd_ring->next_to_clean, 0);
  1072. }
  1073. /*
  1074. * atl1_free_ring_resources - Free Tx / RX descriptor Resources
  1075. * @adapter: board private structure
  1076. *
  1077. * Free all transmit software resources
  1078. */
  1079. static void atl1_free_ring_resources(struct atl1_adapter *adapter)
  1080. {
  1081. struct pci_dev *pdev = adapter->pdev;
  1082. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1083. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1084. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1085. struct atl1_ring_header *ring_header = &adapter->ring_header;
  1086. atl1_clean_tx_ring(adapter);
  1087. atl1_clean_rx_ring(adapter);
  1088. kfree(tpd_ring->buffer_info);
  1089. pci_free_consistent(pdev, ring_header->size, ring_header->desc,
  1090. ring_header->dma);
  1091. tpd_ring->buffer_info = NULL;
  1092. tpd_ring->desc = NULL;
  1093. tpd_ring->dma = 0;
  1094. rfd_ring->buffer_info = NULL;
  1095. rfd_ring->desc = NULL;
  1096. rfd_ring->dma = 0;
  1097. rrd_ring->desc = NULL;
  1098. rrd_ring->dma = 0;
  1099. adapter->cmb.dma = 0;
  1100. adapter->cmb.cmb = NULL;
  1101. adapter->smb.dma = 0;
  1102. adapter->smb.smb = NULL;
  1103. }
  1104. static void atl1_setup_mac_ctrl(struct atl1_adapter *adapter)
  1105. {
  1106. u32 value;
  1107. struct atl1_hw *hw = &adapter->hw;
  1108. struct net_device *netdev = adapter->netdev;
  1109. /* Config MAC CTRL Register */
  1110. value = MAC_CTRL_TX_EN | MAC_CTRL_RX_EN;
  1111. /* duplex */
  1112. if (FULL_DUPLEX == adapter->link_duplex)
  1113. value |= MAC_CTRL_DUPLX;
  1114. /* speed */
  1115. value |= ((u32) ((SPEED_1000 == adapter->link_speed) ?
  1116. MAC_CTRL_SPEED_1000 : MAC_CTRL_SPEED_10_100) <<
  1117. MAC_CTRL_SPEED_SHIFT);
  1118. /* flow control */
  1119. value |= (MAC_CTRL_TX_FLOW | MAC_CTRL_RX_FLOW);
  1120. /* PAD & CRC */
  1121. value |= (MAC_CTRL_ADD_CRC | MAC_CTRL_PAD);
  1122. /* preamble length */
  1123. value |= (((u32) adapter->hw.preamble_len
  1124. & MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  1125. /* vlan */
  1126. if (adapter->vlgrp)
  1127. value |= MAC_CTRL_RMV_VLAN;
  1128. /* rx checksum
  1129. if (adapter->rx_csum)
  1130. value |= MAC_CTRL_RX_CHKSUM_EN;
  1131. */
  1132. /* filter mode */
  1133. value |= MAC_CTRL_BC_EN;
  1134. if (netdev->flags & IFF_PROMISC)
  1135. value |= MAC_CTRL_PROMIS_EN;
  1136. else if (netdev->flags & IFF_ALLMULTI)
  1137. value |= MAC_CTRL_MC_ALL_EN;
  1138. /* value |= MAC_CTRL_LOOPBACK; */
  1139. iowrite32(value, hw->hw_addr + REG_MAC_CTRL);
  1140. }
  1141. static u32 atl1_check_link(struct atl1_adapter *adapter)
  1142. {
  1143. struct atl1_hw *hw = &adapter->hw;
  1144. struct net_device *netdev = adapter->netdev;
  1145. u32 ret_val;
  1146. u16 speed, duplex, phy_data;
  1147. int reconfig = 0;
  1148. /* MII_BMSR must read twice */
  1149. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1150. atl1_read_phy_reg(hw, MII_BMSR, &phy_data);
  1151. if (!(phy_data & BMSR_LSTATUS)) {
  1152. /* link down */
  1153. if (netif_carrier_ok(netdev)) {
  1154. /* old link state: Up */
  1155. if (netif_msg_link(adapter))
  1156. dev_info(&adapter->pdev->dev, "link is down\n");
  1157. adapter->link_speed = SPEED_0;
  1158. netif_carrier_off(netdev);
  1159. }
  1160. return 0;
  1161. }
  1162. /* Link Up */
  1163. ret_val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  1164. if (ret_val)
  1165. return ret_val;
  1166. switch (hw->media_type) {
  1167. case MEDIA_TYPE_1000M_FULL:
  1168. if (speed != SPEED_1000 || duplex != FULL_DUPLEX)
  1169. reconfig = 1;
  1170. break;
  1171. case MEDIA_TYPE_100M_FULL:
  1172. if (speed != SPEED_100 || duplex != FULL_DUPLEX)
  1173. reconfig = 1;
  1174. break;
  1175. case MEDIA_TYPE_100M_HALF:
  1176. if (speed != SPEED_100 || duplex != HALF_DUPLEX)
  1177. reconfig = 1;
  1178. break;
  1179. case MEDIA_TYPE_10M_FULL:
  1180. if (speed != SPEED_10 || duplex != FULL_DUPLEX)
  1181. reconfig = 1;
  1182. break;
  1183. case MEDIA_TYPE_10M_HALF:
  1184. if (speed != SPEED_10 || duplex != HALF_DUPLEX)
  1185. reconfig = 1;
  1186. break;
  1187. }
  1188. /* link result is our setting */
  1189. if (!reconfig) {
  1190. if (adapter->link_speed != speed ||
  1191. adapter->link_duplex != duplex) {
  1192. adapter->link_speed = speed;
  1193. adapter->link_duplex = duplex;
  1194. atl1_setup_mac_ctrl(adapter);
  1195. if (netif_msg_link(adapter))
  1196. dev_info(&adapter->pdev->dev,
  1197. "%s link is up %d Mbps %s\n",
  1198. netdev->name, adapter->link_speed,
  1199. adapter->link_duplex == FULL_DUPLEX ?
  1200. "full duplex" : "half duplex");
  1201. }
  1202. if (!netif_carrier_ok(netdev)) {
  1203. /* Link down -> Up */
  1204. netif_carrier_on(netdev);
  1205. }
  1206. return 0;
  1207. }
  1208. /* change original link status */
  1209. if (netif_carrier_ok(netdev)) {
  1210. adapter->link_speed = SPEED_0;
  1211. netif_carrier_off(netdev);
  1212. netif_stop_queue(netdev);
  1213. }
  1214. if (hw->media_type != MEDIA_TYPE_AUTO_SENSOR &&
  1215. hw->media_type != MEDIA_TYPE_1000M_FULL) {
  1216. switch (hw->media_type) {
  1217. case MEDIA_TYPE_100M_FULL:
  1218. phy_data = MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  1219. MII_CR_RESET;
  1220. break;
  1221. case MEDIA_TYPE_100M_HALF:
  1222. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  1223. break;
  1224. case MEDIA_TYPE_10M_FULL:
  1225. phy_data =
  1226. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  1227. break;
  1228. default:
  1229. /* MEDIA_TYPE_10M_HALF: */
  1230. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  1231. break;
  1232. }
  1233. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  1234. return 0;
  1235. }
  1236. /* auto-neg, insert timer to re-config phy */
  1237. if (!adapter->phy_timer_pending) {
  1238. adapter->phy_timer_pending = true;
  1239. mod_timer(&adapter->phy_config_timer,
  1240. round_jiffies(jiffies + 3 * HZ));
  1241. }
  1242. return 0;
  1243. }
  1244. static void set_flow_ctrl_old(struct atl1_adapter *adapter)
  1245. {
  1246. u32 hi, lo, value;
  1247. /* RFD Flow Control */
  1248. value = adapter->rfd_ring.count;
  1249. hi = value / 16;
  1250. if (hi < 2)
  1251. hi = 2;
  1252. lo = value * 7 / 8;
  1253. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1254. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1255. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1256. /* RRD Flow Control */
  1257. value = adapter->rrd_ring.count;
  1258. lo = value / 16;
  1259. hi = value * 7 / 8;
  1260. if (lo < 2)
  1261. lo = 2;
  1262. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1263. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1264. iowrite32(value, adapter->hw.hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1265. }
  1266. static void set_flow_ctrl_new(struct atl1_hw *hw)
  1267. {
  1268. u32 hi, lo, value;
  1269. /* RXF Flow Control */
  1270. value = ioread32(hw->hw_addr + REG_SRAM_RXF_LEN);
  1271. lo = value / 16;
  1272. if (lo < 192)
  1273. lo = 192;
  1274. hi = value * 7 / 8;
  1275. if (hi < lo)
  1276. hi = lo + 16;
  1277. value = ((hi & RXQ_RXF_PAUSE_TH_HI_MASK) << RXQ_RXF_PAUSE_TH_HI_SHIFT) |
  1278. ((lo & RXQ_RXF_PAUSE_TH_LO_MASK) << RXQ_RXF_PAUSE_TH_LO_SHIFT);
  1279. iowrite32(value, hw->hw_addr + REG_RXQ_RXF_PAUSE_THRESH);
  1280. /* RRD Flow Control */
  1281. value = ioread32(hw->hw_addr + REG_SRAM_RRD_LEN);
  1282. lo = value / 8;
  1283. hi = value * 7 / 8;
  1284. if (lo < 2)
  1285. lo = 2;
  1286. if (hi < lo)
  1287. hi = lo + 3;
  1288. value = ((hi & RXQ_RRD_PAUSE_TH_HI_MASK) << RXQ_RRD_PAUSE_TH_HI_SHIFT) |
  1289. ((lo & RXQ_RRD_PAUSE_TH_LO_MASK) << RXQ_RRD_PAUSE_TH_LO_SHIFT);
  1290. iowrite32(value, hw->hw_addr + REG_RXQ_RRD_PAUSE_THRESH);
  1291. }
  1292. /*
  1293. * atl1_configure - Configure Transmit&Receive Unit after Reset
  1294. * @adapter: board private structure
  1295. *
  1296. * Configure the Tx /Rx unit of the MAC after a reset.
  1297. */
  1298. static u32 atl1_configure(struct atl1_adapter *adapter)
  1299. {
  1300. struct atl1_hw *hw = &adapter->hw;
  1301. u32 value;
  1302. /* clear interrupt status */
  1303. iowrite32(0xffffffff, adapter->hw.hw_addr + REG_ISR);
  1304. /* set MAC Address */
  1305. value = (((u32) hw->mac_addr[2]) << 24) |
  1306. (((u32) hw->mac_addr[3]) << 16) |
  1307. (((u32) hw->mac_addr[4]) << 8) |
  1308. (((u32) hw->mac_addr[5]));
  1309. iowrite32(value, hw->hw_addr + REG_MAC_STA_ADDR);
  1310. value = (((u32) hw->mac_addr[0]) << 8) | (((u32) hw->mac_addr[1]));
  1311. iowrite32(value, hw->hw_addr + (REG_MAC_STA_ADDR + 4));
  1312. /* tx / rx ring */
  1313. /* HI base address */
  1314. iowrite32((u32) ((adapter->tpd_ring.dma & 0xffffffff00000000ULL) >> 32),
  1315. hw->hw_addr + REG_DESC_BASE_ADDR_HI);
  1316. /* LO base address */
  1317. iowrite32((u32) (adapter->rfd_ring.dma & 0x00000000ffffffffULL),
  1318. hw->hw_addr + REG_DESC_RFD_ADDR_LO);
  1319. iowrite32((u32) (adapter->rrd_ring.dma & 0x00000000ffffffffULL),
  1320. hw->hw_addr + REG_DESC_RRD_ADDR_LO);
  1321. iowrite32((u32) (adapter->tpd_ring.dma & 0x00000000ffffffffULL),
  1322. hw->hw_addr + REG_DESC_TPD_ADDR_LO);
  1323. iowrite32((u32) (adapter->cmb.dma & 0x00000000ffffffffULL),
  1324. hw->hw_addr + REG_DESC_CMB_ADDR_LO);
  1325. iowrite32((u32) (adapter->smb.dma & 0x00000000ffffffffULL),
  1326. hw->hw_addr + REG_DESC_SMB_ADDR_LO);
  1327. /* element count */
  1328. value = adapter->rrd_ring.count;
  1329. value <<= 16;
  1330. value += adapter->rfd_ring.count;
  1331. iowrite32(value, hw->hw_addr + REG_DESC_RFD_RRD_RING_SIZE);
  1332. iowrite32(adapter->tpd_ring.count, hw->hw_addr +
  1333. REG_DESC_TPD_RING_SIZE);
  1334. /* Load Ptr */
  1335. iowrite32(1, hw->hw_addr + REG_LOAD_PTR);
  1336. /* config Mailbox */
  1337. value = ((atomic_read(&adapter->tpd_ring.next_to_use)
  1338. & MB_TPD_PROD_INDX_MASK) << MB_TPD_PROD_INDX_SHIFT) |
  1339. ((atomic_read(&adapter->rrd_ring.next_to_clean)
  1340. & MB_RRD_CONS_INDX_MASK) << MB_RRD_CONS_INDX_SHIFT) |
  1341. ((atomic_read(&adapter->rfd_ring.next_to_use)
  1342. & MB_RFD_PROD_INDX_MASK) << MB_RFD_PROD_INDX_SHIFT);
  1343. iowrite32(value, hw->hw_addr + REG_MAILBOX);
  1344. /* config IPG/IFG */
  1345. value = (((u32) hw->ipgt & MAC_IPG_IFG_IPGT_MASK)
  1346. << MAC_IPG_IFG_IPGT_SHIFT) |
  1347. (((u32) hw->min_ifg & MAC_IPG_IFG_MIFG_MASK)
  1348. << MAC_IPG_IFG_MIFG_SHIFT) |
  1349. (((u32) hw->ipgr1 & MAC_IPG_IFG_IPGR1_MASK)
  1350. << MAC_IPG_IFG_IPGR1_SHIFT) |
  1351. (((u32) hw->ipgr2 & MAC_IPG_IFG_IPGR2_MASK)
  1352. << MAC_IPG_IFG_IPGR2_SHIFT);
  1353. iowrite32(value, hw->hw_addr + REG_MAC_IPG_IFG);
  1354. /* config Half-Duplex Control */
  1355. value = ((u32) hw->lcol & MAC_HALF_DUPLX_CTRL_LCOL_MASK) |
  1356. (((u32) hw->max_retry & MAC_HALF_DUPLX_CTRL_RETRY_MASK)
  1357. << MAC_HALF_DUPLX_CTRL_RETRY_SHIFT) |
  1358. MAC_HALF_DUPLX_CTRL_EXC_DEF_EN |
  1359. (0xa << MAC_HALF_DUPLX_CTRL_ABEBT_SHIFT) |
  1360. (((u32) hw->jam_ipg & MAC_HALF_DUPLX_CTRL_JAMIPG_MASK)
  1361. << MAC_HALF_DUPLX_CTRL_JAMIPG_SHIFT);
  1362. iowrite32(value, hw->hw_addr + REG_MAC_HALF_DUPLX_CTRL);
  1363. /* set Interrupt Moderator Timer */
  1364. iowrite16(adapter->imt, hw->hw_addr + REG_IRQ_MODU_TIMER_INIT);
  1365. iowrite32(MASTER_CTRL_ITIMER_EN, hw->hw_addr + REG_MASTER_CTRL);
  1366. /* set Interrupt Clear Timer */
  1367. iowrite16(adapter->ict, hw->hw_addr + REG_CMBDISDMA_TIMER);
  1368. /* set max frame size hw will accept */
  1369. iowrite32(hw->max_frame_size, hw->hw_addr + REG_MTU);
  1370. /* jumbo size & rrd retirement timer */
  1371. value = (((u32) hw->rx_jumbo_th & RXQ_JMBOSZ_TH_MASK)
  1372. << RXQ_JMBOSZ_TH_SHIFT) |
  1373. (((u32) hw->rx_jumbo_lkah & RXQ_JMBO_LKAH_MASK)
  1374. << RXQ_JMBO_LKAH_SHIFT) |
  1375. (((u32) hw->rrd_ret_timer & RXQ_RRD_TIMER_MASK)
  1376. << RXQ_RRD_TIMER_SHIFT);
  1377. iowrite32(value, hw->hw_addr + REG_RXQ_JMBOSZ_RRDTIM);
  1378. /* Flow Control */
  1379. switch (hw->dev_rev) {
  1380. case 0x8001:
  1381. case 0x9001:
  1382. case 0x9002:
  1383. case 0x9003:
  1384. set_flow_ctrl_old(adapter);
  1385. break;
  1386. default:
  1387. set_flow_ctrl_new(hw);
  1388. break;
  1389. }
  1390. /* config TXQ */
  1391. value = (((u32) hw->tpd_burst & TXQ_CTRL_TPD_BURST_NUM_MASK)
  1392. << TXQ_CTRL_TPD_BURST_NUM_SHIFT) |
  1393. (((u32) hw->txf_burst & TXQ_CTRL_TXF_BURST_NUM_MASK)
  1394. << TXQ_CTRL_TXF_BURST_NUM_SHIFT) |
  1395. (((u32) hw->tpd_fetch_th & TXQ_CTRL_TPD_FETCH_TH_MASK)
  1396. << TXQ_CTRL_TPD_FETCH_TH_SHIFT) | TXQ_CTRL_ENH_MODE |
  1397. TXQ_CTRL_EN;
  1398. iowrite32(value, hw->hw_addr + REG_TXQ_CTRL);
  1399. /* min tpd fetch gap & tx jumbo packet size threshold for taskoffload */
  1400. value = (((u32) hw->tx_jumbo_task_th & TX_JUMBO_TASK_TH_MASK)
  1401. << TX_JUMBO_TASK_TH_SHIFT) |
  1402. (((u32) hw->tpd_fetch_gap & TX_TPD_MIN_IPG_MASK)
  1403. << TX_TPD_MIN_IPG_SHIFT);
  1404. iowrite32(value, hw->hw_addr + REG_TX_JUMBO_TASK_TH_TPD_IPG);
  1405. /* config RXQ */
  1406. value = (((u32) hw->rfd_burst & RXQ_CTRL_RFD_BURST_NUM_MASK)
  1407. << RXQ_CTRL_RFD_BURST_NUM_SHIFT) |
  1408. (((u32) hw->rrd_burst & RXQ_CTRL_RRD_BURST_THRESH_MASK)
  1409. << RXQ_CTRL_RRD_BURST_THRESH_SHIFT) |
  1410. (((u32) hw->rfd_fetch_gap & RXQ_CTRL_RFD_PREF_MIN_IPG_MASK)
  1411. << RXQ_CTRL_RFD_PREF_MIN_IPG_SHIFT) | RXQ_CTRL_CUT_THRU_EN |
  1412. RXQ_CTRL_EN;
  1413. iowrite32(value, hw->hw_addr + REG_RXQ_CTRL);
  1414. /* config DMA Engine */
  1415. value = ((((u32) hw->dmar_block) & DMA_CTRL_DMAR_BURST_LEN_MASK)
  1416. << DMA_CTRL_DMAR_BURST_LEN_SHIFT) |
  1417. ((((u32) hw->dmaw_block) & DMA_CTRL_DMAW_BURST_LEN_MASK)
  1418. << DMA_CTRL_DMAW_BURST_LEN_SHIFT) | DMA_CTRL_DMAR_EN |
  1419. DMA_CTRL_DMAW_EN;
  1420. value |= (u32) hw->dma_ord;
  1421. if (atl1_rcb_128 == hw->rcb_value)
  1422. value |= DMA_CTRL_RCB_VALUE;
  1423. iowrite32(value, hw->hw_addr + REG_DMA_CTRL);
  1424. /* config CMB / SMB */
  1425. value = (hw->cmb_tpd > adapter->tpd_ring.count) ?
  1426. hw->cmb_tpd : adapter->tpd_ring.count;
  1427. value <<= 16;
  1428. value |= hw->cmb_rrd;
  1429. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TH);
  1430. value = hw->cmb_rx_timer | ((u32) hw->cmb_tx_timer << 16);
  1431. iowrite32(value, hw->hw_addr + REG_CMB_WRITE_TIMER);
  1432. iowrite32(hw->smb_timer, hw->hw_addr + REG_SMB_TIMER);
  1433. /* --- enable CMB / SMB */
  1434. value = CSMB_CTRL_CMB_EN | CSMB_CTRL_SMB_EN;
  1435. iowrite32(value, hw->hw_addr + REG_CSMB_CTRL);
  1436. value = ioread32(adapter->hw.hw_addr + REG_ISR);
  1437. if (unlikely((value & ISR_PHY_LINKDOWN) != 0))
  1438. value = 1; /* config failed */
  1439. else
  1440. value = 0;
  1441. /* clear all interrupt status */
  1442. iowrite32(0x3fffffff, adapter->hw.hw_addr + REG_ISR);
  1443. iowrite32(0, adapter->hw.hw_addr + REG_ISR);
  1444. return value;
  1445. }
  1446. /*
  1447. * atl1_pcie_patch - Patch for PCIE module
  1448. */
  1449. static void atl1_pcie_patch(struct atl1_adapter *adapter)
  1450. {
  1451. u32 value;
  1452. /* much vendor magic here */
  1453. value = 0x6500;
  1454. iowrite32(value, adapter->hw.hw_addr + 0x12FC);
  1455. /* pcie flow control mode change */
  1456. value = ioread32(adapter->hw.hw_addr + 0x1008);
  1457. value |= 0x8000;
  1458. iowrite32(value, adapter->hw.hw_addr + 0x1008);
  1459. }
  1460. /*
  1461. * When ACPI resume on some VIA MotherBoard, the Interrupt Disable bit/0x400
  1462. * on PCI Command register is disable.
  1463. * The function enable this bit.
  1464. * Brackett, 2006/03/15
  1465. */
  1466. static void atl1_via_workaround(struct atl1_adapter *adapter)
  1467. {
  1468. unsigned long value;
  1469. value = ioread16(adapter->hw.hw_addr + PCI_COMMAND);
  1470. if (value & PCI_COMMAND_INTX_DISABLE)
  1471. value &= ~PCI_COMMAND_INTX_DISABLE;
  1472. iowrite32(value, adapter->hw.hw_addr + PCI_COMMAND);
  1473. }
  1474. static void atl1_inc_smb(struct atl1_adapter *adapter)
  1475. {
  1476. struct net_device *netdev = adapter->netdev;
  1477. struct stats_msg_block *smb = adapter->smb.smb;
  1478. /* Fill out the OS statistics structure */
  1479. adapter->soft_stats.rx_packets += smb->rx_ok;
  1480. adapter->soft_stats.tx_packets += smb->tx_ok;
  1481. adapter->soft_stats.rx_bytes += smb->rx_byte_cnt;
  1482. adapter->soft_stats.tx_bytes += smb->tx_byte_cnt;
  1483. adapter->soft_stats.multicast += smb->rx_mcast;
  1484. adapter->soft_stats.collisions += (smb->tx_1_col + smb->tx_2_col * 2 +
  1485. smb->tx_late_col + smb->tx_abort_col * adapter->hw.max_retry);
  1486. /* Rx Errors */
  1487. adapter->soft_stats.rx_errors += (smb->rx_frag + smb->rx_fcs_err +
  1488. smb->rx_len_err + smb->rx_sz_ov + smb->rx_rxf_ov +
  1489. smb->rx_rrd_ov + smb->rx_align_err);
  1490. adapter->soft_stats.rx_fifo_errors += smb->rx_rxf_ov;
  1491. adapter->soft_stats.rx_length_errors += smb->rx_len_err;
  1492. adapter->soft_stats.rx_crc_errors += smb->rx_fcs_err;
  1493. adapter->soft_stats.rx_frame_errors += smb->rx_align_err;
  1494. adapter->soft_stats.rx_missed_errors += (smb->rx_rrd_ov +
  1495. smb->rx_rxf_ov);
  1496. adapter->soft_stats.rx_pause += smb->rx_pause;
  1497. adapter->soft_stats.rx_rrd_ov += smb->rx_rrd_ov;
  1498. adapter->soft_stats.rx_trunc += smb->rx_sz_ov;
  1499. /* Tx Errors */
  1500. adapter->soft_stats.tx_errors += (smb->tx_late_col +
  1501. smb->tx_abort_col + smb->tx_underrun + smb->tx_trunc);
  1502. adapter->soft_stats.tx_fifo_errors += smb->tx_underrun;
  1503. adapter->soft_stats.tx_aborted_errors += smb->tx_abort_col;
  1504. adapter->soft_stats.tx_window_errors += smb->tx_late_col;
  1505. adapter->soft_stats.excecol += smb->tx_abort_col;
  1506. adapter->soft_stats.deffer += smb->tx_defer;
  1507. adapter->soft_stats.scc += smb->tx_1_col;
  1508. adapter->soft_stats.mcc += smb->tx_2_col;
  1509. adapter->soft_stats.latecol += smb->tx_late_col;
  1510. adapter->soft_stats.tx_underun += smb->tx_underrun;
  1511. adapter->soft_stats.tx_trunc += smb->tx_trunc;
  1512. adapter->soft_stats.tx_pause += smb->tx_pause;
  1513. netdev->stats.rx_packets = adapter->soft_stats.rx_packets;
  1514. netdev->stats.tx_packets = adapter->soft_stats.tx_packets;
  1515. netdev->stats.rx_bytes = adapter->soft_stats.rx_bytes;
  1516. netdev->stats.tx_bytes = adapter->soft_stats.tx_bytes;
  1517. netdev->stats.multicast = adapter->soft_stats.multicast;
  1518. netdev->stats.collisions = adapter->soft_stats.collisions;
  1519. netdev->stats.rx_errors = adapter->soft_stats.rx_errors;
  1520. netdev->stats.rx_over_errors =
  1521. adapter->soft_stats.rx_missed_errors;
  1522. netdev->stats.rx_length_errors =
  1523. adapter->soft_stats.rx_length_errors;
  1524. netdev->stats.rx_crc_errors = adapter->soft_stats.rx_crc_errors;
  1525. netdev->stats.rx_frame_errors =
  1526. adapter->soft_stats.rx_frame_errors;
  1527. netdev->stats.rx_fifo_errors = adapter->soft_stats.rx_fifo_errors;
  1528. netdev->stats.rx_missed_errors =
  1529. adapter->soft_stats.rx_missed_errors;
  1530. netdev->stats.tx_errors = adapter->soft_stats.tx_errors;
  1531. netdev->stats.tx_fifo_errors = adapter->soft_stats.tx_fifo_errors;
  1532. netdev->stats.tx_aborted_errors =
  1533. adapter->soft_stats.tx_aborted_errors;
  1534. netdev->stats.tx_window_errors =
  1535. adapter->soft_stats.tx_window_errors;
  1536. netdev->stats.tx_carrier_errors =
  1537. adapter->soft_stats.tx_carrier_errors;
  1538. }
  1539. static void atl1_update_mailbox(struct atl1_adapter *adapter)
  1540. {
  1541. unsigned long flags;
  1542. u32 tpd_next_to_use;
  1543. u32 rfd_next_to_use;
  1544. u32 rrd_next_to_clean;
  1545. u32 value;
  1546. spin_lock_irqsave(&adapter->mb_lock, flags);
  1547. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1548. rfd_next_to_use = atomic_read(&adapter->rfd_ring.next_to_use);
  1549. rrd_next_to_clean = atomic_read(&adapter->rrd_ring.next_to_clean);
  1550. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1551. MB_RFD_PROD_INDX_SHIFT) |
  1552. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1553. MB_RRD_CONS_INDX_SHIFT) |
  1554. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1555. MB_TPD_PROD_INDX_SHIFT);
  1556. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1557. spin_unlock_irqrestore(&adapter->mb_lock, flags);
  1558. }
  1559. static void atl1_clean_alloc_flag(struct atl1_adapter *adapter,
  1560. struct rx_return_desc *rrd, u16 offset)
  1561. {
  1562. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1563. while (rfd_ring->next_to_clean != (rrd->buf_indx + offset)) {
  1564. rfd_ring->buffer_info[rfd_ring->next_to_clean].alloced = 0;
  1565. if (++rfd_ring->next_to_clean == rfd_ring->count) {
  1566. rfd_ring->next_to_clean = 0;
  1567. }
  1568. }
  1569. }
  1570. static void atl1_update_rfd_index(struct atl1_adapter *adapter,
  1571. struct rx_return_desc *rrd)
  1572. {
  1573. u16 num_buf;
  1574. num_buf = (rrd->xsz.xsum_sz.pkt_size + adapter->rx_buffer_len - 1) /
  1575. adapter->rx_buffer_len;
  1576. if (rrd->num_buf == num_buf)
  1577. /* clean alloc flag for bad rrd */
  1578. atl1_clean_alloc_flag(adapter, rrd, num_buf);
  1579. }
  1580. static void atl1_rx_checksum(struct atl1_adapter *adapter,
  1581. struct rx_return_desc *rrd, struct sk_buff *skb)
  1582. {
  1583. struct pci_dev *pdev = adapter->pdev;
  1584. /*
  1585. * The L1 hardware contains a bug that erroneously sets the
  1586. * PACKET_FLAG_ERR and ERR_FLAG_L4_CHKSUM bits whenever a
  1587. * fragmented IP packet is received, even though the packet
  1588. * is perfectly valid and its checksum is correct. There's
  1589. * no way to distinguish between one of these good packets
  1590. * and a packet that actually contains a TCP/UDP checksum
  1591. * error, so all we can do is allow it to be handed up to
  1592. * the higher layers and let it be sorted out there.
  1593. */
  1594. skb_checksum_none_assert(skb);
  1595. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1596. if (rrd->err_flg & (ERR_FLAG_CRC | ERR_FLAG_TRUNC |
  1597. ERR_FLAG_CODE | ERR_FLAG_OV)) {
  1598. adapter->hw_csum_err++;
  1599. if (netif_msg_rx_err(adapter))
  1600. dev_printk(KERN_DEBUG, &pdev->dev,
  1601. "rx checksum error\n");
  1602. return;
  1603. }
  1604. }
  1605. /* not IPv4 */
  1606. if (!(rrd->pkt_flg & PACKET_FLAG_IPV4))
  1607. /* checksum is invalid, but it's not an IPv4 pkt, so ok */
  1608. return;
  1609. /* IPv4 packet */
  1610. if (likely(!(rrd->err_flg &
  1611. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM)))) {
  1612. skb->ip_summed = CHECKSUM_UNNECESSARY;
  1613. adapter->hw_csum_good++;
  1614. return;
  1615. }
  1616. }
  1617. /*
  1618. * atl1_alloc_rx_buffers - Replace used receive buffers
  1619. * @adapter: address of board private structure
  1620. */
  1621. static u16 atl1_alloc_rx_buffers(struct atl1_adapter *adapter)
  1622. {
  1623. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1624. struct pci_dev *pdev = adapter->pdev;
  1625. struct page *page;
  1626. unsigned long offset;
  1627. struct atl1_buffer *buffer_info, *next_info;
  1628. struct sk_buff *skb;
  1629. u16 num_alloc = 0;
  1630. u16 rfd_next_to_use, next_next;
  1631. struct rx_free_desc *rfd_desc;
  1632. next_next = rfd_next_to_use = atomic_read(&rfd_ring->next_to_use);
  1633. if (++next_next == rfd_ring->count)
  1634. next_next = 0;
  1635. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1636. next_info = &rfd_ring->buffer_info[next_next];
  1637. while (!buffer_info->alloced && !next_info->alloced) {
  1638. if (buffer_info->skb) {
  1639. buffer_info->alloced = 1;
  1640. goto next;
  1641. }
  1642. rfd_desc = ATL1_RFD_DESC(rfd_ring, rfd_next_to_use);
  1643. skb = netdev_alloc_skb_ip_align(adapter->netdev,
  1644. adapter->rx_buffer_len);
  1645. if (unlikely(!skb)) {
  1646. /* Better luck next round */
  1647. adapter->netdev->stats.rx_dropped++;
  1648. break;
  1649. }
  1650. buffer_info->alloced = 1;
  1651. buffer_info->skb = skb;
  1652. buffer_info->length = (u16) adapter->rx_buffer_len;
  1653. page = virt_to_page(skb->data);
  1654. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1655. buffer_info->dma = pci_map_page(pdev, page, offset,
  1656. adapter->rx_buffer_len,
  1657. PCI_DMA_FROMDEVICE);
  1658. rfd_desc->buffer_addr = cpu_to_le64(buffer_info->dma);
  1659. rfd_desc->buf_len = cpu_to_le16(adapter->rx_buffer_len);
  1660. rfd_desc->coalese = 0;
  1661. next:
  1662. rfd_next_to_use = next_next;
  1663. if (unlikely(++next_next == rfd_ring->count))
  1664. next_next = 0;
  1665. buffer_info = &rfd_ring->buffer_info[rfd_next_to_use];
  1666. next_info = &rfd_ring->buffer_info[next_next];
  1667. num_alloc++;
  1668. }
  1669. if (num_alloc) {
  1670. /*
  1671. * Force memory writes to complete before letting h/w
  1672. * know there are new descriptors to fetch. (Only
  1673. * applicable for weak-ordered memory model archs,
  1674. * such as IA-64).
  1675. */
  1676. wmb();
  1677. atomic_set(&rfd_ring->next_to_use, (int)rfd_next_to_use);
  1678. }
  1679. return num_alloc;
  1680. }
  1681. static void atl1_intr_rx(struct atl1_adapter *adapter)
  1682. {
  1683. int i, count;
  1684. u16 length;
  1685. u16 rrd_next_to_clean;
  1686. u32 value;
  1687. struct atl1_rfd_ring *rfd_ring = &adapter->rfd_ring;
  1688. struct atl1_rrd_ring *rrd_ring = &adapter->rrd_ring;
  1689. struct atl1_buffer *buffer_info;
  1690. struct rx_return_desc *rrd;
  1691. struct sk_buff *skb;
  1692. count = 0;
  1693. rrd_next_to_clean = atomic_read(&rrd_ring->next_to_clean);
  1694. while (1) {
  1695. rrd = ATL1_RRD_DESC(rrd_ring, rrd_next_to_clean);
  1696. i = 1;
  1697. if (likely(rrd->xsz.valid)) { /* packet valid */
  1698. chk_rrd:
  1699. /* check rrd status */
  1700. if (likely(rrd->num_buf == 1))
  1701. goto rrd_ok;
  1702. else if (netif_msg_rx_err(adapter)) {
  1703. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1704. "unexpected RRD buffer count\n");
  1705. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1706. "rx_buf_len = %d\n",
  1707. adapter->rx_buffer_len);
  1708. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1709. "RRD num_buf = %d\n",
  1710. rrd->num_buf);
  1711. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1712. "RRD pkt_len = %d\n",
  1713. rrd->xsz.xsum_sz.pkt_size);
  1714. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1715. "RRD pkt_flg = 0x%08X\n",
  1716. rrd->pkt_flg);
  1717. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1718. "RRD err_flg = 0x%08X\n",
  1719. rrd->err_flg);
  1720. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1721. "RRD vlan_tag = 0x%08X\n",
  1722. rrd->vlan_tag);
  1723. }
  1724. /* rrd seems to be bad */
  1725. if (unlikely(i-- > 0)) {
  1726. /* rrd may not be DMAed completely */
  1727. udelay(1);
  1728. goto chk_rrd;
  1729. }
  1730. /* bad rrd */
  1731. if (netif_msg_rx_err(adapter))
  1732. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1733. "bad RRD\n");
  1734. /* see if update RFD index */
  1735. if (rrd->num_buf > 1)
  1736. atl1_update_rfd_index(adapter, rrd);
  1737. /* update rrd */
  1738. rrd->xsz.valid = 0;
  1739. if (++rrd_next_to_clean == rrd_ring->count)
  1740. rrd_next_to_clean = 0;
  1741. count++;
  1742. continue;
  1743. } else { /* current rrd still not be updated */
  1744. break;
  1745. }
  1746. rrd_ok:
  1747. /* clean alloc flag for bad rrd */
  1748. atl1_clean_alloc_flag(adapter, rrd, 0);
  1749. buffer_info = &rfd_ring->buffer_info[rrd->buf_indx];
  1750. if (++rfd_ring->next_to_clean == rfd_ring->count)
  1751. rfd_ring->next_to_clean = 0;
  1752. /* update rrd next to clean */
  1753. if (++rrd_next_to_clean == rrd_ring->count)
  1754. rrd_next_to_clean = 0;
  1755. count++;
  1756. if (unlikely(rrd->pkt_flg & PACKET_FLAG_ERR)) {
  1757. if (!(rrd->err_flg &
  1758. (ERR_FLAG_IP_CHKSUM | ERR_FLAG_L4_CHKSUM
  1759. | ERR_FLAG_LEN))) {
  1760. /* packet error, don't need upstream */
  1761. buffer_info->alloced = 0;
  1762. rrd->xsz.valid = 0;
  1763. continue;
  1764. }
  1765. }
  1766. /* Good Receive */
  1767. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1768. buffer_info->length, PCI_DMA_FROMDEVICE);
  1769. buffer_info->dma = 0;
  1770. skb = buffer_info->skb;
  1771. length = le16_to_cpu(rrd->xsz.xsum_sz.pkt_size);
  1772. skb_put(skb, length - ETH_FCS_LEN);
  1773. /* Receive Checksum Offload */
  1774. atl1_rx_checksum(adapter, rrd, skb);
  1775. skb->protocol = eth_type_trans(skb, adapter->netdev);
  1776. if (adapter->vlgrp && (rrd->pkt_flg & PACKET_FLAG_VLAN_INS)) {
  1777. u16 vlan_tag = (rrd->vlan_tag >> 4) |
  1778. ((rrd->vlan_tag & 7) << 13) |
  1779. ((rrd->vlan_tag & 8) << 9);
  1780. vlan_hwaccel_rx(skb, adapter->vlgrp, vlan_tag);
  1781. } else
  1782. netif_rx(skb);
  1783. /* let protocol layer free skb */
  1784. buffer_info->skb = NULL;
  1785. buffer_info->alloced = 0;
  1786. rrd->xsz.valid = 0;
  1787. }
  1788. atomic_set(&rrd_ring->next_to_clean, rrd_next_to_clean);
  1789. atl1_alloc_rx_buffers(adapter);
  1790. /* update mailbox ? */
  1791. if (count) {
  1792. u32 tpd_next_to_use;
  1793. u32 rfd_next_to_use;
  1794. spin_lock(&adapter->mb_lock);
  1795. tpd_next_to_use = atomic_read(&adapter->tpd_ring.next_to_use);
  1796. rfd_next_to_use =
  1797. atomic_read(&adapter->rfd_ring.next_to_use);
  1798. rrd_next_to_clean =
  1799. atomic_read(&adapter->rrd_ring.next_to_clean);
  1800. value = ((rfd_next_to_use & MB_RFD_PROD_INDX_MASK) <<
  1801. MB_RFD_PROD_INDX_SHIFT) |
  1802. ((rrd_next_to_clean & MB_RRD_CONS_INDX_MASK) <<
  1803. MB_RRD_CONS_INDX_SHIFT) |
  1804. ((tpd_next_to_use & MB_TPD_PROD_INDX_MASK) <<
  1805. MB_TPD_PROD_INDX_SHIFT);
  1806. iowrite32(value, adapter->hw.hw_addr + REG_MAILBOX);
  1807. spin_unlock(&adapter->mb_lock);
  1808. }
  1809. }
  1810. static void atl1_intr_tx(struct atl1_adapter *adapter)
  1811. {
  1812. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1813. struct atl1_buffer *buffer_info;
  1814. u16 sw_tpd_next_to_clean;
  1815. u16 cmb_tpd_next_to_clean;
  1816. sw_tpd_next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1817. cmb_tpd_next_to_clean = le16_to_cpu(adapter->cmb.cmb->tpd_cons_idx);
  1818. while (cmb_tpd_next_to_clean != sw_tpd_next_to_clean) {
  1819. struct tx_packet_desc *tpd;
  1820. tpd = ATL1_TPD_DESC(tpd_ring, sw_tpd_next_to_clean);
  1821. buffer_info = &tpd_ring->buffer_info[sw_tpd_next_to_clean];
  1822. if (buffer_info->dma) {
  1823. pci_unmap_page(adapter->pdev, buffer_info->dma,
  1824. buffer_info->length, PCI_DMA_TODEVICE);
  1825. buffer_info->dma = 0;
  1826. }
  1827. if (buffer_info->skb) {
  1828. dev_kfree_skb_irq(buffer_info->skb);
  1829. buffer_info->skb = NULL;
  1830. }
  1831. if (++sw_tpd_next_to_clean == tpd_ring->count)
  1832. sw_tpd_next_to_clean = 0;
  1833. }
  1834. atomic_set(&tpd_ring->next_to_clean, sw_tpd_next_to_clean);
  1835. if (netif_queue_stopped(adapter->netdev) &&
  1836. netif_carrier_ok(adapter->netdev))
  1837. netif_wake_queue(adapter->netdev);
  1838. }
  1839. static u16 atl1_tpd_avail(struct atl1_tpd_ring *tpd_ring)
  1840. {
  1841. u16 next_to_clean = atomic_read(&tpd_ring->next_to_clean);
  1842. u16 next_to_use = atomic_read(&tpd_ring->next_to_use);
  1843. return (next_to_clean > next_to_use) ?
  1844. next_to_clean - next_to_use - 1 :
  1845. tpd_ring->count + next_to_clean - next_to_use - 1;
  1846. }
  1847. static int atl1_tso(struct atl1_adapter *adapter, struct sk_buff *skb,
  1848. struct tx_packet_desc *ptpd)
  1849. {
  1850. u8 hdr_len, ip_off;
  1851. u32 real_len;
  1852. int err;
  1853. if (skb_shinfo(skb)->gso_size) {
  1854. if (skb_header_cloned(skb)) {
  1855. err = pskb_expand_head(skb, 0, 0, GFP_ATOMIC);
  1856. if (unlikely(err))
  1857. return -1;
  1858. }
  1859. if (skb->protocol == htons(ETH_P_IP)) {
  1860. struct iphdr *iph = ip_hdr(skb);
  1861. real_len = (((unsigned char *)iph - skb->data) +
  1862. ntohs(iph->tot_len));
  1863. if (real_len < skb->len)
  1864. pskb_trim(skb, real_len);
  1865. hdr_len = (skb_transport_offset(skb) + tcp_hdrlen(skb));
  1866. if (skb->len == hdr_len) {
  1867. iph->check = 0;
  1868. tcp_hdr(skb)->check =
  1869. ~csum_tcpudp_magic(iph->saddr,
  1870. iph->daddr, tcp_hdrlen(skb),
  1871. IPPROTO_TCP, 0);
  1872. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1873. TPD_IPHL_SHIFT;
  1874. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1875. TPD_TCPHDRLEN_MASK) <<
  1876. TPD_TCPHDRLEN_SHIFT;
  1877. ptpd->word3 |= 1 << TPD_IP_CSUM_SHIFT;
  1878. ptpd->word3 |= 1 << TPD_TCP_CSUM_SHIFT;
  1879. return 1;
  1880. }
  1881. iph->check = 0;
  1882. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  1883. iph->daddr, 0, IPPROTO_TCP, 0);
  1884. ip_off = (unsigned char *)iph -
  1885. (unsigned char *) skb_network_header(skb);
  1886. if (ip_off == 8) /* 802.3-SNAP frame */
  1887. ptpd->word3 |= 1 << TPD_ETHTYPE_SHIFT;
  1888. else if (ip_off != 0)
  1889. return -2;
  1890. ptpd->word3 |= (iph->ihl & TPD_IPHL_MASK) <<
  1891. TPD_IPHL_SHIFT;
  1892. ptpd->word3 |= ((tcp_hdrlen(skb) >> 2) &
  1893. TPD_TCPHDRLEN_MASK) << TPD_TCPHDRLEN_SHIFT;
  1894. ptpd->word3 |= (skb_shinfo(skb)->gso_size &
  1895. TPD_MSS_MASK) << TPD_MSS_SHIFT;
  1896. ptpd->word3 |= 1 << TPD_SEGMENT_EN_SHIFT;
  1897. return 3;
  1898. }
  1899. }
  1900. return false;
  1901. }
  1902. static int atl1_tx_csum(struct atl1_adapter *adapter, struct sk_buff *skb,
  1903. struct tx_packet_desc *ptpd)
  1904. {
  1905. u8 css, cso;
  1906. if (likely(skb->ip_summed == CHECKSUM_PARTIAL)) {
  1907. css = (u8) (skb->csum_start - skb_headroom(skb));
  1908. cso = css + (u8) skb->csum_offset;
  1909. if (unlikely(css & 0x1)) {
  1910. /* L1 hardware requires an even number here */
  1911. if (netif_msg_tx_err(adapter))
  1912. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  1913. "payload offset not an even number\n");
  1914. return -1;
  1915. }
  1916. ptpd->word3 |= (css & TPD_PLOADOFFSET_MASK) <<
  1917. TPD_PLOADOFFSET_SHIFT;
  1918. ptpd->word3 |= (cso & TPD_CCSUMOFFSET_MASK) <<
  1919. TPD_CCSUMOFFSET_SHIFT;
  1920. ptpd->word3 |= 1 << TPD_CUST_CSUM_EN_SHIFT;
  1921. return true;
  1922. }
  1923. return 0;
  1924. }
  1925. static void atl1_tx_map(struct atl1_adapter *adapter, struct sk_buff *skb,
  1926. struct tx_packet_desc *ptpd)
  1927. {
  1928. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  1929. struct atl1_buffer *buffer_info;
  1930. u16 buf_len = skb->len;
  1931. struct page *page;
  1932. unsigned long offset;
  1933. unsigned int nr_frags;
  1934. unsigned int f;
  1935. int retval;
  1936. u16 next_to_use;
  1937. u16 data_len;
  1938. u8 hdr_len;
  1939. buf_len -= skb->data_len;
  1940. nr_frags = skb_shinfo(skb)->nr_frags;
  1941. next_to_use = atomic_read(&tpd_ring->next_to_use);
  1942. buffer_info = &tpd_ring->buffer_info[next_to_use];
  1943. BUG_ON(buffer_info->skb);
  1944. /* put skb in last TPD */
  1945. buffer_info->skb = NULL;
  1946. retval = (ptpd->word3 >> TPD_SEGMENT_EN_SHIFT) & TPD_SEGMENT_EN_MASK;
  1947. if (retval) {
  1948. /* TSO */
  1949. hdr_len = skb_transport_offset(skb) + tcp_hdrlen(skb);
  1950. buffer_info->length = hdr_len;
  1951. page = virt_to_page(skb->data);
  1952. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1953. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1954. offset, hdr_len,
  1955. PCI_DMA_TODEVICE);
  1956. if (++next_to_use == tpd_ring->count)
  1957. next_to_use = 0;
  1958. if (buf_len > hdr_len) {
  1959. int i, nseg;
  1960. data_len = buf_len - hdr_len;
  1961. nseg = (data_len + ATL1_MAX_TX_BUF_LEN - 1) /
  1962. ATL1_MAX_TX_BUF_LEN;
  1963. for (i = 0; i < nseg; i++) {
  1964. buffer_info =
  1965. &tpd_ring->buffer_info[next_to_use];
  1966. buffer_info->skb = NULL;
  1967. buffer_info->length =
  1968. (ATL1_MAX_TX_BUF_LEN >=
  1969. data_len) ? ATL1_MAX_TX_BUF_LEN : data_len;
  1970. data_len -= buffer_info->length;
  1971. page = virt_to_page(skb->data +
  1972. (hdr_len + i * ATL1_MAX_TX_BUF_LEN));
  1973. offset = (unsigned long)(skb->data +
  1974. (hdr_len + i * ATL1_MAX_TX_BUF_LEN)) &
  1975. ~PAGE_MASK;
  1976. buffer_info->dma = pci_map_page(adapter->pdev,
  1977. page, offset, buffer_info->length,
  1978. PCI_DMA_TODEVICE);
  1979. if (++next_to_use == tpd_ring->count)
  1980. next_to_use = 0;
  1981. }
  1982. }
  1983. } else {
  1984. /* not TSO */
  1985. buffer_info->length = buf_len;
  1986. page = virt_to_page(skb->data);
  1987. offset = (unsigned long)skb->data & ~PAGE_MASK;
  1988. buffer_info->dma = pci_map_page(adapter->pdev, page,
  1989. offset, buf_len, PCI_DMA_TODEVICE);
  1990. if (++next_to_use == tpd_ring->count)
  1991. next_to_use = 0;
  1992. }
  1993. for (f = 0; f < nr_frags; f++) {
  1994. struct skb_frag_struct *frag;
  1995. u16 i, nseg;
  1996. frag = &skb_shinfo(skb)->frags[f];
  1997. buf_len = frag->size;
  1998. nseg = (buf_len + ATL1_MAX_TX_BUF_LEN - 1) /
  1999. ATL1_MAX_TX_BUF_LEN;
  2000. for (i = 0; i < nseg; i++) {
  2001. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2002. BUG_ON(buffer_info->skb);
  2003. buffer_info->skb = NULL;
  2004. buffer_info->length = (buf_len > ATL1_MAX_TX_BUF_LEN) ?
  2005. ATL1_MAX_TX_BUF_LEN : buf_len;
  2006. buf_len -= buffer_info->length;
  2007. buffer_info->dma = pci_map_page(adapter->pdev,
  2008. frag->page,
  2009. frag->page_offset + (i * ATL1_MAX_TX_BUF_LEN),
  2010. buffer_info->length, PCI_DMA_TODEVICE);
  2011. if (++next_to_use == tpd_ring->count)
  2012. next_to_use = 0;
  2013. }
  2014. }
  2015. /* last tpd's buffer-info */
  2016. buffer_info->skb = skb;
  2017. }
  2018. static void atl1_tx_queue(struct atl1_adapter *adapter, u16 count,
  2019. struct tx_packet_desc *ptpd)
  2020. {
  2021. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2022. struct atl1_buffer *buffer_info;
  2023. struct tx_packet_desc *tpd;
  2024. u16 j;
  2025. u32 val;
  2026. u16 next_to_use = (u16) atomic_read(&tpd_ring->next_to_use);
  2027. for (j = 0; j < count; j++) {
  2028. buffer_info = &tpd_ring->buffer_info[next_to_use];
  2029. tpd = ATL1_TPD_DESC(&adapter->tpd_ring, next_to_use);
  2030. if (tpd != ptpd)
  2031. memcpy(tpd, ptpd, sizeof(struct tx_packet_desc));
  2032. tpd->buffer_addr = cpu_to_le64(buffer_info->dma);
  2033. tpd->word2 &= ~(TPD_BUFLEN_MASK << TPD_BUFLEN_SHIFT);
  2034. tpd->word2 |= (cpu_to_le16(buffer_info->length) &
  2035. TPD_BUFLEN_MASK) << TPD_BUFLEN_SHIFT;
  2036. /*
  2037. * if this is the first packet in a TSO chain, set
  2038. * TPD_HDRFLAG, otherwise, clear it.
  2039. */
  2040. val = (tpd->word3 >> TPD_SEGMENT_EN_SHIFT) &
  2041. TPD_SEGMENT_EN_MASK;
  2042. if (val) {
  2043. if (!j)
  2044. tpd->word3 |= 1 << TPD_HDRFLAG_SHIFT;
  2045. else
  2046. tpd->word3 &= ~(1 << TPD_HDRFLAG_SHIFT);
  2047. }
  2048. if (j == (count - 1))
  2049. tpd->word3 |= 1 << TPD_EOP_SHIFT;
  2050. if (++next_to_use == tpd_ring->count)
  2051. next_to_use = 0;
  2052. }
  2053. /*
  2054. * Force memory writes to complete before letting h/w
  2055. * know there are new descriptors to fetch. (Only
  2056. * applicable for weak-ordered memory model archs,
  2057. * such as IA-64).
  2058. */
  2059. wmb();
  2060. atomic_set(&tpd_ring->next_to_use, next_to_use);
  2061. }
  2062. static netdev_tx_t atl1_xmit_frame(struct sk_buff *skb,
  2063. struct net_device *netdev)
  2064. {
  2065. struct atl1_adapter *adapter = netdev_priv(netdev);
  2066. struct atl1_tpd_ring *tpd_ring = &adapter->tpd_ring;
  2067. int len;
  2068. int tso;
  2069. int count = 1;
  2070. int ret_val;
  2071. struct tx_packet_desc *ptpd;
  2072. u16 frag_size;
  2073. u16 vlan_tag;
  2074. unsigned int nr_frags = 0;
  2075. unsigned int mss = 0;
  2076. unsigned int f;
  2077. unsigned int proto_hdr_len;
  2078. len = skb_headlen(skb);
  2079. if (unlikely(skb->len <= 0)) {
  2080. dev_kfree_skb_any(skb);
  2081. return NETDEV_TX_OK;
  2082. }
  2083. nr_frags = skb_shinfo(skb)->nr_frags;
  2084. for (f = 0; f < nr_frags; f++) {
  2085. frag_size = skb_shinfo(skb)->frags[f].size;
  2086. if (frag_size)
  2087. count += (frag_size + ATL1_MAX_TX_BUF_LEN - 1) /
  2088. ATL1_MAX_TX_BUF_LEN;
  2089. }
  2090. mss = skb_shinfo(skb)->gso_size;
  2091. if (mss) {
  2092. if (skb->protocol == htons(ETH_P_IP)) {
  2093. proto_hdr_len = (skb_transport_offset(skb) +
  2094. tcp_hdrlen(skb));
  2095. if (unlikely(proto_hdr_len > len)) {
  2096. dev_kfree_skb_any(skb);
  2097. return NETDEV_TX_OK;
  2098. }
  2099. /* need additional TPD ? */
  2100. if (proto_hdr_len != len)
  2101. count += (len - proto_hdr_len +
  2102. ATL1_MAX_TX_BUF_LEN - 1) /
  2103. ATL1_MAX_TX_BUF_LEN;
  2104. }
  2105. }
  2106. if (atl1_tpd_avail(&adapter->tpd_ring) < count) {
  2107. /* not enough descriptors */
  2108. netif_stop_queue(netdev);
  2109. if (netif_msg_tx_queued(adapter))
  2110. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2111. "tx busy\n");
  2112. return NETDEV_TX_BUSY;
  2113. }
  2114. ptpd = ATL1_TPD_DESC(tpd_ring,
  2115. (u16) atomic_read(&tpd_ring->next_to_use));
  2116. memset(ptpd, 0, sizeof(struct tx_packet_desc));
  2117. if (vlan_tx_tag_present(skb)) {
  2118. vlan_tag = vlan_tx_tag_get(skb);
  2119. vlan_tag = (vlan_tag << 4) | (vlan_tag >> 13) |
  2120. ((vlan_tag >> 9) & 0x8);
  2121. ptpd->word3 |= 1 << TPD_INS_VL_TAG_SHIFT;
  2122. ptpd->word2 |= (vlan_tag & TPD_VLANTAG_MASK) <<
  2123. TPD_VLANTAG_SHIFT;
  2124. }
  2125. tso = atl1_tso(adapter, skb, ptpd);
  2126. if (tso < 0) {
  2127. dev_kfree_skb_any(skb);
  2128. return NETDEV_TX_OK;
  2129. }
  2130. if (!tso) {
  2131. ret_val = atl1_tx_csum(adapter, skb, ptpd);
  2132. if (ret_val < 0) {
  2133. dev_kfree_skb_any(skb);
  2134. return NETDEV_TX_OK;
  2135. }
  2136. }
  2137. atl1_tx_map(adapter, skb, ptpd);
  2138. atl1_tx_queue(adapter, count, ptpd);
  2139. atl1_update_mailbox(adapter);
  2140. mmiowb();
  2141. return NETDEV_TX_OK;
  2142. }
  2143. /*
  2144. * atl1_intr - Interrupt Handler
  2145. * @irq: interrupt number
  2146. * @data: pointer to a network interface device structure
  2147. * @pt_regs: CPU registers structure
  2148. */
  2149. static irqreturn_t atl1_intr(int irq, void *data)
  2150. {
  2151. struct atl1_adapter *adapter = netdev_priv(data);
  2152. u32 status;
  2153. int max_ints = 10;
  2154. status = adapter->cmb.cmb->int_stats;
  2155. if (!status)
  2156. return IRQ_NONE;
  2157. do {
  2158. /* clear CMB interrupt status at once */
  2159. adapter->cmb.cmb->int_stats = 0;
  2160. if (status & ISR_GPHY) /* clear phy status */
  2161. atlx_clear_phy_int(adapter);
  2162. /* clear ISR status, and Enable CMB DMA/Disable Interrupt */
  2163. iowrite32(status | ISR_DIS_INT, adapter->hw.hw_addr + REG_ISR);
  2164. /* check if SMB intr */
  2165. if (status & ISR_SMB)
  2166. atl1_inc_smb(adapter);
  2167. /* check if PCIE PHY Link down */
  2168. if (status & ISR_PHY_LINKDOWN) {
  2169. if (netif_msg_intr(adapter))
  2170. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2171. "pcie phy link down %x\n", status);
  2172. if (netif_running(adapter->netdev)) { /* reset MAC */
  2173. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2174. schedule_work(&adapter->pcie_dma_to_rst_task);
  2175. return IRQ_HANDLED;
  2176. }
  2177. }
  2178. /* check if DMA read/write error ? */
  2179. if (status & (ISR_DMAR_TO_RST | ISR_DMAW_TO_RST)) {
  2180. if (netif_msg_intr(adapter))
  2181. dev_printk(KERN_DEBUG, &adapter->pdev->dev,
  2182. "pcie DMA r/w error (status = 0x%x)\n",
  2183. status);
  2184. iowrite32(0, adapter->hw.hw_addr + REG_IMR);
  2185. schedule_work(&adapter->pcie_dma_to_rst_task);
  2186. return IRQ_HANDLED;
  2187. }
  2188. /* link event */
  2189. if (status & ISR_GPHY) {
  2190. adapter->soft_stats.tx_carrier_errors++;
  2191. atl1_check_for_link(adapter);
  2192. }
  2193. /* transmit event */
  2194. if (status & ISR_CMB_TX)
  2195. atl1_intr_tx(adapter);
  2196. /* rx exception */
  2197. if (unlikely(status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2198. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2199. ISR_HOST_RRD_OV | ISR_CMB_RX))) {
  2200. if (status & (ISR_RXF_OV | ISR_RFD_UNRUN |
  2201. ISR_RRD_OV | ISR_HOST_RFD_UNRUN |
  2202. ISR_HOST_RRD_OV))
  2203. if (netif_msg_intr(adapter))
  2204. dev_printk(KERN_DEBUG,
  2205. &adapter->pdev->dev,
  2206. "rx exception, ISR = 0x%x\n",
  2207. status);
  2208. atl1_intr_rx(adapter);
  2209. }
  2210. if (--max_ints < 0)
  2211. break;
  2212. } while ((status = adapter->cmb.cmb->int_stats));
  2213. /* re-enable Interrupt */
  2214. iowrite32(ISR_DIS_SMB | ISR_DIS_DMA, adapter->hw.hw_addr + REG_ISR);
  2215. return IRQ_HANDLED;
  2216. }
  2217. /*
  2218. * atl1_phy_config - Timer Call-back
  2219. * @data: pointer to netdev cast into an unsigned long
  2220. */
  2221. static void atl1_phy_config(unsigned long data)
  2222. {
  2223. struct atl1_adapter *adapter = (struct atl1_adapter *)data;
  2224. struct atl1_hw *hw = &adapter->hw;
  2225. unsigned long flags;
  2226. spin_lock_irqsave(&adapter->lock, flags);
  2227. adapter->phy_timer_pending = false;
  2228. atl1_write_phy_reg(hw, MII_ADVERTISE, hw->mii_autoneg_adv_reg);
  2229. atl1_write_phy_reg(hw, MII_ATLX_CR, hw->mii_1000t_ctrl_reg);
  2230. atl1_write_phy_reg(hw, MII_BMCR, MII_CR_RESET | MII_CR_AUTO_NEG_EN);
  2231. spin_unlock_irqrestore(&adapter->lock, flags);
  2232. }
  2233. /*
  2234. * Orphaned vendor comment left intact here:
  2235. * <vendor comment>
  2236. * If TPD Buffer size equal to 0, PCIE DMAR_TO_INT
  2237. * will assert. We do soft reset <0x1400=1> according
  2238. * with the SPEC. BUT, it seemes that PCIE or DMA
  2239. * state-machine will not be reset. DMAR_TO_INT will
  2240. * assert again and again.
  2241. * </vendor comment>
  2242. */
  2243. static int atl1_reset(struct atl1_adapter *adapter)
  2244. {
  2245. int ret;
  2246. ret = atl1_reset_hw(&adapter->hw);
  2247. if (ret)
  2248. return ret;
  2249. return atl1_init_hw(&adapter->hw);
  2250. }
  2251. static s32 atl1_up(struct atl1_adapter *adapter)
  2252. {
  2253. struct net_device *netdev = adapter->netdev;
  2254. int err;
  2255. int irq_flags = IRQF_SAMPLE_RANDOM;
  2256. /* hardware has been reset, we need to reload some things */
  2257. atlx_set_multi(netdev);
  2258. atl1_init_ring_ptrs(adapter);
  2259. atlx_restore_vlan(adapter);
  2260. err = atl1_alloc_rx_buffers(adapter);
  2261. if (unlikely(!err))
  2262. /* no RX BUFFER allocated */
  2263. return -ENOMEM;
  2264. if (unlikely(atl1_configure(adapter))) {
  2265. err = -EIO;
  2266. goto err_up;
  2267. }
  2268. err = pci_enable_msi(adapter->pdev);
  2269. if (err) {
  2270. if (netif_msg_ifup(adapter))
  2271. dev_info(&adapter->pdev->dev,
  2272. "Unable to enable MSI: %d\n", err);
  2273. irq_flags |= IRQF_SHARED;
  2274. }
  2275. err = request_irq(adapter->pdev->irq, atl1_intr, irq_flags,
  2276. netdev->name, netdev);
  2277. if (unlikely(err))
  2278. goto err_up;
  2279. atlx_irq_enable(adapter);
  2280. atl1_check_link(adapter);
  2281. netif_start_queue(netdev);
  2282. return 0;
  2283. err_up:
  2284. pci_disable_msi(adapter->pdev);
  2285. /* free rx_buffers */
  2286. atl1_clean_rx_ring(adapter);
  2287. return err;
  2288. }
  2289. static void atl1_down(struct atl1_adapter *adapter)
  2290. {
  2291. struct net_device *netdev = adapter->netdev;
  2292. netif_stop_queue(netdev);
  2293. del_timer_sync(&adapter->phy_config_timer);
  2294. adapter->phy_timer_pending = false;
  2295. atlx_irq_disable(adapter);
  2296. free_irq(adapter->pdev->irq, netdev);
  2297. pci_disable_msi(adapter->pdev);
  2298. atl1_reset_hw(&adapter->hw);
  2299. adapter->cmb.cmb->int_stats = 0;
  2300. adapter->link_speed = SPEED_0;
  2301. adapter->link_duplex = -1;
  2302. netif_carrier_off(netdev);
  2303. atl1_clean_tx_ring(adapter);
  2304. atl1_clean_rx_ring(adapter);
  2305. }
  2306. static void atl1_tx_timeout_task(struct work_struct *work)
  2307. {
  2308. struct atl1_adapter *adapter =
  2309. container_of(work, struct atl1_adapter, tx_timeout_task);
  2310. struct net_device *netdev = adapter->netdev;
  2311. netif_device_detach(netdev);
  2312. atl1_down(adapter);
  2313. atl1_up(adapter);
  2314. netif_device_attach(netdev);
  2315. }
  2316. /*
  2317. * atl1_change_mtu - Change the Maximum Transfer Unit
  2318. * @netdev: network interface device structure
  2319. * @new_mtu: new value for maximum frame size
  2320. *
  2321. * Returns 0 on success, negative on failure
  2322. */
  2323. static int atl1_change_mtu(struct net_device *netdev, int new_mtu)
  2324. {
  2325. struct atl1_adapter *adapter = netdev_priv(netdev);
  2326. int old_mtu = netdev->mtu;
  2327. int max_frame = new_mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN;
  2328. if ((max_frame < ETH_ZLEN + ETH_FCS_LEN) ||
  2329. (max_frame > MAX_JUMBO_FRAME_SIZE)) {
  2330. if (netif_msg_link(adapter))
  2331. dev_warn(&adapter->pdev->dev, "invalid MTU setting\n");
  2332. return -EINVAL;
  2333. }
  2334. adapter->hw.max_frame_size = max_frame;
  2335. adapter->hw.tx_jumbo_task_th = (max_frame + 7) >> 3;
  2336. adapter->rx_buffer_len = (max_frame + 7) & ~7;
  2337. adapter->hw.rx_jumbo_th = adapter->rx_buffer_len / 8;
  2338. netdev->mtu = new_mtu;
  2339. if ((old_mtu != new_mtu) && netif_running(netdev)) {
  2340. atl1_down(adapter);
  2341. atl1_up(adapter);
  2342. }
  2343. return 0;
  2344. }
  2345. /*
  2346. * atl1_open - Called when a network interface is made active
  2347. * @netdev: network interface device structure
  2348. *
  2349. * Returns 0 on success, negative value on failure
  2350. *
  2351. * The open entry point is called when a network interface is made
  2352. * active by the system (IFF_UP). At this point all resources needed
  2353. * for transmit and receive operations are allocated, the interrupt
  2354. * handler is registered with the OS, the watchdog timer is started,
  2355. * and the stack is notified that the interface is ready.
  2356. */
  2357. static int atl1_open(struct net_device *netdev)
  2358. {
  2359. struct atl1_adapter *adapter = netdev_priv(netdev);
  2360. int err;
  2361. netif_carrier_off(netdev);
  2362. /* allocate transmit descriptors */
  2363. err = atl1_setup_ring_resources(adapter);
  2364. if (err)
  2365. return err;
  2366. err = atl1_up(adapter);
  2367. if (err)
  2368. goto err_up;
  2369. return 0;
  2370. err_up:
  2371. atl1_reset(adapter);
  2372. return err;
  2373. }
  2374. /*
  2375. * atl1_close - Disables a network interface
  2376. * @netdev: network interface device structure
  2377. *
  2378. * Returns 0, this is not allowed to fail
  2379. *
  2380. * The close entry point is called when an interface is de-activated
  2381. * by the OS. The hardware is still under the drivers control, but
  2382. * needs to be disabled. A global MAC reset is issued to stop the
  2383. * hardware, and all transmit and receive resources are freed.
  2384. */
  2385. static int atl1_close(struct net_device *netdev)
  2386. {
  2387. struct atl1_adapter *adapter = netdev_priv(netdev);
  2388. atl1_down(adapter);
  2389. atl1_free_ring_resources(adapter);
  2390. return 0;
  2391. }
  2392. #ifdef CONFIG_PM
  2393. static int atl1_suspend(struct pci_dev *pdev, pm_message_t state)
  2394. {
  2395. struct net_device *netdev = pci_get_drvdata(pdev);
  2396. struct atl1_adapter *adapter = netdev_priv(netdev);
  2397. struct atl1_hw *hw = &adapter->hw;
  2398. u32 ctrl = 0;
  2399. u32 wufc = adapter->wol;
  2400. u32 val;
  2401. int retval;
  2402. u16 speed;
  2403. u16 duplex;
  2404. netif_device_detach(netdev);
  2405. if (netif_running(netdev))
  2406. atl1_down(adapter);
  2407. retval = pci_save_state(pdev);
  2408. if (retval)
  2409. return retval;
  2410. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2411. atl1_read_phy_reg(hw, MII_BMSR, (u16 *) & ctrl);
  2412. val = ctrl & BMSR_LSTATUS;
  2413. if (val)
  2414. wufc &= ~ATLX_WUFC_LNKC;
  2415. if (val && wufc) {
  2416. val = atl1_get_speed_and_duplex(hw, &speed, &duplex);
  2417. if (val) {
  2418. if (netif_msg_ifdown(adapter))
  2419. dev_printk(KERN_DEBUG, &pdev->dev,
  2420. "error getting speed/duplex\n");
  2421. goto disable_wol;
  2422. }
  2423. ctrl = 0;
  2424. /* enable magic packet WOL */
  2425. if (wufc & ATLX_WUFC_MAG)
  2426. ctrl |= (WOL_MAGIC_EN | WOL_MAGIC_PME_EN);
  2427. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2428. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2429. /* configure the mac */
  2430. ctrl = MAC_CTRL_RX_EN;
  2431. ctrl |= ((u32)((speed == SPEED_1000) ? MAC_CTRL_SPEED_1000 :
  2432. MAC_CTRL_SPEED_10_100) << MAC_CTRL_SPEED_SHIFT);
  2433. if (duplex == FULL_DUPLEX)
  2434. ctrl |= MAC_CTRL_DUPLX;
  2435. ctrl |= (((u32)adapter->hw.preamble_len &
  2436. MAC_CTRL_PRMLEN_MASK) << MAC_CTRL_PRMLEN_SHIFT);
  2437. if (adapter->vlgrp)
  2438. ctrl |= MAC_CTRL_RMV_VLAN;
  2439. if (wufc & ATLX_WUFC_MAG)
  2440. ctrl |= MAC_CTRL_BC_EN;
  2441. iowrite32(ctrl, hw->hw_addr + REG_MAC_CTRL);
  2442. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2443. /* poke the PHY */
  2444. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2445. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2446. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2447. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2448. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  2449. goto exit;
  2450. }
  2451. if (!val && wufc) {
  2452. ctrl |= (WOL_LINK_CHG_EN | WOL_LINK_CHG_PME_EN);
  2453. iowrite32(ctrl, hw->hw_addr + REG_WOL_CTRL);
  2454. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2455. iowrite32(0, hw->hw_addr + REG_MAC_CTRL);
  2456. ioread32(hw->hw_addr + REG_MAC_CTRL);
  2457. hw->phy_configured = false;
  2458. pci_enable_wake(pdev, pci_choose_state(pdev, state), 1);
  2459. goto exit;
  2460. }
  2461. disable_wol:
  2462. iowrite32(0, hw->hw_addr + REG_WOL_CTRL);
  2463. ioread32(hw->hw_addr + REG_WOL_CTRL);
  2464. ctrl = ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2465. ctrl |= PCIE_PHYMISC_FORCE_RCV_DET;
  2466. iowrite32(ctrl, hw->hw_addr + REG_PCIE_PHYMISC);
  2467. ioread32(hw->hw_addr + REG_PCIE_PHYMISC);
  2468. hw->phy_configured = false;
  2469. pci_enable_wake(pdev, pci_choose_state(pdev, state), 0);
  2470. exit:
  2471. if (netif_running(netdev))
  2472. pci_disable_msi(adapter->pdev);
  2473. pci_disable_device(pdev);
  2474. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2475. return 0;
  2476. }
  2477. static int atl1_resume(struct pci_dev *pdev)
  2478. {
  2479. struct net_device *netdev = pci_get_drvdata(pdev);
  2480. struct atl1_adapter *adapter = netdev_priv(netdev);
  2481. u32 err;
  2482. pci_set_power_state(pdev, PCI_D0);
  2483. pci_restore_state(pdev);
  2484. err = pci_enable_device(pdev);
  2485. if (err) {
  2486. if (netif_msg_ifup(adapter))
  2487. dev_printk(KERN_DEBUG, &pdev->dev,
  2488. "error enabling pci device\n");
  2489. return err;
  2490. }
  2491. pci_set_master(pdev);
  2492. iowrite32(0, adapter->hw.hw_addr + REG_WOL_CTRL);
  2493. pci_enable_wake(pdev, PCI_D3hot, 0);
  2494. pci_enable_wake(pdev, PCI_D3cold, 0);
  2495. atl1_reset_hw(&adapter->hw);
  2496. if (netif_running(netdev)) {
  2497. adapter->cmb.cmb->int_stats = 0;
  2498. atl1_up(adapter);
  2499. }
  2500. netif_device_attach(netdev);
  2501. return 0;
  2502. }
  2503. #else
  2504. #define atl1_suspend NULL
  2505. #define atl1_resume NULL
  2506. #endif
  2507. static void atl1_shutdown(struct pci_dev *pdev)
  2508. {
  2509. #ifdef CONFIG_PM
  2510. atl1_suspend(pdev, PMSG_SUSPEND);
  2511. #endif
  2512. }
  2513. #ifdef CONFIG_NET_POLL_CONTROLLER
  2514. static void atl1_poll_controller(struct net_device *netdev)
  2515. {
  2516. disable_irq(netdev->irq);
  2517. atl1_intr(netdev->irq, netdev);
  2518. enable_irq(netdev->irq);
  2519. }
  2520. #endif
  2521. static const struct net_device_ops atl1_netdev_ops = {
  2522. .ndo_open = atl1_open,
  2523. .ndo_stop = atl1_close,
  2524. .ndo_start_xmit = atl1_xmit_frame,
  2525. .ndo_set_multicast_list = atlx_set_multi,
  2526. .ndo_validate_addr = eth_validate_addr,
  2527. .ndo_set_mac_address = atl1_set_mac,
  2528. .ndo_change_mtu = atl1_change_mtu,
  2529. .ndo_do_ioctl = atlx_ioctl,
  2530. .ndo_tx_timeout = atlx_tx_timeout,
  2531. .ndo_vlan_rx_register = atlx_vlan_rx_register,
  2532. #ifdef CONFIG_NET_POLL_CONTROLLER
  2533. .ndo_poll_controller = atl1_poll_controller,
  2534. #endif
  2535. };
  2536. /*
  2537. * atl1_probe - Device Initialization Routine
  2538. * @pdev: PCI device information struct
  2539. * @ent: entry in atl1_pci_tbl
  2540. *
  2541. * Returns 0 on success, negative on failure
  2542. *
  2543. * atl1_probe initializes an adapter identified by a pci_dev structure.
  2544. * The OS initialization, configuring of the adapter private structure,
  2545. * and a hardware reset occur.
  2546. */
  2547. static int __devinit atl1_probe(struct pci_dev *pdev,
  2548. const struct pci_device_id *ent)
  2549. {
  2550. struct net_device *netdev;
  2551. struct atl1_adapter *adapter;
  2552. static int cards_found = 0;
  2553. int err;
  2554. err = pci_enable_device(pdev);
  2555. if (err)
  2556. return err;
  2557. /*
  2558. * The atl1 chip can DMA to 64-bit addresses, but it uses a single
  2559. * shared register for the high 32 bits, so only a single, aligned,
  2560. * 4 GB physical address range can be used at a time.
  2561. *
  2562. * Supporting 64-bit DMA on this hardware is more trouble than it's
  2563. * worth. It is far easier to limit to 32-bit DMA than update
  2564. * various kernel subsystems to support the mechanics required by a
  2565. * fixed-high-32-bit system.
  2566. */
  2567. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  2568. if (err) {
  2569. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2570. goto err_dma;
  2571. }
  2572. /*
  2573. * Mark all PCI regions associated with PCI device
  2574. * pdev as being reserved by owner atl1_driver_name
  2575. */
  2576. err = pci_request_regions(pdev, ATLX_DRIVER_NAME);
  2577. if (err)
  2578. goto err_request_regions;
  2579. /*
  2580. * Enables bus-mastering on the device and calls
  2581. * pcibios_set_master to do the needed arch specific settings
  2582. */
  2583. pci_set_master(pdev);
  2584. netdev = alloc_etherdev(sizeof(struct atl1_adapter));
  2585. if (!netdev) {
  2586. err = -ENOMEM;
  2587. goto err_alloc_etherdev;
  2588. }
  2589. SET_NETDEV_DEV(netdev, &pdev->dev);
  2590. pci_set_drvdata(pdev, netdev);
  2591. adapter = netdev_priv(netdev);
  2592. adapter->netdev = netdev;
  2593. adapter->pdev = pdev;
  2594. adapter->hw.back = adapter;
  2595. adapter->msg_enable = netif_msg_init(debug, atl1_default_msg);
  2596. adapter->hw.hw_addr = pci_iomap(pdev, 0, 0);
  2597. if (!adapter->hw.hw_addr) {
  2598. err = -EIO;
  2599. goto err_pci_iomap;
  2600. }
  2601. /* get device revision number */
  2602. adapter->hw.dev_rev = ioread16(adapter->hw.hw_addr +
  2603. (REG_MASTER_CTRL + 2));
  2604. if (netif_msg_probe(adapter))
  2605. dev_info(&pdev->dev, "version %s\n", ATLX_DRIVER_VERSION);
  2606. /* set default ring resource counts */
  2607. adapter->rfd_ring.count = adapter->rrd_ring.count = ATL1_DEFAULT_RFD;
  2608. adapter->tpd_ring.count = ATL1_DEFAULT_TPD;
  2609. adapter->mii.dev = netdev;
  2610. adapter->mii.mdio_read = mdio_read;
  2611. adapter->mii.mdio_write = mdio_write;
  2612. adapter->mii.phy_id_mask = 0x1f;
  2613. adapter->mii.reg_num_mask = 0x1f;
  2614. netdev->netdev_ops = &atl1_netdev_ops;
  2615. netdev->watchdog_timeo = 5 * HZ;
  2616. netdev->ethtool_ops = &atl1_ethtool_ops;
  2617. adapter->bd_number = cards_found;
  2618. /* setup the private structure */
  2619. err = atl1_sw_init(adapter);
  2620. if (err)
  2621. goto err_common;
  2622. netdev->features = NETIF_F_HW_CSUM;
  2623. netdev->features |= NETIF_F_SG;
  2624. netdev->features |= (NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX);
  2625. /*
  2626. * patch for some L1 of old version,
  2627. * the final version of L1 may not need these
  2628. * patches
  2629. */
  2630. /* atl1_pcie_patch(adapter); */
  2631. /* really reset GPHY core */
  2632. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2633. /*
  2634. * reset the controller to
  2635. * put the device in a known good starting state
  2636. */
  2637. if (atl1_reset_hw(&adapter->hw)) {
  2638. err = -EIO;
  2639. goto err_common;
  2640. }
  2641. /* copy the MAC address out of the EEPROM */
  2642. atl1_read_mac_addr(&adapter->hw);
  2643. memcpy(netdev->dev_addr, adapter->hw.mac_addr, netdev->addr_len);
  2644. if (!is_valid_ether_addr(netdev->dev_addr)) {
  2645. err = -EIO;
  2646. goto err_common;
  2647. }
  2648. atl1_check_options(adapter);
  2649. /* pre-init the MAC, and setup link */
  2650. err = atl1_init_hw(&adapter->hw);
  2651. if (err) {
  2652. err = -EIO;
  2653. goto err_common;
  2654. }
  2655. atl1_pcie_patch(adapter);
  2656. /* assume we have no link for now */
  2657. netif_carrier_off(netdev);
  2658. setup_timer(&adapter->phy_config_timer, atl1_phy_config,
  2659. (unsigned long)adapter);
  2660. adapter->phy_timer_pending = false;
  2661. INIT_WORK(&adapter->tx_timeout_task, atl1_tx_timeout_task);
  2662. INIT_WORK(&adapter->link_chg_task, atlx_link_chg_task);
  2663. INIT_WORK(&adapter->pcie_dma_to_rst_task, atl1_tx_timeout_task);
  2664. err = register_netdev(netdev);
  2665. if (err)
  2666. goto err_common;
  2667. cards_found++;
  2668. atl1_via_workaround(adapter);
  2669. return 0;
  2670. err_common:
  2671. pci_iounmap(pdev, adapter->hw.hw_addr);
  2672. err_pci_iomap:
  2673. free_netdev(netdev);
  2674. err_alloc_etherdev:
  2675. pci_release_regions(pdev);
  2676. err_dma:
  2677. err_request_regions:
  2678. pci_disable_device(pdev);
  2679. return err;
  2680. }
  2681. /*
  2682. * atl1_remove - Device Removal Routine
  2683. * @pdev: PCI device information struct
  2684. *
  2685. * atl1_remove is called by the PCI subsystem to alert the driver
  2686. * that it should release a PCI device. The could be caused by a
  2687. * Hot-Plug event, or because the driver is going to be removed from
  2688. * memory.
  2689. */
  2690. static void __devexit atl1_remove(struct pci_dev *pdev)
  2691. {
  2692. struct net_device *netdev = pci_get_drvdata(pdev);
  2693. struct atl1_adapter *adapter;
  2694. /* Device not available. Return. */
  2695. if (!netdev)
  2696. return;
  2697. adapter = netdev_priv(netdev);
  2698. /*
  2699. * Some atl1 boards lack persistent storage for their MAC, and get it
  2700. * from the BIOS during POST. If we've been messing with the MAC
  2701. * address, we need to save the permanent one.
  2702. */
  2703. if (memcmp(adapter->hw.mac_addr, adapter->hw.perm_mac_addr, ETH_ALEN)) {
  2704. memcpy(adapter->hw.mac_addr, adapter->hw.perm_mac_addr,
  2705. ETH_ALEN);
  2706. atl1_set_mac_addr(&adapter->hw);
  2707. }
  2708. iowrite16(0, adapter->hw.hw_addr + REG_PHY_ENABLE);
  2709. unregister_netdev(netdev);
  2710. pci_iounmap(pdev, adapter->hw.hw_addr);
  2711. pci_release_regions(pdev);
  2712. free_netdev(netdev);
  2713. pci_disable_device(pdev);
  2714. }
  2715. static struct pci_driver atl1_driver = {
  2716. .name = ATLX_DRIVER_NAME,
  2717. .id_table = atl1_pci_tbl,
  2718. .probe = atl1_probe,
  2719. .remove = __devexit_p(atl1_remove),
  2720. .suspend = atl1_suspend,
  2721. .resume = atl1_resume,
  2722. .shutdown = atl1_shutdown
  2723. };
  2724. /*
  2725. * atl1_exit_module - Driver Exit Cleanup Routine
  2726. *
  2727. * atl1_exit_module is called just before the driver is removed
  2728. * from memory.
  2729. */
  2730. static void __exit atl1_exit_module(void)
  2731. {
  2732. pci_unregister_driver(&atl1_driver);
  2733. }
  2734. /*
  2735. * atl1_init_module - Driver Registration Routine
  2736. *
  2737. * atl1_init_module is the first routine called when the driver is
  2738. * loaded. All it does is register with the PCI subsystem.
  2739. */
  2740. static int __init atl1_init_module(void)
  2741. {
  2742. return pci_register_driver(&atl1_driver);
  2743. }
  2744. module_init(atl1_init_module);
  2745. module_exit(atl1_exit_module);
  2746. struct atl1_stats {
  2747. char stat_string[ETH_GSTRING_LEN];
  2748. int sizeof_stat;
  2749. int stat_offset;
  2750. };
  2751. #define ATL1_STAT(m) \
  2752. sizeof(((struct atl1_adapter *)0)->m), offsetof(struct atl1_adapter, m)
  2753. static struct atl1_stats atl1_gstrings_stats[] = {
  2754. {"rx_packets", ATL1_STAT(soft_stats.rx_packets)},
  2755. {"tx_packets", ATL1_STAT(soft_stats.tx_packets)},
  2756. {"rx_bytes", ATL1_STAT(soft_stats.rx_bytes)},
  2757. {"tx_bytes", ATL1_STAT(soft_stats.tx_bytes)},
  2758. {"rx_errors", ATL1_STAT(soft_stats.rx_errors)},
  2759. {"tx_errors", ATL1_STAT(soft_stats.tx_errors)},
  2760. {"multicast", ATL1_STAT(soft_stats.multicast)},
  2761. {"collisions", ATL1_STAT(soft_stats.collisions)},
  2762. {"rx_length_errors", ATL1_STAT(soft_stats.rx_length_errors)},
  2763. {"rx_over_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2764. {"rx_crc_errors", ATL1_STAT(soft_stats.rx_crc_errors)},
  2765. {"rx_frame_errors", ATL1_STAT(soft_stats.rx_frame_errors)},
  2766. {"rx_fifo_errors", ATL1_STAT(soft_stats.rx_fifo_errors)},
  2767. {"rx_missed_errors", ATL1_STAT(soft_stats.rx_missed_errors)},
  2768. {"tx_aborted_errors", ATL1_STAT(soft_stats.tx_aborted_errors)},
  2769. {"tx_carrier_errors", ATL1_STAT(soft_stats.tx_carrier_errors)},
  2770. {"tx_fifo_errors", ATL1_STAT(soft_stats.tx_fifo_errors)},
  2771. {"tx_window_errors", ATL1_STAT(soft_stats.tx_window_errors)},
  2772. {"tx_abort_exce_coll", ATL1_STAT(soft_stats.excecol)},
  2773. {"tx_abort_late_coll", ATL1_STAT(soft_stats.latecol)},
  2774. {"tx_deferred_ok", ATL1_STAT(soft_stats.deffer)},
  2775. {"tx_single_coll_ok", ATL1_STAT(soft_stats.scc)},
  2776. {"tx_multi_coll_ok", ATL1_STAT(soft_stats.mcc)},
  2777. {"tx_underun", ATL1_STAT(soft_stats.tx_underun)},
  2778. {"tx_trunc", ATL1_STAT(soft_stats.tx_trunc)},
  2779. {"tx_pause", ATL1_STAT(soft_stats.tx_pause)},
  2780. {"rx_pause", ATL1_STAT(soft_stats.rx_pause)},
  2781. {"rx_rrd_ov", ATL1_STAT(soft_stats.rx_rrd_ov)},
  2782. {"rx_trunc", ATL1_STAT(soft_stats.rx_trunc)}
  2783. };
  2784. static void atl1_get_ethtool_stats(struct net_device *netdev,
  2785. struct ethtool_stats *stats, u64 *data)
  2786. {
  2787. struct atl1_adapter *adapter = netdev_priv(netdev);
  2788. int i;
  2789. char *p;
  2790. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  2791. p = (char *)adapter+atl1_gstrings_stats[i].stat_offset;
  2792. data[i] = (atl1_gstrings_stats[i].sizeof_stat ==
  2793. sizeof(u64)) ? *(u64 *)p : *(u32 *)p;
  2794. }
  2795. }
  2796. static int atl1_get_sset_count(struct net_device *netdev, int sset)
  2797. {
  2798. switch (sset) {
  2799. case ETH_SS_STATS:
  2800. return ARRAY_SIZE(atl1_gstrings_stats);
  2801. default:
  2802. return -EOPNOTSUPP;
  2803. }
  2804. }
  2805. static int atl1_get_settings(struct net_device *netdev,
  2806. struct ethtool_cmd *ecmd)
  2807. {
  2808. struct atl1_adapter *adapter = netdev_priv(netdev);
  2809. struct atl1_hw *hw = &adapter->hw;
  2810. ecmd->supported = (SUPPORTED_10baseT_Half |
  2811. SUPPORTED_10baseT_Full |
  2812. SUPPORTED_100baseT_Half |
  2813. SUPPORTED_100baseT_Full |
  2814. SUPPORTED_1000baseT_Full |
  2815. SUPPORTED_Autoneg | SUPPORTED_TP);
  2816. ecmd->advertising = ADVERTISED_TP;
  2817. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2818. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  2819. ecmd->advertising |= ADVERTISED_Autoneg;
  2820. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR) {
  2821. ecmd->advertising |= ADVERTISED_Autoneg;
  2822. ecmd->advertising |=
  2823. (ADVERTISED_10baseT_Half |
  2824. ADVERTISED_10baseT_Full |
  2825. ADVERTISED_100baseT_Half |
  2826. ADVERTISED_100baseT_Full |
  2827. ADVERTISED_1000baseT_Full);
  2828. } else
  2829. ecmd->advertising |= (ADVERTISED_1000baseT_Full);
  2830. }
  2831. ecmd->port = PORT_TP;
  2832. ecmd->phy_address = 0;
  2833. ecmd->transceiver = XCVR_INTERNAL;
  2834. if (netif_carrier_ok(adapter->netdev)) {
  2835. u16 link_speed, link_duplex;
  2836. atl1_get_speed_and_duplex(hw, &link_speed, &link_duplex);
  2837. ecmd->speed = link_speed;
  2838. if (link_duplex == FULL_DUPLEX)
  2839. ecmd->duplex = DUPLEX_FULL;
  2840. else
  2841. ecmd->duplex = DUPLEX_HALF;
  2842. } else {
  2843. ecmd->speed = -1;
  2844. ecmd->duplex = -1;
  2845. }
  2846. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2847. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2848. ecmd->autoneg = AUTONEG_ENABLE;
  2849. else
  2850. ecmd->autoneg = AUTONEG_DISABLE;
  2851. return 0;
  2852. }
  2853. static int atl1_set_settings(struct net_device *netdev,
  2854. struct ethtool_cmd *ecmd)
  2855. {
  2856. struct atl1_adapter *adapter = netdev_priv(netdev);
  2857. struct atl1_hw *hw = &adapter->hw;
  2858. u16 phy_data;
  2859. int ret_val = 0;
  2860. u16 old_media_type = hw->media_type;
  2861. if (netif_running(adapter->netdev)) {
  2862. if (netif_msg_link(adapter))
  2863. dev_dbg(&adapter->pdev->dev,
  2864. "ethtool shutting down adapter\n");
  2865. atl1_down(adapter);
  2866. }
  2867. if (ecmd->autoneg == AUTONEG_ENABLE)
  2868. hw->media_type = MEDIA_TYPE_AUTO_SENSOR;
  2869. else {
  2870. if (ecmd->speed == SPEED_1000) {
  2871. if (ecmd->duplex != DUPLEX_FULL) {
  2872. if (netif_msg_link(adapter))
  2873. dev_warn(&adapter->pdev->dev,
  2874. "1000M half is invalid\n");
  2875. ret_val = -EINVAL;
  2876. goto exit_sset;
  2877. }
  2878. hw->media_type = MEDIA_TYPE_1000M_FULL;
  2879. } else if (ecmd->speed == SPEED_100) {
  2880. if (ecmd->duplex == DUPLEX_FULL)
  2881. hw->media_type = MEDIA_TYPE_100M_FULL;
  2882. else
  2883. hw->media_type = MEDIA_TYPE_100M_HALF;
  2884. } else {
  2885. if (ecmd->duplex == DUPLEX_FULL)
  2886. hw->media_type = MEDIA_TYPE_10M_FULL;
  2887. else
  2888. hw->media_type = MEDIA_TYPE_10M_HALF;
  2889. }
  2890. }
  2891. switch (hw->media_type) {
  2892. case MEDIA_TYPE_AUTO_SENSOR:
  2893. ecmd->advertising =
  2894. ADVERTISED_10baseT_Half |
  2895. ADVERTISED_10baseT_Full |
  2896. ADVERTISED_100baseT_Half |
  2897. ADVERTISED_100baseT_Full |
  2898. ADVERTISED_1000baseT_Full |
  2899. ADVERTISED_Autoneg | ADVERTISED_TP;
  2900. break;
  2901. case MEDIA_TYPE_1000M_FULL:
  2902. ecmd->advertising =
  2903. ADVERTISED_1000baseT_Full |
  2904. ADVERTISED_Autoneg | ADVERTISED_TP;
  2905. break;
  2906. default:
  2907. ecmd->advertising = 0;
  2908. break;
  2909. }
  2910. if (atl1_phy_setup_autoneg_adv(hw)) {
  2911. ret_val = -EINVAL;
  2912. if (netif_msg_link(adapter))
  2913. dev_warn(&adapter->pdev->dev,
  2914. "invalid ethtool speed/duplex setting\n");
  2915. goto exit_sset;
  2916. }
  2917. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  2918. hw->media_type == MEDIA_TYPE_1000M_FULL)
  2919. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  2920. else {
  2921. switch (hw->media_type) {
  2922. case MEDIA_TYPE_100M_FULL:
  2923. phy_data =
  2924. MII_CR_FULL_DUPLEX | MII_CR_SPEED_100 |
  2925. MII_CR_RESET;
  2926. break;
  2927. case MEDIA_TYPE_100M_HALF:
  2928. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  2929. break;
  2930. case MEDIA_TYPE_10M_FULL:
  2931. phy_data =
  2932. MII_CR_FULL_DUPLEX | MII_CR_SPEED_10 | MII_CR_RESET;
  2933. break;
  2934. default:
  2935. /* MEDIA_TYPE_10M_HALF: */
  2936. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  2937. break;
  2938. }
  2939. }
  2940. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  2941. exit_sset:
  2942. if (ret_val)
  2943. hw->media_type = old_media_type;
  2944. if (netif_running(adapter->netdev)) {
  2945. if (netif_msg_link(adapter))
  2946. dev_dbg(&adapter->pdev->dev,
  2947. "ethtool starting adapter\n");
  2948. atl1_up(adapter);
  2949. } else if (!ret_val) {
  2950. if (netif_msg_link(adapter))
  2951. dev_dbg(&adapter->pdev->dev,
  2952. "ethtool resetting adapter\n");
  2953. atl1_reset(adapter);
  2954. }
  2955. return ret_val;
  2956. }
  2957. static void atl1_get_drvinfo(struct net_device *netdev,
  2958. struct ethtool_drvinfo *drvinfo)
  2959. {
  2960. struct atl1_adapter *adapter = netdev_priv(netdev);
  2961. strlcpy(drvinfo->driver, ATLX_DRIVER_NAME, sizeof(drvinfo->driver));
  2962. strlcpy(drvinfo->version, ATLX_DRIVER_VERSION,
  2963. sizeof(drvinfo->version));
  2964. strlcpy(drvinfo->fw_version, "N/A", sizeof(drvinfo->fw_version));
  2965. strlcpy(drvinfo->bus_info, pci_name(adapter->pdev),
  2966. sizeof(drvinfo->bus_info));
  2967. drvinfo->eedump_len = ATL1_EEDUMP_LEN;
  2968. }
  2969. static void atl1_get_wol(struct net_device *netdev,
  2970. struct ethtool_wolinfo *wol)
  2971. {
  2972. struct atl1_adapter *adapter = netdev_priv(netdev);
  2973. wol->supported = WAKE_MAGIC;
  2974. wol->wolopts = 0;
  2975. if (adapter->wol & ATLX_WUFC_MAG)
  2976. wol->wolopts |= WAKE_MAGIC;
  2977. }
  2978. static int atl1_set_wol(struct net_device *netdev,
  2979. struct ethtool_wolinfo *wol)
  2980. {
  2981. struct atl1_adapter *adapter = netdev_priv(netdev);
  2982. if (wol->wolopts & (WAKE_PHY | WAKE_UCAST | WAKE_MCAST | WAKE_BCAST |
  2983. WAKE_ARP | WAKE_MAGICSECURE))
  2984. return -EOPNOTSUPP;
  2985. adapter->wol = 0;
  2986. if (wol->wolopts & WAKE_MAGIC)
  2987. adapter->wol |= ATLX_WUFC_MAG;
  2988. return 0;
  2989. }
  2990. static u32 atl1_get_msglevel(struct net_device *netdev)
  2991. {
  2992. struct atl1_adapter *adapter = netdev_priv(netdev);
  2993. return adapter->msg_enable;
  2994. }
  2995. static void atl1_set_msglevel(struct net_device *netdev, u32 value)
  2996. {
  2997. struct atl1_adapter *adapter = netdev_priv(netdev);
  2998. adapter->msg_enable = value;
  2999. }
  3000. static int atl1_get_regs_len(struct net_device *netdev)
  3001. {
  3002. return ATL1_REG_COUNT * sizeof(u32);
  3003. }
  3004. static void atl1_get_regs(struct net_device *netdev, struct ethtool_regs *regs,
  3005. void *p)
  3006. {
  3007. struct atl1_adapter *adapter = netdev_priv(netdev);
  3008. struct atl1_hw *hw = &adapter->hw;
  3009. unsigned int i;
  3010. u32 *regbuf = p;
  3011. for (i = 0; i < ATL1_REG_COUNT; i++) {
  3012. /*
  3013. * This switch statement avoids reserved regions
  3014. * of register space.
  3015. */
  3016. switch (i) {
  3017. case 6 ... 9:
  3018. case 14:
  3019. case 29 ... 31:
  3020. case 34 ... 63:
  3021. case 75 ... 127:
  3022. case 136 ... 1023:
  3023. case 1027 ... 1087:
  3024. case 1091 ... 1151:
  3025. case 1194 ... 1195:
  3026. case 1200 ... 1201:
  3027. case 1206 ... 1213:
  3028. case 1216 ... 1279:
  3029. case 1290 ... 1311:
  3030. case 1323 ... 1343:
  3031. case 1358 ... 1359:
  3032. case 1368 ... 1375:
  3033. case 1378 ... 1383:
  3034. case 1388 ... 1391:
  3035. case 1393 ... 1395:
  3036. case 1402 ... 1403:
  3037. case 1410 ... 1471:
  3038. case 1522 ... 1535:
  3039. /* reserved region; don't read it */
  3040. regbuf[i] = 0;
  3041. break;
  3042. default:
  3043. /* unreserved region */
  3044. regbuf[i] = ioread32(hw->hw_addr + (i * sizeof(u32)));
  3045. }
  3046. }
  3047. }
  3048. static void atl1_get_ringparam(struct net_device *netdev,
  3049. struct ethtool_ringparam *ring)
  3050. {
  3051. struct atl1_adapter *adapter = netdev_priv(netdev);
  3052. struct atl1_tpd_ring *txdr = &adapter->tpd_ring;
  3053. struct atl1_rfd_ring *rxdr = &adapter->rfd_ring;
  3054. ring->rx_max_pending = ATL1_MAX_RFD;
  3055. ring->tx_max_pending = ATL1_MAX_TPD;
  3056. ring->rx_mini_max_pending = 0;
  3057. ring->rx_jumbo_max_pending = 0;
  3058. ring->rx_pending = rxdr->count;
  3059. ring->tx_pending = txdr->count;
  3060. ring->rx_mini_pending = 0;
  3061. ring->rx_jumbo_pending = 0;
  3062. }
  3063. static int atl1_set_ringparam(struct net_device *netdev,
  3064. struct ethtool_ringparam *ring)
  3065. {
  3066. struct atl1_adapter *adapter = netdev_priv(netdev);
  3067. struct atl1_tpd_ring *tpdr = &adapter->tpd_ring;
  3068. struct atl1_rrd_ring *rrdr = &adapter->rrd_ring;
  3069. struct atl1_rfd_ring *rfdr = &adapter->rfd_ring;
  3070. struct atl1_tpd_ring tpd_old, tpd_new;
  3071. struct atl1_rfd_ring rfd_old, rfd_new;
  3072. struct atl1_rrd_ring rrd_old, rrd_new;
  3073. struct atl1_ring_header rhdr_old, rhdr_new;
  3074. int err;
  3075. tpd_old = adapter->tpd_ring;
  3076. rfd_old = adapter->rfd_ring;
  3077. rrd_old = adapter->rrd_ring;
  3078. rhdr_old = adapter->ring_header;
  3079. if (netif_running(adapter->netdev))
  3080. atl1_down(adapter);
  3081. rfdr->count = (u16) max(ring->rx_pending, (u32) ATL1_MIN_RFD);
  3082. rfdr->count = rfdr->count > ATL1_MAX_RFD ? ATL1_MAX_RFD :
  3083. rfdr->count;
  3084. rfdr->count = (rfdr->count + 3) & ~3;
  3085. rrdr->count = rfdr->count;
  3086. tpdr->count = (u16) max(ring->tx_pending, (u32) ATL1_MIN_TPD);
  3087. tpdr->count = tpdr->count > ATL1_MAX_TPD ? ATL1_MAX_TPD :
  3088. tpdr->count;
  3089. tpdr->count = (tpdr->count + 3) & ~3;
  3090. if (netif_running(adapter->netdev)) {
  3091. /* try to get new resources before deleting old */
  3092. err = atl1_setup_ring_resources(adapter);
  3093. if (err)
  3094. goto err_setup_ring;
  3095. /*
  3096. * save the new, restore the old in order to free it,
  3097. * then restore the new back again
  3098. */
  3099. rfd_new = adapter->rfd_ring;
  3100. rrd_new = adapter->rrd_ring;
  3101. tpd_new = adapter->tpd_ring;
  3102. rhdr_new = adapter->ring_header;
  3103. adapter->rfd_ring = rfd_old;
  3104. adapter->rrd_ring = rrd_old;
  3105. adapter->tpd_ring = tpd_old;
  3106. adapter->ring_header = rhdr_old;
  3107. atl1_free_ring_resources(adapter);
  3108. adapter->rfd_ring = rfd_new;
  3109. adapter->rrd_ring = rrd_new;
  3110. adapter->tpd_ring = tpd_new;
  3111. adapter->ring_header = rhdr_new;
  3112. err = atl1_up(adapter);
  3113. if (err)
  3114. return err;
  3115. }
  3116. return 0;
  3117. err_setup_ring:
  3118. adapter->rfd_ring = rfd_old;
  3119. adapter->rrd_ring = rrd_old;
  3120. adapter->tpd_ring = tpd_old;
  3121. adapter->ring_header = rhdr_old;
  3122. atl1_up(adapter);
  3123. return err;
  3124. }
  3125. static void atl1_get_pauseparam(struct net_device *netdev,
  3126. struct ethtool_pauseparam *epause)
  3127. {
  3128. struct atl1_adapter *adapter = netdev_priv(netdev);
  3129. struct atl1_hw *hw = &adapter->hw;
  3130. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3131. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3132. epause->autoneg = AUTONEG_ENABLE;
  3133. } else {
  3134. epause->autoneg = AUTONEG_DISABLE;
  3135. }
  3136. epause->rx_pause = 1;
  3137. epause->tx_pause = 1;
  3138. }
  3139. static int atl1_set_pauseparam(struct net_device *netdev,
  3140. struct ethtool_pauseparam *epause)
  3141. {
  3142. struct atl1_adapter *adapter = netdev_priv(netdev);
  3143. struct atl1_hw *hw = &adapter->hw;
  3144. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3145. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3146. epause->autoneg = AUTONEG_ENABLE;
  3147. } else {
  3148. epause->autoneg = AUTONEG_DISABLE;
  3149. }
  3150. epause->rx_pause = 1;
  3151. epause->tx_pause = 1;
  3152. return 0;
  3153. }
  3154. /* FIXME: is this right? -- CHS */
  3155. static u32 atl1_get_rx_csum(struct net_device *netdev)
  3156. {
  3157. return 1;
  3158. }
  3159. static void atl1_get_strings(struct net_device *netdev, u32 stringset,
  3160. u8 *data)
  3161. {
  3162. u8 *p = data;
  3163. int i;
  3164. switch (stringset) {
  3165. case ETH_SS_STATS:
  3166. for (i = 0; i < ARRAY_SIZE(atl1_gstrings_stats); i++) {
  3167. memcpy(p, atl1_gstrings_stats[i].stat_string,
  3168. ETH_GSTRING_LEN);
  3169. p += ETH_GSTRING_LEN;
  3170. }
  3171. break;
  3172. }
  3173. }
  3174. static int atl1_nway_reset(struct net_device *netdev)
  3175. {
  3176. struct atl1_adapter *adapter = netdev_priv(netdev);
  3177. struct atl1_hw *hw = &adapter->hw;
  3178. if (netif_running(netdev)) {
  3179. u16 phy_data;
  3180. atl1_down(adapter);
  3181. if (hw->media_type == MEDIA_TYPE_AUTO_SENSOR ||
  3182. hw->media_type == MEDIA_TYPE_1000M_FULL) {
  3183. phy_data = MII_CR_RESET | MII_CR_AUTO_NEG_EN;
  3184. } else {
  3185. switch (hw->media_type) {
  3186. case MEDIA_TYPE_100M_FULL:
  3187. phy_data = MII_CR_FULL_DUPLEX |
  3188. MII_CR_SPEED_100 | MII_CR_RESET;
  3189. break;
  3190. case MEDIA_TYPE_100M_HALF:
  3191. phy_data = MII_CR_SPEED_100 | MII_CR_RESET;
  3192. break;
  3193. case MEDIA_TYPE_10M_FULL:
  3194. phy_data = MII_CR_FULL_DUPLEX |
  3195. MII_CR_SPEED_10 | MII_CR_RESET;
  3196. break;
  3197. default:
  3198. /* MEDIA_TYPE_10M_HALF */
  3199. phy_data = MII_CR_SPEED_10 | MII_CR_RESET;
  3200. }
  3201. }
  3202. atl1_write_phy_reg(hw, MII_BMCR, phy_data);
  3203. atl1_up(adapter);
  3204. }
  3205. return 0;
  3206. }
  3207. static const struct ethtool_ops atl1_ethtool_ops = {
  3208. .get_settings = atl1_get_settings,
  3209. .set_settings = atl1_set_settings,
  3210. .get_drvinfo = atl1_get_drvinfo,
  3211. .get_wol = atl1_get_wol,
  3212. .set_wol = atl1_set_wol,
  3213. .get_msglevel = atl1_get_msglevel,
  3214. .set_msglevel = atl1_set_msglevel,
  3215. .get_regs_len = atl1_get_regs_len,
  3216. .get_regs = atl1_get_regs,
  3217. .get_ringparam = atl1_get_ringparam,
  3218. .set_ringparam = atl1_set_ringparam,
  3219. .get_pauseparam = atl1_get_pauseparam,
  3220. .set_pauseparam = atl1_set_pauseparam,
  3221. .get_rx_csum = atl1_get_rx_csum,
  3222. .set_tx_csum = ethtool_op_set_tx_hw_csum,
  3223. .get_link = ethtool_op_get_link,
  3224. .set_sg = ethtool_op_set_sg,
  3225. .get_strings = atl1_get_strings,
  3226. .nway_reset = atl1_nway_reset,
  3227. .get_ethtool_stats = atl1_get_ethtool_stats,
  3228. .get_sset_count = atl1_get_sset_count,
  3229. .set_tso = ethtool_op_set_tso,
  3230. };