i2c-omap.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187
  1. /*
  2. * TI OMAP I2C master mode driver
  3. *
  4. * Copyright (C) 2003 MontaVista Software, Inc.
  5. * Copyright (C) 2005 Nokia Corporation
  6. * Copyright (C) 2004 - 2007 Texas Instruments.
  7. *
  8. * Originally written by MontaVista Software, Inc.
  9. * Additional contributions by:
  10. * Tony Lindgren <tony@atomide.com>
  11. * Imre Deak <imre.deak@nokia.com>
  12. * Juha Yrjölä <juha.yrjola@solidboot.com>
  13. * Syed Khasim <x0khasim@ti.com>
  14. * Nishant Menon <nm@ti.com>
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License as published by
  18. * the Free Software Foundation; either version 2 of the License, or
  19. * (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  29. */
  30. #include <linux/module.h>
  31. #include <linux/delay.h>
  32. #include <linux/i2c.h>
  33. #include <linux/err.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/completion.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/clk.h>
  38. #include <linux/io.h>
  39. #include <linux/slab.h>
  40. #include <linux/i2c-omap.h>
  41. /* I2C controller revisions */
  42. #define OMAP_I2C_REV_2 0x20
  43. /* I2C controller revisions present on specific hardware */
  44. #define OMAP_I2C_REV_ON_2430 0x36
  45. #define OMAP_I2C_REV_ON_3430 0x3C
  46. #define OMAP_I2C_REV_ON_4430 0x40
  47. /* timeout waiting for the controller to respond */
  48. #define OMAP_I2C_TIMEOUT (msecs_to_jiffies(1000))
  49. /* For OMAP3 I2C_IV has changed to I2C_WE (wakeup enable) */
  50. enum {
  51. OMAP_I2C_REV_REG = 0,
  52. OMAP_I2C_IE_REG,
  53. OMAP_I2C_STAT_REG,
  54. OMAP_I2C_IV_REG,
  55. OMAP_I2C_WE_REG,
  56. OMAP_I2C_SYSS_REG,
  57. OMAP_I2C_BUF_REG,
  58. OMAP_I2C_CNT_REG,
  59. OMAP_I2C_DATA_REG,
  60. OMAP_I2C_SYSC_REG,
  61. OMAP_I2C_CON_REG,
  62. OMAP_I2C_OA_REG,
  63. OMAP_I2C_SA_REG,
  64. OMAP_I2C_PSC_REG,
  65. OMAP_I2C_SCLL_REG,
  66. OMAP_I2C_SCLH_REG,
  67. OMAP_I2C_SYSTEST_REG,
  68. OMAP_I2C_BUFSTAT_REG,
  69. OMAP_I2C_REVNB_LO,
  70. OMAP_I2C_REVNB_HI,
  71. OMAP_I2C_IRQSTATUS_RAW,
  72. OMAP_I2C_IRQENABLE_SET,
  73. OMAP_I2C_IRQENABLE_CLR,
  74. };
  75. /* I2C Interrupt Enable Register (OMAP_I2C_IE): */
  76. #define OMAP_I2C_IE_XDR (1 << 14) /* TX Buffer drain int enable */
  77. #define OMAP_I2C_IE_RDR (1 << 13) /* RX Buffer drain int enable */
  78. #define OMAP_I2C_IE_XRDY (1 << 4) /* TX data ready int enable */
  79. #define OMAP_I2C_IE_RRDY (1 << 3) /* RX data ready int enable */
  80. #define OMAP_I2C_IE_ARDY (1 << 2) /* Access ready int enable */
  81. #define OMAP_I2C_IE_NACK (1 << 1) /* No ack interrupt enable */
  82. #define OMAP_I2C_IE_AL (1 << 0) /* Arbitration lost int ena */
  83. /* I2C Status Register (OMAP_I2C_STAT): */
  84. #define OMAP_I2C_STAT_XDR (1 << 14) /* TX Buffer draining */
  85. #define OMAP_I2C_STAT_RDR (1 << 13) /* RX Buffer draining */
  86. #define OMAP_I2C_STAT_BB (1 << 12) /* Bus busy */
  87. #define OMAP_I2C_STAT_ROVR (1 << 11) /* Receive overrun */
  88. #define OMAP_I2C_STAT_XUDF (1 << 10) /* Transmit underflow */
  89. #define OMAP_I2C_STAT_AAS (1 << 9) /* Address as slave */
  90. #define OMAP_I2C_STAT_AD0 (1 << 8) /* Address zero */
  91. #define OMAP_I2C_STAT_XRDY (1 << 4) /* Transmit data ready */
  92. #define OMAP_I2C_STAT_RRDY (1 << 3) /* Receive data ready */
  93. #define OMAP_I2C_STAT_ARDY (1 << 2) /* Register access ready */
  94. #define OMAP_I2C_STAT_NACK (1 << 1) /* No ack interrupt enable */
  95. #define OMAP_I2C_STAT_AL (1 << 0) /* Arbitration lost int ena */
  96. /* I2C WE wakeup enable register */
  97. #define OMAP_I2C_WE_XDR_WE (1 << 14) /* TX drain wakup */
  98. #define OMAP_I2C_WE_RDR_WE (1 << 13) /* RX drain wakeup */
  99. #define OMAP_I2C_WE_AAS_WE (1 << 9) /* Address as slave wakeup*/
  100. #define OMAP_I2C_WE_BF_WE (1 << 8) /* Bus free wakeup */
  101. #define OMAP_I2C_WE_STC_WE (1 << 6) /* Start condition wakeup */
  102. #define OMAP_I2C_WE_GC_WE (1 << 5) /* General call wakeup */
  103. #define OMAP_I2C_WE_DRDY_WE (1 << 3) /* TX/RX data ready wakeup */
  104. #define OMAP_I2C_WE_ARDY_WE (1 << 2) /* Reg access ready wakeup */
  105. #define OMAP_I2C_WE_NACK_WE (1 << 1) /* No acknowledgment wakeup */
  106. #define OMAP_I2C_WE_AL_WE (1 << 0) /* Arbitration lost wakeup */
  107. #define OMAP_I2C_WE_ALL (OMAP_I2C_WE_XDR_WE | OMAP_I2C_WE_RDR_WE | \
  108. OMAP_I2C_WE_AAS_WE | OMAP_I2C_WE_BF_WE | \
  109. OMAP_I2C_WE_STC_WE | OMAP_I2C_WE_GC_WE | \
  110. OMAP_I2C_WE_DRDY_WE | OMAP_I2C_WE_ARDY_WE | \
  111. OMAP_I2C_WE_NACK_WE | OMAP_I2C_WE_AL_WE)
  112. /* I2C Buffer Configuration Register (OMAP_I2C_BUF): */
  113. #define OMAP_I2C_BUF_RDMA_EN (1 << 15) /* RX DMA channel enable */
  114. #define OMAP_I2C_BUF_RXFIF_CLR (1 << 14) /* RX FIFO Clear */
  115. #define OMAP_I2C_BUF_XDMA_EN (1 << 7) /* TX DMA channel enable */
  116. #define OMAP_I2C_BUF_TXFIF_CLR (1 << 6) /* TX FIFO Clear */
  117. /* I2C Configuration Register (OMAP_I2C_CON): */
  118. #define OMAP_I2C_CON_EN (1 << 15) /* I2C module enable */
  119. #define OMAP_I2C_CON_BE (1 << 14) /* Big endian mode */
  120. #define OMAP_I2C_CON_OPMODE_HS (1 << 12) /* High Speed support */
  121. #define OMAP_I2C_CON_STB (1 << 11) /* Start byte mode (master) */
  122. #define OMAP_I2C_CON_MST (1 << 10) /* Master/slave mode */
  123. #define OMAP_I2C_CON_TRX (1 << 9) /* TX/RX mode (master only) */
  124. #define OMAP_I2C_CON_XA (1 << 8) /* Expand address */
  125. #define OMAP_I2C_CON_RM (1 << 2) /* Repeat mode (master only) */
  126. #define OMAP_I2C_CON_STP (1 << 1) /* Stop cond (master only) */
  127. #define OMAP_I2C_CON_STT (1 << 0) /* Start condition (master) */
  128. /* I2C SCL time value when Master */
  129. #define OMAP_I2C_SCLL_HSSCLL 8
  130. #define OMAP_I2C_SCLH_HSSCLH 8
  131. /* I2C System Test Register (OMAP_I2C_SYSTEST): */
  132. #ifdef DEBUG
  133. #define OMAP_I2C_SYSTEST_ST_EN (1 << 15) /* System test enable */
  134. #define OMAP_I2C_SYSTEST_FREE (1 << 14) /* Free running mode */
  135. #define OMAP_I2C_SYSTEST_TMODE_MASK (3 << 12) /* Test mode select */
  136. #define OMAP_I2C_SYSTEST_TMODE_SHIFT (12) /* Test mode select */
  137. #define OMAP_I2C_SYSTEST_SCL_I (1 << 3) /* SCL line sense in */
  138. #define OMAP_I2C_SYSTEST_SCL_O (1 << 2) /* SCL line drive out */
  139. #define OMAP_I2C_SYSTEST_SDA_I (1 << 1) /* SDA line sense in */
  140. #define OMAP_I2C_SYSTEST_SDA_O (1 << 0) /* SDA line drive out */
  141. #endif
  142. /* OCP_SYSSTATUS bit definitions */
  143. #define SYSS_RESETDONE_MASK (1 << 0)
  144. /* OCP_SYSCONFIG bit definitions */
  145. #define SYSC_CLOCKACTIVITY_MASK (0x3 << 8)
  146. #define SYSC_SIDLEMODE_MASK (0x3 << 3)
  147. #define SYSC_ENAWAKEUP_MASK (1 << 2)
  148. #define SYSC_SOFTRESET_MASK (1 << 1)
  149. #define SYSC_AUTOIDLE_MASK (1 << 0)
  150. #define SYSC_IDLEMODE_SMART 0x2
  151. #define SYSC_CLOCKACTIVITY_FCLK 0x2
  152. /* Errata definitions */
  153. #define I2C_OMAP_ERRATA_I207 (1 << 0)
  154. #define I2C_OMAP3_1P153 (1 << 1)
  155. struct omap_i2c_dev {
  156. struct device *dev;
  157. void __iomem *base; /* virtual */
  158. int irq;
  159. int reg_shift; /* bit shift for I2C register addresses */
  160. struct clk *iclk; /* Interface clock */
  161. struct clk *fclk; /* Functional clock */
  162. struct completion cmd_complete;
  163. struct resource *ioarea;
  164. u32 latency; /* maximum mpu wkup latency */
  165. void (*set_mpu_wkup_lat)(struct device *dev,
  166. long latency);
  167. u32 speed; /* Speed of bus in Khz */
  168. u16 cmd_err;
  169. u8 *buf;
  170. u8 *regs;
  171. size_t buf_len;
  172. struct i2c_adapter adapter;
  173. u8 fifo_size; /* use as flag and value
  174. * fifo_size==0 implies no fifo
  175. * if set, should be trsh+1
  176. */
  177. u8 rev;
  178. unsigned b_hw:1; /* bad h/w fixes */
  179. unsigned idle:1;
  180. u16 iestate; /* Saved interrupt register */
  181. u16 pscstate;
  182. u16 scllstate;
  183. u16 sclhstate;
  184. u16 bufstate;
  185. u16 syscstate;
  186. u16 westate;
  187. u16 errata;
  188. };
  189. const static u8 reg_map[] = {
  190. [OMAP_I2C_REV_REG] = 0x00,
  191. [OMAP_I2C_IE_REG] = 0x01,
  192. [OMAP_I2C_STAT_REG] = 0x02,
  193. [OMAP_I2C_IV_REG] = 0x03,
  194. [OMAP_I2C_WE_REG] = 0x03,
  195. [OMAP_I2C_SYSS_REG] = 0x04,
  196. [OMAP_I2C_BUF_REG] = 0x05,
  197. [OMAP_I2C_CNT_REG] = 0x06,
  198. [OMAP_I2C_DATA_REG] = 0x07,
  199. [OMAP_I2C_SYSC_REG] = 0x08,
  200. [OMAP_I2C_CON_REG] = 0x09,
  201. [OMAP_I2C_OA_REG] = 0x0a,
  202. [OMAP_I2C_SA_REG] = 0x0b,
  203. [OMAP_I2C_PSC_REG] = 0x0c,
  204. [OMAP_I2C_SCLL_REG] = 0x0d,
  205. [OMAP_I2C_SCLH_REG] = 0x0e,
  206. [OMAP_I2C_SYSTEST_REG] = 0x0f,
  207. [OMAP_I2C_BUFSTAT_REG] = 0x10,
  208. };
  209. const static u8 omap4_reg_map[] = {
  210. [OMAP_I2C_REV_REG] = 0x04,
  211. [OMAP_I2C_IE_REG] = 0x2c,
  212. [OMAP_I2C_STAT_REG] = 0x28,
  213. [OMAP_I2C_IV_REG] = 0x34,
  214. [OMAP_I2C_WE_REG] = 0x34,
  215. [OMAP_I2C_SYSS_REG] = 0x90,
  216. [OMAP_I2C_BUF_REG] = 0x94,
  217. [OMAP_I2C_CNT_REG] = 0x98,
  218. [OMAP_I2C_DATA_REG] = 0x9c,
  219. [OMAP_I2C_SYSC_REG] = 0x20,
  220. [OMAP_I2C_CON_REG] = 0xa4,
  221. [OMAP_I2C_OA_REG] = 0xa8,
  222. [OMAP_I2C_SA_REG] = 0xac,
  223. [OMAP_I2C_PSC_REG] = 0xb0,
  224. [OMAP_I2C_SCLL_REG] = 0xb4,
  225. [OMAP_I2C_SCLH_REG] = 0xb8,
  226. [OMAP_I2C_SYSTEST_REG] = 0xbC,
  227. [OMAP_I2C_BUFSTAT_REG] = 0xc0,
  228. [OMAP_I2C_REVNB_LO] = 0x00,
  229. [OMAP_I2C_REVNB_HI] = 0x04,
  230. [OMAP_I2C_IRQSTATUS_RAW] = 0x24,
  231. [OMAP_I2C_IRQENABLE_SET] = 0x2c,
  232. [OMAP_I2C_IRQENABLE_CLR] = 0x30,
  233. };
  234. static inline void omap_i2c_write_reg(struct omap_i2c_dev *i2c_dev,
  235. int reg, u16 val)
  236. {
  237. __raw_writew(val, i2c_dev->base +
  238. (i2c_dev->regs[reg] << i2c_dev->reg_shift));
  239. }
  240. static inline u16 omap_i2c_read_reg(struct omap_i2c_dev *i2c_dev, int reg)
  241. {
  242. return __raw_readw(i2c_dev->base +
  243. (i2c_dev->regs[reg] << i2c_dev->reg_shift));
  244. }
  245. static int __init omap_i2c_get_clocks(struct omap_i2c_dev *dev)
  246. {
  247. int ret;
  248. dev->iclk = clk_get(dev->dev, "ick");
  249. if (IS_ERR(dev->iclk)) {
  250. ret = PTR_ERR(dev->iclk);
  251. dev->iclk = NULL;
  252. return ret;
  253. }
  254. dev->fclk = clk_get(dev->dev, "fck");
  255. if (IS_ERR(dev->fclk)) {
  256. ret = PTR_ERR(dev->fclk);
  257. if (dev->iclk != NULL) {
  258. clk_put(dev->iclk);
  259. dev->iclk = NULL;
  260. }
  261. dev->fclk = NULL;
  262. return ret;
  263. }
  264. return 0;
  265. }
  266. static void omap_i2c_put_clocks(struct omap_i2c_dev *dev)
  267. {
  268. clk_put(dev->fclk);
  269. dev->fclk = NULL;
  270. clk_put(dev->iclk);
  271. dev->iclk = NULL;
  272. }
  273. static void omap_i2c_unidle(struct omap_i2c_dev *dev)
  274. {
  275. WARN_ON(!dev->idle);
  276. clk_enable(dev->iclk);
  277. clk_enable(dev->fclk);
  278. if (cpu_is_omap34xx()) {
  279. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  280. omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, dev->pscstate);
  281. omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, dev->scllstate);
  282. omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, dev->sclhstate);
  283. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, dev->bufstate);
  284. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, dev->syscstate);
  285. omap_i2c_write_reg(dev, OMAP_I2C_WE_REG, dev->westate);
  286. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  287. }
  288. dev->idle = 0;
  289. /*
  290. * Don't write to this register if the IE state is 0 as it can
  291. * cause deadlock.
  292. */
  293. if (dev->iestate)
  294. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
  295. }
  296. static void omap_i2c_idle(struct omap_i2c_dev *dev)
  297. {
  298. u16 iv;
  299. WARN_ON(dev->idle);
  300. dev->iestate = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  301. if (dev->rev >= OMAP_I2C_REV_ON_4430)
  302. omap_i2c_write_reg(dev, OMAP_I2C_IRQENABLE_CLR, 1);
  303. else
  304. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, 0);
  305. if (dev->rev < OMAP_I2C_REV_2) {
  306. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG); /* Read clears */
  307. } else {
  308. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, dev->iestate);
  309. /* Flush posted write before the dev->idle store occurs */
  310. omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  311. }
  312. dev->idle = 1;
  313. clk_disable(dev->fclk);
  314. clk_disable(dev->iclk);
  315. }
  316. static int omap_i2c_init(struct omap_i2c_dev *dev)
  317. {
  318. u16 psc = 0, scll = 0, sclh = 0, buf = 0;
  319. u16 fsscll = 0, fssclh = 0, hsscll = 0, hssclh = 0;
  320. unsigned long fclk_rate = 12000000;
  321. unsigned long timeout;
  322. unsigned long internal_clk = 0;
  323. if (dev->rev >= OMAP_I2C_REV_2) {
  324. /* Disable I2C controller before soft reset */
  325. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
  326. omap_i2c_read_reg(dev, OMAP_I2C_CON_REG) &
  327. ~(OMAP_I2C_CON_EN));
  328. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG, SYSC_SOFTRESET_MASK);
  329. /* For some reason we need to set the EN bit before the
  330. * reset done bit gets set. */
  331. timeout = jiffies + OMAP_I2C_TIMEOUT;
  332. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  333. while (!(omap_i2c_read_reg(dev, OMAP_I2C_SYSS_REG) &
  334. SYSS_RESETDONE_MASK)) {
  335. if (time_after(jiffies, timeout)) {
  336. dev_warn(dev->dev, "timeout waiting "
  337. "for controller reset\n");
  338. return -ETIMEDOUT;
  339. }
  340. msleep(1);
  341. }
  342. /* SYSC register is cleared by the reset; rewrite it */
  343. if (dev->rev == OMAP_I2C_REV_ON_2430) {
  344. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  345. SYSC_AUTOIDLE_MASK);
  346. } else if (dev->rev >= OMAP_I2C_REV_ON_3430) {
  347. dev->syscstate = SYSC_AUTOIDLE_MASK;
  348. dev->syscstate |= SYSC_ENAWAKEUP_MASK;
  349. dev->syscstate |= (SYSC_IDLEMODE_SMART <<
  350. __ffs(SYSC_SIDLEMODE_MASK));
  351. dev->syscstate |= (SYSC_CLOCKACTIVITY_FCLK <<
  352. __ffs(SYSC_CLOCKACTIVITY_MASK));
  353. omap_i2c_write_reg(dev, OMAP_I2C_SYSC_REG,
  354. dev->syscstate);
  355. /*
  356. * Enabling all wakup sources to stop I2C freezing on
  357. * WFI instruction.
  358. * REVISIT: Some wkup sources might not be needed.
  359. */
  360. dev->westate = OMAP_I2C_WE_ALL;
  361. if (dev->rev < OMAP_I2C_REV_ON_4430)
  362. omap_i2c_write_reg(dev, OMAP_I2C_WE_REG,
  363. dev->westate);
  364. }
  365. }
  366. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  367. if (cpu_class_is_omap1()) {
  368. /*
  369. * The I2C functional clock is the armxor_ck, so there's
  370. * no need to get "armxor_ck" separately. Now, if OMAP2420
  371. * always returns 12MHz for the functional clock, we can
  372. * do this bit unconditionally.
  373. */
  374. fclk_rate = clk_get_rate(dev->fclk);
  375. /* TRM for 5912 says the I2C clock must be prescaled to be
  376. * between 7 - 12 MHz. The XOR input clock is typically
  377. * 12, 13 or 19.2 MHz. So we should have code that produces:
  378. *
  379. * XOR MHz Divider Prescaler
  380. * 12 1 0
  381. * 13 2 1
  382. * 19.2 2 1
  383. */
  384. if (fclk_rate > 12000000)
  385. psc = fclk_rate / 12000000;
  386. }
  387. if (!(cpu_class_is_omap1() || cpu_is_omap2420())) {
  388. /*
  389. * HSI2C controller internal clk rate should be 19.2 Mhz for
  390. * HS and for all modes on 2430. On 34xx we can use lower rate
  391. * to get longer filter period for better noise suppression.
  392. * The filter is iclk (fclk for HS) period.
  393. */
  394. if (dev->speed > 400 || cpu_is_omap2430())
  395. internal_clk = 19200;
  396. else if (dev->speed > 100)
  397. internal_clk = 9600;
  398. else
  399. internal_clk = 4000;
  400. fclk_rate = clk_get_rate(dev->fclk) / 1000;
  401. /* Compute prescaler divisor */
  402. psc = fclk_rate / internal_clk;
  403. psc = psc - 1;
  404. /* If configured for High Speed */
  405. if (dev->speed > 400) {
  406. unsigned long scl;
  407. /* For first phase of HS mode */
  408. scl = internal_clk / 400;
  409. fsscll = scl - (scl / 3) - 7;
  410. fssclh = (scl / 3) - 5;
  411. /* For second phase of HS mode */
  412. scl = fclk_rate / dev->speed;
  413. hsscll = scl - (scl / 3) - 7;
  414. hssclh = (scl / 3) - 5;
  415. } else if (dev->speed > 100) {
  416. unsigned long scl;
  417. /* Fast mode */
  418. scl = internal_clk / dev->speed;
  419. fsscll = scl - (scl / 3) - 7;
  420. fssclh = (scl / 3) - 5;
  421. } else {
  422. /* Standard mode */
  423. fsscll = internal_clk / (dev->speed * 2) - 7;
  424. fssclh = internal_clk / (dev->speed * 2) - 5;
  425. }
  426. scll = (hsscll << OMAP_I2C_SCLL_HSSCLL) | fsscll;
  427. sclh = (hssclh << OMAP_I2C_SCLH_HSSCLH) | fssclh;
  428. } else {
  429. /* Program desired operating rate */
  430. fclk_rate /= (psc + 1) * 1000;
  431. if (psc > 2)
  432. psc = 2;
  433. scll = fclk_rate / (dev->speed * 2) - 7 + psc;
  434. sclh = fclk_rate / (dev->speed * 2) - 7 + psc;
  435. }
  436. /* Setup clock prescaler to obtain approx 12MHz I2C module clock: */
  437. omap_i2c_write_reg(dev, OMAP_I2C_PSC_REG, psc);
  438. /* SCL low and high time values */
  439. omap_i2c_write_reg(dev, OMAP_I2C_SCLL_REG, scll);
  440. omap_i2c_write_reg(dev, OMAP_I2C_SCLH_REG, sclh);
  441. if (dev->fifo_size) {
  442. /* Note: setup required fifo size - 1. RTRSH and XTRSH */
  443. buf = (dev->fifo_size - 1) << 8 | OMAP_I2C_BUF_RXFIF_CLR |
  444. (dev->fifo_size - 1) | OMAP_I2C_BUF_TXFIF_CLR;
  445. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, buf);
  446. }
  447. /* Take the I2C module out of reset: */
  448. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_EN);
  449. dev->errata = 0;
  450. if (cpu_is_omap2430() || cpu_is_omap34xx())
  451. dev->errata |= I2C_OMAP_ERRATA_I207;
  452. /* Enable interrupts */
  453. dev->iestate = (OMAP_I2C_IE_XRDY | OMAP_I2C_IE_RRDY |
  454. OMAP_I2C_IE_ARDY | OMAP_I2C_IE_NACK |
  455. OMAP_I2C_IE_AL) | ((dev->fifo_size) ?
  456. (OMAP_I2C_IE_RDR | OMAP_I2C_IE_XDR) : 0);
  457. omap_i2c_write_reg(dev, OMAP_I2C_IE_REG, dev->iestate);
  458. if (cpu_is_omap34xx()) {
  459. dev->pscstate = psc;
  460. dev->scllstate = scll;
  461. dev->sclhstate = sclh;
  462. dev->bufstate = buf;
  463. }
  464. return 0;
  465. }
  466. /*
  467. * Waiting on Bus Busy
  468. */
  469. static int omap_i2c_wait_for_bb(struct omap_i2c_dev *dev)
  470. {
  471. unsigned long timeout;
  472. timeout = jiffies + OMAP_I2C_TIMEOUT;
  473. while (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG) & OMAP_I2C_STAT_BB) {
  474. if (time_after(jiffies, timeout)) {
  475. dev_warn(dev->dev, "timeout waiting for bus ready\n");
  476. return -ETIMEDOUT;
  477. }
  478. msleep(1);
  479. }
  480. return 0;
  481. }
  482. /*
  483. * Low level master read/write transaction.
  484. */
  485. static int omap_i2c_xfer_msg(struct i2c_adapter *adap,
  486. struct i2c_msg *msg, int stop)
  487. {
  488. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  489. int r;
  490. u16 w;
  491. dev_dbg(dev->dev, "addr: 0x%04x, len: %d, flags: 0x%x, stop: %d\n",
  492. msg->addr, msg->len, msg->flags, stop);
  493. if (msg->len == 0)
  494. return -EINVAL;
  495. omap_i2c_write_reg(dev, OMAP_I2C_SA_REG, msg->addr);
  496. /* REVISIT: Could the STB bit of I2C_CON be used with probing? */
  497. dev->buf = msg->buf;
  498. dev->buf_len = msg->len;
  499. omap_i2c_write_reg(dev, OMAP_I2C_CNT_REG, dev->buf_len);
  500. /* Clear the FIFO Buffers */
  501. w = omap_i2c_read_reg(dev, OMAP_I2C_BUF_REG);
  502. w |= OMAP_I2C_BUF_RXFIF_CLR | OMAP_I2C_BUF_TXFIF_CLR;
  503. omap_i2c_write_reg(dev, OMAP_I2C_BUF_REG, w);
  504. init_completion(&dev->cmd_complete);
  505. dev->cmd_err = 0;
  506. w = OMAP_I2C_CON_EN | OMAP_I2C_CON_MST | OMAP_I2C_CON_STT;
  507. /* High speed configuration */
  508. if (dev->speed > 400)
  509. w |= OMAP_I2C_CON_OPMODE_HS;
  510. if (msg->flags & I2C_M_TEN)
  511. w |= OMAP_I2C_CON_XA;
  512. if (!(msg->flags & I2C_M_RD))
  513. w |= OMAP_I2C_CON_TRX;
  514. if (!dev->b_hw && stop)
  515. w |= OMAP_I2C_CON_STP;
  516. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  517. /*
  518. * Don't write stt and stp together on some hardware.
  519. */
  520. if (dev->b_hw && stop) {
  521. unsigned long delay = jiffies + OMAP_I2C_TIMEOUT;
  522. u16 con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  523. while (con & OMAP_I2C_CON_STT) {
  524. con = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  525. /* Let the user know if i2c is in a bad state */
  526. if (time_after(jiffies, delay)) {
  527. dev_err(dev->dev, "controller timed out "
  528. "waiting for start condition to finish\n");
  529. return -ETIMEDOUT;
  530. }
  531. cpu_relax();
  532. }
  533. w |= OMAP_I2C_CON_STP;
  534. w &= ~OMAP_I2C_CON_STT;
  535. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  536. }
  537. /*
  538. * REVISIT: We should abort the transfer on signals, but the bus goes
  539. * into arbitration and we're currently unable to recover from it.
  540. */
  541. if (dev->set_mpu_wkup_lat != NULL)
  542. dev->set_mpu_wkup_lat(dev->dev, dev->latency);
  543. r = wait_for_completion_timeout(&dev->cmd_complete,
  544. OMAP_I2C_TIMEOUT);
  545. if (dev->set_mpu_wkup_lat != NULL)
  546. dev->set_mpu_wkup_lat(dev->dev, -1);
  547. dev->buf_len = 0;
  548. if (r < 0)
  549. return r;
  550. if (r == 0) {
  551. dev_err(dev->dev, "controller timed out\n");
  552. omap_i2c_init(dev);
  553. return -ETIMEDOUT;
  554. }
  555. if (likely(!dev->cmd_err))
  556. return 0;
  557. /* We have an error */
  558. if (dev->cmd_err & (OMAP_I2C_STAT_AL | OMAP_I2C_STAT_ROVR |
  559. OMAP_I2C_STAT_XUDF)) {
  560. omap_i2c_init(dev);
  561. return -EIO;
  562. }
  563. if (dev->cmd_err & OMAP_I2C_STAT_NACK) {
  564. if (msg->flags & I2C_M_IGNORE_NAK)
  565. return 0;
  566. if (stop) {
  567. w = omap_i2c_read_reg(dev, OMAP_I2C_CON_REG);
  568. w |= OMAP_I2C_CON_STP;
  569. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, w);
  570. }
  571. return -EREMOTEIO;
  572. }
  573. return -EIO;
  574. }
  575. /*
  576. * Prepare controller for a transaction and call omap_i2c_xfer_msg
  577. * to do the work during IRQ processing.
  578. */
  579. static int
  580. omap_i2c_xfer(struct i2c_adapter *adap, struct i2c_msg msgs[], int num)
  581. {
  582. struct omap_i2c_dev *dev = i2c_get_adapdata(adap);
  583. int i;
  584. int r;
  585. omap_i2c_unidle(dev);
  586. r = omap_i2c_wait_for_bb(dev);
  587. if (r < 0)
  588. goto out;
  589. for (i = 0; i < num; i++) {
  590. r = omap_i2c_xfer_msg(adap, &msgs[i], (i == (num - 1)));
  591. if (r != 0)
  592. break;
  593. }
  594. if (r == 0)
  595. r = num;
  596. omap_i2c_wait_for_bb(dev);
  597. out:
  598. omap_i2c_idle(dev);
  599. return r;
  600. }
  601. static u32
  602. omap_i2c_func(struct i2c_adapter *adap)
  603. {
  604. return I2C_FUNC_I2C | (I2C_FUNC_SMBUS_EMUL & ~I2C_FUNC_SMBUS_QUICK);
  605. }
  606. static inline void
  607. omap_i2c_complete_cmd(struct omap_i2c_dev *dev, u16 err)
  608. {
  609. dev->cmd_err |= err;
  610. complete(&dev->cmd_complete);
  611. }
  612. static inline void
  613. omap_i2c_ack_stat(struct omap_i2c_dev *dev, u16 stat)
  614. {
  615. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat);
  616. }
  617. static inline void i2c_omap_errata_i207(struct omap_i2c_dev *dev, u16 stat)
  618. {
  619. /*
  620. * I2C Errata(Errata Nos. OMAP2: 1.67, OMAP3: 1.8)
  621. * Not applicable for OMAP4.
  622. * Under certain rare conditions, RDR could be set again
  623. * when the bus is busy, then ignore the interrupt and
  624. * clear the interrupt.
  625. */
  626. if (stat & OMAP_I2C_STAT_RDR) {
  627. /* Step 1: If RDR is set, clear it */
  628. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
  629. /* Step 2: */
  630. if (!(omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
  631. & OMAP_I2C_STAT_BB)) {
  632. /* Step 3: */
  633. if (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG)
  634. & OMAP_I2C_STAT_RDR) {
  635. omap_i2c_ack_stat(dev, OMAP_I2C_STAT_RDR);
  636. dev_dbg(dev->dev, "RDR when bus is busy.\n");
  637. }
  638. }
  639. }
  640. }
  641. /* rev1 devices are apparently only on some 15xx */
  642. #ifdef CONFIG_ARCH_OMAP15XX
  643. static irqreturn_t
  644. omap_i2c_rev1_isr(int this_irq, void *dev_id)
  645. {
  646. struct omap_i2c_dev *dev = dev_id;
  647. u16 iv, w;
  648. if (dev->idle)
  649. return IRQ_NONE;
  650. iv = omap_i2c_read_reg(dev, OMAP_I2C_IV_REG);
  651. switch (iv) {
  652. case 0x00: /* None */
  653. break;
  654. case 0x01: /* Arbitration lost */
  655. dev_err(dev->dev, "Arbitration lost\n");
  656. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_AL);
  657. break;
  658. case 0x02: /* No acknowledgement */
  659. omap_i2c_complete_cmd(dev, OMAP_I2C_STAT_NACK);
  660. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, OMAP_I2C_CON_STP);
  661. break;
  662. case 0x03: /* Register access ready */
  663. omap_i2c_complete_cmd(dev, 0);
  664. break;
  665. case 0x04: /* Receive data ready */
  666. if (dev->buf_len) {
  667. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  668. *dev->buf++ = w;
  669. dev->buf_len--;
  670. if (dev->buf_len) {
  671. *dev->buf++ = w >> 8;
  672. dev->buf_len--;
  673. }
  674. } else
  675. dev_err(dev->dev, "RRDY IRQ while no data requested\n");
  676. break;
  677. case 0x05: /* Transmit data ready */
  678. if (dev->buf_len) {
  679. w = *dev->buf++;
  680. dev->buf_len--;
  681. if (dev->buf_len) {
  682. w |= *dev->buf++ << 8;
  683. dev->buf_len--;
  684. }
  685. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  686. } else
  687. dev_err(dev->dev, "XRDY IRQ while no data to send\n");
  688. break;
  689. default:
  690. return IRQ_NONE;
  691. }
  692. return IRQ_HANDLED;
  693. }
  694. #else
  695. #define omap_i2c_rev1_isr NULL
  696. #endif
  697. /*
  698. * OMAP3430 Errata 1.153: When an XRDY/XDR is hit, wait for XUDF before writing
  699. * data to DATA_REG. Otherwise some data bytes can be lost while transferring
  700. * them from the memory to the I2C interface.
  701. */
  702. static int errata_omap3_1p153(struct omap_i2c_dev *dev, u16 *stat, int *err)
  703. {
  704. unsigned long timeout = 10000;
  705. while (--timeout && !(*stat & OMAP_I2C_STAT_XUDF)) {
  706. if (*stat & (OMAP_I2C_STAT_NACK | OMAP_I2C_STAT_AL)) {
  707. omap_i2c_ack_stat(dev, *stat & (OMAP_I2C_STAT_XRDY |
  708. OMAP_I2C_STAT_XDR));
  709. *err |= OMAP_I2C_STAT_XUDF;
  710. return -ETIMEDOUT;
  711. }
  712. cpu_relax();
  713. *stat = omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG);
  714. }
  715. if (!timeout) {
  716. dev_err(dev->dev, "timeout waiting on XUDF bit\n");
  717. return 0;
  718. }
  719. return 0;
  720. }
  721. static irqreturn_t
  722. omap_i2c_isr(int this_irq, void *dev_id)
  723. {
  724. struct omap_i2c_dev *dev = dev_id;
  725. u16 bits;
  726. u16 stat, w;
  727. int err, count = 0;
  728. if (dev->idle)
  729. return IRQ_NONE;
  730. bits = omap_i2c_read_reg(dev, OMAP_I2C_IE_REG);
  731. while ((stat = (omap_i2c_read_reg(dev, OMAP_I2C_STAT_REG))) & bits) {
  732. dev_dbg(dev->dev, "IRQ (ISR = 0x%04x)\n", stat);
  733. if (count++ == 100) {
  734. dev_warn(dev->dev, "Too much work in one IRQ\n");
  735. break;
  736. }
  737. err = 0;
  738. complete:
  739. /*
  740. * Ack the stat in one go, but [R/X]DR and [R/X]RDY should be
  741. * acked after the data operation is complete.
  742. * Ref: TRM SWPU114Q Figure 18-31
  743. */
  744. omap_i2c_write_reg(dev, OMAP_I2C_STAT_REG, stat &
  745. ~(OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  746. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  747. if (stat & OMAP_I2C_STAT_NACK) {
  748. err |= OMAP_I2C_STAT_NACK;
  749. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG,
  750. OMAP_I2C_CON_STP);
  751. }
  752. if (stat & OMAP_I2C_STAT_AL) {
  753. dev_err(dev->dev, "Arbitration lost\n");
  754. err |= OMAP_I2C_STAT_AL;
  755. }
  756. if (stat & (OMAP_I2C_STAT_ARDY | OMAP_I2C_STAT_NACK |
  757. OMAP_I2C_STAT_AL)) {
  758. omap_i2c_ack_stat(dev, stat &
  759. (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR |
  760. OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  761. omap_i2c_complete_cmd(dev, err);
  762. return IRQ_HANDLED;
  763. }
  764. if (stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR)) {
  765. u8 num_bytes = 1;
  766. if (dev->errata & I2C_OMAP_ERRATA_I207)
  767. i2c_omap_errata_i207(dev, stat);
  768. if (dev->fifo_size) {
  769. if (stat & OMAP_I2C_STAT_RRDY)
  770. num_bytes = dev->fifo_size;
  771. else /* read RXSTAT on RDR interrupt */
  772. num_bytes = (omap_i2c_read_reg(dev,
  773. OMAP_I2C_BUFSTAT_REG)
  774. >> 8) & 0x3F;
  775. }
  776. while (num_bytes) {
  777. num_bytes--;
  778. w = omap_i2c_read_reg(dev, OMAP_I2C_DATA_REG);
  779. if (dev->buf_len) {
  780. *dev->buf++ = w;
  781. dev->buf_len--;
  782. /*
  783. * Data reg in 2430, omap3 and
  784. * omap4 is 8 bit wide
  785. */
  786. if (cpu_class_is_omap1() ||
  787. cpu_is_omap2420()) {
  788. if (dev->buf_len) {
  789. *dev->buf++ = w >> 8;
  790. dev->buf_len--;
  791. }
  792. }
  793. } else {
  794. if (stat & OMAP_I2C_STAT_RRDY)
  795. dev_err(dev->dev,
  796. "RRDY IRQ while no data"
  797. " requested\n");
  798. if (stat & OMAP_I2C_STAT_RDR)
  799. dev_err(dev->dev,
  800. "RDR IRQ while no data"
  801. " requested\n");
  802. break;
  803. }
  804. }
  805. omap_i2c_ack_stat(dev,
  806. stat & (OMAP_I2C_STAT_RRDY | OMAP_I2C_STAT_RDR));
  807. continue;
  808. }
  809. if (stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR)) {
  810. u8 num_bytes = 1;
  811. if (dev->fifo_size) {
  812. if (stat & OMAP_I2C_STAT_XRDY)
  813. num_bytes = dev->fifo_size;
  814. else /* read TXSTAT on XDR interrupt */
  815. num_bytes = omap_i2c_read_reg(dev,
  816. OMAP_I2C_BUFSTAT_REG)
  817. & 0x3F;
  818. }
  819. while (num_bytes) {
  820. num_bytes--;
  821. w = 0;
  822. if (dev->buf_len) {
  823. w = *dev->buf++;
  824. dev->buf_len--;
  825. /*
  826. * Data reg in 2430, omap3 and
  827. * omap4 is 8 bit wide
  828. */
  829. if (cpu_class_is_omap1() ||
  830. cpu_is_omap2420()) {
  831. if (dev->buf_len) {
  832. w |= *dev->buf++ << 8;
  833. dev->buf_len--;
  834. }
  835. }
  836. } else {
  837. if (stat & OMAP_I2C_STAT_XRDY)
  838. dev_err(dev->dev,
  839. "XRDY IRQ while no "
  840. "data to send\n");
  841. if (stat & OMAP_I2C_STAT_XDR)
  842. dev_err(dev->dev,
  843. "XDR IRQ while no "
  844. "data to send\n");
  845. break;
  846. }
  847. if ((dev->errata & I2C_OMAP3_1P153) &&
  848. errata_omap3_1p153(dev, &stat, &err))
  849. goto complete;
  850. omap_i2c_write_reg(dev, OMAP_I2C_DATA_REG, w);
  851. }
  852. omap_i2c_ack_stat(dev,
  853. stat & (OMAP_I2C_STAT_XRDY | OMAP_I2C_STAT_XDR));
  854. continue;
  855. }
  856. if (stat & OMAP_I2C_STAT_ROVR) {
  857. dev_err(dev->dev, "Receive overrun\n");
  858. dev->cmd_err |= OMAP_I2C_STAT_ROVR;
  859. }
  860. if (stat & OMAP_I2C_STAT_XUDF) {
  861. dev_err(dev->dev, "Transmit underflow\n");
  862. dev->cmd_err |= OMAP_I2C_STAT_XUDF;
  863. }
  864. }
  865. return count ? IRQ_HANDLED : IRQ_NONE;
  866. }
  867. static const struct i2c_algorithm omap_i2c_algo = {
  868. .master_xfer = omap_i2c_xfer,
  869. .functionality = omap_i2c_func,
  870. };
  871. static int __devinit
  872. omap_i2c_probe(struct platform_device *pdev)
  873. {
  874. struct omap_i2c_dev *dev;
  875. struct i2c_adapter *adap;
  876. struct resource *mem, *irq, *ioarea;
  877. struct omap_i2c_bus_platform_data *pdata = pdev->dev.platform_data;
  878. irq_handler_t isr;
  879. int r;
  880. u32 speed = 0;
  881. /* NOTE: driver uses the static register mapping */
  882. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  883. if (!mem) {
  884. dev_err(&pdev->dev, "no mem resource?\n");
  885. return -ENODEV;
  886. }
  887. irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  888. if (!irq) {
  889. dev_err(&pdev->dev, "no irq resource?\n");
  890. return -ENODEV;
  891. }
  892. ioarea = request_mem_region(mem->start, resource_size(mem),
  893. pdev->name);
  894. if (!ioarea) {
  895. dev_err(&pdev->dev, "I2C region already claimed\n");
  896. return -EBUSY;
  897. }
  898. dev = kzalloc(sizeof(struct omap_i2c_dev), GFP_KERNEL);
  899. if (!dev) {
  900. r = -ENOMEM;
  901. goto err_release_region;
  902. }
  903. if (pdata != NULL) {
  904. speed = pdata->clkrate;
  905. dev->set_mpu_wkup_lat = pdata->set_mpu_wkup_lat;
  906. } else {
  907. speed = 100; /* Default speed */
  908. dev->set_mpu_wkup_lat = NULL;
  909. }
  910. dev->speed = speed;
  911. dev->idle = 1;
  912. dev->dev = &pdev->dev;
  913. dev->irq = irq->start;
  914. dev->base = ioremap(mem->start, resource_size(mem));
  915. if (!dev->base) {
  916. r = -ENOMEM;
  917. goto err_free_mem;
  918. }
  919. platform_set_drvdata(pdev, dev);
  920. if (cpu_is_omap7xx())
  921. dev->reg_shift = 1;
  922. else if (cpu_is_omap44xx())
  923. dev->reg_shift = 0;
  924. else
  925. dev->reg_shift = 2;
  926. if ((r = omap_i2c_get_clocks(dev)) != 0)
  927. goto err_iounmap;
  928. if (cpu_is_omap44xx())
  929. dev->regs = (u8 *) omap4_reg_map;
  930. else
  931. dev->regs = (u8 *) reg_map;
  932. omap_i2c_unidle(dev);
  933. dev->rev = omap_i2c_read_reg(dev, OMAP_I2C_REV_REG) & 0xff;
  934. if (dev->rev <= OMAP_I2C_REV_ON_3430)
  935. dev->errata |= I2C_OMAP3_1P153;
  936. if (!(cpu_class_is_omap1() || cpu_is_omap2420())) {
  937. u16 s;
  938. /* Set up the fifo size - Get total size */
  939. s = (omap_i2c_read_reg(dev, OMAP_I2C_BUFSTAT_REG) >> 14) & 0x3;
  940. dev->fifo_size = 0x8 << s;
  941. /*
  942. * Set up notification threshold as half the total available
  943. * size. This is to ensure that we can handle the status on int
  944. * call back latencies.
  945. */
  946. if (dev->rev >= OMAP_I2C_REV_ON_4430) {
  947. dev->fifo_size = 0;
  948. dev->b_hw = 0; /* Disable hardware fixes */
  949. } else {
  950. dev->fifo_size = (dev->fifo_size / 2);
  951. dev->b_hw = 1; /* Enable hardware fixes */
  952. }
  953. /* calculate wakeup latency constraint for MPU */
  954. if (dev->set_mpu_wkup_lat != NULL)
  955. dev->latency = (1000000 * dev->fifo_size) /
  956. (1000 * speed / 8);
  957. }
  958. /* reset ASAP, clearing any IRQs */
  959. omap_i2c_init(dev);
  960. isr = (dev->rev < OMAP_I2C_REV_2) ? omap_i2c_rev1_isr : omap_i2c_isr;
  961. r = request_irq(dev->irq, isr, 0, pdev->name, dev);
  962. if (r) {
  963. dev_err(dev->dev, "failure requesting irq %i\n", dev->irq);
  964. goto err_unuse_clocks;
  965. }
  966. dev_info(dev->dev, "bus %d rev%d.%d at %d kHz\n",
  967. pdev->id, dev->rev >> 4, dev->rev & 0xf, dev->speed);
  968. omap_i2c_idle(dev);
  969. adap = &dev->adapter;
  970. i2c_set_adapdata(adap, dev);
  971. adap->owner = THIS_MODULE;
  972. adap->class = I2C_CLASS_HWMON;
  973. strlcpy(adap->name, "OMAP I2C adapter", sizeof(adap->name));
  974. adap->algo = &omap_i2c_algo;
  975. adap->dev.parent = &pdev->dev;
  976. /* i2c device drivers may be active on return from add_adapter() */
  977. adap->nr = pdev->id;
  978. r = i2c_add_numbered_adapter(adap);
  979. if (r) {
  980. dev_err(dev->dev, "failure adding adapter\n");
  981. goto err_free_irq;
  982. }
  983. return 0;
  984. err_free_irq:
  985. free_irq(dev->irq, dev);
  986. err_unuse_clocks:
  987. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  988. omap_i2c_idle(dev);
  989. omap_i2c_put_clocks(dev);
  990. err_iounmap:
  991. iounmap(dev->base);
  992. err_free_mem:
  993. platform_set_drvdata(pdev, NULL);
  994. kfree(dev);
  995. err_release_region:
  996. release_mem_region(mem->start, resource_size(mem));
  997. return r;
  998. }
  999. static int
  1000. omap_i2c_remove(struct platform_device *pdev)
  1001. {
  1002. struct omap_i2c_dev *dev = platform_get_drvdata(pdev);
  1003. struct resource *mem;
  1004. platform_set_drvdata(pdev, NULL);
  1005. free_irq(dev->irq, dev);
  1006. i2c_del_adapter(&dev->adapter);
  1007. omap_i2c_write_reg(dev, OMAP_I2C_CON_REG, 0);
  1008. omap_i2c_put_clocks(dev);
  1009. iounmap(dev->base);
  1010. kfree(dev);
  1011. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1012. release_mem_region(mem->start, resource_size(mem));
  1013. return 0;
  1014. }
  1015. static struct platform_driver omap_i2c_driver = {
  1016. .probe = omap_i2c_probe,
  1017. .remove = omap_i2c_remove,
  1018. .driver = {
  1019. .name = "i2c_omap",
  1020. .owner = THIS_MODULE,
  1021. },
  1022. };
  1023. /* I2C may be needed to bring up other drivers */
  1024. static int __init
  1025. omap_i2c_init_driver(void)
  1026. {
  1027. return platform_driver_register(&omap_i2c_driver);
  1028. }
  1029. subsys_initcall(omap_i2c_init_driver);
  1030. static void __exit omap_i2c_exit_driver(void)
  1031. {
  1032. platform_driver_unregister(&omap_i2c_driver);
  1033. }
  1034. module_exit(omap_i2c_exit_driver);
  1035. MODULE_AUTHOR("MontaVista Software, Inc. (and others)");
  1036. MODULE_DESCRIPTION("TI OMAP I2C bus adapter");
  1037. MODULE_LICENSE("GPL");
  1038. MODULE_ALIAS("platform:i2c_omap");