nv50_display.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159
  1. /*
  2. * Copyright (C) 2008 Maarten Maathuis.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining
  6. * a copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sublicense, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the
  14. * next paragraph) shall be included in all copies or substantial
  15. * portions of the Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  18. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  19. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
  20. * IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
  21. * LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
  22. * OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
  23. * WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  24. *
  25. */
  26. #include "nv50_display.h"
  27. #include "nouveau_crtc.h"
  28. #include "nouveau_encoder.h"
  29. #include "nouveau_connector.h"
  30. #include "nouveau_fb.h"
  31. #include "nouveau_fbcon.h"
  32. #include "nouveau_ramht.h"
  33. #include "drm_crtc_helper.h"
  34. static inline int
  35. nv50_sor_nr(struct drm_device *dev)
  36. {
  37. struct drm_nouveau_private *dev_priv = dev->dev_private;
  38. if (dev_priv->chipset < 0x90 ||
  39. dev_priv->chipset == 0x92 ||
  40. dev_priv->chipset == 0xa0)
  41. return 2;
  42. return 4;
  43. }
  44. static void
  45. nv50_evo_channel_del(struct nouveau_channel **pchan)
  46. {
  47. struct nouveau_channel *chan = *pchan;
  48. if (!chan)
  49. return;
  50. *pchan = NULL;
  51. nouveau_gpuobj_channel_takedown(chan);
  52. nouveau_bo_unmap(chan->pushbuf_bo);
  53. nouveau_bo_ref(NULL, &chan->pushbuf_bo);
  54. if (chan->user)
  55. iounmap(chan->user);
  56. kfree(chan);
  57. }
  58. static int
  59. nv50_evo_dmaobj_new(struct nouveau_channel *evo, uint32_t class, uint32_t name,
  60. uint32_t tile_flags, uint32_t magic_flags,
  61. uint32_t offset, uint32_t limit)
  62. {
  63. struct drm_nouveau_private *dev_priv = evo->dev->dev_private;
  64. struct drm_device *dev = evo->dev;
  65. struct nouveau_gpuobj *obj = NULL;
  66. int ret;
  67. ret = nouveau_gpuobj_new(dev, evo, 6*4, 32, 0, &obj);
  68. if (ret)
  69. return ret;
  70. obj->engine = NVOBJ_ENGINE_DISPLAY;
  71. nv_wo32(obj, 0, (tile_flags << 22) | (magic_flags << 16) | class);
  72. nv_wo32(obj, 4, limit);
  73. nv_wo32(obj, 8, offset);
  74. nv_wo32(obj, 12, 0x00000000);
  75. nv_wo32(obj, 16, 0x00000000);
  76. if (dev_priv->card_type < NV_C0)
  77. nv_wo32(obj, 20, 0x00010000);
  78. else
  79. nv_wo32(obj, 20, 0x00020000);
  80. dev_priv->engine.instmem.flush(dev);
  81. ret = nouveau_ramht_insert(evo, name, obj);
  82. nouveau_gpuobj_ref(NULL, &obj);
  83. if (ret) {
  84. return ret;
  85. }
  86. return 0;
  87. }
  88. static int
  89. nv50_evo_channel_new(struct drm_device *dev, struct nouveau_channel **pchan)
  90. {
  91. struct drm_nouveau_private *dev_priv = dev->dev_private;
  92. struct nouveau_gpuobj *ramht = NULL;
  93. struct nouveau_channel *chan;
  94. int ret;
  95. chan = kzalloc(sizeof(struct nouveau_channel), GFP_KERNEL);
  96. if (!chan)
  97. return -ENOMEM;
  98. *pchan = chan;
  99. chan->id = -1;
  100. chan->dev = dev;
  101. chan->user_get = 4;
  102. chan->user_put = 0;
  103. ret = nouveau_gpuobj_new(dev, NULL, 32768, 0x1000,
  104. NVOBJ_FLAG_ZERO_ALLOC, &chan->ramin);
  105. if (ret) {
  106. NV_ERROR(dev, "Error allocating EVO channel memory: %d\n", ret);
  107. nv50_evo_channel_del(pchan);
  108. return ret;
  109. }
  110. ret = drm_mm_init(&chan->ramin_heap, 0, 32768);
  111. if (ret) {
  112. NV_ERROR(dev, "Error initialising EVO PRAMIN heap: %d\n", ret);
  113. nv50_evo_channel_del(pchan);
  114. return ret;
  115. }
  116. ret = nouveau_gpuobj_new(dev, chan, 4096, 16, 0, &ramht);
  117. if (ret) {
  118. NV_ERROR(dev, "Unable to allocate EVO RAMHT: %d\n", ret);
  119. nv50_evo_channel_del(pchan);
  120. return ret;
  121. }
  122. ret = nouveau_ramht_new(dev, ramht, &chan->ramht);
  123. nouveau_gpuobj_ref(NULL, &ramht);
  124. if (ret) {
  125. nv50_evo_channel_del(pchan);
  126. return ret;
  127. }
  128. if (dev_priv->chipset != 0x50) {
  129. ret = nv50_evo_dmaobj_new(chan, 0x3d, NvEvoFB16, 0x70, 0x19,
  130. 0, 0xffffffff);
  131. if (ret) {
  132. nv50_evo_channel_del(pchan);
  133. return ret;
  134. }
  135. ret = nv50_evo_dmaobj_new(chan, 0x3d, NvEvoFB32, 0x7a, 0x19,
  136. 0, 0xffffffff);
  137. if (ret) {
  138. nv50_evo_channel_del(pchan);
  139. return ret;
  140. }
  141. }
  142. ret = nv50_evo_dmaobj_new(chan, 0x3d, NvEvoVRAM, 0, 0x19,
  143. 0, dev_priv->vram_size);
  144. if (ret) {
  145. nv50_evo_channel_del(pchan);
  146. return ret;
  147. }
  148. ret = nouveau_bo_new(dev, NULL, 4096, 0, TTM_PL_FLAG_VRAM, 0, 0,
  149. false, true, &chan->pushbuf_bo);
  150. if (ret == 0)
  151. ret = nouveau_bo_pin(chan->pushbuf_bo, TTM_PL_FLAG_VRAM);
  152. if (ret) {
  153. NV_ERROR(dev, "Error creating EVO DMA push buffer: %d\n", ret);
  154. nv50_evo_channel_del(pchan);
  155. return ret;
  156. }
  157. ret = nouveau_bo_map(chan->pushbuf_bo);
  158. if (ret) {
  159. NV_ERROR(dev, "Error mapping EVO DMA push buffer: %d\n", ret);
  160. nv50_evo_channel_del(pchan);
  161. return ret;
  162. }
  163. chan->user = ioremap(pci_resource_start(dev->pdev, 0) +
  164. NV50_PDISPLAY_USER(0), PAGE_SIZE);
  165. if (!chan->user) {
  166. NV_ERROR(dev, "Error mapping EVO control regs.\n");
  167. nv50_evo_channel_del(pchan);
  168. return -ENOMEM;
  169. }
  170. return 0;
  171. }
  172. int
  173. nv50_display_early_init(struct drm_device *dev)
  174. {
  175. return 0;
  176. }
  177. void
  178. nv50_display_late_takedown(struct drm_device *dev)
  179. {
  180. }
  181. int
  182. nv50_display_init(struct drm_device *dev)
  183. {
  184. struct drm_nouveau_private *dev_priv = dev->dev_private;
  185. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  186. struct nouveau_gpio_engine *pgpio = &dev_priv->engine.gpio;
  187. struct nouveau_channel *evo = dev_priv->evo;
  188. struct drm_connector *connector;
  189. uint32_t val, ram_amount;
  190. uint64_t start;
  191. int ret, i;
  192. NV_DEBUG_KMS(dev, "\n");
  193. nv_wr32(dev, 0x00610184, nv_rd32(dev, 0x00614004));
  194. /*
  195. * I think the 0x006101XX range is some kind of main control area
  196. * that enables things.
  197. */
  198. /* CRTC? */
  199. for (i = 0; i < 2; i++) {
  200. val = nv_rd32(dev, 0x00616100 + (i * 0x800));
  201. nv_wr32(dev, 0x00610190 + (i * 0x10), val);
  202. val = nv_rd32(dev, 0x00616104 + (i * 0x800));
  203. nv_wr32(dev, 0x00610194 + (i * 0x10), val);
  204. val = nv_rd32(dev, 0x00616108 + (i * 0x800));
  205. nv_wr32(dev, 0x00610198 + (i * 0x10), val);
  206. val = nv_rd32(dev, 0x0061610c + (i * 0x800));
  207. nv_wr32(dev, 0x0061019c + (i * 0x10), val);
  208. }
  209. /* DAC */
  210. for (i = 0; i < 3; i++) {
  211. val = nv_rd32(dev, 0x0061a000 + (i * 0x800));
  212. nv_wr32(dev, 0x006101d0 + (i * 0x04), val);
  213. }
  214. /* SOR */
  215. for (i = 0; i < nv50_sor_nr(dev); i++) {
  216. val = nv_rd32(dev, 0x0061c000 + (i * 0x800));
  217. nv_wr32(dev, 0x006101e0 + (i * 0x04), val);
  218. }
  219. /* EXT */
  220. for (i = 0; i < 3; i++) {
  221. val = nv_rd32(dev, 0x0061e000 + (i * 0x800));
  222. nv_wr32(dev, 0x006101f0 + (i * 0x04), val);
  223. }
  224. for (i = 0; i < 3; i++) {
  225. nv_wr32(dev, NV50_PDISPLAY_DAC_DPMS_CTRL(i), 0x00550000 |
  226. NV50_PDISPLAY_DAC_DPMS_CTRL_PENDING);
  227. nv_wr32(dev, NV50_PDISPLAY_DAC_CLK_CTRL1(i), 0x00000001);
  228. }
  229. /* This used to be in crtc unblank, but seems out of place there. */
  230. nv_wr32(dev, NV50_PDISPLAY_UNK_380, 0);
  231. /* RAM is clamped to 256 MiB. */
  232. ram_amount = dev_priv->vram_size;
  233. NV_DEBUG_KMS(dev, "ram_amount %d\n", ram_amount);
  234. if (ram_amount > 256*1024*1024)
  235. ram_amount = 256*1024*1024;
  236. nv_wr32(dev, NV50_PDISPLAY_RAM_AMOUNT, ram_amount - 1);
  237. nv_wr32(dev, NV50_PDISPLAY_UNK_388, 0x150000);
  238. nv_wr32(dev, NV50_PDISPLAY_UNK_38C, 0);
  239. /* The precise purpose is unknown, i suspect it has something to do
  240. * with text mode.
  241. */
  242. if (nv_rd32(dev, NV50_PDISPLAY_INTR_1) & 0x100) {
  243. nv_wr32(dev, NV50_PDISPLAY_INTR_1, 0x100);
  244. nv_wr32(dev, 0x006194e8, nv_rd32(dev, 0x006194e8) & ~1);
  245. if (!nv_wait(dev, 0x006194e8, 2, 0)) {
  246. NV_ERROR(dev, "timeout: (0x6194e8 & 2) != 0\n");
  247. NV_ERROR(dev, "0x6194e8 = 0x%08x\n",
  248. nv_rd32(dev, 0x6194e8));
  249. return -EBUSY;
  250. }
  251. }
  252. /* taken from nv bug #12637, attempts to un-wedge the hw if it's
  253. * stuck in some unspecified state
  254. */
  255. start = ptimer->read(dev);
  256. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0), 0x2b00);
  257. while ((val = nv_rd32(dev, NV50_PDISPLAY_CHANNEL_STAT(0))) & 0x1e0000) {
  258. if ((val & 0x9f0000) == 0x20000)
  259. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0),
  260. val | 0x800000);
  261. if ((val & 0x3f0000) == 0x30000)
  262. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0),
  263. val | 0x200000);
  264. if (ptimer->read(dev) - start > 1000000000ULL) {
  265. NV_ERROR(dev, "timeout: (0x610200 & 0x1e0000) != 0\n");
  266. NV_ERROR(dev, "0x610200 = 0x%08x\n", val);
  267. return -EBUSY;
  268. }
  269. }
  270. nv_wr32(dev, NV50_PDISPLAY_CTRL_STATE, NV50_PDISPLAY_CTRL_STATE_ENABLE);
  271. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0), 0x1000b03);
  272. if (!nv_wait(dev, NV50_PDISPLAY_CHANNEL_STAT(0),
  273. 0x40000000, 0x40000000)) {
  274. NV_ERROR(dev, "timeout: (0x610200 & 0x40000000) == 0x40000000\n");
  275. NV_ERROR(dev, "0x610200 = 0x%08x\n",
  276. nv_rd32(dev, NV50_PDISPLAY_CHANNEL_STAT(0)));
  277. return -EBUSY;
  278. }
  279. for (i = 0; i < 2; i++) {
  280. nv_wr32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i), 0x2000);
  281. if (!nv_wait(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  282. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS, 0)) {
  283. NV_ERROR(dev, "timeout: CURSOR_CTRL2_STATUS == 0\n");
  284. NV_ERROR(dev, "CURSOR_CTRL2 = 0x%08x\n",
  285. nv_rd32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
  286. return -EBUSY;
  287. }
  288. nv_wr32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  289. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_ON);
  290. if (!nv_wait(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i),
  291. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS,
  292. NV50_PDISPLAY_CURSOR_CURSOR_CTRL2_STATUS_ACTIVE)) {
  293. NV_ERROR(dev, "timeout: "
  294. "CURSOR_CTRL2_STATUS_ACTIVE(%d)\n", i);
  295. NV_ERROR(dev, "CURSOR_CTRL2(%d) = 0x%08x\n", i,
  296. nv_rd32(dev, NV50_PDISPLAY_CURSOR_CURSOR_CTRL2(i)));
  297. return -EBUSY;
  298. }
  299. }
  300. nv_wr32(dev, NV50_PDISPLAY_OBJECTS, (evo->ramin->vinst >> 8) | 9);
  301. /* initialise fifo */
  302. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_DMA_CB(0),
  303. ((evo->pushbuf_bo->bo.mem.start << PAGE_SHIFT) >> 8) |
  304. NV50_PDISPLAY_CHANNEL_DMA_CB_LOCATION_VRAM |
  305. NV50_PDISPLAY_CHANNEL_DMA_CB_VALID);
  306. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_UNK2(0), 0x00010000);
  307. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_UNK3(0), 0x00000002);
  308. if (!nv_wait(dev, 0x610200, 0x80000000, 0x00000000)) {
  309. NV_ERROR(dev, "timeout: (0x610200 & 0x80000000) == 0\n");
  310. NV_ERROR(dev, "0x610200 = 0x%08x\n", nv_rd32(dev, 0x610200));
  311. return -EBUSY;
  312. }
  313. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0),
  314. (nv_rd32(dev, NV50_PDISPLAY_CHANNEL_STAT(0)) & ~0x00000003) |
  315. NV50_PDISPLAY_CHANNEL_STAT_DMA_ENABLED);
  316. nv_wr32(dev, NV50_PDISPLAY_USER_PUT(0), 0);
  317. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0), 0x01000003 |
  318. NV50_PDISPLAY_CHANNEL_STAT_DMA_ENABLED);
  319. nv_wr32(dev, 0x610300, nv_rd32(dev, 0x610300) & ~1);
  320. evo->dma.max = (4096/4) - 2;
  321. evo->dma.put = 0;
  322. evo->dma.cur = evo->dma.put;
  323. evo->dma.free = evo->dma.max - evo->dma.cur;
  324. ret = RING_SPACE(evo, NOUVEAU_DMA_SKIPS);
  325. if (ret)
  326. return ret;
  327. for (i = 0; i < NOUVEAU_DMA_SKIPS; i++)
  328. OUT_RING(evo, 0);
  329. ret = RING_SPACE(evo, 11);
  330. if (ret)
  331. return ret;
  332. BEGIN_RING(evo, 0, NV50_EVO_UNK84, 2);
  333. OUT_RING(evo, NV50_EVO_UNK84_NOTIFY_DISABLED);
  334. OUT_RING(evo, NV50_EVO_DMA_NOTIFY_HANDLE_NONE);
  335. BEGIN_RING(evo, 0, NV50_EVO_CRTC(0, FB_DMA), 1);
  336. OUT_RING(evo, NV50_EVO_CRTC_FB_DMA_HANDLE_NONE);
  337. BEGIN_RING(evo, 0, NV50_EVO_CRTC(0, UNK0800), 1);
  338. OUT_RING(evo, 0);
  339. BEGIN_RING(evo, 0, NV50_EVO_CRTC(0, DISPLAY_START), 1);
  340. OUT_RING(evo, 0);
  341. BEGIN_RING(evo, 0, NV50_EVO_CRTC(0, UNK082C), 1);
  342. OUT_RING(evo, 0);
  343. FIRE_RING(evo);
  344. if (!nv_wait(dev, 0x640004, 0xffffffff, evo->dma.put << 2))
  345. NV_ERROR(dev, "evo pushbuf stalled\n");
  346. /* enable clock change interrupts. */
  347. nv_wr32(dev, 0x610028, 0x00010001);
  348. nv_wr32(dev, NV50_PDISPLAY_INTR_EN, (NV50_PDISPLAY_INTR_EN_CLK_UNK10 |
  349. NV50_PDISPLAY_INTR_EN_CLK_UNK20 |
  350. NV50_PDISPLAY_INTR_EN_CLK_UNK40));
  351. /* enable hotplug interrupts */
  352. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  353. struct nouveau_connector *conn = nouveau_connector(connector);
  354. if (conn->dcb->gpio_tag == 0xff)
  355. continue;
  356. pgpio->irq_enable(dev, conn->dcb->gpio_tag, true);
  357. }
  358. return 0;
  359. }
  360. static int nv50_display_disable(struct drm_device *dev)
  361. {
  362. struct drm_nouveau_private *dev_priv = dev->dev_private;
  363. struct drm_crtc *drm_crtc;
  364. int ret, i;
  365. NV_DEBUG_KMS(dev, "\n");
  366. list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
  367. struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);
  368. nv50_crtc_blank(crtc, true);
  369. }
  370. ret = RING_SPACE(dev_priv->evo, 2);
  371. if (ret == 0) {
  372. BEGIN_RING(dev_priv->evo, 0, NV50_EVO_UPDATE, 1);
  373. OUT_RING(dev_priv->evo, 0);
  374. }
  375. FIRE_RING(dev_priv->evo);
  376. /* Almost like ack'ing a vblank interrupt, maybe in the spirit of
  377. * cleaning up?
  378. */
  379. list_for_each_entry(drm_crtc, &dev->mode_config.crtc_list, head) {
  380. struct nouveau_crtc *crtc = nouveau_crtc(drm_crtc);
  381. uint32_t mask = NV50_PDISPLAY_INTR_1_VBLANK_CRTC_(crtc->index);
  382. if (!crtc->base.enabled)
  383. continue;
  384. nv_wr32(dev, NV50_PDISPLAY_INTR_1, mask);
  385. if (!nv_wait(dev, NV50_PDISPLAY_INTR_1, mask, mask)) {
  386. NV_ERROR(dev, "timeout: (0x610024 & 0x%08x) == "
  387. "0x%08x\n", mask, mask);
  388. NV_ERROR(dev, "0x610024 = 0x%08x\n",
  389. nv_rd32(dev, NV50_PDISPLAY_INTR_1));
  390. }
  391. }
  392. nv_wr32(dev, NV50_PDISPLAY_CHANNEL_STAT(0), 0);
  393. nv_wr32(dev, NV50_PDISPLAY_CTRL_STATE, 0);
  394. if (!nv_wait(dev, NV50_PDISPLAY_CHANNEL_STAT(0), 0x1e0000, 0)) {
  395. NV_ERROR(dev, "timeout: (0x610200 & 0x1e0000) == 0\n");
  396. NV_ERROR(dev, "0x610200 = 0x%08x\n",
  397. nv_rd32(dev, NV50_PDISPLAY_CHANNEL_STAT(0)));
  398. }
  399. for (i = 0; i < 3; i++) {
  400. if (!nv_wait(dev, NV50_PDISPLAY_SOR_DPMS_STATE(i),
  401. NV50_PDISPLAY_SOR_DPMS_STATE_WAIT, 0)) {
  402. NV_ERROR(dev, "timeout: SOR_DPMS_STATE_WAIT(%d) == 0\n", i);
  403. NV_ERROR(dev, "SOR_DPMS_STATE(%d) = 0x%08x\n", i,
  404. nv_rd32(dev, NV50_PDISPLAY_SOR_DPMS_STATE(i)));
  405. }
  406. }
  407. /* disable interrupts. */
  408. nv_wr32(dev, NV50_PDISPLAY_INTR_EN, 0x00000000);
  409. /* disable hotplug interrupts */
  410. nv_wr32(dev, 0xe054, 0xffffffff);
  411. nv_wr32(dev, 0xe050, 0x00000000);
  412. if (dev_priv->chipset >= 0x90) {
  413. nv_wr32(dev, 0xe074, 0xffffffff);
  414. nv_wr32(dev, 0xe070, 0x00000000);
  415. }
  416. return 0;
  417. }
  418. int nv50_display_create(struct drm_device *dev)
  419. {
  420. struct drm_nouveau_private *dev_priv = dev->dev_private;
  421. struct dcb_table *dcb = &dev_priv->vbios.dcb;
  422. struct drm_connector *connector, *ct;
  423. int ret, i;
  424. NV_DEBUG_KMS(dev, "\n");
  425. /* init basic kernel modesetting */
  426. drm_mode_config_init(dev);
  427. /* Initialise some optional connector properties. */
  428. drm_mode_create_scaling_mode_property(dev);
  429. drm_mode_create_dithering_property(dev);
  430. dev->mode_config.min_width = 0;
  431. dev->mode_config.min_height = 0;
  432. dev->mode_config.funcs = (void *)&nouveau_mode_config_funcs;
  433. dev->mode_config.max_width = 8192;
  434. dev->mode_config.max_height = 8192;
  435. dev->mode_config.fb_base = dev_priv->fb_phys;
  436. /* Create EVO channel */
  437. ret = nv50_evo_channel_new(dev, &dev_priv->evo);
  438. if (ret) {
  439. NV_ERROR(dev, "Error creating EVO channel: %d\n", ret);
  440. return ret;
  441. }
  442. /* Create CRTC objects */
  443. for (i = 0; i < 2; i++)
  444. nv50_crtc_create(dev, i);
  445. /* We setup the encoders from the BIOS table */
  446. for (i = 0 ; i < dcb->entries; i++) {
  447. struct dcb_entry *entry = &dcb->entry[i];
  448. if (entry->location != DCB_LOC_ON_CHIP) {
  449. NV_WARN(dev, "Off-chip encoder %d/%d unsupported\n",
  450. entry->type, ffs(entry->or) - 1);
  451. continue;
  452. }
  453. connector = nouveau_connector_create(dev, entry->connector);
  454. if (IS_ERR(connector))
  455. continue;
  456. switch (entry->type) {
  457. case OUTPUT_TMDS:
  458. case OUTPUT_LVDS:
  459. case OUTPUT_DP:
  460. nv50_sor_create(connector, entry);
  461. break;
  462. case OUTPUT_ANALOG:
  463. nv50_dac_create(connector, entry);
  464. break;
  465. default:
  466. NV_WARN(dev, "DCB encoder %d unknown\n", entry->type);
  467. continue;
  468. }
  469. }
  470. list_for_each_entry_safe(connector, ct,
  471. &dev->mode_config.connector_list, head) {
  472. if (!connector->encoder_ids[0]) {
  473. NV_WARN(dev, "%s has no encoders, removing\n",
  474. drm_get_connector_name(connector));
  475. connector->funcs->destroy(connector);
  476. }
  477. }
  478. ret = nv50_display_init(dev);
  479. if (ret) {
  480. nv50_display_destroy(dev);
  481. return ret;
  482. }
  483. return 0;
  484. }
  485. void
  486. nv50_display_destroy(struct drm_device *dev)
  487. {
  488. struct drm_nouveau_private *dev_priv = dev->dev_private;
  489. NV_DEBUG_KMS(dev, "\n");
  490. drm_mode_config_cleanup(dev);
  491. nv50_display_disable(dev);
  492. nv50_evo_channel_del(&dev_priv->evo);
  493. }
  494. static u16
  495. nv50_display_script_select(struct drm_device *dev, struct dcb_entry *dcb,
  496. u32 mc, int pxclk)
  497. {
  498. struct drm_nouveau_private *dev_priv = dev->dev_private;
  499. struct nouveau_connector *nv_connector = NULL;
  500. struct drm_encoder *encoder;
  501. struct nvbios *bios = &dev_priv->vbios;
  502. u32 script = 0, or;
  503. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  504. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  505. if (nv_encoder->dcb != dcb)
  506. continue;
  507. nv_connector = nouveau_encoder_connector_get(nv_encoder);
  508. break;
  509. }
  510. or = ffs(dcb->or) - 1;
  511. switch (dcb->type) {
  512. case OUTPUT_LVDS:
  513. script = (mc >> 8) & 0xf;
  514. if (bios->fp_no_ddc) {
  515. if (bios->fp.dual_link)
  516. script |= 0x0100;
  517. if (bios->fp.if_is_24bit)
  518. script |= 0x0200;
  519. } else {
  520. if (pxclk >= bios->fp.duallink_transition_clk) {
  521. script |= 0x0100;
  522. if (bios->fp.strapless_is_24bit & 2)
  523. script |= 0x0200;
  524. } else
  525. if (bios->fp.strapless_is_24bit & 1)
  526. script |= 0x0200;
  527. if (nv_connector && nv_connector->edid &&
  528. (nv_connector->edid->revision >= 4) &&
  529. (nv_connector->edid->input & 0x70) >= 0x20)
  530. script |= 0x0200;
  531. }
  532. if (nouveau_uscript_lvds >= 0) {
  533. NV_INFO(dev, "override script 0x%04x with 0x%04x "
  534. "for output LVDS-%d\n", script,
  535. nouveau_uscript_lvds, or);
  536. script = nouveau_uscript_lvds;
  537. }
  538. break;
  539. case OUTPUT_TMDS:
  540. script = (mc >> 8) & 0xf;
  541. if (pxclk >= 165000)
  542. script |= 0x0100;
  543. if (nouveau_uscript_tmds >= 0) {
  544. NV_INFO(dev, "override script 0x%04x with 0x%04x "
  545. "for output TMDS-%d\n", script,
  546. nouveau_uscript_tmds, or);
  547. script = nouveau_uscript_tmds;
  548. }
  549. break;
  550. case OUTPUT_DP:
  551. script = (mc >> 8) & 0xf;
  552. break;
  553. case OUTPUT_ANALOG:
  554. script = 0xff;
  555. break;
  556. default:
  557. NV_ERROR(dev, "modeset on unsupported output type!\n");
  558. break;
  559. }
  560. return script;
  561. }
  562. static void
  563. nv50_display_vblank_crtc_handler(struct drm_device *dev, int crtc)
  564. {
  565. struct drm_nouveau_private *dev_priv = dev->dev_private;
  566. struct nouveau_channel *chan;
  567. struct list_head *entry, *tmp;
  568. list_for_each_safe(entry, tmp, &dev_priv->vbl_waiting) {
  569. chan = list_entry(entry, struct nouveau_channel, nvsw.vbl_wait);
  570. nouveau_bo_wr32(chan->notifier_bo, chan->nvsw.vblsem_offset,
  571. chan->nvsw.vblsem_rval);
  572. list_del(&chan->nvsw.vbl_wait);
  573. }
  574. }
  575. static void
  576. nv50_display_vblank_handler(struct drm_device *dev, uint32_t intr)
  577. {
  578. intr &= NV50_PDISPLAY_INTR_1_VBLANK_CRTC;
  579. if (intr & NV50_PDISPLAY_INTR_1_VBLANK_CRTC_0)
  580. nv50_display_vblank_crtc_handler(dev, 0);
  581. if (intr & NV50_PDISPLAY_INTR_1_VBLANK_CRTC_1)
  582. nv50_display_vblank_crtc_handler(dev, 1);
  583. nv_wr32(dev, NV50_PDISPLAY_INTR_EN, nv_rd32(dev,
  584. NV50_PDISPLAY_INTR_EN) & ~intr);
  585. nv_wr32(dev, NV50_PDISPLAY_INTR_1, intr);
  586. }
  587. static void
  588. nv50_display_unk10_handler(struct drm_device *dev)
  589. {
  590. struct drm_nouveau_private *dev_priv = dev->dev_private;
  591. u32 unk30 = nv_rd32(dev, 0x610030), mc;
  592. int i, crtc, or, type = OUTPUT_ANY;
  593. NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30);
  594. dev_priv->evo_irq.dcb = NULL;
  595. nv_wr32(dev, 0x619494, nv_rd32(dev, 0x619494) & ~8);
  596. /* Determine which CRTC we're dealing with, only 1 ever will be
  597. * signalled at the same time with the current nouveau code.
  598. */
  599. crtc = ffs((unk30 & 0x00000060) >> 5) - 1;
  600. if (crtc < 0)
  601. goto ack;
  602. /* Nothing needs to be done for the encoder */
  603. crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
  604. if (crtc < 0)
  605. goto ack;
  606. /* Find which encoder was connected to the CRTC */
  607. for (i = 0; type == OUTPUT_ANY && i < 3; i++) {
  608. mc = nv_rd32(dev, NV50_PDISPLAY_DAC_MODE_CTRL_C(i));
  609. NV_DEBUG_KMS(dev, "DAC-%d mc: 0x%08x\n", i, mc);
  610. if (!(mc & (1 << crtc)))
  611. continue;
  612. switch ((mc & 0x00000f00) >> 8) {
  613. case 0: type = OUTPUT_ANALOG; break;
  614. case 1: type = OUTPUT_TV; break;
  615. default:
  616. NV_ERROR(dev, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
  617. goto ack;
  618. }
  619. or = i;
  620. }
  621. for (i = 0; type == OUTPUT_ANY && i < nv50_sor_nr(dev); i++) {
  622. if (dev_priv->chipset < 0x90 ||
  623. dev_priv->chipset == 0x92 ||
  624. dev_priv->chipset == 0xa0)
  625. mc = nv_rd32(dev, NV50_PDISPLAY_SOR_MODE_CTRL_C(i));
  626. else
  627. mc = nv_rd32(dev, NV90_PDISPLAY_SOR_MODE_CTRL_C(i));
  628. NV_DEBUG_KMS(dev, "SOR-%d mc: 0x%08x\n", i, mc);
  629. if (!(mc & (1 << crtc)))
  630. continue;
  631. switch ((mc & 0x00000f00) >> 8) {
  632. case 0: type = OUTPUT_LVDS; break;
  633. case 1: type = OUTPUT_TMDS; break;
  634. case 2: type = OUTPUT_TMDS; break;
  635. case 5: type = OUTPUT_TMDS; break;
  636. case 8: type = OUTPUT_DP; break;
  637. case 9: type = OUTPUT_DP; break;
  638. default:
  639. NV_ERROR(dev, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
  640. goto ack;
  641. }
  642. or = i;
  643. }
  644. /* There was no encoder to disable */
  645. if (type == OUTPUT_ANY)
  646. goto ack;
  647. /* Disable the encoder */
  648. for (i = 0; i < dev_priv->vbios.dcb.entries; i++) {
  649. struct dcb_entry *dcb = &dev_priv->vbios.dcb.entry[i];
  650. if (dcb->type == type && (dcb->or & (1 << or))) {
  651. nouveau_bios_run_display_table(dev, dcb, 0, -1);
  652. dev_priv->evo_irq.dcb = dcb;
  653. goto ack;
  654. }
  655. }
  656. NV_ERROR(dev, "no dcb for %d %d 0x%08x\n", or, type, mc);
  657. ack:
  658. nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK10);
  659. nv_wr32(dev, 0x610030, 0x80000000);
  660. }
  661. static void
  662. nv50_display_unk20_dp_hack(struct drm_device *dev, struct dcb_entry *dcb)
  663. {
  664. int or = ffs(dcb->or) - 1, link = !(dcb->dpconf.sor.link & 1);
  665. struct drm_encoder *encoder;
  666. uint32_t tmp, unk0 = 0, unk1 = 0;
  667. if (dcb->type != OUTPUT_DP)
  668. return;
  669. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  670. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  671. if (nv_encoder->dcb == dcb) {
  672. unk0 = nv_encoder->dp.unk0;
  673. unk1 = nv_encoder->dp.unk1;
  674. break;
  675. }
  676. }
  677. if (unk0 || unk1) {
  678. tmp = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
  679. tmp &= 0xfffffe03;
  680. nv_wr32(dev, NV50_SOR_DP_CTRL(or, link), tmp | unk0);
  681. tmp = nv_rd32(dev, NV50_SOR_DP_UNK128(or, link));
  682. tmp &= 0xfef080c0;
  683. nv_wr32(dev, NV50_SOR_DP_UNK128(or, link), tmp | unk1);
  684. }
  685. }
  686. static void
  687. nv50_display_unk20_handler(struct drm_device *dev)
  688. {
  689. struct drm_nouveau_private *dev_priv = dev->dev_private;
  690. u32 unk30 = nv_rd32(dev, 0x610030), tmp, pclk, script, mc;
  691. struct dcb_entry *dcb;
  692. int i, crtc, or, type = OUTPUT_ANY;
  693. NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30);
  694. dcb = dev_priv->evo_irq.dcb;
  695. if (dcb) {
  696. nouveau_bios_run_display_table(dev, dcb, 0, -2);
  697. dev_priv->evo_irq.dcb = NULL;
  698. }
  699. /* CRTC clock change requested? */
  700. crtc = ffs((unk30 & 0x00000600) >> 9) - 1;
  701. if (crtc >= 0) {
  702. pclk = nv_rd32(dev, NV50_PDISPLAY_CRTC_P(crtc, CLOCK));
  703. pclk &= 0x003fffff;
  704. nv50_crtc_set_clock(dev, crtc, pclk);
  705. tmp = nv_rd32(dev, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc));
  706. tmp &= ~0x000000f;
  707. nv_wr32(dev, NV50_PDISPLAY_CRTC_CLK_CTRL2(crtc), tmp);
  708. }
  709. /* Nothing needs to be done for the encoder */
  710. crtc = ffs((unk30 & 0x00000180) >> 7) - 1;
  711. if (crtc < 0)
  712. goto ack;
  713. pclk = nv_rd32(dev, NV50_PDISPLAY_CRTC_P(crtc, CLOCK)) & 0x003fffff;
  714. /* Find which encoder is connected to the CRTC */
  715. for (i = 0; type == OUTPUT_ANY && i < 3; i++) {
  716. mc = nv_rd32(dev, NV50_PDISPLAY_DAC_MODE_CTRL_P(i));
  717. NV_DEBUG_KMS(dev, "DAC-%d mc: 0x%08x\n", i, mc);
  718. if (!(mc & (1 << crtc)))
  719. continue;
  720. switch ((mc & 0x00000f00) >> 8) {
  721. case 0: type = OUTPUT_ANALOG; break;
  722. case 1: type = OUTPUT_TV; break;
  723. default:
  724. NV_ERROR(dev, "invalid mc, DAC-%d: 0x%08x\n", i, mc);
  725. goto ack;
  726. }
  727. or = i;
  728. }
  729. for (i = 0; type == OUTPUT_ANY && i < nv50_sor_nr(dev); i++) {
  730. if (dev_priv->chipset < 0x90 ||
  731. dev_priv->chipset == 0x92 ||
  732. dev_priv->chipset == 0xa0)
  733. mc = nv_rd32(dev, NV50_PDISPLAY_SOR_MODE_CTRL_P(i));
  734. else
  735. mc = nv_rd32(dev, NV90_PDISPLAY_SOR_MODE_CTRL_P(i));
  736. NV_DEBUG_KMS(dev, "SOR-%d mc: 0x%08x\n", i, mc);
  737. if (!(mc & (1 << crtc)))
  738. continue;
  739. switch ((mc & 0x00000f00) >> 8) {
  740. case 0: type = OUTPUT_LVDS; break;
  741. case 1: type = OUTPUT_TMDS; break;
  742. case 2: type = OUTPUT_TMDS; break;
  743. case 5: type = OUTPUT_TMDS; break;
  744. case 8: type = OUTPUT_DP; break;
  745. case 9: type = OUTPUT_DP; break;
  746. default:
  747. NV_ERROR(dev, "invalid mc, SOR-%d: 0x%08x\n", i, mc);
  748. goto ack;
  749. }
  750. or = i;
  751. }
  752. if (type == OUTPUT_ANY)
  753. goto ack;
  754. /* Enable the encoder */
  755. for (i = 0; i < dev_priv->vbios.dcb.entries; i++) {
  756. dcb = &dev_priv->vbios.dcb.entry[i];
  757. if (dcb->type == type && (dcb->or & (1 << or)))
  758. break;
  759. }
  760. if (i == dev_priv->vbios.dcb.entries) {
  761. NV_ERROR(dev, "no dcb for %d %d 0x%08x\n", or, type, mc);
  762. goto ack;
  763. }
  764. script = nv50_display_script_select(dev, dcb, mc, pclk);
  765. nouveau_bios_run_display_table(dev, dcb, script, pclk);
  766. nv50_display_unk20_dp_hack(dev, dcb);
  767. if (dcb->type != OUTPUT_ANALOG) {
  768. tmp = nv_rd32(dev, NV50_PDISPLAY_SOR_CLK_CTRL2(or));
  769. tmp &= ~0x00000f0f;
  770. if (script & 0x0100)
  771. tmp |= 0x00000101;
  772. nv_wr32(dev, NV50_PDISPLAY_SOR_CLK_CTRL2(or), tmp);
  773. } else {
  774. nv_wr32(dev, NV50_PDISPLAY_DAC_CLK_CTRL2(or), 0);
  775. }
  776. dev_priv->evo_irq.dcb = dcb;
  777. dev_priv->evo_irq.pclk = pclk;
  778. dev_priv->evo_irq.script = script;
  779. ack:
  780. nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK20);
  781. nv_wr32(dev, 0x610030, 0x80000000);
  782. }
  783. /* If programming a TMDS output on a SOR that can also be configured for
  784. * DisplayPort, make sure NV50_SOR_DP_CTRL_ENABLE is forced off.
  785. *
  786. * It looks like the VBIOS TMDS scripts make an attempt at this, however,
  787. * the VBIOS scripts on at least one board I have only switch it off on
  788. * link 0, causing a blank display if the output has previously been
  789. * programmed for DisplayPort.
  790. */
  791. static void
  792. nv50_display_unk40_dp_set_tmds(struct drm_device *dev, struct dcb_entry *dcb)
  793. {
  794. int or = ffs(dcb->or) - 1, link = !(dcb->dpconf.sor.link & 1);
  795. struct drm_encoder *encoder;
  796. u32 tmp;
  797. if (dcb->type != OUTPUT_TMDS)
  798. return;
  799. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  800. struct nouveau_encoder *nv_encoder = nouveau_encoder(encoder);
  801. if (nv_encoder->dcb->type == OUTPUT_DP &&
  802. nv_encoder->dcb->or & (1 << or)) {
  803. tmp = nv_rd32(dev, NV50_SOR_DP_CTRL(or, link));
  804. tmp &= ~NV50_SOR_DP_CTRL_ENABLED;
  805. nv_wr32(dev, NV50_SOR_DP_CTRL(or, link), tmp);
  806. break;
  807. }
  808. }
  809. }
  810. static void
  811. nv50_display_unk40_handler(struct drm_device *dev)
  812. {
  813. struct drm_nouveau_private *dev_priv = dev->dev_private;
  814. struct dcb_entry *dcb = dev_priv->evo_irq.dcb;
  815. u16 script = dev_priv->evo_irq.script;
  816. u32 unk30 = nv_rd32(dev, 0x610030), pclk = dev_priv->evo_irq.pclk;
  817. NV_DEBUG_KMS(dev, "0x610030: 0x%08x\n", unk30);
  818. dev_priv->evo_irq.dcb = NULL;
  819. if (!dcb)
  820. goto ack;
  821. nouveau_bios_run_display_table(dev, dcb, script, -pclk);
  822. nv50_display_unk40_dp_set_tmds(dev, dcb);
  823. ack:
  824. nv_wr32(dev, NV50_PDISPLAY_INTR_1, NV50_PDISPLAY_INTR_1_CLK_UNK40);
  825. nv_wr32(dev, 0x610030, 0x80000000);
  826. nv_wr32(dev, 0x619494, nv_rd32(dev, 0x619494) | 8);
  827. }
  828. void
  829. nv50_display_irq_handler_bh(struct work_struct *work)
  830. {
  831. struct drm_nouveau_private *dev_priv =
  832. container_of(work, struct drm_nouveau_private, irq_work);
  833. struct drm_device *dev = dev_priv->dev;
  834. for (;;) {
  835. uint32_t intr0 = nv_rd32(dev, NV50_PDISPLAY_INTR_0);
  836. uint32_t intr1 = nv_rd32(dev, NV50_PDISPLAY_INTR_1);
  837. NV_DEBUG_KMS(dev, "PDISPLAY_INTR_BH 0x%08x 0x%08x\n", intr0, intr1);
  838. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK10)
  839. nv50_display_unk10_handler(dev);
  840. else
  841. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK20)
  842. nv50_display_unk20_handler(dev);
  843. else
  844. if (intr1 & NV50_PDISPLAY_INTR_1_CLK_UNK40)
  845. nv50_display_unk40_handler(dev);
  846. else
  847. break;
  848. }
  849. nv_wr32(dev, NV03_PMC_INTR_EN_0, 1);
  850. }
  851. static void
  852. nv50_display_error_handler(struct drm_device *dev)
  853. {
  854. uint32_t addr, data;
  855. nv_wr32(dev, NV50_PDISPLAY_INTR_0, 0x00010000);
  856. addr = nv_rd32(dev, NV50_PDISPLAY_TRAPPED_ADDR);
  857. data = nv_rd32(dev, NV50_PDISPLAY_TRAPPED_DATA);
  858. NV_ERROR(dev, "EvoCh %d Mthd 0x%04x Data 0x%08x (0x%04x 0x%02x)\n",
  859. 0, addr & 0xffc, data, addr >> 16, (addr >> 12) & 0xf);
  860. nv_wr32(dev, NV50_PDISPLAY_TRAPPED_ADDR, 0x90000000);
  861. }
  862. void
  863. nv50_display_irq_hotplug_bh(struct work_struct *work)
  864. {
  865. struct drm_nouveau_private *dev_priv =
  866. container_of(work, struct drm_nouveau_private, hpd_work);
  867. struct drm_device *dev = dev_priv->dev;
  868. struct drm_connector *connector;
  869. const uint32_t gpio_reg[4] = { 0xe104, 0xe108, 0xe280, 0xe284 };
  870. uint32_t unplug_mask, plug_mask, change_mask;
  871. uint32_t hpd0, hpd1;
  872. spin_lock_irq(&dev_priv->hpd_state.lock);
  873. hpd0 = dev_priv->hpd_state.hpd0_bits;
  874. dev_priv->hpd_state.hpd0_bits = 0;
  875. hpd1 = dev_priv->hpd_state.hpd1_bits;
  876. dev_priv->hpd_state.hpd1_bits = 0;
  877. spin_unlock_irq(&dev_priv->hpd_state.lock);
  878. hpd0 &= nv_rd32(dev, 0xe050);
  879. if (dev_priv->chipset >= 0x90)
  880. hpd1 &= nv_rd32(dev, 0xe070);
  881. plug_mask = (hpd0 & 0x0000ffff) | (hpd1 << 16);
  882. unplug_mask = (hpd0 >> 16) | (hpd1 & 0xffff0000);
  883. change_mask = plug_mask | unplug_mask;
  884. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  885. struct drm_encoder_helper_funcs *helper;
  886. struct nouveau_connector *nv_connector =
  887. nouveau_connector(connector);
  888. struct nouveau_encoder *nv_encoder;
  889. struct dcb_gpio_entry *gpio;
  890. uint32_t reg;
  891. bool plugged;
  892. if (!nv_connector->dcb)
  893. continue;
  894. gpio = nouveau_bios_gpio_entry(dev, nv_connector->dcb->gpio_tag);
  895. if (!gpio || !(change_mask & (1 << gpio->line)))
  896. continue;
  897. reg = nv_rd32(dev, gpio_reg[gpio->line >> 3]);
  898. plugged = !!(reg & (4 << ((gpio->line & 7) << 2)));
  899. NV_INFO(dev, "%splugged %s\n", plugged ? "" : "un",
  900. drm_get_connector_name(connector)) ;
  901. if (!connector->encoder || !connector->encoder->crtc ||
  902. !connector->encoder->crtc->enabled)
  903. continue;
  904. nv_encoder = nouveau_encoder(connector->encoder);
  905. helper = connector->encoder->helper_private;
  906. if (nv_encoder->dcb->type != OUTPUT_DP)
  907. continue;
  908. if (plugged)
  909. helper->dpms(connector->encoder, DRM_MODE_DPMS_ON);
  910. else
  911. helper->dpms(connector->encoder, DRM_MODE_DPMS_OFF);
  912. }
  913. drm_helper_hpd_irq_event(dev);
  914. }
  915. void
  916. nv50_display_irq_handler(struct drm_device *dev)
  917. {
  918. struct drm_nouveau_private *dev_priv = dev->dev_private;
  919. uint32_t delayed = 0;
  920. if (nv_rd32(dev, NV50_PMC_INTR_0) & NV50_PMC_INTR_0_HOTPLUG) {
  921. uint32_t hpd0_bits, hpd1_bits = 0;
  922. hpd0_bits = nv_rd32(dev, 0xe054);
  923. nv_wr32(dev, 0xe054, hpd0_bits);
  924. if (dev_priv->chipset >= 0x90) {
  925. hpd1_bits = nv_rd32(dev, 0xe074);
  926. nv_wr32(dev, 0xe074, hpd1_bits);
  927. }
  928. spin_lock(&dev_priv->hpd_state.lock);
  929. dev_priv->hpd_state.hpd0_bits |= hpd0_bits;
  930. dev_priv->hpd_state.hpd1_bits |= hpd1_bits;
  931. spin_unlock(&dev_priv->hpd_state.lock);
  932. queue_work(dev_priv->wq, &dev_priv->hpd_work);
  933. }
  934. while (nv_rd32(dev, NV50_PMC_INTR_0) & NV50_PMC_INTR_0_DISPLAY) {
  935. uint32_t intr0 = nv_rd32(dev, NV50_PDISPLAY_INTR_0);
  936. uint32_t intr1 = nv_rd32(dev, NV50_PDISPLAY_INTR_1);
  937. uint32_t clock;
  938. NV_DEBUG_KMS(dev, "PDISPLAY_INTR 0x%08x 0x%08x\n", intr0, intr1);
  939. if (!intr0 && !(intr1 & ~delayed))
  940. break;
  941. if (intr0 & 0x00010000) {
  942. nv50_display_error_handler(dev);
  943. intr0 &= ~0x00010000;
  944. }
  945. if (intr1 & NV50_PDISPLAY_INTR_1_VBLANK_CRTC) {
  946. nv50_display_vblank_handler(dev, intr1);
  947. intr1 &= ~NV50_PDISPLAY_INTR_1_VBLANK_CRTC;
  948. }
  949. clock = (intr1 & (NV50_PDISPLAY_INTR_1_CLK_UNK10 |
  950. NV50_PDISPLAY_INTR_1_CLK_UNK20 |
  951. NV50_PDISPLAY_INTR_1_CLK_UNK40));
  952. if (clock) {
  953. nv_wr32(dev, NV03_PMC_INTR_EN_0, 0);
  954. if (!work_pending(&dev_priv->irq_work))
  955. queue_work(dev_priv->wq, &dev_priv->irq_work);
  956. delayed |= clock;
  957. intr1 &= ~clock;
  958. }
  959. if (intr0) {
  960. NV_ERROR(dev, "unknown PDISPLAY_INTR_0: 0x%08x\n", intr0);
  961. nv_wr32(dev, NV50_PDISPLAY_INTR_0, intr0);
  962. }
  963. if (intr1) {
  964. NV_ERROR(dev,
  965. "unknown PDISPLAY_INTR_1: 0x%08x\n", intr1);
  966. nv_wr32(dev, NV50_PDISPLAY_INTR_1, intr1);
  967. }
  968. }
  969. }