nouveau_state.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116
  1. /*
  2. * Copyright 2005 Stephane Marchesin
  3. * Copyright 2008 Stuart Bennett
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice (including the next
  14. * paragraph) shall be included in all copies or substantial portions of the
  15. * Software.
  16. *
  17. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  18. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  19. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  20. * PRECISION INSIGHT AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  21. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  22. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  23. * DEALINGS IN THE SOFTWARE.
  24. */
  25. #include <linux/swab.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "drm.h"
  29. #include "drm_sarea.h"
  30. #include "drm_crtc_helper.h"
  31. #include <linux/vgaarb.h>
  32. #include <linux/vga_switcheroo.h>
  33. #include "nouveau_drv.h"
  34. #include "nouveau_drm.h"
  35. #include "nouveau_fbcon.h"
  36. #include "nouveau_ramht.h"
  37. #include "nouveau_pm.h"
  38. #include "nv50_display.h"
  39. static void nouveau_stub_takedown(struct drm_device *dev) {}
  40. static int nouveau_stub_init(struct drm_device *dev) { return 0; }
  41. static int nouveau_init_engine_ptrs(struct drm_device *dev)
  42. {
  43. struct drm_nouveau_private *dev_priv = dev->dev_private;
  44. struct nouveau_engine *engine = &dev_priv->engine;
  45. switch (dev_priv->chipset & 0xf0) {
  46. case 0x00:
  47. engine->instmem.init = nv04_instmem_init;
  48. engine->instmem.takedown = nv04_instmem_takedown;
  49. engine->instmem.suspend = nv04_instmem_suspend;
  50. engine->instmem.resume = nv04_instmem_resume;
  51. engine->instmem.populate = nv04_instmem_populate;
  52. engine->instmem.clear = nv04_instmem_clear;
  53. engine->instmem.bind = nv04_instmem_bind;
  54. engine->instmem.unbind = nv04_instmem_unbind;
  55. engine->instmem.flush = nv04_instmem_flush;
  56. engine->mc.init = nv04_mc_init;
  57. engine->mc.takedown = nv04_mc_takedown;
  58. engine->timer.init = nv04_timer_init;
  59. engine->timer.read = nv04_timer_read;
  60. engine->timer.takedown = nv04_timer_takedown;
  61. engine->fb.init = nv04_fb_init;
  62. engine->fb.takedown = nv04_fb_takedown;
  63. engine->graph.grclass = nv04_graph_grclass;
  64. engine->graph.init = nv04_graph_init;
  65. engine->graph.takedown = nv04_graph_takedown;
  66. engine->graph.fifo_access = nv04_graph_fifo_access;
  67. engine->graph.channel = nv04_graph_channel;
  68. engine->graph.create_context = nv04_graph_create_context;
  69. engine->graph.destroy_context = nv04_graph_destroy_context;
  70. engine->graph.load_context = nv04_graph_load_context;
  71. engine->graph.unload_context = nv04_graph_unload_context;
  72. engine->fifo.channels = 16;
  73. engine->fifo.init = nv04_fifo_init;
  74. engine->fifo.takedown = nouveau_stub_takedown;
  75. engine->fifo.disable = nv04_fifo_disable;
  76. engine->fifo.enable = nv04_fifo_enable;
  77. engine->fifo.reassign = nv04_fifo_reassign;
  78. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  79. engine->fifo.channel_id = nv04_fifo_channel_id;
  80. engine->fifo.create_context = nv04_fifo_create_context;
  81. engine->fifo.destroy_context = nv04_fifo_destroy_context;
  82. engine->fifo.load_context = nv04_fifo_load_context;
  83. engine->fifo.unload_context = nv04_fifo_unload_context;
  84. engine->display.early_init = nv04_display_early_init;
  85. engine->display.late_takedown = nv04_display_late_takedown;
  86. engine->display.create = nv04_display_create;
  87. engine->display.init = nv04_display_init;
  88. engine->display.destroy = nv04_display_destroy;
  89. engine->gpio.init = nouveau_stub_init;
  90. engine->gpio.takedown = nouveau_stub_takedown;
  91. engine->gpio.get = NULL;
  92. engine->gpio.set = NULL;
  93. engine->gpio.irq_enable = NULL;
  94. engine->pm.clock_get = nv04_pm_clock_get;
  95. engine->pm.clock_pre = nv04_pm_clock_pre;
  96. engine->pm.clock_set = nv04_pm_clock_set;
  97. break;
  98. case 0x10:
  99. engine->instmem.init = nv04_instmem_init;
  100. engine->instmem.takedown = nv04_instmem_takedown;
  101. engine->instmem.suspend = nv04_instmem_suspend;
  102. engine->instmem.resume = nv04_instmem_resume;
  103. engine->instmem.populate = nv04_instmem_populate;
  104. engine->instmem.clear = nv04_instmem_clear;
  105. engine->instmem.bind = nv04_instmem_bind;
  106. engine->instmem.unbind = nv04_instmem_unbind;
  107. engine->instmem.flush = nv04_instmem_flush;
  108. engine->mc.init = nv04_mc_init;
  109. engine->mc.takedown = nv04_mc_takedown;
  110. engine->timer.init = nv04_timer_init;
  111. engine->timer.read = nv04_timer_read;
  112. engine->timer.takedown = nv04_timer_takedown;
  113. engine->fb.init = nv10_fb_init;
  114. engine->fb.takedown = nv10_fb_takedown;
  115. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  116. engine->graph.grclass = nv10_graph_grclass;
  117. engine->graph.init = nv10_graph_init;
  118. engine->graph.takedown = nv10_graph_takedown;
  119. engine->graph.channel = nv10_graph_channel;
  120. engine->graph.create_context = nv10_graph_create_context;
  121. engine->graph.destroy_context = nv10_graph_destroy_context;
  122. engine->graph.fifo_access = nv04_graph_fifo_access;
  123. engine->graph.load_context = nv10_graph_load_context;
  124. engine->graph.unload_context = nv10_graph_unload_context;
  125. engine->graph.set_region_tiling = nv10_graph_set_region_tiling;
  126. engine->fifo.channels = 32;
  127. engine->fifo.init = nv10_fifo_init;
  128. engine->fifo.takedown = nouveau_stub_takedown;
  129. engine->fifo.disable = nv04_fifo_disable;
  130. engine->fifo.enable = nv04_fifo_enable;
  131. engine->fifo.reassign = nv04_fifo_reassign;
  132. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  133. engine->fifo.channel_id = nv10_fifo_channel_id;
  134. engine->fifo.create_context = nv10_fifo_create_context;
  135. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  136. engine->fifo.load_context = nv10_fifo_load_context;
  137. engine->fifo.unload_context = nv10_fifo_unload_context;
  138. engine->display.early_init = nv04_display_early_init;
  139. engine->display.late_takedown = nv04_display_late_takedown;
  140. engine->display.create = nv04_display_create;
  141. engine->display.init = nv04_display_init;
  142. engine->display.destroy = nv04_display_destroy;
  143. engine->gpio.init = nouveau_stub_init;
  144. engine->gpio.takedown = nouveau_stub_takedown;
  145. engine->gpio.get = nv10_gpio_get;
  146. engine->gpio.set = nv10_gpio_set;
  147. engine->gpio.irq_enable = NULL;
  148. engine->pm.clock_get = nv04_pm_clock_get;
  149. engine->pm.clock_pre = nv04_pm_clock_pre;
  150. engine->pm.clock_set = nv04_pm_clock_set;
  151. break;
  152. case 0x20:
  153. engine->instmem.init = nv04_instmem_init;
  154. engine->instmem.takedown = nv04_instmem_takedown;
  155. engine->instmem.suspend = nv04_instmem_suspend;
  156. engine->instmem.resume = nv04_instmem_resume;
  157. engine->instmem.populate = nv04_instmem_populate;
  158. engine->instmem.clear = nv04_instmem_clear;
  159. engine->instmem.bind = nv04_instmem_bind;
  160. engine->instmem.unbind = nv04_instmem_unbind;
  161. engine->instmem.flush = nv04_instmem_flush;
  162. engine->mc.init = nv04_mc_init;
  163. engine->mc.takedown = nv04_mc_takedown;
  164. engine->timer.init = nv04_timer_init;
  165. engine->timer.read = nv04_timer_read;
  166. engine->timer.takedown = nv04_timer_takedown;
  167. engine->fb.init = nv10_fb_init;
  168. engine->fb.takedown = nv10_fb_takedown;
  169. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  170. engine->graph.grclass = nv20_graph_grclass;
  171. engine->graph.init = nv20_graph_init;
  172. engine->graph.takedown = nv20_graph_takedown;
  173. engine->graph.channel = nv10_graph_channel;
  174. engine->graph.create_context = nv20_graph_create_context;
  175. engine->graph.destroy_context = nv20_graph_destroy_context;
  176. engine->graph.fifo_access = nv04_graph_fifo_access;
  177. engine->graph.load_context = nv20_graph_load_context;
  178. engine->graph.unload_context = nv20_graph_unload_context;
  179. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  180. engine->fifo.channels = 32;
  181. engine->fifo.init = nv10_fifo_init;
  182. engine->fifo.takedown = nouveau_stub_takedown;
  183. engine->fifo.disable = nv04_fifo_disable;
  184. engine->fifo.enable = nv04_fifo_enable;
  185. engine->fifo.reassign = nv04_fifo_reassign;
  186. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  187. engine->fifo.channel_id = nv10_fifo_channel_id;
  188. engine->fifo.create_context = nv10_fifo_create_context;
  189. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  190. engine->fifo.load_context = nv10_fifo_load_context;
  191. engine->fifo.unload_context = nv10_fifo_unload_context;
  192. engine->display.early_init = nv04_display_early_init;
  193. engine->display.late_takedown = nv04_display_late_takedown;
  194. engine->display.create = nv04_display_create;
  195. engine->display.init = nv04_display_init;
  196. engine->display.destroy = nv04_display_destroy;
  197. engine->gpio.init = nouveau_stub_init;
  198. engine->gpio.takedown = nouveau_stub_takedown;
  199. engine->gpio.get = nv10_gpio_get;
  200. engine->gpio.set = nv10_gpio_set;
  201. engine->gpio.irq_enable = NULL;
  202. engine->pm.clock_get = nv04_pm_clock_get;
  203. engine->pm.clock_pre = nv04_pm_clock_pre;
  204. engine->pm.clock_set = nv04_pm_clock_set;
  205. break;
  206. case 0x30:
  207. engine->instmem.init = nv04_instmem_init;
  208. engine->instmem.takedown = nv04_instmem_takedown;
  209. engine->instmem.suspend = nv04_instmem_suspend;
  210. engine->instmem.resume = nv04_instmem_resume;
  211. engine->instmem.populate = nv04_instmem_populate;
  212. engine->instmem.clear = nv04_instmem_clear;
  213. engine->instmem.bind = nv04_instmem_bind;
  214. engine->instmem.unbind = nv04_instmem_unbind;
  215. engine->instmem.flush = nv04_instmem_flush;
  216. engine->mc.init = nv04_mc_init;
  217. engine->mc.takedown = nv04_mc_takedown;
  218. engine->timer.init = nv04_timer_init;
  219. engine->timer.read = nv04_timer_read;
  220. engine->timer.takedown = nv04_timer_takedown;
  221. engine->fb.init = nv30_fb_init;
  222. engine->fb.takedown = nv30_fb_takedown;
  223. engine->fb.set_region_tiling = nv10_fb_set_region_tiling;
  224. engine->graph.grclass = nv30_graph_grclass;
  225. engine->graph.init = nv30_graph_init;
  226. engine->graph.takedown = nv20_graph_takedown;
  227. engine->graph.fifo_access = nv04_graph_fifo_access;
  228. engine->graph.channel = nv10_graph_channel;
  229. engine->graph.create_context = nv20_graph_create_context;
  230. engine->graph.destroy_context = nv20_graph_destroy_context;
  231. engine->graph.load_context = nv20_graph_load_context;
  232. engine->graph.unload_context = nv20_graph_unload_context;
  233. engine->graph.set_region_tiling = nv20_graph_set_region_tiling;
  234. engine->fifo.channels = 32;
  235. engine->fifo.init = nv10_fifo_init;
  236. engine->fifo.takedown = nouveau_stub_takedown;
  237. engine->fifo.disable = nv04_fifo_disable;
  238. engine->fifo.enable = nv04_fifo_enable;
  239. engine->fifo.reassign = nv04_fifo_reassign;
  240. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  241. engine->fifo.channel_id = nv10_fifo_channel_id;
  242. engine->fifo.create_context = nv10_fifo_create_context;
  243. engine->fifo.destroy_context = nv10_fifo_destroy_context;
  244. engine->fifo.load_context = nv10_fifo_load_context;
  245. engine->fifo.unload_context = nv10_fifo_unload_context;
  246. engine->display.early_init = nv04_display_early_init;
  247. engine->display.late_takedown = nv04_display_late_takedown;
  248. engine->display.create = nv04_display_create;
  249. engine->display.init = nv04_display_init;
  250. engine->display.destroy = nv04_display_destroy;
  251. engine->gpio.init = nouveau_stub_init;
  252. engine->gpio.takedown = nouveau_stub_takedown;
  253. engine->gpio.get = nv10_gpio_get;
  254. engine->gpio.set = nv10_gpio_set;
  255. engine->gpio.irq_enable = NULL;
  256. engine->pm.clock_get = nv04_pm_clock_get;
  257. engine->pm.clock_pre = nv04_pm_clock_pre;
  258. engine->pm.clock_set = nv04_pm_clock_set;
  259. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  260. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  261. break;
  262. case 0x40:
  263. case 0x60:
  264. engine->instmem.init = nv04_instmem_init;
  265. engine->instmem.takedown = nv04_instmem_takedown;
  266. engine->instmem.suspend = nv04_instmem_suspend;
  267. engine->instmem.resume = nv04_instmem_resume;
  268. engine->instmem.populate = nv04_instmem_populate;
  269. engine->instmem.clear = nv04_instmem_clear;
  270. engine->instmem.bind = nv04_instmem_bind;
  271. engine->instmem.unbind = nv04_instmem_unbind;
  272. engine->instmem.flush = nv04_instmem_flush;
  273. engine->mc.init = nv40_mc_init;
  274. engine->mc.takedown = nv40_mc_takedown;
  275. engine->timer.init = nv04_timer_init;
  276. engine->timer.read = nv04_timer_read;
  277. engine->timer.takedown = nv04_timer_takedown;
  278. engine->fb.init = nv40_fb_init;
  279. engine->fb.takedown = nv40_fb_takedown;
  280. engine->fb.set_region_tiling = nv40_fb_set_region_tiling;
  281. engine->graph.grclass = nv40_graph_grclass;
  282. engine->graph.init = nv40_graph_init;
  283. engine->graph.takedown = nv40_graph_takedown;
  284. engine->graph.fifo_access = nv04_graph_fifo_access;
  285. engine->graph.channel = nv40_graph_channel;
  286. engine->graph.create_context = nv40_graph_create_context;
  287. engine->graph.destroy_context = nv40_graph_destroy_context;
  288. engine->graph.load_context = nv40_graph_load_context;
  289. engine->graph.unload_context = nv40_graph_unload_context;
  290. engine->graph.set_region_tiling = nv40_graph_set_region_tiling;
  291. engine->fifo.channels = 32;
  292. engine->fifo.init = nv40_fifo_init;
  293. engine->fifo.takedown = nouveau_stub_takedown;
  294. engine->fifo.disable = nv04_fifo_disable;
  295. engine->fifo.enable = nv04_fifo_enable;
  296. engine->fifo.reassign = nv04_fifo_reassign;
  297. engine->fifo.cache_pull = nv04_fifo_cache_pull;
  298. engine->fifo.channel_id = nv10_fifo_channel_id;
  299. engine->fifo.create_context = nv40_fifo_create_context;
  300. engine->fifo.destroy_context = nv40_fifo_destroy_context;
  301. engine->fifo.load_context = nv40_fifo_load_context;
  302. engine->fifo.unload_context = nv40_fifo_unload_context;
  303. engine->display.early_init = nv04_display_early_init;
  304. engine->display.late_takedown = nv04_display_late_takedown;
  305. engine->display.create = nv04_display_create;
  306. engine->display.init = nv04_display_init;
  307. engine->display.destroy = nv04_display_destroy;
  308. engine->gpio.init = nouveau_stub_init;
  309. engine->gpio.takedown = nouveau_stub_takedown;
  310. engine->gpio.get = nv10_gpio_get;
  311. engine->gpio.set = nv10_gpio_set;
  312. engine->gpio.irq_enable = NULL;
  313. engine->pm.clock_get = nv04_pm_clock_get;
  314. engine->pm.clock_pre = nv04_pm_clock_pre;
  315. engine->pm.clock_set = nv04_pm_clock_set;
  316. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  317. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  318. engine->pm.temp_get = nv40_temp_get;
  319. break;
  320. case 0x50:
  321. case 0x80: /* gotta love NVIDIA's consistency.. */
  322. case 0x90:
  323. case 0xA0:
  324. engine->instmem.init = nv50_instmem_init;
  325. engine->instmem.takedown = nv50_instmem_takedown;
  326. engine->instmem.suspend = nv50_instmem_suspend;
  327. engine->instmem.resume = nv50_instmem_resume;
  328. engine->instmem.populate = nv50_instmem_populate;
  329. engine->instmem.clear = nv50_instmem_clear;
  330. engine->instmem.bind = nv50_instmem_bind;
  331. engine->instmem.unbind = nv50_instmem_unbind;
  332. if (dev_priv->chipset == 0x50)
  333. engine->instmem.flush = nv50_instmem_flush;
  334. else
  335. engine->instmem.flush = nv84_instmem_flush;
  336. engine->mc.init = nv50_mc_init;
  337. engine->mc.takedown = nv50_mc_takedown;
  338. engine->timer.init = nv04_timer_init;
  339. engine->timer.read = nv04_timer_read;
  340. engine->timer.takedown = nv04_timer_takedown;
  341. engine->fb.init = nv50_fb_init;
  342. engine->fb.takedown = nv50_fb_takedown;
  343. engine->graph.grclass = nv50_graph_grclass;
  344. engine->graph.init = nv50_graph_init;
  345. engine->graph.takedown = nv50_graph_takedown;
  346. engine->graph.fifo_access = nv50_graph_fifo_access;
  347. engine->graph.channel = nv50_graph_channel;
  348. engine->graph.create_context = nv50_graph_create_context;
  349. engine->graph.destroy_context = nv50_graph_destroy_context;
  350. engine->graph.load_context = nv50_graph_load_context;
  351. engine->graph.unload_context = nv50_graph_unload_context;
  352. if (dev_priv->chipset != 0x86)
  353. engine->graph.tlb_flush = nv50_graph_tlb_flush;
  354. else {
  355. /* from what i can see nvidia do this on every
  356. * pre-NVA3 board except NVAC, but, we've only
  357. * ever seen problems on NV86
  358. */
  359. engine->graph.tlb_flush = nv86_graph_tlb_flush;
  360. }
  361. engine->fifo.channels = 128;
  362. engine->fifo.init = nv50_fifo_init;
  363. engine->fifo.takedown = nv50_fifo_takedown;
  364. engine->fifo.disable = nv04_fifo_disable;
  365. engine->fifo.enable = nv04_fifo_enable;
  366. engine->fifo.reassign = nv04_fifo_reassign;
  367. engine->fifo.channel_id = nv50_fifo_channel_id;
  368. engine->fifo.create_context = nv50_fifo_create_context;
  369. engine->fifo.destroy_context = nv50_fifo_destroy_context;
  370. engine->fifo.load_context = nv50_fifo_load_context;
  371. engine->fifo.unload_context = nv50_fifo_unload_context;
  372. engine->fifo.tlb_flush = nv50_fifo_tlb_flush;
  373. engine->display.early_init = nv50_display_early_init;
  374. engine->display.late_takedown = nv50_display_late_takedown;
  375. engine->display.create = nv50_display_create;
  376. engine->display.init = nv50_display_init;
  377. engine->display.destroy = nv50_display_destroy;
  378. engine->gpio.init = nv50_gpio_init;
  379. engine->gpio.takedown = nouveau_stub_takedown;
  380. engine->gpio.get = nv50_gpio_get;
  381. engine->gpio.set = nv50_gpio_set;
  382. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  383. switch (dev_priv->chipset) {
  384. case 0xa3:
  385. case 0xa5:
  386. case 0xa8:
  387. case 0xaf:
  388. engine->pm.clock_get = nva3_pm_clock_get;
  389. engine->pm.clock_pre = nva3_pm_clock_pre;
  390. engine->pm.clock_set = nva3_pm_clock_set;
  391. break;
  392. default:
  393. engine->pm.clock_get = nv50_pm_clock_get;
  394. engine->pm.clock_pre = nv50_pm_clock_pre;
  395. engine->pm.clock_set = nv50_pm_clock_set;
  396. break;
  397. }
  398. engine->pm.voltage_get = nouveau_voltage_gpio_get;
  399. engine->pm.voltage_set = nouveau_voltage_gpio_set;
  400. if (dev_priv->chipset >= 0x84)
  401. engine->pm.temp_get = nv84_temp_get;
  402. else
  403. engine->pm.temp_get = nv40_temp_get;
  404. break;
  405. case 0xC0:
  406. engine->instmem.init = nvc0_instmem_init;
  407. engine->instmem.takedown = nvc0_instmem_takedown;
  408. engine->instmem.suspend = nvc0_instmem_suspend;
  409. engine->instmem.resume = nvc0_instmem_resume;
  410. engine->instmem.populate = nvc0_instmem_populate;
  411. engine->instmem.clear = nvc0_instmem_clear;
  412. engine->instmem.bind = nvc0_instmem_bind;
  413. engine->instmem.unbind = nvc0_instmem_unbind;
  414. engine->instmem.flush = nvc0_instmem_flush;
  415. engine->mc.init = nv50_mc_init;
  416. engine->mc.takedown = nv50_mc_takedown;
  417. engine->timer.init = nv04_timer_init;
  418. engine->timer.read = nv04_timer_read;
  419. engine->timer.takedown = nv04_timer_takedown;
  420. engine->fb.init = nvc0_fb_init;
  421. engine->fb.takedown = nvc0_fb_takedown;
  422. engine->graph.grclass = NULL; //nvc0_graph_grclass;
  423. engine->graph.init = nvc0_graph_init;
  424. engine->graph.takedown = nvc0_graph_takedown;
  425. engine->graph.fifo_access = nvc0_graph_fifo_access;
  426. engine->graph.channel = nvc0_graph_channel;
  427. engine->graph.create_context = nvc0_graph_create_context;
  428. engine->graph.destroy_context = nvc0_graph_destroy_context;
  429. engine->graph.load_context = nvc0_graph_load_context;
  430. engine->graph.unload_context = nvc0_graph_unload_context;
  431. engine->fifo.channels = 128;
  432. engine->fifo.init = nvc0_fifo_init;
  433. engine->fifo.takedown = nvc0_fifo_takedown;
  434. engine->fifo.disable = nvc0_fifo_disable;
  435. engine->fifo.enable = nvc0_fifo_enable;
  436. engine->fifo.reassign = nvc0_fifo_reassign;
  437. engine->fifo.channel_id = nvc0_fifo_channel_id;
  438. engine->fifo.create_context = nvc0_fifo_create_context;
  439. engine->fifo.destroy_context = nvc0_fifo_destroy_context;
  440. engine->fifo.load_context = nvc0_fifo_load_context;
  441. engine->fifo.unload_context = nvc0_fifo_unload_context;
  442. engine->display.early_init = nv50_display_early_init;
  443. engine->display.late_takedown = nv50_display_late_takedown;
  444. engine->display.create = nv50_display_create;
  445. engine->display.init = nv50_display_init;
  446. engine->display.destroy = nv50_display_destroy;
  447. engine->gpio.init = nv50_gpio_init;
  448. engine->gpio.takedown = nouveau_stub_takedown;
  449. engine->gpio.get = nv50_gpio_get;
  450. engine->gpio.set = nv50_gpio_set;
  451. engine->gpio.irq_enable = nv50_gpio_irq_enable;
  452. break;
  453. default:
  454. NV_ERROR(dev, "NV%02x unsupported\n", dev_priv->chipset);
  455. return 1;
  456. }
  457. return 0;
  458. }
  459. static unsigned int
  460. nouveau_vga_set_decode(void *priv, bool state)
  461. {
  462. struct drm_device *dev = priv;
  463. struct drm_nouveau_private *dev_priv = dev->dev_private;
  464. if (dev_priv->chipset >= 0x40)
  465. nv_wr32(dev, 0x88054, state);
  466. else
  467. nv_wr32(dev, 0x1854, state);
  468. if (state)
  469. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  470. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  471. else
  472. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  473. }
  474. static int
  475. nouveau_card_init_channel(struct drm_device *dev)
  476. {
  477. struct drm_nouveau_private *dev_priv = dev->dev_private;
  478. struct nouveau_gpuobj *gpuobj = NULL;
  479. int ret;
  480. ret = nouveau_channel_alloc(dev, &dev_priv->channel,
  481. (struct drm_file *)-2, NvDmaFB, NvDmaTT);
  482. if (ret)
  483. return ret;
  484. ret = nouveau_gpuobj_dma_new(dev_priv->channel, NV_CLASS_DMA_IN_MEMORY,
  485. 0, dev_priv->vram_size,
  486. NV_DMA_ACCESS_RW, NV_DMA_TARGET_VIDMEM,
  487. &gpuobj);
  488. if (ret)
  489. goto out_err;
  490. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaVRAM, gpuobj);
  491. nouveau_gpuobj_ref(NULL, &gpuobj);
  492. if (ret)
  493. goto out_err;
  494. ret = nouveau_gpuobj_gart_dma_new(dev_priv->channel, 0,
  495. dev_priv->gart_info.aper_size,
  496. NV_DMA_ACCESS_RW, &gpuobj, NULL);
  497. if (ret)
  498. goto out_err;
  499. ret = nouveau_ramht_insert(dev_priv->channel, NvDmaGART, gpuobj);
  500. nouveau_gpuobj_ref(NULL, &gpuobj);
  501. if (ret)
  502. goto out_err;
  503. return 0;
  504. out_err:
  505. nouveau_channel_free(dev_priv->channel);
  506. dev_priv->channel = NULL;
  507. return ret;
  508. }
  509. static void nouveau_switcheroo_set_state(struct pci_dev *pdev,
  510. enum vga_switcheroo_state state)
  511. {
  512. struct drm_device *dev = pci_get_drvdata(pdev);
  513. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  514. if (state == VGA_SWITCHEROO_ON) {
  515. printk(KERN_ERR "VGA switcheroo: switched nouveau on\n");
  516. nouveau_pci_resume(pdev);
  517. drm_kms_helper_poll_enable(dev);
  518. } else {
  519. printk(KERN_ERR "VGA switcheroo: switched nouveau off\n");
  520. drm_kms_helper_poll_disable(dev);
  521. nouveau_pci_suspend(pdev, pmm);
  522. }
  523. }
  524. static bool nouveau_switcheroo_can_switch(struct pci_dev *pdev)
  525. {
  526. struct drm_device *dev = pci_get_drvdata(pdev);
  527. bool can_switch;
  528. spin_lock(&dev->count_lock);
  529. can_switch = (dev->open_count == 0);
  530. spin_unlock(&dev->count_lock);
  531. return can_switch;
  532. }
  533. int
  534. nouveau_card_init(struct drm_device *dev)
  535. {
  536. struct drm_nouveau_private *dev_priv = dev->dev_private;
  537. struct nouveau_engine *engine;
  538. int ret;
  539. vga_client_register(dev->pdev, dev, NULL, nouveau_vga_set_decode);
  540. vga_switcheroo_register_client(dev->pdev, nouveau_switcheroo_set_state,
  541. nouveau_switcheroo_can_switch);
  542. /* Initialise internal driver API hooks */
  543. ret = nouveau_init_engine_ptrs(dev);
  544. if (ret)
  545. goto out;
  546. engine = &dev_priv->engine;
  547. spin_lock_init(&dev_priv->context_switch_lock);
  548. /* Make the CRTCs and I2C buses accessible */
  549. ret = engine->display.early_init(dev);
  550. if (ret)
  551. goto out;
  552. /* Parse BIOS tables / Run init tables if card not POSTed */
  553. ret = nouveau_bios_init(dev);
  554. if (ret)
  555. goto out_display_early;
  556. nouveau_pm_init(dev);
  557. ret = nouveau_mem_vram_init(dev);
  558. if (ret)
  559. goto out_bios;
  560. ret = nouveau_gpuobj_init(dev);
  561. if (ret)
  562. goto out_vram;
  563. ret = engine->instmem.init(dev);
  564. if (ret)
  565. goto out_gpuobj;
  566. ret = nouveau_mem_gart_init(dev);
  567. if (ret)
  568. goto out_instmem;
  569. /* PMC */
  570. ret = engine->mc.init(dev);
  571. if (ret)
  572. goto out_gart;
  573. /* PGPIO */
  574. ret = engine->gpio.init(dev);
  575. if (ret)
  576. goto out_mc;
  577. /* PTIMER */
  578. ret = engine->timer.init(dev);
  579. if (ret)
  580. goto out_gpio;
  581. /* PFB */
  582. ret = engine->fb.init(dev);
  583. if (ret)
  584. goto out_timer;
  585. if (nouveau_noaccel)
  586. engine->graph.accel_blocked = true;
  587. else {
  588. /* PGRAPH */
  589. ret = engine->graph.init(dev);
  590. if (ret)
  591. goto out_fb;
  592. /* PFIFO */
  593. ret = engine->fifo.init(dev);
  594. if (ret)
  595. goto out_graph;
  596. }
  597. ret = engine->display.create(dev);
  598. if (ret)
  599. goto out_fifo;
  600. /* this call irq_preinstall, register irq handler and
  601. * call irq_postinstall
  602. */
  603. ret = drm_irq_install(dev);
  604. if (ret)
  605. goto out_display;
  606. ret = drm_vblank_init(dev, 0);
  607. if (ret)
  608. goto out_irq;
  609. /* what about PVIDEO/PCRTC/PRAMDAC etc? */
  610. if (!engine->graph.accel_blocked) {
  611. ret = nouveau_fence_init(dev);
  612. if (ret)
  613. goto out_irq;
  614. ret = nouveau_card_init_channel(dev);
  615. if (ret)
  616. goto out_fence;
  617. }
  618. ret = nouveau_backlight_init(dev);
  619. if (ret)
  620. NV_ERROR(dev, "Error %d registering backlight\n", ret);
  621. nouveau_fbcon_init(dev);
  622. drm_kms_helper_poll_init(dev);
  623. return 0;
  624. out_fence:
  625. nouveau_fence_fini(dev);
  626. out_irq:
  627. drm_irq_uninstall(dev);
  628. out_display:
  629. engine->display.destroy(dev);
  630. out_fifo:
  631. if (!nouveau_noaccel)
  632. engine->fifo.takedown(dev);
  633. out_graph:
  634. if (!nouveau_noaccel)
  635. engine->graph.takedown(dev);
  636. out_fb:
  637. engine->fb.takedown(dev);
  638. out_timer:
  639. engine->timer.takedown(dev);
  640. out_gpio:
  641. engine->gpio.takedown(dev);
  642. out_mc:
  643. engine->mc.takedown(dev);
  644. out_gart:
  645. nouveau_mem_gart_fini(dev);
  646. out_instmem:
  647. engine->instmem.takedown(dev);
  648. out_gpuobj:
  649. nouveau_gpuobj_takedown(dev);
  650. out_vram:
  651. nouveau_mem_vram_fini(dev);
  652. out_bios:
  653. nouveau_pm_fini(dev);
  654. nouveau_bios_takedown(dev);
  655. out_display_early:
  656. engine->display.late_takedown(dev);
  657. out:
  658. vga_client_register(dev->pdev, NULL, NULL, NULL);
  659. return ret;
  660. }
  661. static void nouveau_card_takedown(struct drm_device *dev)
  662. {
  663. struct drm_nouveau_private *dev_priv = dev->dev_private;
  664. struct nouveau_engine *engine = &dev_priv->engine;
  665. nouveau_backlight_exit(dev);
  666. if (!engine->graph.accel_blocked) {
  667. nouveau_fence_fini(dev);
  668. nouveau_channel_free(dev_priv->channel);
  669. dev_priv->channel = NULL;
  670. }
  671. if (!nouveau_noaccel) {
  672. engine->fifo.takedown(dev);
  673. engine->graph.takedown(dev);
  674. }
  675. engine->fb.takedown(dev);
  676. engine->timer.takedown(dev);
  677. engine->gpio.takedown(dev);
  678. engine->mc.takedown(dev);
  679. engine->display.late_takedown(dev);
  680. mutex_lock(&dev->struct_mutex);
  681. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_VRAM);
  682. ttm_bo_clean_mm(&dev_priv->ttm.bdev, TTM_PL_TT);
  683. mutex_unlock(&dev->struct_mutex);
  684. nouveau_mem_gart_fini(dev);
  685. engine->instmem.takedown(dev);
  686. nouveau_gpuobj_takedown(dev);
  687. nouveau_mem_vram_fini(dev);
  688. drm_irq_uninstall(dev);
  689. nouveau_pm_fini(dev);
  690. nouveau_bios_takedown(dev);
  691. vga_client_register(dev->pdev, NULL, NULL, NULL);
  692. }
  693. /* here a client dies, release the stuff that was allocated for its
  694. * file_priv */
  695. void nouveau_preclose(struct drm_device *dev, struct drm_file *file_priv)
  696. {
  697. nouveau_channel_cleanup(dev, file_priv);
  698. }
  699. /* first module load, setup the mmio/fb mapping */
  700. /* KMS: we need mmio at load time, not when the first drm client opens. */
  701. int nouveau_firstopen(struct drm_device *dev)
  702. {
  703. return 0;
  704. }
  705. /* if we have an OF card, copy vbios to RAMIN */
  706. static void nouveau_OF_copy_vbios_to_ramin(struct drm_device *dev)
  707. {
  708. #if defined(__powerpc__)
  709. int size, i;
  710. const uint32_t *bios;
  711. struct device_node *dn = pci_device_to_OF_node(dev->pdev);
  712. if (!dn) {
  713. NV_INFO(dev, "Unable to get the OF node\n");
  714. return;
  715. }
  716. bios = of_get_property(dn, "NVDA,BMP", &size);
  717. if (bios) {
  718. for (i = 0; i < size; i += 4)
  719. nv_wi32(dev, i, bios[i/4]);
  720. NV_INFO(dev, "OF bios successfully copied (%d bytes)\n", size);
  721. } else {
  722. NV_INFO(dev, "Unable to get the OF bios\n");
  723. }
  724. #endif
  725. }
  726. static struct apertures_struct *nouveau_get_apertures(struct drm_device *dev)
  727. {
  728. struct pci_dev *pdev = dev->pdev;
  729. struct apertures_struct *aper = alloc_apertures(3);
  730. if (!aper)
  731. return NULL;
  732. aper->ranges[0].base = pci_resource_start(pdev, 1);
  733. aper->ranges[0].size = pci_resource_len(pdev, 1);
  734. aper->count = 1;
  735. if (pci_resource_len(pdev, 2)) {
  736. aper->ranges[aper->count].base = pci_resource_start(pdev, 2);
  737. aper->ranges[aper->count].size = pci_resource_len(pdev, 2);
  738. aper->count++;
  739. }
  740. if (pci_resource_len(pdev, 3)) {
  741. aper->ranges[aper->count].base = pci_resource_start(pdev, 3);
  742. aper->ranges[aper->count].size = pci_resource_len(pdev, 3);
  743. aper->count++;
  744. }
  745. return aper;
  746. }
  747. static int nouveau_remove_conflicting_drivers(struct drm_device *dev)
  748. {
  749. struct drm_nouveau_private *dev_priv = dev->dev_private;
  750. bool primary = false;
  751. dev_priv->apertures = nouveau_get_apertures(dev);
  752. if (!dev_priv->apertures)
  753. return -ENOMEM;
  754. #ifdef CONFIG_X86
  755. primary = dev->pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  756. #endif
  757. remove_conflicting_framebuffers(dev_priv->apertures, "nouveaufb", primary);
  758. return 0;
  759. }
  760. int nouveau_load(struct drm_device *dev, unsigned long flags)
  761. {
  762. struct drm_nouveau_private *dev_priv;
  763. uint32_t reg0;
  764. resource_size_t mmio_start_offs;
  765. int ret;
  766. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  767. if (!dev_priv) {
  768. ret = -ENOMEM;
  769. goto err_out;
  770. }
  771. dev->dev_private = dev_priv;
  772. dev_priv->dev = dev;
  773. dev_priv->flags = flags & NOUVEAU_FLAGS;
  774. NV_DEBUG(dev, "vendor: 0x%X device: 0x%X class: 0x%X\n",
  775. dev->pci_vendor, dev->pci_device, dev->pdev->class);
  776. dev_priv->wq = create_workqueue("nouveau");
  777. if (!dev_priv->wq) {
  778. ret = -EINVAL;
  779. goto err_priv;
  780. }
  781. /* resource 0 is mmio regs */
  782. /* resource 1 is linear FB */
  783. /* resource 2 is RAMIN (mmio regs + 0x1000000) */
  784. /* resource 6 is bios */
  785. /* map the mmio regs */
  786. mmio_start_offs = pci_resource_start(dev->pdev, 0);
  787. dev_priv->mmio = ioremap(mmio_start_offs, 0x00800000);
  788. if (!dev_priv->mmio) {
  789. NV_ERROR(dev, "Unable to initialize the mmio mapping. "
  790. "Please report your setup to " DRIVER_EMAIL "\n");
  791. ret = -EINVAL;
  792. goto err_wq;
  793. }
  794. NV_DEBUG(dev, "regs mapped ok at 0x%llx\n",
  795. (unsigned long long)mmio_start_offs);
  796. #ifdef __BIG_ENDIAN
  797. /* Put the card in BE mode if it's not */
  798. if (nv_rd32(dev, NV03_PMC_BOOT_1))
  799. nv_wr32(dev, NV03_PMC_BOOT_1, 0x00000001);
  800. DRM_MEMORYBARRIER();
  801. #endif
  802. /* Time to determine the card architecture */
  803. reg0 = nv_rd32(dev, NV03_PMC_BOOT_0);
  804. /* We're dealing with >=NV10 */
  805. if ((reg0 & 0x0f000000) > 0) {
  806. /* Bit 27-20 contain the architecture in hex */
  807. dev_priv->chipset = (reg0 & 0xff00000) >> 20;
  808. /* NV04 or NV05 */
  809. } else if ((reg0 & 0xff00fff0) == 0x20004000) {
  810. if (reg0 & 0x00f00000)
  811. dev_priv->chipset = 0x05;
  812. else
  813. dev_priv->chipset = 0x04;
  814. } else
  815. dev_priv->chipset = 0xff;
  816. switch (dev_priv->chipset & 0xf0) {
  817. case 0x00:
  818. case 0x10:
  819. case 0x20:
  820. case 0x30:
  821. dev_priv->card_type = dev_priv->chipset & 0xf0;
  822. break;
  823. case 0x40:
  824. case 0x60:
  825. dev_priv->card_type = NV_40;
  826. break;
  827. case 0x50:
  828. case 0x80:
  829. case 0x90:
  830. case 0xa0:
  831. dev_priv->card_type = NV_50;
  832. break;
  833. case 0xc0:
  834. dev_priv->card_type = NV_C0;
  835. break;
  836. default:
  837. NV_INFO(dev, "Unsupported chipset 0x%08x\n", reg0);
  838. ret = -EINVAL;
  839. goto err_mmio;
  840. }
  841. NV_INFO(dev, "Detected an NV%2x generation card (0x%08x)\n",
  842. dev_priv->card_type, reg0);
  843. ret = nouveau_remove_conflicting_drivers(dev);
  844. if (ret)
  845. goto err_mmio;
  846. /* Map PRAMIN BAR, or on older cards, the aperture withing BAR0 */
  847. if (dev_priv->card_type >= NV_40) {
  848. int ramin_bar = 2;
  849. if (pci_resource_len(dev->pdev, ramin_bar) == 0)
  850. ramin_bar = 3;
  851. dev_priv->ramin_size = pci_resource_len(dev->pdev, ramin_bar);
  852. dev_priv->ramin =
  853. ioremap(pci_resource_start(dev->pdev, ramin_bar),
  854. dev_priv->ramin_size);
  855. if (!dev_priv->ramin) {
  856. NV_ERROR(dev, "Failed to PRAMIN BAR");
  857. ret = -ENOMEM;
  858. goto err_mmio;
  859. }
  860. } else {
  861. dev_priv->ramin_size = 1 * 1024 * 1024;
  862. dev_priv->ramin = ioremap(mmio_start_offs + NV_RAMIN,
  863. dev_priv->ramin_size);
  864. if (!dev_priv->ramin) {
  865. NV_ERROR(dev, "Failed to map BAR0 PRAMIN.\n");
  866. ret = -ENOMEM;
  867. goto err_mmio;
  868. }
  869. }
  870. nouveau_OF_copy_vbios_to_ramin(dev);
  871. /* Special flags */
  872. if (dev->pci_device == 0x01a0)
  873. dev_priv->flags |= NV_NFORCE;
  874. else if (dev->pci_device == 0x01f0)
  875. dev_priv->flags |= NV_NFORCE2;
  876. /* For kernel modesetting, init card now and bring up fbcon */
  877. ret = nouveau_card_init(dev);
  878. if (ret)
  879. goto err_ramin;
  880. return 0;
  881. err_ramin:
  882. iounmap(dev_priv->ramin);
  883. err_mmio:
  884. iounmap(dev_priv->mmio);
  885. err_wq:
  886. destroy_workqueue(dev_priv->wq);
  887. err_priv:
  888. kfree(dev_priv);
  889. dev->dev_private = NULL;
  890. err_out:
  891. return ret;
  892. }
  893. void nouveau_lastclose(struct drm_device *dev)
  894. {
  895. }
  896. int nouveau_unload(struct drm_device *dev)
  897. {
  898. struct drm_nouveau_private *dev_priv = dev->dev_private;
  899. struct nouveau_engine *engine = &dev_priv->engine;
  900. drm_kms_helper_poll_fini(dev);
  901. nouveau_fbcon_fini(dev);
  902. engine->display.destroy(dev);
  903. nouveau_card_takedown(dev);
  904. iounmap(dev_priv->mmio);
  905. iounmap(dev_priv->ramin);
  906. kfree(dev_priv);
  907. dev->dev_private = NULL;
  908. return 0;
  909. }
  910. int nouveau_ioctl_getparam(struct drm_device *dev, void *data,
  911. struct drm_file *file_priv)
  912. {
  913. struct drm_nouveau_private *dev_priv = dev->dev_private;
  914. struct drm_nouveau_getparam *getparam = data;
  915. switch (getparam->param) {
  916. case NOUVEAU_GETPARAM_CHIPSET_ID:
  917. getparam->value = dev_priv->chipset;
  918. break;
  919. case NOUVEAU_GETPARAM_PCI_VENDOR:
  920. getparam->value = dev->pci_vendor;
  921. break;
  922. case NOUVEAU_GETPARAM_PCI_DEVICE:
  923. getparam->value = dev->pci_device;
  924. break;
  925. case NOUVEAU_GETPARAM_BUS_TYPE:
  926. if (drm_device_is_agp(dev))
  927. getparam->value = NV_AGP;
  928. else if (drm_device_is_pcie(dev))
  929. getparam->value = NV_PCIE;
  930. else
  931. getparam->value = NV_PCI;
  932. break;
  933. case NOUVEAU_GETPARAM_FB_PHYSICAL:
  934. getparam->value = dev_priv->fb_phys;
  935. break;
  936. case NOUVEAU_GETPARAM_AGP_PHYSICAL:
  937. getparam->value = dev_priv->gart_info.aper_base;
  938. break;
  939. case NOUVEAU_GETPARAM_PCI_PHYSICAL:
  940. if (dev->sg) {
  941. getparam->value = (unsigned long)dev->sg->virtual;
  942. } else {
  943. NV_ERROR(dev, "Requested PCIGART address, "
  944. "while no PCIGART was created\n");
  945. return -EINVAL;
  946. }
  947. break;
  948. case NOUVEAU_GETPARAM_FB_SIZE:
  949. getparam->value = dev_priv->fb_available_size;
  950. break;
  951. case NOUVEAU_GETPARAM_AGP_SIZE:
  952. getparam->value = dev_priv->gart_info.aper_size;
  953. break;
  954. case NOUVEAU_GETPARAM_VM_VRAM_BASE:
  955. getparam->value = dev_priv->vm_vram_base;
  956. break;
  957. case NOUVEAU_GETPARAM_PTIMER_TIME:
  958. getparam->value = dev_priv->engine.timer.read(dev);
  959. break;
  960. case NOUVEAU_GETPARAM_HAS_BO_USAGE:
  961. getparam->value = 1;
  962. break;
  963. case NOUVEAU_GETPARAM_GRAPH_UNITS:
  964. /* NV40 and NV50 versions are quite different, but register
  965. * address is the same. User is supposed to know the card
  966. * family anyway... */
  967. if (dev_priv->chipset >= 0x40) {
  968. getparam->value = nv_rd32(dev, NV40_PMC_GRAPH_UNITS);
  969. break;
  970. }
  971. /* FALLTHRU */
  972. default:
  973. NV_DEBUG(dev, "unknown parameter %lld\n", getparam->param);
  974. return -EINVAL;
  975. }
  976. return 0;
  977. }
  978. int
  979. nouveau_ioctl_setparam(struct drm_device *dev, void *data,
  980. struct drm_file *file_priv)
  981. {
  982. struct drm_nouveau_setparam *setparam = data;
  983. switch (setparam->param) {
  984. default:
  985. NV_DEBUG(dev, "unknown parameter %lld\n", setparam->param);
  986. return -EINVAL;
  987. }
  988. return 0;
  989. }
  990. /* Wait until (value(reg) & mask) == val, up until timeout has hit */
  991. bool nouveau_wait_until(struct drm_device *dev, uint64_t timeout,
  992. uint32_t reg, uint32_t mask, uint32_t val)
  993. {
  994. struct drm_nouveau_private *dev_priv = dev->dev_private;
  995. struct nouveau_timer_engine *ptimer = &dev_priv->engine.timer;
  996. uint64_t start = ptimer->read(dev);
  997. do {
  998. if ((nv_rd32(dev, reg) & mask) == val)
  999. return true;
  1000. } while (ptimer->read(dev) - start < timeout);
  1001. return false;
  1002. }
  1003. /* Waits for PGRAPH to go completely idle */
  1004. bool nouveau_wait_for_idle(struct drm_device *dev)
  1005. {
  1006. if (!nv_wait(dev, NV04_PGRAPH_STATUS, 0xffffffff, 0x00000000)) {
  1007. NV_ERROR(dev, "PGRAPH idle timed out with status 0x%08x\n",
  1008. nv_rd32(dev, NV04_PGRAPH_STATUS));
  1009. return false;
  1010. }
  1011. return true;
  1012. }