i915_dma.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include "drmP.h"
  29. #include "drm.h"
  30. #include "drm_crtc_helper.h"
  31. #include "drm_fb_helper.h"
  32. #include "intel_drv.h"
  33. #include "i915_drm.h"
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/vgaarb.h>
  38. #include <linux/acpi.h>
  39. #include <linux/pnp.h>
  40. #include <linux/vga_switcheroo.h>
  41. #include <linux/slab.h>
  42. #include <acpi/video.h>
  43. /**
  44. * Sets up the hardware status page for devices that need a physical address
  45. * in the register.
  46. */
  47. static int i915_init_phys_hws(struct drm_device *dev)
  48. {
  49. drm_i915_private_t *dev_priv = dev->dev_private;
  50. /* Program Hardware Status Page */
  51. dev_priv->status_page_dmah =
  52. drm_pci_alloc(dev, PAGE_SIZE, PAGE_SIZE);
  53. if (!dev_priv->status_page_dmah) {
  54. DRM_ERROR("Can not allocate hardware status page\n");
  55. return -ENOMEM;
  56. }
  57. dev_priv->render_ring.status_page.page_addr
  58. = dev_priv->status_page_dmah->vaddr;
  59. dev_priv->dma_status_page = dev_priv->status_page_dmah->busaddr;
  60. memset(dev_priv->render_ring.status_page.page_addr, 0, PAGE_SIZE);
  61. if (INTEL_INFO(dev)->gen >= 4)
  62. dev_priv->dma_status_page |= (dev_priv->dma_status_page >> 28) &
  63. 0xf0;
  64. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  65. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  66. return 0;
  67. }
  68. /**
  69. * Frees the hardware status page, whether it's a physical address or a virtual
  70. * address set up by the X Server.
  71. */
  72. static void i915_free_hws(struct drm_device *dev)
  73. {
  74. drm_i915_private_t *dev_priv = dev->dev_private;
  75. if (dev_priv->status_page_dmah) {
  76. drm_pci_free(dev, dev_priv->status_page_dmah);
  77. dev_priv->status_page_dmah = NULL;
  78. }
  79. if (dev_priv->render_ring.status_page.gfx_addr) {
  80. dev_priv->render_ring.status_page.gfx_addr = 0;
  81. drm_core_ioremapfree(&dev_priv->hws_map, dev);
  82. }
  83. /* Need to rewrite hardware status page */
  84. I915_WRITE(HWS_PGA, 0x1ffff000);
  85. }
  86. void i915_kernel_lost_context(struct drm_device * dev)
  87. {
  88. drm_i915_private_t *dev_priv = dev->dev_private;
  89. struct drm_i915_master_private *master_priv;
  90. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  91. /*
  92. * We should never lose context on the ring with modesetting
  93. * as we don't expose it to userspace
  94. */
  95. if (drm_core_check_feature(dev, DRIVER_MODESET))
  96. return;
  97. ring->head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  98. ring->tail = I915_READ(PRB0_TAIL) & TAIL_ADDR;
  99. ring->space = ring->head - (ring->tail + 8);
  100. if (ring->space < 0)
  101. ring->space += ring->size;
  102. if (!dev->primary->master)
  103. return;
  104. master_priv = dev->primary->master->driver_priv;
  105. if (ring->head == ring->tail && master_priv->sarea_priv)
  106. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  107. }
  108. static int i915_dma_cleanup(struct drm_device * dev)
  109. {
  110. drm_i915_private_t *dev_priv = dev->dev_private;
  111. /* Make sure interrupts are disabled here because the uninstall ioctl
  112. * may not have been called from userspace and after dev_private
  113. * is freed, it's too late.
  114. */
  115. if (dev->irq_enabled)
  116. drm_irq_uninstall(dev);
  117. mutex_lock(&dev->struct_mutex);
  118. intel_cleanup_ring_buffer(dev, &dev_priv->render_ring);
  119. intel_cleanup_ring_buffer(dev, &dev_priv->bsd_ring);
  120. intel_cleanup_ring_buffer(dev, &dev_priv->blt_ring);
  121. mutex_unlock(&dev->struct_mutex);
  122. /* Clear the HWS virtual address at teardown */
  123. if (I915_NEED_GFX_HWS(dev))
  124. i915_free_hws(dev);
  125. return 0;
  126. }
  127. static int i915_initialize(struct drm_device * dev, drm_i915_init_t * init)
  128. {
  129. drm_i915_private_t *dev_priv = dev->dev_private;
  130. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  131. master_priv->sarea = drm_getsarea(dev);
  132. if (master_priv->sarea) {
  133. master_priv->sarea_priv = (drm_i915_sarea_t *)
  134. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  135. } else {
  136. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  137. }
  138. if (init->ring_size != 0) {
  139. if (dev_priv->render_ring.gem_object != NULL) {
  140. i915_dma_cleanup(dev);
  141. DRM_ERROR("Client tried to initialize ringbuffer in "
  142. "GEM mode\n");
  143. return -EINVAL;
  144. }
  145. dev_priv->render_ring.size = init->ring_size;
  146. dev_priv->render_ring.map.offset = init->ring_start;
  147. dev_priv->render_ring.map.size = init->ring_size;
  148. dev_priv->render_ring.map.type = 0;
  149. dev_priv->render_ring.map.flags = 0;
  150. dev_priv->render_ring.map.mtrr = 0;
  151. drm_core_ioremap_wc(&dev_priv->render_ring.map, dev);
  152. if (dev_priv->render_ring.map.handle == NULL) {
  153. i915_dma_cleanup(dev);
  154. DRM_ERROR("can not ioremap virtual address for"
  155. " ring buffer\n");
  156. return -ENOMEM;
  157. }
  158. }
  159. dev_priv->render_ring.virtual_start = dev_priv->render_ring.map.handle;
  160. dev_priv->cpp = init->cpp;
  161. dev_priv->back_offset = init->back_offset;
  162. dev_priv->front_offset = init->front_offset;
  163. dev_priv->current_page = 0;
  164. if (master_priv->sarea_priv)
  165. master_priv->sarea_priv->pf_current_page = 0;
  166. /* Allow hardware batchbuffers unless told otherwise.
  167. */
  168. dev_priv->allow_batchbuffer = 1;
  169. return 0;
  170. }
  171. static int i915_dma_resume(struct drm_device * dev)
  172. {
  173. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  174. struct intel_ring_buffer *ring;
  175. DRM_DEBUG_DRIVER("%s\n", __func__);
  176. ring = &dev_priv->render_ring;
  177. if (ring->map.handle == NULL) {
  178. DRM_ERROR("can not ioremap virtual address for"
  179. " ring buffer\n");
  180. return -ENOMEM;
  181. }
  182. /* Program Hardware Status Page */
  183. if (!ring->status_page.page_addr) {
  184. DRM_ERROR("Can not find hardware status page\n");
  185. return -EINVAL;
  186. }
  187. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  188. ring->status_page.page_addr);
  189. if (ring->status_page.gfx_addr != 0)
  190. intel_ring_setup_status_page(dev, ring);
  191. else
  192. I915_WRITE(HWS_PGA, dev_priv->dma_status_page);
  193. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  194. return 0;
  195. }
  196. static int i915_dma_init(struct drm_device *dev, void *data,
  197. struct drm_file *file_priv)
  198. {
  199. drm_i915_init_t *init = data;
  200. int retcode = 0;
  201. switch (init->func) {
  202. case I915_INIT_DMA:
  203. retcode = i915_initialize(dev, init);
  204. break;
  205. case I915_CLEANUP_DMA:
  206. retcode = i915_dma_cleanup(dev);
  207. break;
  208. case I915_RESUME_DMA:
  209. retcode = i915_dma_resume(dev);
  210. break;
  211. default:
  212. retcode = -EINVAL;
  213. break;
  214. }
  215. return retcode;
  216. }
  217. /* Implement basically the same security restrictions as hardware does
  218. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  219. *
  220. * Most of the calculations below involve calculating the size of a
  221. * particular instruction. It's important to get the size right as
  222. * that tells us where the next instruction to check is. Any illegal
  223. * instruction detected will be given a size of zero, which is a
  224. * signal to abort the rest of the buffer.
  225. */
  226. static int do_validate_cmd(int cmd)
  227. {
  228. switch (((cmd >> 29) & 0x7)) {
  229. case 0x0:
  230. switch ((cmd >> 23) & 0x3f) {
  231. case 0x0:
  232. return 1; /* MI_NOOP */
  233. case 0x4:
  234. return 1; /* MI_FLUSH */
  235. default:
  236. return 0; /* disallow everything else */
  237. }
  238. break;
  239. case 0x1:
  240. return 0; /* reserved */
  241. case 0x2:
  242. return (cmd & 0xff) + 2; /* 2d commands */
  243. case 0x3:
  244. if (((cmd >> 24) & 0x1f) <= 0x18)
  245. return 1;
  246. switch ((cmd >> 24) & 0x1f) {
  247. case 0x1c:
  248. return 1;
  249. case 0x1d:
  250. switch ((cmd >> 16) & 0xff) {
  251. case 0x3:
  252. return (cmd & 0x1f) + 2;
  253. case 0x4:
  254. return (cmd & 0xf) + 2;
  255. default:
  256. return (cmd & 0xffff) + 2;
  257. }
  258. case 0x1e:
  259. if (cmd & (1 << 23))
  260. return (cmd & 0xffff) + 1;
  261. else
  262. return 1;
  263. case 0x1f:
  264. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  265. return (cmd & 0x1ffff) + 2;
  266. else if (cmd & (1 << 17)) /* indirect random */
  267. if ((cmd & 0xffff) == 0)
  268. return 0; /* unknown length, too hard */
  269. else
  270. return (((cmd & 0xffff) + 1) / 2) + 1;
  271. else
  272. return 2; /* indirect sequential */
  273. default:
  274. return 0;
  275. }
  276. default:
  277. return 0;
  278. }
  279. return 0;
  280. }
  281. static int validate_cmd(int cmd)
  282. {
  283. int ret = do_validate_cmd(cmd);
  284. /* printk("validate_cmd( %x ): %d\n", cmd, ret); */
  285. return ret;
  286. }
  287. static int i915_emit_cmds(struct drm_device * dev, int *buffer, int dwords)
  288. {
  289. drm_i915_private_t *dev_priv = dev->dev_private;
  290. int i;
  291. if ((dwords+1) * sizeof(int) >= dev_priv->render_ring.size - 8)
  292. return -EINVAL;
  293. BEGIN_LP_RING((dwords+1)&~1);
  294. for (i = 0; i < dwords;) {
  295. int cmd, sz;
  296. cmd = buffer[i];
  297. if ((sz = validate_cmd(cmd)) == 0 || i + sz > dwords)
  298. return -EINVAL;
  299. OUT_RING(cmd);
  300. while (++i, --sz) {
  301. OUT_RING(buffer[i]);
  302. }
  303. }
  304. if (dwords & 1)
  305. OUT_RING(0);
  306. ADVANCE_LP_RING();
  307. return 0;
  308. }
  309. int
  310. i915_emit_box(struct drm_device *dev,
  311. struct drm_clip_rect *boxes,
  312. int i, int DR1, int DR4)
  313. {
  314. struct drm_clip_rect box = boxes[i];
  315. if (box.y2 <= box.y1 || box.x2 <= box.x1 || box.y2 <= 0 || box.x2 <= 0) {
  316. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  317. box.x1, box.y1, box.x2, box.y2);
  318. return -EINVAL;
  319. }
  320. if (INTEL_INFO(dev)->gen >= 4) {
  321. BEGIN_LP_RING(4);
  322. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  323. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  324. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  325. OUT_RING(DR4);
  326. ADVANCE_LP_RING();
  327. } else {
  328. BEGIN_LP_RING(6);
  329. OUT_RING(GFX_OP_DRAWRECT_INFO);
  330. OUT_RING(DR1);
  331. OUT_RING((box.x1 & 0xffff) | (box.y1 << 16));
  332. OUT_RING(((box.x2 - 1) & 0xffff) | ((box.y2 - 1) << 16));
  333. OUT_RING(DR4);
  334. OUT_RING(0);
  335. ADVANCE_LP_RING();
  336. }
  337. return 0;
  338. }
  339. /* XXX: Emitting the counter should really be moved to part of the IRQ
  340. * emit. For now, do it in both places:
  341. */
  342. static void i915_emit_breadcrumb(struct drm_device *dev)
  343. {
  344. drm_i915_private_t *dev_priv = dev->dev_private;
  345. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  346. dev_priv->counter++;
  347. if (dev_priv->counter > 0x7FFFFFFFUL)
  348. dev_priv->counter = 0;
  349. if (master_priv->sarea_priv)
  350. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  351. BEGIN_LP_RING(4);
  352. OUT_RING(MI_STORE_DWORD_INDEX);
  353. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  354. OUT_RING(dev_priv->counter);
  355. OUT_RING(0);
  356. ADVANCE_LP_RING();
  357. }
  358. static int i915_dispatch_cmdbuffer(struct drm_device * dev,
  359. drm_i915_cmdbuffer_t *cmd,
  360. struct drm_clip_rect *cliprects,
  361. void *cmdbuf)
  362. {
  363. int nbox = cmd->num_cliprects;
  364. int i = 0, count, ret;
  365. if (cmd->sz & 0x3) {
  366. DRM_ERROR("alignment");
  367. return -EINVAL;
  368. }
  369. i915_kernel_lost_context(dev);
  370. count = nbox ? nbox : 1;
  371. for (i = 0; i < count; i++) {
  372. if (i < nbox) {
  373. ret = i915_emit_box(dev, cliprects, i,
  374. cmd->DR1, cmd->DR4);
  375. if (ret)
  376. return ret;
  377. }
  378. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  379. if (ret)
  380. return ret;
  381. }
  382. i915_emit_breadcrumb(dev);
  383. return 0;
  384. }
  385. static int i915_dispatch_batchbuffer(struct drm_device * dev,
  386. drm_i915_batchbuffer_t * batch,
  387. struct drm_clip_rect *cliprects)
  388. {
  389. int nbox = batch->num_cliprects;
  390. int i = 0, count;
  391. if ((batch->start | batch->used) & 0x7) {
  392. DRM_ERROR("alignment");
  393. return -EINVAL;
  394. }
  395. i915_kernel_lost_context(dev);
  396. count = nbox ? nbox : 1;
  397. for (i = 0; i < count; i++) {
  398. if (i < nbox) {
  399. int ret = i915_emit_box(dev, cliprects, i,
  400. batch->DR1, batch->DR4);
  401. if (ret)
  402. return ret;
  403. }
  404. if (!IS_I830(dev) && !IS_845G(dev)) {
  405. BEGIN_LP_RING(2);
  406. if (INTEL_INFO(dev)->gen >= 4) {
  407. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  408. OUT_RING(batch->start);
  409. } else {
  410. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  411. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  412. }
  413. ADVANCE_LP_RING();
  414. } else {
  415. BEGIN_LP_RING(4);
  416. OUT_RING(MI_BATCH_BUFFER);
  417. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  418. OUT_RING(batch->start + batch->used - 4);
  419. OUT_RING(0);
  420. ADVANCE_LP_RING();
  421. }
  422. }
  423. if (IS_G4X(dev) || IS_GEN5(dev)) {
  424. BEGIN_LP_RING(2);
  425. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  426. OUT_RING(MI_NOOP);
  427. ADVANCE_LP_RING();
  428. }
  429. i915_emit_breadcrumb(dev);
  430. return 0;
  431. }
  432. static int i915_dispatch_flip(struct drm_device * dev)
  433. {
  434. drm_i915_private_t *dev_priv = dev->dev_private;
  435. struct drm_i915_master_private *master_priv =
  436. dev->primary->master->driver_priv;
  437. if (!master_priv->sarea_priv)
  438. return -EINVAL;
  439. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  440. __func__,
  441. dev_priv->current_page,
  442. master_priv->sarea_priv->pf_current_page);
  443. i915_kernel_lost_context(dev);
  444. BEGIN_LP_RING(2);
  445. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  446. OUT_RING(0);
  447. ADVANCE_LP_RING();
  448. BEGIN_LP_RING(6);
  449. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  450. OUT_RING(0);
  451. if (dev_priv->current_page == 0) {
  452. OUT_RING(dev_priv->back_offset);
  453. dev_priv->current_page = 1;
  454. } else {
  455. OUT_RING(dev_priv->front_offset);
  456. dev_priv->current_page = 0;
  457. }
  458. OUT_RING(0);
  459. ADVANCE_LP_RING();
  460. BEGIN_LP_RING(2);
  461. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  462. OUT_RING(0);
  463. ADVANCE_LP_RING();
  464. master_priv->sarea_priv->last_enqueue = dev_priv->counter++;
  465. BEGIN_LP_RING(4);
  466. OUT_RING(MI_STORE_DWORD_INDEX);
  467. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  468. OUT_RING(dev_priv->counter);
  469. OUT_RING(0);
  470. ADVANCE_LP_RING();
  471. master_priv->sarea_priv->pf_current_page = dev_priv->current_page;
  472. return 0;
  473. }
  474. static int i915_quiescent(struct drm_device * dev)
  475. {
  476. drm_i915_private_t *dev_priv = dev->dev_private;
  477. i915_kernel_lost_context(dev);
  478. return intel_wait_ring_buffer(dev, &dev_priv->render_ring,
  479. dev_priv->render_ring.size - 8);
  480. }
  481. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  482. struct drm_file *file_priv)
  483. {
  484. int ret;
  485. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  486. mutex_lock(&dev->struct_mutex);
  487. ret = i915_quiescent(dev);
  488. mutex_unlock(&dev->struct_mutex);
  489. return ret;
  490. }
  491. static int i915_batchbuffer(struct drm_device *dev, void *data,
  492. struct drm_file *file_priv)
  493. {
  494. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  495. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  496. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  497. master_priv->sarea_priv;
  498. drm_i915_batchbuffer_t *batch = data;
  499. int ret;
  500. struct drm_clip_rect *cliprects = NULL;
  501. if (!dev_priv->allow_batchbuffer) {
  502. DRM_ERROR("Batchbuffer ioctl disabled\n");
  503. return -EINVAL;
  504. }
  505. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  506. batch->start, batch->used, batch->num_cliprects);
  507. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  508. if (batch->num_cliprects < 0)
  509. return -EINVAL;
  510. if (batch->num_cliprects) {
  511. cliprects = kcalloc(batch->num_cliprects,
  512. sizeof(struct drm_clip_rect),
  513. GFP_KERNEL);
  514. if (cliprects == NULL)
  515. return -ENOMEM;
  516. ret = copy_from_user(cliprects, batch->cliprects,
  517. batch->num_cliprects *
  518. sizeof(struct drm_clip_rect));
  519. if (ret != 0) {
  520. ret = -EFAULT;
  521. goto fail_free;
  522. }
  523. }
  524. mutex_lock(&dev->struct_mutex);
  525. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  526. mutex_unlock(&dev->struct_mutex);
  527. if (sarea_priv)
  528. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  529. fail_free:
  530. kfree(cliprects);
  531. return ret;
  532. }
  533. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  534. struct drm_file *file_priv)
  535. {
  536. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  537. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  538. drm_i915_sarea_t *sarea_priv = (drm_i915_sarea_t *)
  539. master_priv->sarea_priv;
  540. drm_i915_cmdbuffer_t *cmdbuf = data;
  541. struct drm_clip_rect *cliprects = NULL;
  542. void *batch_data;
  543. int ret;
  544. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  545. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  546. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  547. if (cmdbuf->num_cliprects < 0)
  548. return -EINVAL;
  549. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  550. if (batch_data == NULL)
  551. return -ENOMEM;
  552. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  553. if (ret != 0) {
  554. ret = -EFAULT;
  555. goto fail_batch_free;
  556. }
  557. if (cmdbuf->num_cliprects) {
  558. cliprects = kcalloc(cmdbuf->num_cliprects,
  559. sizeof(struct drm_clip_rect), GFP_KERNEL);
  560. if (cliprects == NULL) {
  561. ret = -ENOMEM;
  562. goto fail_batch_free;
  563. }
  564. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  565. cmdbuf->num_cliprects *
  566. sizeof(struct drm_clip_rect));
  567. if (ret != 0) {
  568. ret = -EFAULT;
  569. goto fail_clip_free;
  570. }
  571. }
  572. mutex_lock(&dev->struct_mutex);
  573. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  574. mutex_unlock(&dev->struct_mutex);
  575. if (ret) {
  576. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  577. goto fail_clip_free;
  578. }
  579. if (sarea_priv)
  580. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  581. fail_clip_free:
  582. kfree(cliprects);
  583. fail_batch_free:
  584. kfree(batch_data);
  585. return ret;
  586. }
  587. static int i915_flip_bufs(struct drm_device *dev, void *data,
  588. struct drm_file *file_priv)
  589. {
  590. int ret;
  591. DRM_DEBUG_DRIVER("%s\n", __func__);
  592. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  593. mutex_lock(&dev->struct_mutex);
  594. ret = i915_dispatch_flip(dev);
  595. mutex_unlock(&dev->struct_mutex);
  596. return ret;
  597. }
  598. static int i915_getparam(struct drm_device *dev, void *data,
  599. struct drm_file *file_priv)
  600. {
  601. drm_i915_private_t *dev_priv = dev->dev_private;
  602. drm_i915_getparam_t *param = data;
  603. int value;
  604. if (!dev_priv) {
  605. DRM_ERROR("called with no initialization\n");
  606. return -EINVAL;
  607. }
  608. switch (param->param) {
  609. case I915_PARAM_IRQ_ACTIVE:
  610. value = dev->pdev->irq ? 1 : 0;
  611. break;
  612. case I915_PARAM_ALLOW_BATCHBUFFER:
  613. value = dev_priv->allow_batchbuffer ? 1 : 0;
  614. break;
  615. case I915_PARAM_LAST_DISPATCH:
  616. value = READ_BREADCRUMB(dev_priv);
  617. break;
  618. case I915_PARAM_CHIPSET_ID:
  619. value = dev->pci_device;
  620. break;
  621. case I915_PARAM_HAS_GEM:
  622. value = dev_priv->has_gem;
  623. break;
  624. case I915_PARAM_NUM_FENCES_AVAIL:
  625. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  626. break;
  627. case I915_PARAM_HAS_OVERLAY:
  628. value = dev_priv->overlay ? 1 : 0;
  629. break;
  630. case I915_PARAM_HAS_PAGEFLIPPING:
  631. value = 1;
  632. break;
  633. case I915_PARAM_HAS_EXECBUF2:
  634. /* depends on GEM */
  635. value = dev_priv->has_gem;
  636. break;
  637. case I915_PARAM_HAS_BSD:
  638. value = HAS_BSD(dev);
  639. break;
  640. case I915_PARAM_HAS_BLT:
  641. value = HAS_BLT(dev);
  642. break;
  643. case I915_PARAM_HAS_COHERENT_RINGS:
  644. value = 1;
  645. break;
  646. default:
  647. DRM_DEBUG_DRIVER("Unknown parameter %d\n",
  648. param->param);
  649. return -EINVAL;
  650. }
  651. if (DRM_COPY_TO_USER(param->value, &value, sizeof(int))) {
  652. DRM_ERROR("DRM_COPY_TO_USER failed\n");
  653. return -EFAULT;
  654. }
  655. return 0;
  656. }
  657. static int i915_setparam(struct drm_device *dev, void *data,
  658. struct drm_file *file_priv)
  659. {
  660. drm_i915_private_t *dev_priv = dev->dev_private;
  661. drm_i915_setparam_t *param = data;
  662. if (!dev_priv) {
  663. DRM_ERROR("called with no initialization\n");
  664. return -EINVAL;
  665. }
  666. switch (param->param) {
  667. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  668. break;
  669. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  670. dev_priv->tex_lru_log_granularity = param->value;
  671. break;
  672. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  673. dev_priv->allow_batchbuffer = param->value;
  674. break;
  675. case I915_SETPARAM_NUM_USED_FENCES:
  676. if (param->value > dev_priv->num_fence_regs ||
  677. param->value < 0)
  678. return -EINVAL;
  679. /* Userspace can use first N regs */
  680. dev_priv->fence_reg_start = param->value;
  681. break;
  682. default:
  683. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  684. param->param);
  685. return -EINVAL;
  686. }
  687. return 0;
  688. }
  689. static int i915_set_status_page(struct drm_device *dev, void *data,
  690. struct drm_file *file_priv)
  691. {
  692. drm_i915_private_t *dev_priv = dev->dev_private;
  693. drm_i915_hws_addr_t *hws = data;
  694. struct intel_ring_buffer *ring = &dev_priv->render_ring;
  695. if (!I915_NEED_GFX_HWS(dev))
  696. return -EINVAL;
  697. if (!dev_priv) {
  698. DRM_ERROR("called with no initialization\n");
  699. return -EINVAL;
  700. }
  701. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  702. WARN(1, "tried to set status page when mode setting active\n");
  703. return 0;
  704. }
  705. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  706. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  707. dev_priv->hws_map.offset = dev->agp->base + hws->addr;
  708. dev_priv->hws_map.size = 4*1024;
  709. dev_priv->hws_map.type = 0;
  710. dev_priv->hws_map.flags = 0;
  711. dev_priv->hws_map.mtrr = 0;
  712. drm_core_ioremap_wc(&dev_priv->hws_map, dev);
  713. if (dev_priv->hws_map.handle == NULL) {
  714. i915_dma_cleanup(dev);
  715. ring->status_page.gfx_addr = 0;
  716. DRM_ERROR("can not ioremap virtual address for"
  717. " G33 hw status page\n");
  718. return -ENOMEM;
  719. }
  720. ring->status_page.page_addr = dev_priv->hws_map.handle;
  721. memset(ring->status_page.page_addr, 0, PAGE_SIZE);
  722. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  723. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  724. ring->status_page.gfx_addr);
  725. DRM_DEBUG_DRIVER("load hws at %p\n",
  726. ring->status_page.page_addr);
  727. return 0;
  728. }
  729. static int i915_get_bridge_dev(struct drm_device *dev)
  730. {
  731. struct drm_i915_private *dev_priv = dev->dev_private;
  732. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0,0));
  733. if (!dev_priv->bridge_dev) {
  734. DRM_ERROR("bridge device not found\n");
  735. return -1;
  736. }
  737. return 0;
  738. }
  739. #define MCHBAR_I915 0x44
  740. #define MCHBAR_I965 0x48
  741. #define MCHBAR_SIZE (4*4096)
  742. #define DEVEN_REG 0x54
  743. #define DEVEN_MCHBAR_EN (1 << 28)
  744. /* Allocate space for the MCH regs if needed, return nonzero on error */
  745. static int
  746. intel_alloc_mchbar_resource(struct drm_device *dev)
  747. {
  748. drm_i915_private_t *dev_priv = dev->dev_private;
  749. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  750. u32 temp_lo, temp_hi = 0;
  751. u64 mchbar_addr;
  752. int ret;
  753. if (INTEL_INFO(dev)->gen >= 4)
  754. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  755. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  756. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  757. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  758. #ifdef CONFIG_PNP
  759. if (mchbar_addr &&
  760. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  761. return 0;
  762. #endif
  763. /* Get some space for it */
  764. dev_priv->mch_res.name = "i915 MCHBAR";
  765. dev_priv->mch_res.flags = IORESOURCE_MEM;
  766. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  767. &dev_priv->mch_res,
  768. MCHBAR_SIZE, MCHBAR_SIZE,
  769. PCIBIOS_MIN_MEM,
  770. 0, pcibios_align_resource,
  771. dev_priv->bridge_dev);
  772. if (ret) {
  773. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  774. dev_priv->mch_res.start = 0;
  775. return ret;
  776. }
  777. if (INTEL_INFO(dev)->gen >= 4)
  778. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  779. upper_32_bits(dev_priv->mch_res.start));
  780. pci_write_config_dword(dev_priv->bridge_dev, reg,
  781. lower_32_bits(dev_priv->mch_res.start));
  782. return 0;
  783. }
  784. /* Setup MCHBAR if possible, return true if we should disable it again */
  785. static void
  786. intel_setup_mchbar(struct drm_device *dev)
  787. {
  788. drm_i915_private_t *dev_priv = dev->dev_private;
  789. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  790. u32 temp;
  791. bool enabled;
  792. dev_priv->mchbar_need_disable = false;
  793. if (IS_I915G(dev) || IS_I915GM(dev)) {
  794. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  795. enabled = !!(temp & DEVEN_MCHBAR_EN);
  796. } else {
  797. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  798. enabled = temp & 1;
  799. }
  800. /* If it's already enabled, don't have to do anything */
  801. if (enabled)
  802. return;
  803. if (intel_alloc_mchbar_resource(dev))
  804. return;
  805. dev_priv->mchbar_need_disable = true;
  806. /* Space is allocated or reserved, so enable it. */
  807. if (IS_I915G(dev) || IS_I915GM(dev)) {
  808. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  809. temp | DEVEN_MCHBAR_EN);
  810. } else {
  811. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  812. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  813. }
  814. }
  815. static void
  816. intel_teardown_mchbar(struct drm_device *dev)
  817. {
  818. drm_i915_private_t *dev_priv = dev->dev_private;
  819. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  820. u32 temp;
  821. if (dev_priv->mchbar_need_disable) {
  822. if (IS_I915G(dev) || IS_I915GM(dev)) {
  823. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  824. temp &= ~DEVEN_MCHBAR_EN;
  825. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  826. } else {
  827. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  828. temp &= ~1;
  829. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  830. }
  831. }
  832. if (dev_priv->mch_res.start)
  833. release_resource(&dev_priv->mch_res);
  834. }
  835. #define PTE_ADDRESS_MASK 0xfffff000
  836. #define PTE_ADDRESS_MASK_HIGH 0x000000f0 /* i915+ */
  837. #define PTE_MAPPING_TYPE_UNCACHED (0 << 1)
  838. #define PTE_MAPPING_TYPE_DCACHE (1 << 1) /* i830 only */
  839. #define PTE_MAPPING_TYPE_CACHED (3 << 1)
  840. #define PTE_MAPPING_TYPE_MASK (3 << 1)
  841. #define PTE_VALID (1 << 0)
  842. /**
  843. * i915_gtt_to_phys - take a GTT address and turn it into a physical one
  844. * @dev: drm device
  845. * @gtt_addr: address to translate
  846. *
  847. * Some chip functions require allocations from stolen space but need the
  848. * physical address of the memory in question. We use this routine
  849. * to get a physical address suitable for register programming from a given
  850. * GTT address.
  851. */
  852. static unsigned long i915_gtt_to_phys(struct drm_device *dev,
  853. unsigned long gtt_addr)
  854. {
  855. unsigned long *gtt;
  856. unsigned long entry, phys;
  857. int gtt_bar = IS_GEN2(dev) ? 1 : 0;
  858. int gtt_offset, gtt_size;
  859. if (INTEL_INFO(dev)->gen >= 4) {
  860. if (IS_G4X(dev) || INTEL_INFO(dev)->gen > 4) {
  861. gtt_offset = 2*1024*1024;
  862. gtt_size = 2*1024*1024;
  863. } else {
  864. gtt_offset = 512*1024;
  865. gtt_size = 512*1024;
  866. }
  867. } else {
  868. gtt_bar = 3;
  869. gtt_offset = 0;
  870. gtt_size = pci_resource_len(dev->pdev, gtt_bar);
  871. }
  872. gtt = ioremap_wc(pci_resource_start(dev->pdev, gtt_bar) + gtt_offset,
  873. gtt_size);
  874. if (!gtt) {
  875. DRM_ERROR("ioremap of GTT failed\n");
  876. return 0;
  877. }
  878. entry = *(volatile u32 *)(gtt + (gtt_addr / 1024));
  879. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, PTE: 0x%08lx\n", gtt_addr, entry);
  880. /* Mask out these reserved bits on this hardware. */
  881. if (INTEL_INFO(dev)->gen < 4 && !IS_G33(dev))
  882. entry &= ~PTE_ADDRESS_MASK_HIGH;
  883. /* If it's not a mapping type we know, then bail. */
  884. if ((entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_UNCACHED &&
  885. (entry & PTE_MAPPING_TYPE_MASK) != PTE_MAPPING_TYPE_CACHED) {
  886. iounmap(gtt);
  887. return 0;
  888. }
  889. if (!(entry & PTE_VALID)) {
  890. DRM_ERROR("bad GTT entry in stolen space\n");
  891. iounmap(gtt);
  892. return 0;
  893. }
  894. iounmap(gtt);
  895. phys =(entry & PTE_ADDRESS_MASK) |
  896. ((uint64_t)(entry & PTE_ADDRESS_MASK_HIGH) << (32 - 4));
  897. DRM_DEBUG_DRIVER("GTT addr: 0x%08lx, phys addr: 0x%08lx\n", gtt_addr, phys);
  898. return phys;
  899. }
  900. static void i915_warn_stolen(struct drm_device *dev)
  901. {
  902. DRM_ERROR("not enough stolen space for compressed buffer, disabling\n");
  903. DRM_ERROR("hint: you may be able to increase stolen memory size in the BIOS to avoid this\n");
  904. }
  905. static void i915_setup_compression(struct drm_device *dev, int size)
  906. {
  907. struct drm_i915_private *dev_priv = dev->dev_private;
  908. struct drm_mm_node *compressed_fb, *uninitialized_var(compressed_llb);
  909. unsigned long cfb_base;
  910. unsigned long ll_base = 0;
  911. /* Leave 1M for line length buffer & misc. */
  912. compressed_fb = drm_mm_search_free(&dev_priv->mm.vram, size, 4096, 0);
  913. if (!compressed_fb) {
  914. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  915. i915_warn_stolen(dev);
  916. return;
  917. }
  918. compressed_fb = drm_mm_get_block(compressed_fb, size, 4096);
  919. if (!compressed_fb) {
  920. i915_warn_stolen(dev);
  921. dev_priv->no_fbc_reason = FBC_STOLEN_TOO_SMALL;
  922. return;
  923. }
  924. cfb_base = i915_gtt_to_phys(dev, compressed_fb->start);
  925. if (!cfb_base) {
  926. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  927. drm_mm_put_block(compressed_fb);
  928. }
  929. if (!(IS_GM45(dev) || IS_IRONLAKE_M(dev))) {
  930. compressed_llb = drm_mm_search_free(&dev_priv->mm.vram, 4096,
  931. 4096, 0);
  932. if (!compressed_llb) {
  933. i915_warn_stolen(dev);
  934. return;
  935. }
  936. compressed_llb = drm_mm_get_block(compressed_llb, 4096, 4096);
  937. if (!compressed_llb) {
  938. i915_warn_stolen(dev);
  939. return;
  940. }
  941. ll_base = i915_gtt_to_phys(dev, compressed_llb->start);
  942. if (!ll_base) {
  943. DRM_ERROR("failed to get stolen phys addr, disabling FBC\n");
  944. drm_mm_put_block(compressed_fb);
  945. drm_mm_put_block(compressed_llb);
  946. }
  947. }
  948. dev_priv->cfb_size = size;
  949. intel_disable_fbc(dev);
  950. dev_priv->compressed_fb = compressed_fb;
  951. if (IS_IRONLAKE_M(dev))
  952. I915_WRITE(ILK_DPFC_CB_BASE, compressed_fb->start);
  953. else if (IS_GM45(dev)) {
  954. I915_WRITE(DPFC_CB_BASE, compressed_fb->start);
  955. } else {
  956. I915_WRITE(FBC_CFB_BASE, cfb_base);
  957. I915_WRITE(FBC_LL_BASE, ll_base);
  958. dev_priv->compressed_llb = compressed_llb;
  959. }
  960. DRM_DEBUG_KMS("FBC base 0x%08lx, ll base 0x%08lx, size %dM\n", cfb_base,
  961. ll_base, size >> 20);
  962. }
  963. static void i915_cleanup_compression(struct drm_device *dev)
  964. {
  965. struct drm_i915_private *dev_priv = dev->dev_private;
  966. drm_mm_put_block(dev_priv->compressed_fb);
  967. if (dev_priv->compressed_llb)
  968. drm_mm_put_block(dev_priv->compressed_llb);
  969. }
  970. /* true = enable decode, false = disable decoder */
  971. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  972. {
  973. struct drm_device *dev = cookie;
  974. intel_modeset_vga_set_state(dev, state);
  975. if (state)
  976. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  977. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  978. else
  979. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  980. }
  981. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  982. {
  983. struct drm_device *dev = pci_get_drvdata(pdev);
  984. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  985. if (state == VGA_SWITCHEROO_ON) {
  986. printk(KERN_INFO "i915: switched on\n");
  987. /* i915 resume handler doesn't set to D0 */
  988. pci_set_power_state(dev->pdev, PCI_D0);
  989. i915_resume(dev);
  990. } else {
  991. printk(KERN_ERR "i915: switched off\n");
  992. i915_suspend(dev, pmm);
  993. }
  994. }
  995. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  996. {
  997. struct drm_device *dev = pci_get_drvdata(pdev);
  998. bool can_switch;
  999. spin_lock(&dev->count_lock);
  1000. can_switch = (dev->open_count == 0);
  1001. spin_unlock(&dev->count_lock);
  1002. return can_switch;
  1003. }
  1004. static int i915_load_modeset_init(struct drm_device *dev,
  1005. unsigned long prealloc_size,
  1006. unsigned long agp_size)
  1007. {
  1008. struct drm_i915_private *dev_priv = dev->dev_private;
  1009. int ret = 0;
  1010. /* Basic memrange allocator for stolen space (aka mm.vram) */
  1011. drm_mm_init(&dev_priv->mm.vram, 0, prealloc_size);
  1012. /* Let GEM Manage from end of prealloc space to end of aperture.
  1013. *
  1014. * However, leave one page at the end still bound to the scratch page.
  1015. * There are a number of places where the hardware apparently
  1016. * prefetches past the end of the object, and we've seen multiple
  1017. * hangs with the GPU head pointer stuck in a batchbuffer bound
  1018. * at the last page of the aperture. One page should be enough to
  1019. * keep any prefetching inside of the aperture.
  1020. */
  1021. i915_gem_do_init(dev, prealloc_size, agp_size - 4096);
  1022. mutex_lock(&dev->struct_mutex);
  1023. ret = i915_gem_init_ringbuffer(dev);
  1024. mutex_unlock(&dev->struct_mutex);
  1025. if (ret)
  1026. goto out;
  1027. /* Try to set up FBC with a reasonable compressed buffer size */
  1028. if (I915_HAS_FBC(dev) && i915_powersave) {
  1029. int cfb_size;
  1030. /* Try to get an 8M buffer... */
  1031. if (prealloc_size > (9*1024*1024))
  1032. cfb_size = 8*1024*1024;
  1033. else /* fall back to 7/8 of the stolen space */
  1034. cfb_size = prealloc_size * 7 / 8;
  1035. i915_setup_compression(dev, cfb_size);
  1036. }
  1037. /* Allow hardware batchbuffers unless told otherwise.
  1038. */
  1039. dev_priv->allow_batchbuffer = 1;
  1040. ret = intel_parse_bios(dev);
  1041. if (ret)
  1042. DRM_INFO("failed to find VBIOS tables\n");
  1043. /* if we have > 1 VGA cards, then disable the radeon VGA resources */
  1044. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1045. if (ret)
  1046. goto cleanup_ringbuffer;
  1047. intel_register_dsm_handler();
  1048. ret = vga_switcheroo_register_client(dev->pdev,
  1049. i915_switcheroo_set_state,
  1050. i915_switcheroo_can_switch);
  1051. if (ret)
  1052. goto cleanup_vga_client;
  1053. /* IIR "flip pending" bit means done if this bit is set */
  1054. if (IS_GEN3(dev) && (I915_READ(ECOSKPD) & ECO_FLIP_DONE))
  1055. dev_priv->flip_pending_is_done = true;
  1056. intel_modeset_init(dev);
  1057. ret = drm_irq_install(dev);
  1058. if (ret)
  1059. goto cleanup_vga_switcheroo;
  1060. /* Always safe in the mode setting case. */
  1061. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1062. dev->vblank_disable_allowed = 1;
  1063. ret = intel_fbdev_init(dev);
  1064. if (ret)
  1065. goto cleanup_irq;
  1066. drm_kms_helper_poll_init(dev);
  1067. /* We're off and running w/KMS */
  1068. dev_priv->mm.suspended = 0;
  1069. return 0;
  1070. cleanup_irq:
  1071. drm_irq_uninstall(dev);
  1072. cleanup_vga_switcheroo:
  1073. vga_switcheroo_unregister_client(dev->pdev);
  1074. cleanup_vga_client:
  1075. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1076. cleanup_ringbuffer:
  1077. mutex_lock(&dev->struct_mutex);
  1078. i915_gem_cleanup_ringbuffer(dev);
  1079. mutex_unlock(&dev->struct_mutex);
  1080. out:
  1081. return ret;
  1082. }
  1083. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1084. {
  1085. struct drm_i915_master_private *master_priv;
  1086. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1087. if (!master_priv)
  1088. return -ENOMEM;
  1089. master->driver_priv = master_priv;
  1090. return 0;
  1091. }
  1092. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1093. {
  1094. struct drm_i915_master_private *master_priv = master->driver_priv;
  1095. if (!master_priv)
  1096. return;
  1097. kfree(master_priv);
  1098. master->driver_priv = NULL;
  1099. }
  1100. static void i915_pineview_get_mem_freq(struct drm_device *dev)
  1101. {
  1102. drm_i915_private_t *dev_priv = dev->dev_private;
  1103. u32 tmp;
  1104. tmp = I915_READ(CLKCFG);
  1105. switch (tmp & CLKCFG_FSB_MASK) {
  1106. case CLKCFG_FSB_533:
  1107. dev_priv->fsb_freq = 533; /* 133*4 */
  1108. break;
  1109. case CLKCFG_FSB_800:
  1110. dev_priv->fsb_freq = 800; /* 200*4 */
  1111. break;
  1112. case CLKCFG_FSB_667:
  1113. dev_priv->fsb_freq = 667; /* 167*4 */
  1114. break;
  1115. case CLKCFG_FSB_400:
  1116. dev_priv->fsb_freq = 400; /* 100*4 */
  1117. break;
  1118. }
  1119. switch (tmp & CLKCFG_MEM_MASK) {
  1120. case CLKCFG_MEM_533:
  1121. dev_priv->mem_freq = 533;
  1122. break;
  1123. case CLKCFG_MEM_667:
  1124. dev_priv->mem_freq = 667;
  1125. break;
  1126. case CLKCFG_MEM_800:
  1127. dev_priv->mem_freq = 800;
  1128. break;
  1129. }
  1130. /* detect pineview DDR3 setting */
  1131. tmp = I915_READ(CSHRDDR3CTL);
  1132. dev_priv->is_ddr3 = (tmp & CSHRDDR3CTL_DDR3) ? 1 : 0;
  1133. }
  1134. static void i915_ironlake_get_mem_freq(struct drm_device *dev)
  1135. {
  1136. drm_i915_private_t *dev_priv = dev->dev_private;
  1137. u16 ddrpll, csipll;
  1138. ddrpll = I915_READ16(DDRMPLL1);
  1139. csipll = I915_READ16(CSIPLL0);
  1140. switch (ddrpll & 0xff) {
  1141. case 0xc:
  1142. dev_priv->mem_freq = 800;
  1143. break;
  1144. case 0x10:
  1145. dev_priv->mem_freq = 1066;
  1146. break;
  1147. case 0x14:
  1148. dev_priv->mem_freq = 1333;
  1149. break;
  1150. case 0x18:
  1151. dev_priv->mem_freq = 1600;
  1152. break;
  1153. default:
  1154. DRM_DEBUG_DRIVER("unknown memory frequency 0x%02x\n",
  1155. ddrpll & 0xff);
  1156. dev_priv->mem_freq = 0;
  1157. break;
  1158. }
  1159. dev_priv->r_t = dev_priv->mem_freq;
  1160. switch (csipll & 0x3ff) {
  1161. case 0x00c:
  1162. dev_priv->fsb_freq = 3200;
  1163. break;
  1164. case 0x00e:
  1165. dev_priv->fsb_freq = 3733;
  1166. break;
  1167. case 0x010:
  1168. dev_priv->fsb_freq = 4266;
  1169. break;
  1170. case 0x012:
  1171. dev_priv->fsb_freq = 4800;
  1172. break;
  1173. case 0x014:
  1174. dev_priv->fsb_freq = 5333;
  1175. break;
  1176. case 0x016:
  1177. dev_priv->fsb_freq = 5866;
  1178. break;
  1179. case 0x018:
  1180. dev_priv->fsb_freq = 6400;
  1181. break;
  1182. default:
  1183. DRM_DEBUG_DRIVER("unknown fsb frequency 0x%04x\n",
  1184. csipll & 0x3ff);
  1185. dev_priv->fsb_freq = 0;
  1186. break;
  1187. }
  1188. if (dev_priv->fsb_freq == 3200) {
  1189. dev_priv->c_m = 0;
  1190. } else if (dev_priv->fsb_freq > 3200 && dev_priv->fsb_freq <= 4800) {
  1191. dev_priv->c_m = 1;
  1192. } else {
  1193. dev_priv->c_m = 2;
  1194. }
  1195. }
  1196. struct v_table {
  1197. u8 vid;
  1198. unsigned long vd; /* in .1 mil */
  1199. unsigned long vm; /* in .1 mil */
  1200. u8 pvid;
  1201. };
  1202. static struct v_table v_table[] = {
  1203. { 0, 16125, 15000, 0x7f, },
  1204. { 1, 16000, 14875, 0x7e, },
  1205. { 2, 15875, 14750, 0x7d, },
  1206. { 3, 15750, 14625, 0x7c, },
  1207. { 4, 15625, 14500, 0x7b, },
  1208. { 5, 15500, 14375, 0x7a, },
  1209. { 6, 15375, 14250, 0x79, },
  1210. { 7, 15250, 14125, 0x78, },
  1211. { 8, 15125, 14000, 0x77, },
  1212. { 9, 15000, 13875, 0x76, },
  1213. { 10, 14875, 13750, 0x75, },
  1214. { 11, 14750, 13625, 0x74, },
  1215. { 12, 14625, 13500, 0x73, },
  1216. { 13, 14500, 13375, 0x72, },
  1217. { 14, 14375, 13250, 0x71, },
  1218. { 15, 14250, 13125, 0x70, },
  1219. { 16, 14125, 13000, 0x6f, },
  1220. { 17, 14000, 12875, 0x6e, },
  1221. { 18, 13875, 12750, 0x6d, },
  1222. { 19, 13750, 12625, 0x6c, },
  1223. { 20, 13625, 12500, 0x6b, },
  1224. { 21, 13500, 12375, 0x6a, },
  1225. { 22, 13375, 12250, 0x69, },
  1226. { 23, 13250, 12125, 0x68, },
  1227. { 24, 13125, 12000, 0x67, },
  1228. { 25, 13000, 11875, 0x66, },
  1229. { 26, 12875, 11750, 0x65, },
  1230. { 27, 12750, 11625, 0x64, },
  1231. { 28, 12625, 11500, 0x63, },
  1232. { 29, 12500, 11375, 0x62, },
  1233. { 30, 12375, 11250, 0x61, },
  1234. { 31, 12250, 11125, 0x60, },
  1235. { 32, 12125, 11000, 0x5f, },
  1236. { 33, 12000, 10875, 0x5e, },
  1237. { 34, 11875, 10750, 0x5d, },
  1238. { 35, 11750, 10625, 0x5c, },
  1239. { 36, 11625, 10500, 0x5b, },
  1240. { 37, 11500, 10375, 0x5a, },
  1241. { 38, 11375, 10250, 0x59, },
  1242. { 39, 11250, 10125, 0x58, },
  1243. { 40, 11125, 10000, 0x57, },
  1244. { 41, 11000, 9875, 0x56, },
  1245. { 42, 10875, 9750, 0x55, },
  1246. { 43, 10750, 9625, 0x54, },
  1247. { 44, 10625, 9500, 0x53, },
  1248. { 45, 10500, 9375, 0x52, },
  1249. { 46, 10375, 9250, 0x51, },
  1250. { 47, 10250, 9125, 0x50, },
  1251. { 48, 10125, 9000, 0x4f, },
  1252. { 49, 10000, 8875, 0x4e, },
  1253. { 50, 9875, 8750, 0x4d, },
  1254. { 51, 9750, 8625, 0x4c, },
  1255. { 52, 9625, 8500, 0x4b, },
  1256. { 53, 9500, 8375, 0x4a, },
  1257. { 54, 9375, 8250, 0x49, },
  1258. { 55, 9250, 8125, 0x48, },
  1259. { 56, 9125, 8000, 0x47, },
  1260. { 57, 9000, 7875, 0x46, },
  1261. { 58, 8875, 7750, 0x45, },
  1262. { 59, 8750, 7625, 0x44, },
  1263. { 60, 8625, 7500, 0x43, },
  1264. { 61, 8500, 7375, 0x42, },
  1265. { 62, 8375, 7250, 0x41, },
  1266. { 63, 8250, 7125, 0x40, },
  1267. { 64, 8125, 7000, 0x3f, },
  1268. { 65, 8000, 6875, 0x3e, },
  1269. { 66, 7875, 6750, 0x3d, },
  1270. { 67, 7750, 6625, 0x3c, },
  1271. { 68, 7625, 6500, 0x3b, },
  1272. { 69, 7500, 6375, 0x3a, },
  1273. { 70, 7375, 6250, 0x39, },
  1274. { 71, 7250, 6125, 0x38, },
  1275. { 72, 7125, 6000, 0x37, },
  1276. { 73, 7000, 5875, 0x36, },
  1277. { 74, 6875, 5750, 0x35, },
  1278. { 75, 6750, 5625, 0x34, },
  1279. { 76, 6625, 5500, 0x33, },
  1280. { 77, 6500, 5375, 0x32, },
  1281. { 78, 6375, 5250, 0x31, },
  1282. { 79, 6250, 5125, 0x30, },
  1283. { 80, 6125, 5000, 0x2f, },
  1284. { 81, 6000, 4875, 0x2e, },
  1285. { 82, 5875, 4750, 0x2d, },
  1286. { 83, 5750, 4625, 0x2c, },
  1287. { 84, 5625, 4500, 0x2b, },
  1288. { 85, 5500, 4375, 0x2a, },
  1289. { 86, 5375, 4250, 0x29, },
  1290. { 87, 5250, 4125, 0x28, },
  1291. { 88, 5125, 4000, 0x27, },
  1292. { 89, 5000, 3875, 0x26, },
  1293. { 90, 4875, 3750, 0x25, },
  1294. { 91, 4750, 3625, 0x24, },
  1295. { 92, 4625, 3500, 0x23, },
  1296. { 93, 4500, 3375, 0x22, },
  1297. { 94, 4375, 3250, 0x21, },
  1298. { 95, 4250, 3125, 0x20, },
  1299. { 96, 4125, 3000, 0x1f, },
  1300. { 97, 4125, 3000, 0x1e, },
  1301. { 98, 4125, 3000, 0x1d, },
  1302. { 99, 4125, 3000, 0x1c, },
  1303. { 100, 4125, 3000, 0x1b, },
  1304. { 101, 4125, 3000, 0x1a, },
  1305. { 102, 4125, 3000, 0x19, },
  1306. { 103, 4125, 3000, 0x18, },
  1307. { 104, 4125, 3000, 0x17, },
  1308. { 105, 4125, 3000, 0x16, },
  1309. { 106, 4125, 3000, 0x15, },
  1310. { 107, 4125, 3000, 0x14, },
  1311. { 108, 4125, 3000, 0x13, },
  1312. { 109, 4125, 3000, 0x12, },
  1313. { 110, 4125, 3000, 0x11, },
  1314. { 111, 4125, 3000, 0x10, },
  1315. { 112, 4125, 3000, 0x0f, },
  1316. { 113, 4125, 3000, 0x0e, },
  1317. { 114, 4125, 3000, 0x0d, },
  1318. { 115, 4125, 3000, 0x0c, },
  1319. { 116, 4125, 3000, 0x0b, },
  1320. { 117, 4125, 3000, 0x0a, },
  1321. { 118, 4125, 3000, 0x09, },
  1322. { 119, 4125, 3000, 0x08, },
  1323. { 120, 1125, 0, 0x07, },
  1324. { 121, 1000, 0, 0x06, },
  1325. { 122, 875, 0, 0x05, },
  1326. { 123, 750, 0, 0x04, },
  1327. { 124, 625, 0, 0x03, },
  1328. { 125, 500, 0, 0x02, },
  1329. { 126, 375, 0, 0x01, },
  1330. { 127, 0, 0, 0x00, },
  1331. };
  1332. struct cparams {
  1333. int i;
  1334. int t;
  1335. int m;
  1336. int c;
  1337. };
  1338. static struct cparams cparams[] = {
  1339. { 1, 1333, 301, 28664 },
  1340. { 1, 1066, 294, 24460 },
  1341. { 1, 800, 294, 25192 },
  1342. { 0, 1333, 276, 27605 },
  1343. { 0, 1066, 276, 27605 },
  1344. { 0, 800, 231, 23784 },
  1345. };
  1346. unsigned long i915_chipset_val(struct drm_i915_private *dev_priv)
  1347. {
  1348. u64 total_count, diff, ret;
  1349. u32 count1, count2, count3, m = 0, c = 0;
  1350. unsigned long now = jiffies_to_msecs(jiffies), diff1;
  1351. int i;
  1352. diff1 = now - dev_priv->last_time1;
  1353. count1 = I915_READ(DMIEC);
  1354. count2 = I915_READ(DDREC);
  1355. count3 = I915_READ(CSIEC);
  1356. total_count = count1 + count2 + count3;
  1357. /* FIXME: handle per-counter overflow */
  1358. if (total_count < dev_priv->last_count1) {
  1359. diff = ~0UL - dev_priv->last_count1;
  1360. diff += total_count;
  1361. } else {
  1362. diff = total_count - dev_priv->last_count1;
  1363. }
  1364. for (i = 0; i < ARRAY_SIZE(cparams); i++) {
  1365. if (cparams[i].i == dev_priv->c_m &&
  1366. cparams[i].t == dev_priv->r_t) {
  1367. m = cparams[i].m;
  1368. c = cparams[i].c;
  1369. break;
  1370. }
  1371. }
  1372. diff = div_u64(diff, diff1);
  1373. ret = ((m * diff) + c);
  1374. ret = div_u64(ret, 10);
  1375. dev_priv->last_count1 = total_count;
  1376. dev_priv->last_time1 = now;
  1377. return ret;
  1378. }
  1379. unsigned long i915_mch_val(struct drm_i915_private *dev_priv)
  1380. {
  1381. unsigned long m, x, b;
  1382. u32 tsfs;
  1383. tsfs = I915_READ(TSFS);
  1384. m = ((tsfs & TSFS_SLOPE_MASK) >> TSFS_SLOPE_SHIFT);
  1385. x = I915_READ8(TR1);
  1386. b = tsfs & TSFS_INTR_MASK;
  1387. return ((m * x) / 127) - b;
  1388. }
  1389. static unsigned long pvid_to_extvid(struct drm_i915_private *dev_priv, u8 pxvid)
  1390. {
  1391. unsigned long val = 0;
  1392. int i;
  1393. for (i = 0; i < ARRAY_SIZE(v_table); i++) {
  1394. if (v_table[i].pvid == pxvid) {
  1395. if (IS_MOBILE(dev_priv->dev))
  1396. val = v_table[i].vm;
  1397. else
  1398. val = v_table[i].vd;
  1399. }
  1400. }
  1401. return val;
  1402. }
  1403. void i915_update_gfx_val(struct drm_i915_private *dev_priv)
  1404. {
  1405. struct timespec now, diff1;
  1406. u64 diff;
  1407. unsigned long diffms;
  1408. u32 count;
  1409. getrawmonotonic(&now);
  1410. diff1 = timespec_sub(now, dev_priv->last_time2);
  1411. /* Don't divide by 0 */
  1412. diffms = diff1.tv_sec * 1000 + diff1.tv_nsec / 1000000;
  1413. if (!diffms)
  1414. return;
  1415. count = I915_READ(GFXEC);
  1416. if (count < dev_priv->last_count2) {
  1417. diff = ~0UL - dev_priv->last_count2;
  1418. diff += count;
  1419. } else {
  1420. diff = count - dev_priv->last_count2;
  1421. }
  1422. dev_priv->last_count2 = count;
  1423. dev_priv->last_time2 = now;
  1424. /* More magic constants... */
  1425. diff = diff * 1181;
  1426. diff = div_u64(diff, diffms * 10);
  1427. dev_priv->gfx_power = diff;
  1428. }
  1429. unsigned long i915_gfx_val(struct drm_i915_private *dev_priv)
  1430. {
  1431. unsigned long t, corr, state1, corr2, state2;
  1432. u32 pxvid, ext_v;
  1433. pxvid = I915_READ(PXVFREQ_BASE + (dev_priv->cur_delay * 4));
  1434. pxvid = (pxvid >> 24) & 0x7f;
  1435. ext_v = pvid_to_extvid(dev_priv, pxvid);
  1436. state1 = ext_v;
  1437. t = i915_mch_val(dev_priv);
  1438. /* Revel in the empirically derived constants */
  1439. /* Correction factor in 1/100000 units */
  1440. if (t > 80)
  1441. corr = ((t * 2349) + 135940);
  1442. else if (t >= 50)
  1443. corr = ((t * 964) + 29317);
  1444. else /* < 50 */
  1445. corr = ((t * 301) + 1004);
  1446. corr = corr * ((150142 * state1) / 10000 - 78642);
  1447. corr /= 100000;
  1448. corr2 = (corr * dev_priv->corr);
  1449. state2 = (corr2 * state1) / 10000;
  1450. state2 /= 100; /* convert to mW */
  1451. i915_update_gfx_val(dev_priv);
  1452. return dev_priv->gfx_power + state2;
  1453. }
  1454. /* Global for IPS driver to get at the current i915 device */
  1455. static struct drm_i915_private *i915_mch_dev;
  1456. /*
  1457. * Lock protecting IPS related data structures
  1458. * - i915_mch_dev
  1459. * - dev_priv->max_delay
  1460. * - dev_priv->min_delay
  1461. * - dev_priv->fmax
  1462. * - dev_priv->gpu_busy
  1463. */
  1464. static DEFINE_SPINLOCK(mchdev_lock);
  1465. /**
  1466. * i915_read_mch_val - return value for IPS use
  1467. *
  1468. * Calculate and return a value for the IPS driver to use when deciding whether
  1469. * we have thermal and power headroom to increase CPU or GPU power budget.
  1470. */
  1471. unsigned long i915_read_mch_val(void)
  1472. {
  1473. struct drm_i915_private *dev_priv;
  1474. unsigned long chipset_val, graphics_val, ret = 0;
  1475. spin_lock(&mchdev_lock);
  1476. if (!i915_mch_dev)
  1477. goto out_unlock;
  1478. dev_priv = i915_mch_dev;
  1479. chipset_val = i915_chipset_val(dev_priv);
  1480. graphics_val = i915_gfx_val(dev_priv);
  1481. ret = chipset_val + graphics_val;
  1482. out_unlock:
  1483. spin_unlock(&mchdev_lock);
  1484. return ret;
  1485. }
  1486. EXPORT_SYMBOL_GPL(i915_read_mch_val);
  1487. /**
  1488. * i915_gpu_raise - raise GPU frequency limit
  1489. *
  1490. * Raise the limit; IPS indicates we have thermal headroom.
  1491. */
  1492. bool i915_gpu_raise(void)
  1493. {
  1494. struct drm_i915_private *dev_priv;
  1495. bool ret = true;
  1496. spin_lock(&mchdev_lock);
  1497. if (!i915_mch_dev) {
  1498. ret = false;
  1499. goto out_unlock;
  1500. }
  1501. dev_priv = i915_mch_dev;
  1502. if (dev_priv->max_delay > dev_priv->fmax)
  1503. dev_priv->max_delay--;
  1504. out_unlock:
  1505. spin_unlock(&mchdev_lock);
  1506. return ret;
  1507. }
  1508. EXPORT_SYMBOL_GPL(i915_gpu_raise);
  1509. /**
  1510. * i915_gpu_lower - lower GPU frequency limit
  1511. *
  1512. * IPS indicates we're close to a thermal limit, so throttle back the GPU
  1513. * frequency maximum.
  1514. */
  1515. bool i915_gpu_lower(void)
  1516. {
  1517. struct drm_i915_private *dev_priv;
  1518. bool ret = true;
  1519. spin_lock(&mchdev_lock);
  1520. if (!i915_mch_dev) {
  1521. ret = false;
  1522. goto out_unlock;
  1523. }
  1524. dev_priv = i915_mch_dev;
  1525. if (dev_priv->max_delay < dev_priv->min_delay)
  1526. dev_priv->max_delay++;
  1527. out_unlock:
  1528. spin_unlock(&mchdev_lock);
  1529. return ret;
  1530. }
  1531. EXPORT_SYMBOL_GPL(i915_gpu_lower);
  1532. /**
  1533. * i915_gpu_busy - indicate GPU business to IPS
  1534. *
  1535. * Tell the IPS driver whether or not the GPU is busy.
  1536. */
  1537. bool i915_gpu_busy(void)
  1538. {
  1539. struct drm_i915_private *dev_priv;
  1540. bool ret = false;
  1541. spin_lock(&mchdev_lock);
  1542. if (!i915_mch_dev)
  1543. goto out_unlock;
  1544. dev_priv = i915_mch_dev;
  1545. ret = dev_priv->busy;
  1546. out_unlock:
  1547. spin_unlock(&mchdev_lock);
  1548. return ret;
  1549. }
  1550. EXPORT_SYMBOL_GPL(i915_gpu_busy);
  1551. /**
  1552. * i915_gpu_turbo_disable - disable graphics turbo
  1553. *
  1554. * Disable graphics turbo by resetting the max frequency and setting the
  1555. * current frequency to the default.
  1556. */
  1557. bool i915_gpu_turbo_disable(void)
  1558. {
  1559. struct drm_i915_private *dev_priv;
  1560. bool ret = true;
  1561. spin_lock(&mchdev_lock);
  1562. if (!i915_mch_dev) {
  1563. ret = false;
  1564. goto out_unlock;
  1565. }
  1566. dev_priv = i915_mch_dev;
  1567. dev_priv->max_delay = dev_priv->fstart;
  1568. if (!ironlake_set_drps(dev_priv->dev, dev_priv->fstart))
  1569. ret = false;
  1570. out_unlock:
  1571. spin_unlock(&mchdev_lock);
  1572. return ret;
  1573. }
  1574. EXPORT_SYMBOL_GPL(i915_gpu_turbo_disable);
  1575. /**
  1576. * i915_driver_load - setup chip and create an initial config
  1577. * @dev: DRM device
  1578. * @flags: startup flags
  1579. *
  1580. * The driver load routine has to do several things:
  1581. * - drive output discovery via intel_modeset_init()
  1582. * - initialize the memory manager
  1583. * - allocate initial config memory
  1584. * - setup the DRM framebuffer with the allocated memory
  1585. */
  1586. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1587. {
  1588. struct drm_i915_private *dev_priv;
  1589. resource_size_t base, size;
  1590. int ret = 0, mmio_bar;
  1591. uint32_t agp_size, prealloc_size;
  1592. /* i915 has 4 more counters */
  1593. dev->counters += 4;
  1594. dev->types[6] = _DRM_STAT_IRQ;
  1595. dev->types[7] = _DRM_STAT_PRIMARY;
  1596. dev->types[8] = _DRM_STAT_SECONDARY;
  1597. dev->types[9] = _DRM_STAT_DMA;
  1598. dev_priv = kzalloc(sizeof(drm_i915_private_t), GFP_KERNEL);
  1599. if (dev_priv == NULL)
  1600. return -ENOMEM;
  1601. dev->dev_private = (void *)dev_priv;
  1602. dev_priv->dev = dev;
  1603. dev_priv->info = (struct intel_device_info *) flags;
  1604. /* Add register map (needed for suspend/resume) */
  1605. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1606. base = pci_resource_start(dev->pdev, mmio_bar);
  1607. size = pci_resource_len(dev->pdev, mmio_bar);
  1608. if (i915_get_bridge_dev(dev)) {
  1609. ret = -EIO;
  1610. goto free_priv;
  1611. }
  1612. /* overlay on gen2 is broken and can't address above 1G */
  1613. if (IS_GEN2(dev))
  1614. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1615. dev_priv->regs = ioremap(base, size);
  1616. if (!dev_priv->regs) {
  1617. DRM_ERROR("failed to map registers\n");
  1618. ret = -EIO;
  1619. goto put_bridge;
  1620. }
  1621. dev_priv->mm.gtt_mapping =
  1622. io_mapping_create_wc(dev->agp->base,
  1623. dev->agp->agp_info.aper_size * 1024*1024);
  1624. if (dev_priv->mm.gtt_mapping == NULL) {
  1625. ret = -EIO;
  1626. goto out_rmmap;
  1627. }
  1628. /* Set up a WC MTRR for non-PAT systems. This is more common than
  1629. * one would think, because the kernel disables PAT on first
  1630. * generation Core chips because WC PAT gets overridden by a UC
  1631. * MTRR if present. Even if a UC MTRR isn't present.
  1632. */
  1633. dev_priv->mm.gtt_mtrr = mtrr_add(dev->agp->base,
  1634. dev->agp->agp_info.aper_size *
  1635. 1024 * 1024,
  1636. MTRR_TYPE_WRCOMB, 1);
  1637. if (dev_priv->mm.gtt_mtrr < 0) {
  1638. DRM_INFO("MTRR allocation failed. Graphics "
  1639. "performance may suffer.\n");
  1640. }
  1641. dev_priv->mm.gtt = intel_gtt_get();
  1642. if (!dev_priv->mm.gtt) {
  1643. DRM_ERROR("Failed to initialize GTT\n");
  1644. ret = -ENODEV;
  1645. goto out_iomapfree;
  1646. }
  1647. prealloc_size = dev_priv->mm.gtt->gtt_stolen_entries << PAGE_SHIFT;
  1648. agp_size = dev_priv->mm.gtt->gtt_mappable_entries << PAGE_SHIFT;
  1649. /* The i915 workqueue is primarily used for batched retirement of
  1650. * requests (and thus managing bo) once the task has been completed
  1651. * by the GPU. i915_gem_retire_requests() is called directly when we
  1652. * need high-priority retirement, such as waiting for an explicit
  1653. * bo.
  1654. *
  1655. * It is also used for periodic low-priority events, such as
  1656. * idle-timers and hangcheck.
  1657. *
  1658. * All tasks on the workqueue are expected to acquire the dev mutex
  1659. * so there is no point in running more than one instance of the
  1660. * workqueue at any time: max_active = 1 and NON_REENTRANT.
  1661. */
  1662. dev_priv->wq = alloc_workqueue("i915",
  1663. WQ_UNBOUND | WQ_NON_REENTRANT,
  1664. 1);
  1665. if (dev_priv->wq == NULL) {
  1666. DRM_ERROR("Failed to create our workqueue.\n");
  1667. ret = -ENOMEM;
  1668. goto out_iomapfree;
  1669. }
  1670. /* enable GEM by default */
  1671. dev_priv->has_gem = 1;
  1672. if (prealloc_size > agp_size * 3 / 4) {
  1673. DRM_ERROR("Detected broken video BIOS with %d/%dkB of video "
  1674. "memory stolen.\n",
  1675. prealloc_size / 1024, agp_size / 1024);
  1676. DRM_ERROR("Disabling GEM. (try reducing stolen memory or "
  1677. "updating the BIOS to fix).\n");
  1678. dev_priv->has_gem = 0;
  1679. }
  1680. if (dev_priv->has_gem == 0 &&
  1681. drm_core_check_feature(dev, DRIVER_MODESET)) {
  1682. DRM_ERROR("kernel modesetting requires GEM, disabling driver.\n");
  1683. ret = -ENODEV;
  1684. goto out_iomapfree;
  1685. }
  1686. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1687. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1688. if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev)) {
  1689. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1690. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1691. }
  1692. /* Try to make sure MCHBAR is enabled before poking at it */
  1693. intel_setup_mchbar(dev);
  1694. intel_setup_gmbus(dev);
  1695. intel_opregion_setup(dev);
  1696. /* Make sure the bios did its job and set up vital registers */
  1697. intel_setup_bios(dev);
  1698. i915_gem_load(dev);
  1699. /* Init HWS */
  1700. if (!I915_NEED_GFX_HWS(dev)) {
  1701. ret = i915_init_phys_hws(dev);
  1702. if (ret != 0)
  1703. goto out_workqueue_free;
  1704. }
  1705. if (IS_PINEVIEW(dev))
  1706. i915_pineview_get_mem_freq(dev);
  1707. else if (IS_GEN5(dev))
  1708. i915_ironlake_get_mem_freq(dev);
  1709. /* On the 945G/GM, the chipset reports the MSI capability on the
  1710. * integrated graphics even though the support isn't actually there
  1711. * according to the published specs. It doesn't appear to function
  1712. * correctly in testing on 945G.
  1713. * This may be a side effect of MSI having been made available for PEG
  1714. * and the registers being closely associated.
  1715. *
  1716. * According to chipset errata, on the 965GM, MSI interrupts may
  1717. * be lost or delayed, but we use them anyways to avoid
  1718. * stuck interrupts on some machines.
  1719. */
  1720. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1721. pci_enable_msi(dev->pdev);
  1722. spin_lock_init(&dev_priv->user_irq_lock);
  1723. spin_lock_init(&dev_priv->error_lock);
  1724. dev_priv->trace_irq_seqno = 0;
  1725. ret = drm_vblank_init(dev, I915_NUM_PIPE);
  1726. if (ret) {
  1727. (void) i915_driver_unload(dev);
  1728. return ret;
  1729. }
  1730. /* Start out suspended */
  1731. dev_priv->mm.suspended = 1;
  1732. intel_detect_pch(dev);
  1733. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1734. ret = i915_load_modeset_init(dev, prealloc_size, agp_size);
  1735. if (ret < 0) {
  1736. DRM_ERROR("failed to init modeset\n");
  1737. goto out_workqueue_free;
  1738. }
  1739. }
  1740. /* Must be done after probing outputs */
  1741. intel_opregion_init(dev);
  1742. acpi_video_register();
  1743. setup_timer(&dev_priv->hangcheck_timer, i915_hangcheck_elapsed,
  1744. (unsigned long) dev);
  1745. spin_lock(&mchdev_lock);
  1746. i915_mch_dev = dev_priv;
  1747. dev_priv->mchdev_lock = &mchdev_lock;
  1748. spin_unlock(&mchdev_lock);
  1749. return 0;
  1750. out_workqueue_free:
  1751. destroy_workqueue(dev_priv->wq);
  1752. out_iomapfree:
  1753. io_mapping_free(dev_priv->mm.gtt_mapping);
  1754. out_rmmap:
  1755. iounmap(dev_priv->regs);
  1756. put_bridge:
  1757. pci_dev_put(dev_priv->bridge_dev);
  1758. free_priv:
  1759. kfree(dev_priv);
  1760. return ret;
  1761. }
  1762. int i915_driver_unload(struct drm_device *dev)
  1763. {
  1764. struct drm_i915_private *dev_priv = dev->dev_private;
  1765. int ret;
  1766. spin_lock(&mchdev_lock);
  1767. i915_mch_dev = NULL;
  1768. spin_unlock(&mchdev_lock);
  1769. mutex_lock(&dev->struct_mutex);
  1770. ret = i915_gpu_idle(dev);
  1771. if (ret)
  1772. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1773. mutex_unlock(&dev->struct_mutex);
  1774. /* Cancel the retire work handler, which should be idle now. */
  1775. cancel_delayed_work_sync(&dev_priv->mm.retire_work);
  1776. io_mapping_free(dev_priv->mm.gtt_mapping);
  1777. if (dev_priv->mm.gtt_mtrr >= 0) {
  1778. mtrr_del(dev_priv->mm.gtt_mtrr, dev->agp->base,
  1779. dev->agp->agp_info.aper_size * 1024 * 1024);
  1780. dev_priv->mm.gtt_mtrr = -1;
  1781. }
  1782. acpi_video_unregister();
  1783. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1784. intel_fbdev_fini(dev);
  1785. intel_modeset_cleanup(dev);
  1786. /*
  1787. * free the memory space allocated for the child device
  1788. * config parsed from VBT
  1789. */
  1790. if (dev_priv->child_dev && dev_priv->child_dev_num) {
  1791. kfree(dev_priv->child_dev);
  1792. dev_priv->child_dev = NULL;
  1793. dev_priv->child_dev_num = 0;
  1794. }
  1795. vga_switcheroo_unregister_client(dev->pdev);
  1796. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1797. }
  1798. /* Free error state after interrupts are fully disabled. */
  1799. del_timer_sync(&dev_priv->hangcheck_timer);
  1800. cancel_work_sync(&dev_priv->error_work);
  1801. i915_destroy_error_state(dev);
  1802. if (dev->pdev->msi_enabled)
  1803. pci_disable_msi(dev->pdev);
  1804. intel_opregion_fini(dev);
  1805. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1806. /* Flush any outstanding unpin_work. */
  1807. flush_workqueue(dev_priv->wq);
  1808. i915_gem_free_all_phys_object(dev);
  1809. mutex_lock(&dev->struct_mutex);
  1810. i915_gem_cleanup_ringbuffer(dev);
  1811. mutex_unlock(&dev->struct_mutex);
  1812. if (I915_HAS_FBC(dev) && i915_powersave)
  1813. i915_cleanup_compression(dev);
  1814. drm_mm_takedown(&dev_priv->mm.vram);
  1815. intel_cleanup_overlay(dev);
  1816. if (!I915_NEED_GFX_HWS(dev))
  1817. i915_free_hws(dev);
  1818. }
  1819. if (dev_priv->regs != NULL)
  1820. iounmap(dev_priv->regs);
  1821. intel_teardown_gmbus(dev);
  1822. intel_teardown_mchbar(dev);
  1823. destroy_workqueue(dev_priv->wq);
  1824. pci_dev_put(dev_priv->bridge_dev);
  1825. kfree(dev->dev_private);
  1826. return 0;
  1827. }
  1828. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1829. {
  1830. struct drm_i915_file_private *file_priv;
  1831. DRM_DEBUG_DRIVER("\n");
  1832. file_priv = kmalloc(sizeof(*file_priv), GFP_KERNEL);
  1833. if (!file_priv)
  1834. return -ENOMEM;
  1835. file->driver_priv = file_priv;
  1836. spin_lock_init(&file_priv->mm.lock);
  1837. INIT_LIST_HEAD(&file_priv->mm.request_list);
  1838. return 0;
  1839. }
  1840. /**
  1841. * i915_driver_lastclose - clean up after all DRM clients have exited
  1842. * @dev: DRM device
  1843. *
  1844. * Take care of cleaning up after all DRM clients have exited. In the
  1845. * mode setting case, we want to restore the kernel's initial mode (just
  1846. * in case the last client left us in a bad state).
  1847. *
  1848. * Additionally, in the non-mode setting case, we'll tear down the AGP
  1849. * and DMA structures, since the kernel won't be using them, and clea
  1850. * up any GEM state.
  1851. */
  1852. void i915_driver_lastclose(struct drm_device * dev)
  1853. {
  1854. drm_i915_private_t *dev_priv = dev->dev_private;
  1855. if (!dev_priv || drm_core_check_feature(dev, DRIVER_MODESET)) {
  1856. drm_fb_helper_restore();
  1857. vga_switcheroo_process_delayed_switch();
  1858. return;
  1859. }
  1860. i915_gem_lastclose(dev);
  1861. if (dev_priv->agp_heap)
  1862. i915_mem_takedown(&(dev_priv->agp_heap));
  1863. i915_dma_cleanup(dev);
  1864. }
  1865. void i915_driver_preclose(struct drm_device * dev, struct drm_file *file_priv)
  1866. {
  1867. drm_i915_private_t *dev_priv = dev->dev_private;
  1868. i915_gem_release(dev, file_priv);
  1869. if (!drm_core_check_feature(dev, DRIVER_MODESET))
  1870. i915_mem_release(dev, file_priv, dev_priv->agp_heap);
  1871. }
  1872. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1873. {
  1874. struct drm_i915_file_private *file_priv = file->driver_priv;
  1875. kfree(file_priv);
  1876. }
  1877. struct drm_ioctl_desc i915_ioctls[] = {
  1878. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1879. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1880. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1881. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1882. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1883. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1884. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH),
  1885. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1886. DRM_IOCTL_DEF_DRV(I915_ALLOC, i915_mem_alloc, DRM_AUTH),
  1887. DRM_IOCTL_DEF_DRV(I915_FREE, i915_mem_free, DRM_AUTH),
  1888. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, i915_mem_init_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1889. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1890. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, i915_mem_destroy_heap, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1891. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, i915_vblank_pipe_set, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1892. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1893. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1894. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1895. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1896. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1897. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED),
  1898. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1899. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1900. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1901. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED),
  1902. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1903. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1904. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED),
  1905. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED),
  1906. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED),
  1907. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED),
  1908. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED),
  1909. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED),
  1910. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED),
  1911. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED),
  1912. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED),
  1913. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED),
  1914. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1915. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED),
  1916. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1917. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1918. };
  1919. int i915_max_ioctl = DRM_ARRAY_SIZE(i915_ioctls);
  1920. /**
  1921. * Determine if the device really is AGP or not.
  1922. *
  1923. * All Intel graphics chipsets are treated as AGP, even if they are really
  1924. * PCI-e.
  1925. *
  1926. * \param dev The device to be tested.
  1927. *
  1928. * \returns
  1929. * A value of 1 is always retured to indictate every i9x5 is AGP.
  1930. */
  1931. int i915_driver_device_is_agp(struct drm_device * dev)
  1932. {
  1933. return 1;
  1934. }