ints-priority.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447
  1. /*
  2. * Set up the interrupt priorities
  3. *
  4. * Copyright 2004-2009 Analog Devices Inc.
  5. * 2003 Bas Vermeulen <bas@buyways.nl>
  6. * 2002 Arcturus Networks Inc. MaTed <mated@sympatico.ca>
  7. * 2000-2001 Lineo, Inc. D. Jefff Dionne <jeff@lineo.ca>
  8. * 1999 D. Jeff Dionne <jeff@uclinux.org>
  9. * 1996 Roman Zippel
  10. *
  11. * Licensed under the GPL-2
  12. */
  13. #include <linux/module.h>
  14. #include <linux/kernel_stat.h>
  15. #include <linux/seq_file.h>
  16. #include <linux/irq.h>
  17. #ifdef CONFIG_IPIPE
  18. #include <linux/ipipe.h>
  19. #endif
  20. #ifdef CONFIG_KGDB
  21. #include <linux/kgdb.h>
  22. #endif
  23. #include <asm/traps.h>
  24. #include <asm/blackfin.h>
  25. #include <asm/gpio.h>
  26. #include <asm/irq_handler.h>
  27. #include <asm/dpmc.h>
  28. #include <asm/bfin5xx_spi.h>
  29. #include <asm/bfin_sport.h>
  30. #include <asm/bfin_can.h>
  31. #define SIC_SYSIRQ(irq) (irq - (IRQ_CORETMR + 1))
  32. #ifdef BF537_FAMILY
  33. # define BF537_GENERIC_ERROR_INT_DEMUX
  34. # define SPI_ERR_MASK (BIT_STAT_TXCOL | BIT_STAT_RBSY | BIT_STAT_MODF | BIT_STAT_TXE) /* SPI_STAT */
  35. # define SPORT_ERR_MASK (ROVF | RUVF | TOVF | TUVF) /* SPORT_STAT */
  36. # define PPI_ERR_MASK (0xFFFF & ~FLD) /* PPI_STATUS */
  37. # define EMAC_ERR_MASK (PHYINT | MMCINT | RXFSINT | TXFSINT | WAKEDET | RXDMAERR | TXDMAERR | STMDONE) /* EMAC_SYSTAT */
  38. # define UART_ERR_MASK (0x6) /* UART_IIR */
  39. # define CAN_ERR_MASK (EWTIF | EWRIF | EPIF | BOIF | WUIF | UIAIF | AAIF | RMLIF | UCEIF | EXTIF | ADIF) /* CAN_GIF */
  40. #else
  41. # undef BF537_GENERIC_ERROR_INT_DEMUX
  42. #endif
  43. /*
  44. * NOTES:
  45. * - we have separated the physical Hardware interrupt from the
  46. * levels that the LINUX kernel sees (see the description in irq.h)
  47. * -
  48. */
  49. #ifndef CONFIG_SMP
  50. /* Initialize this to an actual value to force it into the .data
  51. * section so that we know it is properly initialized at entry into
  52. * the kernel but before bss is initialized to zero (which is where
  53. * it would live otherwise). The 0x1f magic represents the IRQs we
  54. * cannot actually mask out in hardware.
  55. */
  56. unsigned long bfin_irq_flags = 0x1f;
  57. EXPORT_SYMBOL(bfin_irq_flags);
  58. #endif
  59. /* The number of spurious interrupts */
  60. atomic_t num_spurious;
  61. #ifdef CONFIG_PM
  62. unsigned long bfin_sic_iwr[3]; /* Up to 3 SIC_IWRx registers */
  63. unsigned vr_wakeup;
  64. #endif
  65. struct ivgx {
  66. /* irq number for request_irq, available in mach-bf5xx/irq.h */
  67. unsigned int irqno;
  68. /* corresponding bit in the SIC_ISR register */
  69. unsigned int isrflag;
  70. } ivg_table[NR_PERI_INTS];
  71. struct ivg_slice {
  72. /* position of first irq in ivg_table for given ivg */
  73. struct ivgx *ifirst;
  74. struct ivgx *istop;
  75. } ivg7_13[IVG13 - IVG7 + 1];
  76. /*
  77. * Search SIC_IAR and fill tables with the irqvalues
  78. * and their positions in the SIC_ISR register.
  79. */
  80. static void __init search_IAR(void)
  81. {
  82. unsigned ivg, irq_pos = 0;
  83. for (ivg = 0; ivg <= IVG13 - IVG7; ivg++) {
  84. int irqN;
  85. ivg7_13[ivg].istop = ivg7_13[ivg].ifirst = &ivg_table[irq_pos];
  86. for (irqN = 0; irqN < NR_PERI_INTS; irqN += 4) {
  87. int irqn;
  88. u32 iar = bfin_read32((unsigned long *)SIC_IAR0 +
  89. #if defined(CONFIG_BF51x) || defined(CONFIG_BF52x) || \
  90. defined(CONFIG_BF538) || defined(CONFIG_BF539)
  91. ((irqN % 32) >> 3) + ((irqN / 32) * ((SIC_IAR4 - SIC_IAR0) / 4))
  92. #else
  93. (irqN >> 3)
  94. #endif
  95. );
  96. for (irqn = irqN; irqn < irqN + 4; ++irqn) {
  97. int iar_shift = (irqn & 7) * 4;
  98. if (ivg == (0xf & (iar >> iar_shift))) {
  99. ivg_table[irq_pos].irqno = IVG7 + irqn;
  100. ivg_table[irq_pos].isrflag = 1 << (irqn % 32);
  101. ivg7_13[ivg].istop++;
  102. irq_pos++;
  103. }
  104. }
  105. }
  106. }
  107. }
  108. /*
  109. * This is for core internal IRQs
  110. */
  111. static void bfin_ack_noop(unsigned int irq)
  112. {
  113. /* Dummy function. */
  114. }
  115. static void bfin_core_mask_irq(unsigned int irq)
  116. {
  117. bfin_irq_flags &= ~(1 << irq);
  118. if (!hard_irqs_disabled())
  119. hard_local_irq_enable();
  120. }
  121. static void bfin_core_unmask_irq(unsigned int irq)
  122. {
  123. bfin_irq_flags |= 1 << irq;
  124. /*
  125. * If interrupts are enabled, IMASK must contain the same value
  126. * as bfin_irq_flags. Make sure that invariant holds. If interrupts
  127. * are currently disabled we need not do anything; one of the
  128. * callers will take care of setting IMASK to the proper value
  129. * when reenabling interrupts.
  130. * local_irq_enable just does "STI bfin_irq_flags", so it's exactly
  131. * what we need.
  132. */
  133. if (!hard_irqs_disabled())
  134. hard_local_irq_enable();
  135. return;
  136. }
  137. static void bfin_internal_mask_irq(unsigned int irq)
  138. {
  139. unsigned long flags;
  140. #ifdef CONFIG_BF53x
  141. flags = hard_local_irq_save();
  142. bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() &
  143. ~(1 << SIC_SYSIRQ(irq)));
  144. #else
  145. unsigned mask_bank, mask_bit;
  146. flags = hard_local_irq_save();
  147. mask_bank = SIC_SYSIRQ(irq) / 32;
  148. mask_bit = SIC_SYSIRQ(irq) % 32;
  149. bfin_write_SIC_IMASK(mask_bank, bfin_read_SIC_IMASK(mask_bank) &
  150. ~(1 << mask_bit));
  151. #ifdef CONFIG_SMP
  152. bfin_write_SICB_IMASK(mask_bank, bfin_read_SICB_IMASK(mask_bank) &
  153. ~(1 << mask_bit));
  154. #endif
  155. #endif
  156. hard_local_irq_restore(flags);
  157. }
  158. #ifdef CONFIG_SMP
  159. static void bfin_internal_unmask_irq_affinity(unsigned int irq,
  160. const struct cpumask *affinity)
  161. #else
  162. static void bfin_internal_unmask_irq(unsigned int irq)
  163. #endif
  164. {
  165. unsigned long flags;
  166. #ifdef CONFIG_BF53x
  167. flags = hard_local_irq_save();
  168. bfin_write_SIC_IMASK(bfin_read_SIC_IMASK() |
  169. (1 << SIC_SYSIRQ(irq)));
  170. #else
  171. unsigned mask_bank, mask_bit;
  172. flags = hard_local_irq_save();
  173. mask_bank = SIC_SYSIRQ(irq) / 32;
  174. mask_bit = SIC_SYSIRQ(irq) % 32;
  175. #ifdef CONFIG_SMP
  176. if (cpumask_test_cpu(0, affinity))
  177. #endif
  178. bfin_write_SIC_IMASK(mask_bank,
  179. bfin_read_SIC_IMASK(mask_bank) |
  180. (1 << mask_bit));
  181. #ifdef CONFIG_SMP
  182. if (cpumask_test_cpu(1, affinity))
  183. bfin_write_SICB_IMASK(mask_bank,
  184. bfin_read_SICB_IMASK(mask_bank) |
  185. (1 << mask_bit));
  186. #endif
  187. #endif
  188. hard_local_irq_restore(flags);
  189. }
  190. #ifdef CONFIG_SMP
  191. static void bfin_internal_unmask_irq(unsigned int irq)
  192. {
  193. struct irq_desc *desc = irq_to_desc(irq);
  194. bfin_internal_unmask_irq_affinity(irq, desc->affinity);
  195. }
  196. static int bfin_internal_set_affinity(unsigned int irq, const struct cpumask *mask)
  197. {
  198. bfin_internal_mask_irq(irq);
  199. bfin_internal_unmask_irq_affinity(irq, mask);
  200. return 0;
  201. }
  202. #endif
  203. #ifdef CONFIG_PM
  204. int bfin_internal_set_wake(unsigned int irq, unsigned int state)
  205. {
  206. u32 bank, bit, wakeup = 0;
  207. unsigned long flags;
  208. bank = SIC_SYSIRQ(irq) / 32;
  209. bit = SIC_SYSIRQ(irq) % 32;
  210. switch (irq) {
  211. #ifdef IRQ_RTC
  212. case IRQ_RTC:
  213. wakeup |= WAKE;
  214. break;
  215. #endif
  216. #ifdef IRQ_CAN0_RX
  217. case IRQ_CAN0_RX:
  218. wakeup |= CANWE;
  219. break;
  220. #endif
  221. #ifdef IRQ_CAN1_RX
  222. case IRQ_CAN1_RX:
  223. wakeup |= CANWE;
  224. break;
  225. #endif
  226. #ifdef IRQ_USB_INT0
  227. case IRQ_USB_INT0:
  228. wakeup |= USBWE;
  229. break;
  230. #endif
  231. #ifdef CONFIG_BF54x
  232. case IRQ_CNT:
  233. wakeup |= ROTWE;
  234. break;
  235. #endif
  236. default:
  237. break;
  238. }
  239. flags = hard_local_irq_save();
  240. if (state) {
  241. bfin_sic_iwr[bank] |= (1 << bit);
  242. vr_wakeup |= wakeup;
  243. } else {
  244. bfin_sic_iwr[bank] &= ~(1 << bit);
  245. vr_wakeup &= ~wakeup;
  246. }
  247. hard_local_irq_restore(flags);
  248. return 0;
  249. }
  250. #endif
  251. static struct irq_chip bfin_core_irqchip = {
  252. .name = "CORE",
  253. .ack = bfin_ack_noop,
  254. .mask = bfin_core_mask_irq,
  255. .unmask = bfin_core_unmask_irq,
  256. };
  257. static struct irq_chip bfin_internal_irqchip = {
  258. .name = "INTN",
  259. .ack = bfin_ack_noop,
  260. .mask = bfin_internal_mask_irq,
  261. .unmask = bfin_internal_unmask_irq,
  262. .mask_ack = bfin_internal_mask_irq,
  263. .disable = bfin_internal_mask_irq,
  264. .enable = bfin_internal_unmask_irq,
  265. #ifdef CONFIG_SMP
  266. .set_affinity = bfin_internal_set_affinity,
  267. #endif
  268. #ifdef CONFIG_PM
  269. .set_wake = bfin_internal_set_wake,
  270. #endif
  271. };
  272. static void bfin_handle_irq(unsigned irq)
  273. {
  274. #ifdef CONFIG_IPIPE
  275. struct pt_regs regs; /* Contents not used. */
  276. ipipe_trace_irq_entry(irq);
  277. __ipipe_handle_irq(irq, &regs);
  278. ipipe_trace_irq_exit(irq);
  279. #else /* !CONFIG_IPIPE */
  280. struct irq_desc *desc = irq_desc + irq;
  281. desc->handle_irq(irq, desc);
  282. #endif /* !CONFIG_IPIPE */
  283. }
  284. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  285. static int error_int_mask;
  286. static void bfin_generic_error_mask_irq(unsigned int irq)
  287. {
  288. error_int_mask &= ~(1L << (irq - IRQ_PPI_ERROR));
  289. if (!error_int_mask)
  290. bfin_internal_mask_irq(IRQ_GENERIC_ERROR);
  291. }
  292. static void bfin_generic_error_unmask_irq(unsigned int irq)
  293. {
  294. bfin_internal_unmask_irq(IRQ_GENERIC_ERROR);
  295. error_int_mask |= 1L << (irq - IRQ_PPI_ERROR);
  296. }
  297. static struct irq_chip bfin_generic_error_irqchip = {
  298. .name = "ERROR",
  299. .ack = bfin_ack_noop,
  300. .mask_ack = bfin_generic_error_mask_irq,
  301. .mask = bfin_generic_error_mask_irq,
  302. .unmask = bfin_generic_error_unmask_irq,
  303. };
  304. static void bfin_demux_error_irq(unsigned int int_err_irq,
  305. struct irq_desc *inta_desc)
  306. {
  307. int irq = 0;
  308. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  309. if (bfin_read_EMAC_SYSTAT() & EMAC_ERR_MASK)
  310. irq = IRQ_MAC_ERROR;
  311. else
  312. #endif
  313. if (bfin_read_SPORT0_STAT() & SPORT_ERR_MASK)
  314. irq = IRQ_SPORT0_ERROR;
  315. else if (bfin_read_SPORT1_STAT() & SPORT_ERR_MASK)
  316. irq = IRQ_SPORT1_ERROR;
  317. else if (bfin_read_PPI_STATUS() & PPI_ERR_MASK)
  318. irq = IRQ_PPI_ERROR;
  319. else if (bfin_read_CAN_GIF() & CAN_ERR_MASK)
  320. irq = IRQ_CAN_ERROR;
  321. else if (bfin_read_SPI_STAT() & SPI_ERR_MASK)
  322. irq = IRQ_SPI_ERROR;
  323. else if ((bfin_read_UART0_IIR() & UART_ERR_MASK) == UART_ERR_MASK)
  324. irq = IRQ_UART0_ERROR;
  325. else if ((bfin_read_UART1_IIR() & UART_ERR_MASK) == UART_ERR_MASK)
  326. irq = IRQ_UART1_ERROR;
  327. if (irq) {
  328. if (error_int_mask & (1L << (irq - IRQ_PPI_ERROR)))
  329. bfin_handle_irq(irq);
  330. else {
  331. switch (irq) {
  332. case IRQ_PPI_ERROR:
  333. bfin_write_PPI_STATUS(PPI_ERR_MASK);
  334. break;
  335. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  336. case IRQ_MAC_ERROR:
  337. bfin_write_EMAC_SYSTAT(EMAC_ERR_MASK);
  338. break;
  339. #endif
  340. case IRQ_SPORT0_ERROR:
  341. bfin_write_SPORT0_STAT(SPORT_ERR_MASK);
  342. break;
  343. case IRQ_SPORT1_ERROR:
  344. bfin_write_SPORT1_STAT(SPORT_ERR_MASK);
  345. break;
  346. case IRQ_CAN_ERROR:
  347. bfin_write_CAN_GIS(CAN_ERR_MASK);
  348. break;
  349. case IRQ_SPI_ERROR:
  350. bfin_write_SPI_STAT(SPI_ERR_MASK);
  351. break;
  352. default:
  353. break;
  354. }
  355. pr_debug("IRQ %d:"
  356. " MASKED PERIPHERAL ERROR INTERRUPT ASSERTED\n",
  357. irq);
  358. }
  359. } else
  360. printk(KERN_ERR
  361. "%s : %s : LINE %d :\nIRQ ?: PERIPHERAL ERROR"
  362. " INTERRUPT ASSERTED BUT NO SOURCE FOUND\n",
  363. __func__, __FILE__, __LINE__);
  364. }
  365. #endif /* BF537_GENERIC_ERROR_INT_DEMUX */
  366. #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
  367. static int mac_stat_int_mask;
  368. static void bfin_mac_status_ack_irq(unsigned int irq)
  369. {
  370. switch (irq) {
  371. case IRQ_MAC_MMCINT:
  372. bfin_write_EMAC_MMC_TIRQS(
  373. bfin_read_EMAC_MMC_TIRQE() &
  374. bfin_read_EMAC_MMC_TIRQS());
  375. bfin_write_EMAC_MMC_RIRQS(
  376. bfin_read_EMAC_MMC_RIRQE() &
  377. bfin_read_EMAC_MMC_RIRQS());
  378. break;
  379. case IRQ_MAC_RXFSINT:
  380. bfin_write_EMAC_RX_STKY(
  381. bfin_read_EMAC_RX_IRQE() &
  382. bfin_read_EMAC_RX_STKY());
  383. break;
  384. case IRQ_MAC_TXFSINT:
  385. bfin_write_EMAC_TX_STKY(
  386. bfin_read_EMAC_TX_IRQE() &
  387. bfin_read_EMAC_TX_STKY());
  388. break;
  389. case IRQ_MAC_WAKEDET:
  390. bfin_write_EMAC_WKUP_CTL(
  391. bfin_read_EMAC_WKUP_CTL() | MPKS | RWKS);
  392. break;
  393. default:
  394. /* These bits are W1C */
  395. bfin_write_EMAC_SYSTAT(1L << (irq - IRQ_MAC_PHYINT));
  396. break;
  397. }
  398. }
  399. static void bfin_mac_status_mask_irq(unsigned int irq)
  400. {
  401. mac_stat_int_mask &= ~(1L << (irq - IRQ_MAC_PHYINT));
  402. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  403. switch (irq) {
  404. case IRQ_MAC_PHYINT:
  405. bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() & ~PHYIE);
  406. break;
  407. default:
  408. break;
  409. }
  410. #else
  411. if (!mac_stat_int_mask)
  412. bfin_internal_mask_irq(IRQ_MAC_ERROR);
  413. #endif
  414. bfin_mac_status_ack_irq(irq);
  415. }
  416. static void bfin_mac_status_unmask_irq(unsigned int irq)
  417. {
  418. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  419. switch (irq) {
  420. case IRQ_MAC_PHYINT:
  421. bfin_write_EMAC_SYSCTL(bfin_read_EMAC_SYSCTL() | PHYIE);
  422. break;
  423. default:
  424. break;
  425. }
  426. #else
  427. if (!mac_stat_int_mask)
  428. bfin_internal_unmask_irq(IRQ_MAC_ERROR);
  429. #endif
  430. mac_stat_int_mask |= 1L << (irq - IRQ_MAC_PHYINT);
  431. }
  432. #ifdef CONFIG_PM
  433. int bfin_mac_status_set_wake(unsigned int irq, unsigned int state)
  434. {
  435. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  436. return bfin_internal_set_wake(IRQ_GENERIC_ERROR, state);
  437. #else
  438. return bfin_internal_set_wake(IRQ_MAC_ERROR, state);
  439. #endif
  440. }
  441. #endif
  442. static struct irq_chip bfin_mac_status_irqchip = {
  443. .name = "MACST",
  444. .ack = bfin_ack_noop,
  445. .mask_ack = bfin_mac_status_mask_irq,
  446. .mask = bfin_mac_status_mask_irq,
  447. .unmask = bfin_mac_status_unmask_irq,
  448. #ifdef CONFIG_PM
  449. .set_wake = bfin_mac_status_set_wake,
  450. #endif
  451. };
  452. static void bfin_demux_mac_status_irq(unsigned int int_err_irq,
  453. struct irq_desc *inta_desc)
  454. {
  455. int i, irq = 0;
  456. u32 status = bfin_read_EMAC_SYSTAT();
  457. for (i = 0; i <= (IRQ_MAC_STMDONE - IRQ_MAC_PHYINT); i++)
  458. if (status & (1L << i)) {
  459. irq = IRQ_MAC_PHYINT + i;
  460. break;
  461. }
  462. if (irq) {
  463. if (mac_stat_int_mask & (1L << (irq - IRQ_MAC_PHYINT))) {
  464. bfin_handle_irq(irq);
  465. } else {
  466. bfin_mac_status_ack_irq(irq);
  467. pr_debug("IRQ %d:"
  468. " MASKED MAC ERROR INTERRUPT ASSERTED\n",
  469. irq);
  470. }
  471. } else
  472. printk(KERN_ERR
  473. "%s : %s : LINE %d :\nIRQ ?: MAC ERROR"
  474. " INTERRUPT ASSERTED BUT NO SOURCE FOUND"
  475. "(EMAC_SYSTAT=0x%X)\n",
  476. __func__, __FILE__, __LINE__, status);
  477. }
  478. #endif
  479. static inline void bfin_set_irq_handler(unsigned irq, irq_flow_handler_t handle)
  480. {
  481. #ifdef CONFIG_IPIPE
  482. _set_irq_handler(irq, handle_level_irq);
  483. #else
  484. struct irq_desc *desc = irq_desc + irq;
  485. /* May not call generic set_irq_handler() due to spinlock
  486. recursion. */
  487. desc->handle_irq = handle;
  488. #endif
  489. }
  490. static DECLARE_BITMAP(gpio_enabled, MAX_BLACKFIN_GPIOS);
  491. extern void bfin_gpio_irq_prepare(unsigned gpio);
  492. #if !defined(CONFIG_BF54x)
  493. static void bfin_gpio_ack_irq(unsigned int irq)
  494. {
  495. /* AFAIK ack_irq in case mask_ack is provided
  496. * get's only called for edge sense irqs
  497. */
  498. set_gpio_data(irq_to_gpio(irq), 0);
  499. }
  500. static void bfin_gpio_mask_ack_irq(unsigned int irq)
  501. {
  502. struct irq_desc *desc = irq_desc + irq;
  503. u32 gpionr = irq_to_gpio(irq);
  504. if (desc->handle_irq == handle_edge_irq)
  505. set_gpio_data(gpionr, 0);
  506. set_gpio_maska(gpionr, 0);
  507. }
  508. static void bfin_gpio_mask_irq(unsigned int irq)
  509. {
  510. set_gpio_maska(irq_to_gpio(irq), 0);
  511. }
  512. static void bfin_gpio_unmask_irq(unsigned int irq)
  513. {
  514. set_gpio_maska(irq_to_gpio(irq), 1);
  515. }
  516. static unsigned int bfin_gpio_irq_startup(unsigned int irq)
  517. {
  518. u32 gpionr = irq_to_gpio(irq);
  519. if (__test_and_set_bit(gpionr, gpio_enabled))
  520. bfin_gpio_irq_prepare(gpionr);
  521. bfin_gpio_unmask_irq(irq);
  522. return 0;
  523. }
  524. static void bfin_gpio_irq_shutdown(unsigned int irq)
  525. {
  526. u32 gpionr = irq_to_gpio(irq);
  527. bfin_gpio_mask_irq(irq);
  528. __clear_bit(gpionr, gpio_enabled);
  529. bfin_gpio_irq_free(gpionr);
  530. }
  531. static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
  532. {
  533. int ret;
  534. char buf[16];
  535. u32 gpionr = irq_to_gpio(irq);
  536. if (type == IRQ_TYPE_PROBE) {
  537. /* only probe unenabled GPIO interrupt lines */
  538. if (test_bit(gpionr, gpio_enabled))
  539. return 0;
  540. type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  541. }
  542. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
  543. IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
  544. snprintf(buf, 16, "gpio-irq%d", irq);
  545. ret = bfin_gpio_irq_request(gpionr, buf);
  546. if (ret)
  547. return ret;
  548. if (__test_and_set_bit(gpionr, gpio_enabled))
  549. bfin_gpio_irq_prepare(gpionr);
  550. } else {
  551. __clear_bit(gpionr, gpio_enabled);
  552. return 0;
  553. }
  554. set_gpio_inen(gpionr, 0);
  555. set_gpio_dir(gpionr, 0);
  556. if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  557. == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  558. set_gpio_both(gpionr, 1);
  559. else
  560. set_gpio_both(gpionr, 0);
  561. if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
  562. set_gpio_polar(gpionr, 1); /* low or falling edge denoted by one */
  563. else
  564. set_gpio_polar(gpionr, 0); /* high or rising edge denoted by zero */
  565. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  566. set_gpio_edge(gpionr, 1);
  567. set_gpio_inen(gpionr, 1);
  568. set_gpio_data(gpionr, 0);
  569. } else {
  570. set_gpio_edge(gpionr, 0);
  571. set_gpio_inen(gpionr, 1);
  572. }
  573. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  574. bfin_set_irq_handler(irq, handle_edge_irq);
  575. else
  576. bfin_set_irq_handler(irq, handle_level_irq);
  577. return 0;
  578. }
  579. #ifdef CONFIG_PM
  580. int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
  581. {
  582. return gpio_pm_wakeup_ctrl(irq_to_gpio(irq), state);
  583. }
  584. #endif
  585. static void bfin_demux_gpio_irq(unsigned int inta_irq,
  586. struct irq_desc *desc)
  587. {
  588. unsigned int i, gpio, mask, irq, search = 0;
  589. switch (inta_irq) {
  590. #if defined(CONFIG_BF53x)
  591. case IRQ_PROG_INTA:
  592. irq = IRQ_PF0;
  593. search = 1;
  594. break;
  595. # if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
  596. case IRQ_MAC_RX:
  597. irq = IRQ_PH0;
  598. break;
  599. # endif
  600. #elif defined(CONFIG_BF538) || defined(CONFIG_BF539)
  601. case IRQ_PORTF_INTA:
  602. irq = IRQ_PF0;
  603. break;
  604. #elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
  605. case IRQ_PORTF_INTA:
  606. irq = IRQ_PF0;
  607. break;
  608. case IRQ_PORTG_INTA:
  609. irq = IRQ_PG0;
  610. break;
  611. case IRQ_PORTH_INTA:
  612. irq = IRQ_PH0;
  613. break;
  614. #elif defined(CONFIG_BF561)
  615. case IRQ_PROG0_INTA:
  616. irq = IRQ_PF0;
  617. break;
  618. case IRQ_PROG1_INTA:
  619. irq = IRQ_PF16;
  620. break;
  621. case IRQ_PROG2_INTA:
  622. irq = IRQ_PF32;
  623. break;
  624. #endif
  625. default:
  626. BUG();
  627. return;
  628. }
  629. if (search) {
  630. for (i = 0; i < MAX_BLACKFIN_GPIOS; i += GPIO_BANKSIZE) {
  631. irq += i;
  632. mask = get_gpiop_data(i) & get_gpiop_maska(i);
  633. while (mask) {
  634. if (mask & 1)
  635. bfin_handle_irq(irq);
  636. irq++;
  637. mask >>= 1;
  638. }
  639. }
  640. } else {
  641. gpio = irq_to_gpio(irq);
  642. mask = get_gpiop_data(gpio) & get_gpiop_maska(gpio);
  643. do {
  644. if (mask & 1)
  645. bfin_handle_irq(irq);
  646. irq++;
  647. mask >>= 1;
  648. } while (mask);
  649. }
  650. }
  651. #else /* CONFIG_BF54x */
  652. #define NR_PINT_SYS_IRQS 4
  653. #define NR_PINT_BITS 32
  654. #define NR_PINTS 160
  655. #define IRQ_NOT_AVAIL 0xFF
  656. #define PINT_2_BANK(x) ((x) >> 5)
  657. #define PINT_2_BIT(x) ((x) & 0x1F)
  658. #define PINT_BIT(x) (1 << (PINT_2_BIT(x)))
  659. static unsigned char irq2pint_lut[NR_PINTS];
  660. static unsigned char pint2irq_lut[NR_PINT_SYS_IRQS * NR_PINT_BITS];
  661. struct pin_int_t {
  662. unsigned int mask_set;
  663. unsigned int mask_clear;
  664. unsigned int request;
  665. unsigned int assign;
  666. unsigned int edge_set;
  667. unsigned int edge_clear;
  668. unsigned int invert_set;
  669. unsigned int invert_clear;
  670. unsigned int pinstate;
  671. unsigned int latch;
  672. };
  673. static struct pin_int_t *pint[NR_PINT_SYS_IRQS] = {
  674. (struct pin_int_t *)PINT0_MASK_SET,
  675. (struct pin_int_t *)PINT1_MASK_SET,
  676. (struct pin_int_t *)PINT2_MASK_SET,
  677. (struct pin_int_t *)PINT3_MASK_SET,
  678. };
  679. inline unsigned int get_irq_base(u32 bank, u8 bmap)
  680. {
  681. unsigned int irq_base;
  682. if (bank < 2) { /*PA-PB */
  683. irq_base = IRQ_PA0 + bmap * 16;
  684. } else { /*PC-PJ */
  685. irq_base = IRQ_PC0 + bmap * 16;
  686. }
  687. return irq_base;
  688. }
  689. /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
  690. void init_pint_lut(void)
  691. {
  692. u16 bank, bit, irq_base, bit_pos;
  693. u32 pint_assign;
  694. u8 bmap;
  695. memset(irq2pint_lut, IRQ_NOT_AVAIL, sizeof(irq2pint_lut));
  696. for (bank = 0; bank < NR_PINT_SYS_IRQS; bank++) {
  697. pint_assign = pint[bank]->assign;
  698. for (bit = 0; bit < NR_PINT_BITS; bit++) {
  699. bmap = (pint_assign >> ((bit / 8) * 8)) & 0xFF;
  700. irq_base = get_irq_base(bank, bmap);
  701. irq_base += (bit % 8) + ((bit / 8) & 1 ? 8 : 0);
  702. bit_pos = bit + bank * NR_PINT_BITS;
  703. pint2irq_lut[bit_pos] = irq_base - SYS_IRQS;
  704. irq2pint_lut[irq_base - SYS_IRQS] = bit_pos;
  705. }
  706. }
  707. }
  708. static void bfin_gpio_ack_irq(unsigned int irq)
  709. {
  710. struct irq_desc *desc = irq_desc + irq;
  711. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  712. u32 pintbit = PINT_BIT(pint_val);
  713. u32 bank = PINT_2_BANK(pint_val);
  714. if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
  715. if (pint[bank]->invert_set & pintbit)
  716. pint[bank]->invert_clear = pintbit;
  717. else
  718. pint[bank]->invert_set = pintbit;
  719. }
  720. pint[bank]->request = pintbit;
  721. }
  722. static void bfin_gpio_mask_ack_irq(unsigned int irq)
  723. {
  724. struct irq_desc *desc = irq_desc + irq;
  725. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  726. u32 pintbit = PINT_BIT(pint_val);
  727. u32 bank = PINT_2_BANK(pint_val);
  728. if ((desc->status & IRQ_TYPE_SENSE_MASK) == IRQ_TYPE_EDGE_BOTH) {
  729. if (pint[bank]->invert_set & pintbit)
  730. pint[bank]->invert_clear = pintbit;
  731. else
  732. pint[bank]->invert_set = pintbit;
  733. }
  734. pint[bank]->request = pintbit;
  735. pint[bank]->mask_clear = pintbit;
  736. }
  737. static void bfin_gpio_mask_irq(unsigned int irq)
  738. {
  739. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  740. pint[PINT_2_BANK(pint_val)]->mask_clear = PINT_BIT(pint_val);
  741. }
  742. static void bfin_gpio_unmask_irq(unsigned int irq)
  743. {
  744. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  745. u32 pintbit = PINT_BIT(pint_val);
  746. u32 bank = PINT_2_BANK(pint_val);
  747. pint[bank]->request = pintbit;
  748. pint[bank]->mask_set = pintbit;
  749. }
  750. static unsigned int bfin_gpio_irq_startup(unsigned int irq)
  751. {
  752. u32 gpionr = irq_to_gpio(irq);
  753. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  754. if (pint_val == IRQ_NOT_AVAIL) {
  755. printk(KERN_ERR
  756. "GPIO IRQ %d :Not in PINT Assign table "
  757. "Reconfigure Interrupt to Port Assignemt\n", irq);
  758. return -ENODEV;
  759. }
  760. if (__test_and_set_bit(gpionr, gpio_enabled))
  761. bfin_gpio_irq_prepare(gpionr);
  762. bfin_gpio_unmask_irq(irq);
  763. return 0;
  764. }
  765. static void bfin_gpio_irq_shutdown(unsigned int irq)
  766. {
  767. u32 gpionr = irq_to_gpio(irq);
  768. bfin_gpio_mask_irq(irq);
  769. __clear_bit(gpionr, gpio_enabled);
  770. bfin_gpio_irq_free(gpionr);
  771. }
  772. static int bfin_gpio_irq_type(unsigned int irq, unsigned int type)
  773. {
  774. int ret;
  775. char buf[16];
  776. u32 gpionr = irq_to_gpio(irq);
  777. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  778. u32 pintbit = PINT_BIT(pint_val);
  779. u32 bank = PINT_2_BANK(pint_val);
  780. if (pint_val == IRQ_NOT_AVAIL)
  781. return -ENODEV;
  782. if (type == IRQ_TYPE_PROBE) {
  783. /* only probe unenabled GPIO interrupt lines */
  784. if (test_bit(gpionr, gpio_enabled))
  785. return 0;
  786. type = IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING;
  787. }
  788. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING |
  789. IRQ_TYPE_LEVEL_HIGH | IRQ_TYPE_LEVEL_LOW)) {
  790. snprintf(buf, 16, "gpio-irq%d", irq);
  791. ret = bfin_gpio_irq_request(gpionr, buf);
  792. if (ret)
  793. return ret;
  794. if (__test_and_set_bit(gpionr, gpio_enabled))
  795. bfin_gpio_irq_prepare(gpionr);
  796. } else {
  797. __clear_bit(gpionr, gpio_enabled);
  798. return 0;
  799. }
  800. if ((type & (IRQ_TYPE_EDGE_FALLING | IRQ_TYPE_LEVEL_LOW)))
  801. pint[bank]->invert_set = pintbit; /* low or falling edge denoted by one */
  802. else
  803. pint[bank]->invert_clear = pintbit; /* high or rising edge denoted by zero */
  804. if ((type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING))
  805. == (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  806. if (gpio_get_value(gpionr))
  807. pint[bank]->invert_set = pintbit;
  808. else
  809. pint[bank]->invert_clear = pintbit;
  810. }
  811. if (type & (IRQ_TYPE_EDGE_RISING | IRQ_TYPE_EDGE_FALLING)) {
  812. pint[bank]->edge_set = pintbit;
  813. bfin_set_irq_handler(irq, handle_edge_irq);
  814. } else {
  815. pint[bank]->edge_clear = pintbit;
  816. bfin_set_irq_handler(irq, handle_level_irq);
  817. }
  818. return 0;
  819. }
  820. #ifdef CONFIG_PM
  821. u32 pint_saved_masks[NR_PINT_SYS_IRQS];
  822. u32 pint_wakeup_masks[NR_PINT_SYS_IRQS];
  823. int bfin_gpio_set_wake(unsigned int irq, unsigned int state)
  824. {
  825. u32 pint_irq;
  826. u32 pint_val = irq2pint_lut[irq - SYS_IRQS];
  827. u32 bank = PINT_2_BANK(pint_val);
  828. u32 pintbit = PINT_BIT(pint_val);
  829. switch (bank) {
  830. case 0:
  831. pint_irq = IRQ_PINT0;
  832. break;
  833. case 2:
  834. pint_irq = IRQ_PINT2;
  835. break;
  836. case 3:
  837. pint_irq = IRQ_PINT3;
  838. break;
  839. case 1:
  840. pint_irq = IRQ_PINT1;
  841. break;
  842. default:
  843. return -EINVAL;
  844. }
  845. bfin_internal_set_wake(pint_irq, state);
  846. if (state)
  847. pint_wakeup_masks[bank] |= pintbit;
  848. else
  849. pint_wakeup_masks[bank] &= ~pintbit;
  850. return 0;
  851. }
  852. u32 bfin_pm_setup(void)
  853. {
  854. u32 val, i;
  855. for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
  856. val = pint[i]->mask_clear;
  857. pint_saved_masks[i] = val;
  858. if (val ^ pint_wakeup_masks[i]) {
  859. pint[i]->mask_clear = val;
  860. pint[i]->mask_set = pint_wakeup_masks[i];
  861. }
  862. }
  863. return 0;
  864. }
  865. void bfin_pm_restore(void)
  866. {
  867. u32 i, val;
  868. for (i = 0; i < NR_PINT_SYS_IRQS; i++) {
  869. val = pint_saved_masks[i];
  870. if (val ^ pint_wakeup_masks[i]) {
  871. pint[i]->mask_clear = pint[i]->mask_clear;
  872. pint[i]->mask_set = val;
  873. }
  874. }
  875. }
  876. #endif
  877. static void bfin_demux_gpio_irq(unsigned int inta_irq,
  878. struct irq_desc *desc)
  879. {
  880. u32 bank, pint_val;
  881. u32 request, irq;
  882. switch (inta_irq) {
  883. case IRQ_PINT0:
  884. bank = 0;
  885. break;
  886. case IRQ_PINT2:
  887. bank = 2;
  888. break;
  889. case IRQ_PINT3:
  890. bank = 3;
  891. break;
  892. case IRQ_PINT1:
  893. bank = 1;
  894. break;
  895. default:
  896. return;
  897. }
  898. pint_val = bank * NR_PINT_BITS;
  899. request = pint[bank]->request;
  900. while (request) {
  901. if (request & 1) {
  902. irq = pint2irq_lut[pint_val] + SYS_IRQS;
  903. bfin_handle_irq(irq);
  904. }
  905. pint_val++;
  906. request >>= 1;
  907. }
  908. }
  909. #endif
  910. static struct irq_chip bfin_gpio_irqchip = {
  911. .name = "GPIO",
  912. .ack = bfin_gpio_ack_irq,
  913. .mask = bfin_gpio_mask_irq,
  914. .mask_ack = bfin_gpio_mask_ack_irq,
  915. .unmask = bfin_gpio_unmask_irq,
  916. .disable = bfin_gpio_mask_irq,
  917. .enable = bfin_gpio_unmask_irq,
  918. .set_type = bfin_gpio_irq_type,
  919. .startup = bfin_gpio_irq_startup,
  920. .shutdown = bfin_gpio_irq_shutdown,
  921. #ifdef CONFIG_PM
  922. .set_wake = bfin_gpio_set_wake,
  923. #endif
  924. };
  925. void __cpuinit init_exception_vectors(void)
  926. {
  927. /* cannot program in software:
  928. * evt0 - emulation (jtag)
  929. * evt1 - reset
  930. */
  931. bfin_write_EVT2(evt_nmi);
  932. bfin_write_EVT3(trap);
  933. bfin_write_EVT5(evt_ivhw);
  934. bfin_write_EVT6(evt_timer);
  935. bfin_write_EVT7(evt_evt7);
  936. bfin_write_EVT8(evt_evt8);
  937. bfin_write_EVT9(evt_evt9);
  938. bfin_write_EVT10(evt_evt10);
  939. bfin_write_EVT11(evt_evt11);
  940. bfin_write_EVT12(evt_evt12);
  941. bfin_write_EVT13(evt_evt13);
  942. bfin_write_EVT14(evt_evt14);
  943. bfin_write_EVT15(evt_system_call);
  944. CSYNC();
  945. }
  946. /*
  947. * This function should be called during kernel startup to initialize
  948. * the BFin IRQ handling routines.
  949. */
  950. int __init init_arch_irq(void)
  951. {
  952. int irq;
  953. unsigned long ilat = 0;
  954. /* Disable all the peripheral intrs - page 4-29 HW Ref manual */
  955. #if defined(CONFIG_BF54x) || defined(CONFIG_BF52x) || defined(CONFIG_BF561) \
  956. || defined(BF538_FAMILY) || defined(CONFIG_BF51x)
  957. bfin_write_SIC_IMASK0(SIC_UNMASK_ALL);
  958. bfin_write_SIC_IMASK1(SIC_UNMASK_ALL);
  959. # ifdef CONFIG_BF54x
  960. bfin_write_SIC_IMASK2(SIC_UNMASK_ALL);
  961. # endif
  962. # ifdef CONFIG_SMP
  963. bfin_write_SICB_IMASK0(SIC_UNMASK_ALL);
  964. bfin_write_SICB_IMASK1(SIC_UNMASK_ALL);
  965. # endif
  966. #else
  967. bfin_write_SIC_IMASK(SIC_UNMASK_ALL);
  968. #endif
  969. local_irq_disable();
  970. #if (defined(CONFIG_BF537) || defined(CONFIG_BF536))
  971. /* Clear EMAC Interrupt Status bits so we can demux it later */
  972. bfin_write_EMAC_SYSTAT(-1);
  973. #endif
  974. #ifdef CONFIG_BF54x
  975. # ifdef CONFIG_PINTx_REASSIGN
  976. pint[0]->assign = CONFIG_PINT0_ASSIGN;
  977. pint[1]->assign = CONFIG_PINT1_ASSIGN;
  978. pint[2]->assign = CONFIG_PINT2_ASSIGN;
  979. pint[3]->assign = CONFIG_PINT3_ASSIGN;
  980. # endif
  981. /* Whenever PINTx_ASSIGN is altered init_pint_lut() must be executed! */
  982. init_pint_lut();
  983. #endif
  984. for (irq = 0; irq <= SYS_IRQS; irq++) {
  985. if (irq <= IRQ_CORETMR)
  986. set_irq_chip(irq, &bfin_core_irqchip);
  987. else
  988. set_irq_chip(irq, &bfin_internal_irqchip);
  989. switch (irq) {
  990. #if defined(CONFIG_BF53x)
  991. case IRQ_PROG_INTA:
  992. # if defined(BF537_FAMILY) && !(defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE))
  993. case IRQ_MAC_RX:
  994. # endif
  995. #elif defined(CONFIG_BF54x)
  996. case IRQ_PINT0:
  997. case IRQ_PINT1:
  998. case IRQ_PINT2:
  999. case IRQ_PINT3:
  1000. #elif defined(CONFIG_BF52x) || defined(CONFIG_BF51x)
  1001. case IRQ_PORTF_INTA:
  1002. case IRQ_PORTG_INTA:
  1003. case IRQ_PORTH_INTA:
  1004. #elif defined(CONFIG_BF561)
  1005. case IRQ_PROG0_INTA:
  1006. case IRQ_PROG1_INTA:
  1007. case IRQ_PROG2_INTA:
  1008. #elif defined(CONFIG_BF538) || defined(CONFIG_BF539)
  1009. case IRQ_PORTF_INTA:
  1010. #endif
  1011. set_irq_chained_handler(irq,
  1012. bfin_demux_gpio_irq);
  1013. break;
  1014. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  1015. case IRQ_GENERIC_ERROR:
  1016. set_irq_chained_handler(irq, bfin_demux_error_irq);
  1017. break;
  1018. #endif
  1019. #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
  1020. case IRQ_MAC_ERROR:
  1021. set_irq_chained_handler(irq, bfin_demux_mac_status_irq);
  1022. break;
  1023. #endif
  1024. #ifdef CONFIG_SMP
  1025. case IRQ_SUPPLE_0:
  1026. case IRQ_SUPPLE_1:
  1027. set_irq_handler(irq, handle_percpu_irq);
  1028. break;
  1029. #endif
  1030. #ifdef CONFIG_TICKSOURCE_CORETMR
  1031. case IRQ_CORETMR:
  1032. # ifdef CONFIG_SMP
  1033. set_irq_handler(irq, handle_percpu_irq);
  1034. break;
  1035. # else
  1036. set_irq_handler(irq, handle_simple_irq);
  1037. break;
  1038. # endif
  1039. #endif
  1040. #ifdef CONFIG_TICKSOURCE_GPTMR0
  1041. case IRQ_TIMER0:
  1042. set_irq_handler(irq, handle_simple_irq);
  1043. break;
  1044. #endif
  1045. #ifdef CONFIG_IPIPE
  1046. default:
  1047. set_irq_handler(irq, handle_level_irq);
  1048. break;
  1049. #else /* !CONFIG_IPIPE */
  1050. default:
  1051. set_irq_handler(irq, handle_simple_irq);
  1052. break;
  1053. #endif /* !CONFIG_IPIPE */
  1054. }
  1055. }
  1056. #ifdef BF537_GENERIC_ERROR_INT_DEMUX
  1057. for (irq = IRQ_PPI_ERROR; irq <= IRQ_UART1_ERROR; irq++)
  1058. set_irq_chip_and_handler(irq, &bfin_generic_error_irqchip,
  1059. handle_level_irq);
  1060. #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
  1061. set_irq_chained_handler(IRQ_MAC_ERROR, bfin_demux_mac_status_irq);
  1062. #endif
  1063. #endif
  1064. #if defined(CONFIG_BFIN_MAC) || defined(CONFIG_BFIN_MAC_MODULE)
  1065. for (irq = IRQ_MAC_PHYINT; irq <= IRQ_MAC_STMDONE; irq++)
  1066. set_irq_chip_and_handler(irq, &bfin_mac_status_irqchip,
  1067. handle_level_irq);
  1068. #endif
  1069. /* if configured as edge, then will be changed to do_edge_IRQ */
  1070. for (irq = GPIO_IRQ_BASE;
  1071. irq < (GPIO_IRQ_BASE + MAX_BLACKFIN_GPIOS); irq++)
  1072. set_irq_chip_and_handler(irq, &bfin_gpio_irqchip,
  1073. handle_level_irq);
  1074. bfin_write_IMASK(0);
  1075. CSYNC();
  1076. ilat = bfin_read_ILAT();
  1077. CSYNC();
  1078. bfin_write_ILAT(ilat);
  1079. CSYNC();
  1080. printk(KERN_INFO "Configuring Blackfin Priority Driven Interrupts\n");
  1081. /* IMASK=xxx is equivalent to STI xx or bfin_irq_flags=xx,
  1082. * local_irq_enable()
  1083. */
  1084. program_IAR();
  1085. /* Therefore it's better to setup IARs before interrupts enabled */
  1086. search_IAR();
  1087. /* Enable interrupts IVG7-15 */
  1088. bfin_irq_flags |= IMASK_IVG15 |
  1089. IMASK_IVG14 | IMASK_IVG13 | IMASK_IVG12 | IMASK_IVG11 |
  1090. IMASK_IVG10 | IMASK_IVG9 | IMASK_IVG8 | IMASK_IVG7 | IMASK_IVGHW;
  1091. /* This implicitly covers ANOMALY_05000171
  1092. * Boot-ROM code modifies SICA_IWRx wakeup registers
  1093. */
  1094. #ifdef SIC_IWR0
  1095. bfin_write_SIC_IWR0(IWR_DISABLE_ALL);
  1096. # ifdef SIC_IWR1
  1097. /* BF52x/BF51x system reset does not properly reset SIC_IWR1 which
  1098. * will screw up the bootrom as it relies on MDMA0/1 waking it
  1099. * up from IDLE instructions. See this report for more info:
  1100. * http://blackfin.uclinux.org/gf/tracker/4323
  1101. */
  1102. if (ANOMALY_05000435)
  1103. bfin_write_SIC_IWR1(IWR_ENABLE(10) | IWR_ENABLE(11));
  1104. else
  1105. bfin_write_SIC_IWR1(IWR_DISABLE_ALL);
  1106. # endif
  1107. # ifdef SIC_IWR2
  1108. bfin_write_SIC_IWR2(IWR_DISABLE_ALL);
  1109. # endif
  1110. #else
  1111. bfin_write_SIC_IWR(IWR_DISABLE_ALL);
  1112. #endif
  1113. return 0;
  1114. }
  1115. #ifdef CONFIG_DO_IRQ_L1
  1116. __attribute__((l1_text))
  1117. #endif
  1118. void do_irq(int vec, struct pt_regs *fp)
  1119. {
  1120. if (vec == EVT_IVTMR_P) {
  1121. vec = IRQ_CORETMR;
  1122. } else {
  1123. struct ivgx *ivg = ivg7_13[vec - IVG7].ifirst;
  1124. struct ivgx *ivg_stop = ivg7_13[vec - IVG7].istop;
  1125. #if defined(SIC_ISR0)
  1126. unsigned long sic_status[3];
  1127. if (smp_processor_id()) {
  1128. # ifdef SICB_ISR0
  1129. /* This will be optimized out in UP mode. */
  1130. sic_status[0] = bfin_read_SICB_ISR0() & bfin_read_SICB_IMASK0();
  1131. sic_status[1] = bfin_read_SICB_ISR1() & bfin_read_SICB_IMASK1();
  1132. # endif
  1133. } else {
  1134. sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
  1135. sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
  1136. }
  1137. # ifdef SIC_ISR2
  1138. sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
  1139. # endif
  1140. for (;; ivg++) {
  1141. if (ivg >= ivg_stop) {
  1142. atomic_inc(&num_spurious);
  1143. return;
  1144. }
  1145. if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
  1146. break;
  1147. }
  1148. #else
  1149. unsigned long sic_status;
  1150. sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
  1151. for (;; ivg++) {
  1152. if (ivg >= ivg_stop) {
  1153. atomic_inc(&num_spurious);
  1154. return;
  1155. } else if (sic_status & ivg->isrflag)
  1156. break;
  1157. }
  1158. #endif
  1159. vec = ivg->irqno;
  1160. }
  1161. asm_do_IRQ(vec, fp);
  1162. }
  1163. #ifdef CONFIG_IPIPE
  1164. int __ipipe_get_irq_priority(unsigned irq)
  1165. {
  1166. int ient, prio;
  1167. if (irq <= IRQ_CORETMR)
  1168. return irq;
  1169. for (ient = 0; ient < NR_PERI_INTS; ient++) {
  1170. struct ivgx *ivg = ivg_table + ient;
  1171. if (ivg->irqno == irq) {
  1172. for (prio = 0; prio <= IVG13-IVG7; prio++) {
  1173. if (ivg7_13[prio].ifirst <= ivg &&
  1174. ivg7_13[prio].istop > ivg)
  1175. return IVG7 + prio;
  1176. }
  1177. }
  1178. }
  1179. return IVG15;
  1180. }
  1181. /* Hw interrupts are disabled on entry (check SAVE_CONTEXT). */
  1182. #ifdef CONFIG_DO_IRQ_L1
  1183. __attribute__((l1_text))
  1184. #endif
  1185. asmlinkage int __ipipe_grab_irq(int vec, struct pt_regs *regs)
  1186. {
  1187. struct ipipe_percpu_domain_data *p = ipipe_root_cpudom_ptr();
  1188. struct ipipe_domain *this_domain = __ipipe_current_domain;
  1189. struct ivgx *ivg_stop = ivg7_13[vec-IVG7].istop;
  1190. struct ivgx *ivg = ivg7_13[vec-IVG7].ifirst;
  1191. int irq, s;
  1192. if (likely(vec == EVT_IVTMR_P))
  1193. irq = IRQ_CORETMR;
  1194. else {
  1195. #if defined(SIC_ISR0)
  1196. unsigned long sic_status[3];
  1197. sic_status[0] = bfin_read_SIC_ISR0() & bfin_read_SIC_IMASK0();
  1198. sic_status[1] = bfin_read_SIC_ISR1() & bfin_read_SIC_IMASK1();
  1199. # ifdef SIC_ISR2
  1200. sic_status[2] = bfin_read_SIC_ISR2() & bfin_read_SIC_IMASK2();
  1201. # endif
  1202. for (;; ivg++) {
  1203. if (ivg >= ivg_stop) {
  1204. atomic_inc(&num_spurious);
  1205. return 0;
  1206. }
  1207. if (sic_status[(ivg->irqno - IVG7) / 32] & ivg->isrflag)
  1208. break;
  1209. }
  1210. #else
  1211. unsigned long sic_status;
  1212. sic_status = bfin_read_SIC_IMASK() & bfin_read_SIC_ISR();
  1213. for (;; ivg++) {
  1214. if (ivg >= ivg_stop) {
  1215. atomic_inc(&num_spurious);
  1216. return 0;
  1217. } else if (sic_status & ivg->isrflag)
  1218. break;
  1219. }
  1220. #endif
  1221. irq = ivg->irqno;
  1222. }
  1223. if (irq == IRQ_SYSTMR) {
  1224. #if !defined(CONFIG_GENERIC_CLOCKEVENTS) || defined(CONFIG_TICKSOURCE_GPTMR0)
  1225. bfin_write_TIMER_STATUS(1); /* Latch TIMIL0 */
  1226. #endif
  1227. /* This is basically what we need from the register frame. */
  1228. __raw_get_cpu_var(__ipipe_tick_regs).ipend = regs->ipend;
  1229. __raw_get_cpu_var(__ipipe_tick_regs).pc = regs->pc;
  1230. if (this_domain != ipipe_root_domain)
  1231. __raw_get_cpu_var(__ipipe_tick_regs).ipend &= ~0x10;
  1232. else
  1233. __raw_get_cpu_var(__ipipe_tick_regs).ipend |= 0x10;
  1234. }
  1235. if (this_domain == ipipe_root_domain) {
  1236. s = __test_and_set_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
  1237. barrier();
  1238. }
  1239. ipipe_trace_irq_entry(irq);
  1240. __ipipe_handle_irq(irq, regs);
  1241. ipipe_trace_irq_exit(irq);
  1242. if (this_domain == ipipe_root_domain) {
  1243. set_thread_flag(TIF_IRQ_SYNC);
  1244. if (!s) {
  1245. __clear_bit(IPIPE_SYNCDEFER_FLAG, &p->status);
  1246. return !test_bit(IPIPE_STALL_FLAG, &p->status);
  1247. }
  1248. }
  1249. return 0;
  1250. }
  1251. #endif /* CONFIG_IPIPE */