Kconfig 29 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282
  1. config SYMBOL_PREFIX
  2. string
  3. default "_"
  4. config MMU
  5. def_bool n
  6. config FPU
  7. def_bool n
  8. config RWSEM_GENERIC_SPINLOCK
  9. def_bool y
  10. config RWSEM_XCHGADD_ALGORITHM
  11. def_bool n
  12. config BLACKFIN
  13. def_bool y
  14. select HAVE_ARCH_KGDB
  15. select HAVE_ARCH_TRACEHOOK
  16. select HAVE_DYNAMIC_FTRACE
  17. select HAVE_FTRACE_MCOUNT_RECORD
  18. select HAVE_FUNCTION_GRAPH_TRACER
  19. select HAVE_FUNCTION_TRACER
  20. select HAVE_FUNCTION_TRACE_MCOUNT_TEST
  21. select HAVE_IDE
  22. select HAVE_KERNEL_GZIP if RAMKERNEL
  23. select HAVE_KERNEL_BZIP2 if RAMKERNEL
  24. select HAVE_KERNEL_LZMA if RAMKERNEL
  25. select HAVE_KERNEL_LZO if RAMKERNEL
  26. select HAVE_OPROFILE
  27. select ARCH_WANT_OPTIONAL_GPIOLIB
  28. config GENERIC_CSUM
  29. def_bool y
  30. config GENERIC_BUG
  31. def_bool y
  32. depends on BUG
  33. config ZONE_DMA
  34. def_bool y
  35. config GENERIC_FIND_NEXT_BIT
  36. def_bool y
  37. config GENERIC_HARDIRQS
  38. def_bool y
  39. config GENERIC_IRQ_PROBE
  40. def_bool y
  41. config GENERIC_HARDIRQS_NO__DO_IRQ
  42. def_bool y
  43. config GENERIC_GPIO
  44. def_bool y
  45. config FORCE_MAX_ZONEORDER
  46. int
  47. default "14"
  48. config GENERIC_CALIBRATE_DELAY
  49. def_bool y
  50. config LOCKDEP_SUPPORT
  51. def_bool y
  52. config STACKTRACE_SUPPORT
  53. def_bool y
  54. config TRACE_IRQFLAGS_SUPPORT
  55. def_bool y
  56. source "init/Kconfig"
  57. source "kernel/Kconfig.preempt"
  58. source "kernel/Kconfig.freezer"
  59. menu "Blackfin Processor Options"
  60. comment "Processor and Board Settings"
  61. choice
  62. prompt "CPU"
  63. default BF533
  64. config BF512
  65. bool "BF512"
  66. help
  67. BF512 Processor Support.
  68. config BF514
  69. bool "BF514"
  70. help
  71. BF514 Processor Support.
  72. config BF516
  73. bool "BF516"
  74. help
  75. BF516 Processor Support.
  76. config BF518
  77. bool "BF518"
  78. help
  79. BF518 Processor Support.
  80. config BF522
  81. bool "BF522"
  82. help
  83. BF522 Processor Support.
  84. config BF523
  85. bool "BF523"
  86. help
  87. BF523 Processor Support.
  88. config BF524
  89. bool "BF524"
  90. help
  91. BF524 Processor Support.
  92. config BF525
  93. bool "BF525"
  94. help
  95. BF525 Processor Support.
  96. config BF526
  97. bool "BF526"
  98. help
  99. BF526 Processor Support.
  100. config BF527
  101. bool "BF527"
  102. help
  103. BF527 Processor Support.
  104. config BF531
  105. bool "BF531"
  106. help
  107. BF531 Processor Support.
  108. config BF532
  109. bool "BF532"
  110. help
  111. BF532 Processor Support.
  112. config BF533
  113. bool "BF533"
  114. help
  115. BF533 Processor Support.
  116. config BF534
  117. bool "BF534"
  118. help
  119. BF534 Processor Support.
  120. config BF536
  121. bool "BF536"
  122. help
  123. BF536 Processor Support.
  124. config BF537
  125. bool "BF537"
  126. help
  127. BF537 Processor Support.
  128. config BF538
  129. bool "BF538"
  130. help
  131. BF538 Processor Support.
  132. config BF539
  133. bool "BF539"
  134. help
  135. BF539 Processor Support.
  136. config BF542_std
  137. bool "BF542"
  138. help
  139. BF542 Processor Support.
  140. config BF542M
  141. bool "BF542m"
  142. help
  143. BF542 Processor Support.
  144. config BF544_std
  145. bool "BF544"
  146. help
  147. BF544 Processor Support.
  148. config BF544M
  149. bool "BF544m"
  150. help
  151. BF544 Processor Support.
  152. config BF547_std
  153. bool "BF547"
  154. help
  155. BF547 Processor Support.
  156. config BF547M
  157. bool "BF547m"
  158. help
  159. BF547 Processor Support.
  160. config BF548_std
  161. bool "BF548"
  162. help
  163. BF548 Processor Support.
  164. config BF548M
  165. bool "BF548m"
  166. help
  167. BF548 Processor Support.
  168. config BF549_std
  169. bool "BF549"
  170. help
  171. BF549 Processor Support.
  172. config BF549M
  173. bool "BF549m"
  174. help
  175. BF549 Processor Support.
  176. config BF561
  177. bool "BF561"
  178. help
  179. BF561 Processor Support.
  180. endchoice
  181. config SMP
  182. depends on BF561
  183. select TICKSOURCE_CORETMR
  184. bool "Symmetric multi-processing support"
  185. ---help---
  186. This enables support for systems with more than one CPU,
  187. like the dual core BF561. If you have a system with only one
  188. CPU, say N. If you have a system with more than one CPU, say Y.
  189. If you don't know what to do here, say N.
  190. config NR_CPUS
  191. int
  192. depends on SMP
  193. default 2 if BF561
  194. config HOTPLUG_CPU
  195. bool "Support for hot-pluggable CPUs"
  196. depends on SMP && HOTPLUG
  197. default y
  198. config IRQ_PER_CPU
  199. bool
  200. depends on SMP
  201. default y
  202. config HAVE_LEGACY_PER_CPU_AREA
  203. def_bool y
  204. depends on SMP
  205. config BF_REV_MIN
  206. int
  207. default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
  208. default 2 if (BF537 || BF536 || BF534)
  209. default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
  210. default 4 if (BF538 || BF539)
  211. config BF_REV_MAX
  212. int
  213. default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
  214. default 3 if (BF537 || BF536 || BF534 || BF54xM)
  215. default 5 if (BF561 || BF538 || BF539)
  216. default 6 if (BF533 || BF532 || BF531)
  217. choice
  218. prompt "Silicon Rev"
  219. default BF_REV_0_0 if (BF51x || BF52x)
  220. default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
  221. default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
  222. config BF_REV_0_0
  223. bool "0.0"
  224. depends on (BF51x || BF52x || (BF54x && !BF54xM))
  225. config BF_REV_0_1
  226. bool "0.1"
  227. depends on (BF51x || BF52x || (BF54x && !BF54xM))
  228. config BF_REV_0_2
  229. bool "0.2"
  230. depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
  231. config BF_REV_0_3
  232. bool "0.3"
  233. depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
  234. config BF_REV_0_4
  235. bool "0.4"
  236. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  237. config BF_REV_0_5
  238. bool "0.5"
  239. depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
  240. config BF_REV_0_6
  241. bool "0.6"
  242. depends on (BF533 || BF532 || BF531)
  243. config BF_REV_ANY
  244. bool "any"
  245. config BF_REV_NONE
  246. bool "none"
  247. endchoice
  248. config BF53x
  249. bool
  250. depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
  251. default y
  252. config MEM_MT48LC64M4A2FB_7E
  253. bool
  254. depends on (BFIN533_STAMP)
  255. default y
  256. config MEM_MT48LC16M16A2TG_75
  257. bool
  258. depends on (BFIN533_EZKIT || BFIN561_EZKIT \
  259. || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
  260. || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
  261. || BFIN527_BLUETECHNIX_CM)
  262. default y
  263. config MEM_MT48LC32M8A2_75
  264. bool
  265. depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
  266. default y
  267. config MEM_MT48LC8M32B2B5_7
  268. bool
  269. depends on (BFIN561_BLUETECHNIX_CM)
  270. default y
  271. config MEM_MT48LC32M16A2TG_75
  272. bool
  273. depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
  274. default y
  275. config MEM_MT48H32M16LFCJ_75
  276. bool
  277. depends on (BFIN526_EZBRD)
  278. default y
  279. source "arch/blackfin/mach-bf518/Kconfig"
  280. source "arch/blackfin/mach-bf527/Kconfig"
  281. source "arch/blackfin/mach-bf533/Kconfig"
  282. source "arch/blackfin/mach-bf561/Kconfig"
  283. source "arch/blackfin/mach-bf537/Kconfig"
  284. source "arch/blackfin/mach-bf538/Kconfig"
  285. source "arch/blackfin/mach-bf548/Kconfig"
  286. menu "Board customizations"
  287. config CMDLINE_BOOL
  288. bool "Default bootloader kernel arguments"
  289. config CMDLINE
  290. string "Initial kernel command string"
  291. depends on CMDLINE_BOOL
  292. default "console=ttyBF0,57600"
  293. help
  294. If you don't have a boot loader capable of passing a command line string
  295. to the kernel, you may specify one here. As a minimum, you should specify
  296. the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
  297. config BOOT_LOAD
  298. hex "Kernel load address for booting"
  299. default "0x1000"
  300. range 0x1000 0x20000000
  301. help
  302. This option allows you to set the load address of the kernel.
  303. This can be useful if you are on a board which has a small amount
  304. of memory or you wish to reserve some memory at the beginning of
  305. the address space.
  306. Note that you need to keep this value above 4k (0x1000) as this
  307. memory region is used to capture NULL pointer references as well
  308. as some core kernel functions.
  309. config ROM_BASE
  310. hex "Kernel ROM Base"
  311. depends on ROMKERNEL
  312. default "0x20040040"
  313. range 0x20000000 0x20400000 if !(BF54x || BF561)
  314. range 0x20000000 0x30000000 if (BF54x || BF561)
  315. help
  316. Make sure your ROM base does not include any file-header
  317. information that is prepended to the kernel.
  318. For example, the bootable U-Boot format (created with
  319. mkimage) has a 64 byte header (0x40). So while the image
  320. you write to flash might start at say 0x20080000, you have
  321. to add 0x40 to get the kernel's ROM base as it will come
  322. after the header.
  323. comment "Clock/PLL Setup"
  324. config CLKIN_HZ
  325. int "Frequency of the crystal on the board in Hz"
  326. default "10000000" if BFIN532_IP0X
  327. default "11059200" if BFIN533_STAMP
  328. default "24576000" if PNAV10
  329. default "25000000" # most people use this
  330. default "27000000" if BFIN533_EZKIT
  331. default "30000000" if BFIN561_EZKIT
  332. default "24000000" if BFIN527_AD7160EVAL
  333. help
  334. The frequency of CLKIN crystal oscillator on the board in Hz.
  335. Warning: This value should match the crystal on the board. Otherwise,
  336. peripherals won't work properly.
  337. config BFIN_KERNEL_CLOCK
  338. bool "Re-program Clocks while Kernel boots?"
  339. default n
  340. help
  341. This option decides if kernel clocks are re-programed from the
  342. bootloader settings. If the clocks are not set, the SDRAM settings
  343. are also not changed, and the Bootloader does 100% of the hardware
  344. configuration.
  345. config PLL_BYPASS
  346. bool "Bypass PLL"
  347. depends on BFIN_KERNEL_CLOCK
  348. default n
  349. config CLKIN_HALF
  350. bool "Half Clock In"
  351. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  352. default n
  353. help
  354. If this is set the clock will be divided by 2, before it goes to the PLL.
  355. config VCO_MULT
  356. int "VCO Multiplier"
  357. depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
  358. range 1 64
  359. default "22" if BFIN533_EZKIT
  360. default "45" if BFIN533_STAMP
  361. default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
  362. default "22" if BFIN533_BLUETECHNIX_CM
  363. default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
  364. default "20" if BFIN561_EZKIT
  365. default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
  366. default "25" if BFIN527_AD7160EVAL
  367. help
  368. This controls the frequency of the on-chip PLL. This can be between 1 and 64.
  369. PLL Frequency = (Crystal Frequency) * (this setting)
  370. choice
  371. prompt "Core Clock Divider"
  372. depends on BFIN_KERNEL_CLOCK
  373. default CCLK_DIV_1
  374. help
  375. This sets the frequency of the core. It can be 1, 2, 4 or 8
  376. Core Frequency = (PLL frequency) / (this setting)
  377. config CCLK_DIV_1
  378. bool "1"
  379. config CCLK_DIV_2
  380. bool "2"
  381. config CCLK_DIV_4
  382. bool "4"
  383. config CCLK_DIV_8
  384. bool "8"
  385. endchoice
  386. config SCLK_DIV
  387. int "System Clock Divider"
  388. depends on BFIN_KERNEL_CLOCK
  389. range 1 15
  390. default 5
  391. help
  392. This sets the frequency of the system clock (including SDRAM or DDR).
  393. This can be between 1 and 15
  394. System Clock = (PLL frequency) / (this setting)
  395. choice
  396. prompt "DDR SDRAM Chip Type"
  397. depends on BFIN_KERNEL_CLOCK
  398. depends on BF54x
  399. default MEM_MT46V32M16_5B
  400. config MEM_MT46V32M16_6T
  401. bool "MT46V32M16_6T"
  402. config MEM_MT46V32M16_5B
  403. bool "MT46V32M16_5B"
  404. endchoice
  405. choice
  406. prompt "DDR/SDRAM Timing"
  407. depends on BFIN_KERNEL_CLOCK
  408. default BFIN_KERNEL_CLOCK_MEMINIT_CALC
  409. help
  410. This option allows you to specify Blackfin SDRAM/DDR Timing parameters
  411. The calculated SDRAM timing parameters may not be 100%
  412. accurate - This option is therefore marked experimental.
  413. config BFIN_KERNEL_CLOCK_MEMINIT_CALC
  414. bool "Calculate Timings (EXPERIMENTAL)"
  415. depends on EXPERIMENTAL
  416. config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  417. bool "Provide accurate Timings based on target SCLK"
  418. help
  419. Please consult the Blackfin Hardware Reference Manuals as well
  420. as the memory device datasheet.
  421. http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
  422. endchoice
  423. menu "Memory Init Control"
  424. depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
  425. config MEM_DDRCTL0
  426. depends on BF54x
  427. hex "DDRCTL0"
  428. default 0x0
  429. config MEM_DDRCTL1
  430. depends on BF54x
  431. hex "DDRCTL1"
  432. default 0x0
  433. config MEM_DDRCTL2
  434. depends on BF54x
  435. hex "DDRCTL2"
  436. default 0x0
  437. config MEM_EBIU_DDRQUE
  438. depends on BF54x
  439. hex "DDRQUE"
  440. default 0x0
  441. config MEM_SDRRC
  442. depends on !BF54x
  443. hex "SDRRC"
  444. default 0x0
  445. config MEM_SDGCTL
  446. depends on !BF54x
  447. hex "SDGCTL"
  448. default 0x0
  449. endmenu
  450. #
  451. # Max & Min Speeds for various Chips
  452. #
  453. config MAX_VCO_HZ
  454. int
  455. default 400000000 if BF512
  456. default 400000000 if BF514
  457. default 400000000 if BF516
  458. default 400000000 if BF518
  459. default 400000000 if BF522
  460. default 600000000 if BF523
  461. default 400000000 if BF524
  462. default 600000000 if BF525
  463. default 400000000 if BF526
  464. default 600000000 if BF527
  465. default 400000000 if BF531
  466. default 400000000 if BF532
  467. default 750000000 if BF533
  468. default 500000000 if BF534
  469. default 400000000 if BF536
  470. default 600000000 if BF537
  471. default 533333333 if BF538
  472. default 533333333 if BF539
  473. default 600000000 if BF542
  474. default 533333333 if BF544
  475. default 600000000 if BF547
  476. default 600000000 if BF548
  477. default 533333333 if BF549
  478. default 600000000 if BF561
  479. config MIN_VCO_HZ
  480. int
  481. default 50000000
  482. config MAX_SCLK_HZ
  483. int
  484. default 133333333
  485. config MIN_SCLK_HZ
  486. int
  487. default 27000000
  488. comment "Kernel Timer/Scheduler"
  489. source kernel/Kconfig.hz
  490. config GENERIC_CLOCKEVENTS
  491. bool "Generic clock events"
  492. default y
  493. menu "Clock event device"
  494. depends on GENERIC_CLOCKEVENTS
  495. config TICKSOURCE_GPTMR0
  496. bool "GPTimer0"
  497. depends on !SMP
  498. select BFIN_GPTIMERS
  499. config TICKSOURCE_CORETMR
  500. bool "Core timer"
  501. default y
  502. endmenu
  503. menu "Clock souce"
  504. depends on GENERIC_CLOCKEVENTS
  505. config CYCLES_CLOCKSOURCE
  506. bool "CYCLES"
  507. default y
  508. depends on !BFIN_SCRATCH_REG_CYCLES
  509. depends on !SMP
  510. help
  511. If you say Y here, you will enable support for using the 'cycles'
  512. registers as a clock source. Doing so means you will be unable to
  513. safely write to the 'cycles' register during runtime. You will
  514. still be able to read it (such as for performance monitoring), but
  515. writing the registers will most likely crash the kernel.
  516. config GPTMR0_CLOCKSOURCE
  517. bool "GPTimer0"
  518. select BFIN_GPTIMERS
  519. depends on !TICKSOURCE_GPTMR0
  520. endmenu
  521. config ARCH_USES_GETTIMEOFFSET
  522. depends on !GENERIC_CLOCKEVENTS
  523. def_bool y
  524. source kernel/time/Kconfig
  525. comment "Misc"
  526. choice
  527. prompt "Blackfin Exception Scratch Register"
  528. default BFIN_SCRATCH_REG_RETN
  529. help
  530. Select the resource to reserve for the Exception handler:
  531. - RETN: Non-Maskable Interrupt (NMI)
  532. - RETE: Exception Return (JTAG/ICE)
  533. - CYCLES: Performance counter
  534. If you are unsure, please select "RETN".
  535. config BFIN_SCRATCH_REG_RETN
  536. bool "RETN"
  537. help
  538. Use the RETN register in the Blackfin exception handler
  539. as a stack scratch register. This means you cannot
  540. safely use NMI on the Blackfin while running Linux, but
  541. you can debug the system with a JTAG ICE and use the
  542. CYCLES performance registers.
  543. If you are unsure, please select "RETN".
  544. config BFIN_SCRATCH_REG_RETE
  545. bool "RETE"
  546. help
  547. Use the RETE register in the Blackfin exception handler
  548. as a stack scratch register. This means you cannot
  549. safely use a JTAG ICE while debugging a Blackfin board,
  550. but you can safely use the CYCLES performance registers
  551. and the NMI.
  552. If you are unsure, please select "RETN".
  553. config BFIN_SCRATCH_REG_CYCLES
  554. bool "CYCLES"
  555. help
  556. Use the CYCLES register in the Blackfin exception handler
  557. as a stack scratch register. This means you cannot
  558. safely use the CYCLES performance registers on a Blackfin
  559. board at anytime, but you can debug the system with a JTAG
  560. ICE and use the NMI.
  561. If you are unsure, please select "RETN".
  562. endchoice
  563. endmenu
  564. menu "Blackfin Kernel Optimizations"
  565. depends on !SMP
  566. comment "Memory Optimizations"
  567. config I_ENTRY_L1
  568. bool "Locate interrupt entry code in L1 Memory"
  569. default y
  570. help
  571. If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
  572. into L1 instruction memory. (less latency)
  573. config EXCPT_IRQ_SYSC_L1
  574. bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
  575. default y
  576. help
  577. If enabled, the entire ASM lowlevel exception and interrupt entry code
  578. (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
  579. (less latency)
  580. config DO_IRQ_L1
  581. bool "Locate frequently called do_irq dispatcher function in L1 Memory"
  582. default y
  583. help
  584. If enabled, the frequently called do_irq dispatcher function is linked
  585. into L1 instruction memory. (less latency)
  586. config CORE_TIMER_IRQ_L1
  587. bool "Locate frequently called timer_interrupt() function in L1 Memory"
  588. default y
  589. help
  590. If enabled, the frequently called timer_interrupt() function is linked
  591. into L1 instruction memory. (less latency)
  592. config IDLE_L1
  593. bool "Locate frequently idle function in L1 Memory"
  594. default y
  595. help
  596. If enabled, the frequently called idle function is linked
  597. into L1 instruction memory. (less latency)
  598. config SCHEDULE_L1
  599. bool "Locate kernel schedule function in L1 Memory"
  600. default y
  601. help
  602. If enabled, the frequently called kernel schedule is linked
  603. into L1 instruction memory. (less latency)
  604. config ARITHMETIC_OPS_L1
  605. bool "Locate kernel owned arithmetic functions in L1 Memory"
  606. default y
  607. help
  608. If enabled, arithmetic functions are linked
  609. into L1 instruction memory. (less latency)
  610. config ACCESS_OK_L1
  611. bool "Locate access_ok function in L1 Memory"
  612. default y
  613. help
  614. If enabled, the access_ok function is linked
  615. into L1 instruction memory. (less latency)
  616. config MEMSET_L1
  617. bool "Locate memset function in L1 Memory"
  618. default y
  619. help
  620. If enabled, the memset function is linked
  621. into L1 instruction memory. (less latency)
  622. config MEMCPY_L1
  623. bool "Locate memcpy function in L1 Memory"
  624. default y
  625. help
  626. If enabled, the memcpy function is linked
  627. into L1 instruction memory. (less latency)
  628. config STRCMP_L1
  629. bool "locate strcmp function in L1 Memory"
  630. default y
  631. help
  632. If enabled, the strcmp function is linked
  633. into L1 instruction memory (less latency).
  634. config STRNCMP_L1
  635. bool "locate strncmp function in L1 Memory"
  636. default y
  637. help
  638. If enabled, the strncmp function is linked
  639. into L1 instruction memory (less latency).
  640. config STRCPY_L1
  641. bool "locate strcpy function in L1 Memory"
  642. default y
  643. help
  644. If enabled, the strcpy function is linked
  645. into L1 instruction memory (less latency).
  646. config STRNCPY_L1
  647. bool "locate strncpy function in L1 Memory"
  648. default y
  649. help
  650. If enabled, the strncpy function is linked
  651. into L1 instruction memory (less latency).
  652. config SYS_BFIN_SPINLOCK_L1
  653. bool "Locate sys_bfin_spinlock function in L1 Memory"
  654. default y
  655. help
  656. If enabled, sys_bfin_spinlock function is linked
  657. into L1 instruction memory. (less latency)
  658. config IP_CHECKSUM_L1
  659. bool "Locate IP Checksum function in L1 Memory"
  660. default n
  661. help
  662. If enabled, the IP Checksum function is linked
  663. into L1 instruction memory. (less latency)
  664. config CACHELINE_ALIGNED_L1
  665. bool "Locate cacheline_aligned data to L1 Data Memory"
  666. default y if !BF54x
  667. default n if BF54x
  668. depends on !BF531
  669. help
  670. If enabled, cacheline_aligned data is linked
  671. into L1 data memory. (less latency)
  672. config SYSCALL_TAB_L1
  673. bool "Locate Syscall Table L1 Data Memory"
  674. default n
  675. depends on !BF531
  676. help
  677. If enabled, the Syscall LUT is linked
  678. into L1 data memory. (less latency)
  679. config CPLB_SWITCH_TAB_L1
  680. bool "Locate CPLB Switch Tables L1 Data Memory"
  681. default n
  682. depends on !BF531
  683. help
  684. If enabled, the CPLB Switch Tables are linked
  685. into L1 data memory. (less latency)
  686. config CACHE_FLUSH_L1
  687. bool "Locate cache flush funcs in L1 Inst Memory"
  688. default y
  689. help
  690. If enabled, the Blackfin cache flushing functions are linked
  691. into L1 instruction memory.
  692. Note that this might be required to address anomalies, but
  693. these functions are pretty small, so it shouldn't be too bad.
  694. If you are using a processor affected by an anomaly, the build
  695. system will double check for you and prevent it.
  696. config APP_STACK_L1
  697. bool "Support locating application stack in L1 Scratch Memory"
  698. default y
  699. help
  700. If enabled the application stack can be located in L1
  701. scratch memory (less latency).
  702. Currently only works with FLAT binaries.
  703. config EXCEPTION_L1_SCRATCH
  704. bool "Locate exception stack in L1 Scratch Memory"
  705. default n
  706. depends on !APP_STACK_L1
  707. help
  708. Whenever an exception occurs, use the L1 Scratch memory for
  709. stack storage. You cannot place the stacks of FLAT binaries
  710. in L1 when using this option.
  711. If you don't use L1 Scratch, then you should say Y here.
  712. comment "Speed Optimizations"
  713. config BFIN_INS_LOWOVERHEAD
  714. bool "ins[bwl] low overhead, higher interrupt latency"
  715. default y
  716. help
  717. Reads on the Blackfin are speculative. In Blackfin terms, this means
  718. they can be interrupted at any time (even after they have been issued
  719. on to the external bus), and re-issued after the interrupt occurs.
  720. For memory - this is not a big deal, since memory does not change if
  721. it sees a read.
  722. If a FIFO is sitting on the end of the read, it will see two reads,
  723. when the core only sees one since the FIFO receives both the read
  724. which is cancelled (and not delivered to the core) and the one which
  725. is re-issued (which is delivered to the core).
  726. To solve this, interrupts are turned off before reads occur to
  727. I/O space. This option controls which the overhead/latency of
  728. controlling interrupts during this time
  729. "n" turns interrupts off every read
  730. (higher overhead, but lower interrupt latency)
  731. "y" turns interrupts off every loop
  732. (low overhead, but longer interrupt latency)
  733. default behavior is to leave this set to on (type "Y"). If you are experiencing
  734. interrupt latency issues, it is safe and OK to turn this off.
  735. endmenu
  736. choice
  737. prompt "Kernel executes from"
  738. help
  739. Choose the memory type that the kernel will be running in.
  740. config RAMKERNEL
  741. bool "RAM"
  742. help
  743. The kernel will be resident in RAM when running.
  744. config ROMKERNEL
  745. bool "ROM"
  746. help
  747. The kernel will be resident in FLASH/ROM when running.
  748. endchoice
  749. # Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
  750. config XIP_KERNEL
  751. bool
  752. default y
  753. depends on ROMKERNEL
  754. source "mm/Kconfig"
  755. config BFIN_GPTIMERS
  756. tristate "Enable Blackfin General Purpose Timers API"
  757. default n
  758. help
  759. Enable support for the General Purpose Timers API. If you
  760. are unsure, say N.
  761. To compile this driver as a module, choose M here: the module
  762. will be called gptimers.
  763. choice
  764. prompt "Uncached DMA region"
  765. default DMA_UNCACHED_1M
  766. config DMA_UNCACHED_4M
  767. bool "Enable 4M DMA region"
  768. config DMA_UNCACHED_2M
  769. bool "Enable 2M DMA region"
  770. config DMA_UNCACHED_1M
  771. bool "Enable 1M DMA region"
  772. config DMA_UNCACHED_512K
  773. bool "Enable 512K DMA region"
  774. config DMA_UNCACHED_256K
  775. bool "Enable 256K DMA region"
  776. config DMA_UNCACHED_128K
  777. bool "Enable 128K DMA region"
  778. config DMA_UNCACHED_NONE
  779. bool "Disable DMA region"
  780. endchoice
  781. comment "Cache Support"
  782. config BFIN_ICACHE
  783. bool "Enable ICACHE"
  784. default y
  785. config BFIN_EXTMEM_ICACHEABLE
  786. bool "Enable ICACHE for external memory"
  787. depends on BFIN_ICACHE
  788. default y
  789. config BFIN_L2_ICACHEABLE
  790. bool "Enable ICACHE for L2 SRAM"
  791. depends on BFIN_ICACHE
  792. depends on BF54x || BF561
  793. default n
  794. config BFIN_DCACHE
  795. bool "Enable DCACHE"
  796. default y
  797. config BFIN_DCACHE_BANKA
  798. bool "Enable only 16k BankA DCACHE - BankB is SRAM"
  799. depends on BFIN_DCACHE && !BF531
  800. default n
  801. config BFIN_EXTMEM_DCACHEABLE
  802. bool "Enable DCACHE for external memory"
  803. depends on BFIN_DCACHE
  804. default y
  805. choice
  806. prompt "External memory DCACHE policy"
  807. depends on BFIN_EXTMEM_DCACHEABLE
  808. default BFIN_EXTMEM_WRITEBACK if !SMP
  809. default BFIN_EXTMEM_WRITETHROUGH if SMP
  810. config BFIN_EXTMEM_WRITEBACK
  811. bool "Write back"
  812. depends on !SMP
  813. help
  814. Write Back Policy:
  815. Cached data will be written back to SDRAM only when needed.
  816. This can give a nice increase in performance, but beware of
  817. broken drivers that do not properly invalidate/flush their
  818. cache.
  819. Write Through Policy:
  820. Cached data will always be written back to SDRAM when the
  821. cache is updated. This is a completely safe setting, but
  822. performance is worse than Write Back.
  823. If you are unsure of the options and you want to be safe,
  824. then go with Write Through.
  825. config BFIN_EXTMEM_WRITETHROUGH
  826. bool "Write through"
  827. help
  828. Write Back Policy:
  829. Cached data will be written back to SDRAM only when needed.
  830. This can give a nice increase in performance, but beware of
  831. broken drivers that do not properly invalidate/flush their
  832. cache.
  833. Write Through Policy:
  834. Cached data will always be written back to SDRAM when the
  835. cache is updated. This is a completely safe setting, but
  836. performance is worse than Write Back.
  837. If you are unsure of the options and you want to be safe,
  838. then go with Write Through.
  839. endchoice
  840. config BFIN_L2_DCACHEABLE
  841. bool "Enable DCACHE for L2 SRAM"
  842. depends on BFIN_DCACHE
  843. depends on (BF54x || BF561) && !SMP
  844. default n
  845. choice
  846. prompt "L2 SRAM DCACHE policy"
  847. depends on BFIN_L2_DCACHEABLE
  848. default BFIN_L2_WRITEBACK
  849. config BFIN_L2_WRITEBACK
  850. bool "Write back"
  851. config BFIN_L2_WRITETHROUGH
  852. bool "Write through"
  853. endchoice
  854. comment "Memory Protection Unit"
  855. config MPU
  856. bool "Enable the memory protection unit (EXPERIMENTAL)"
  857. default n
  858. help
  859. Use the processor's MPU to protect applications from accessing
  860. memory they do not own. This comes at a performance penalty
  861. and is recommended only for debugging.
  862. comment "Asynchronous Memory Configuration"
  863. menu "EBIU_AMGCTL Global Control"
  864. config C_AMCKEN
  865. bool "Enable CLKOUT"
  866. default y
  867. config C_CDPRIO
  868. bool "DMA has priority over core for ext. accesses"
  869. default n
  870. config C_B0PEN
  871. depends on BF561
  872. bool "Bank 0 16 bit packing enable"
  873. default y
  874. config C_B1PEN
  875. depends on BF561
  876. bool "Bank 1 16 bit packing enable"
  877. default y
  878. config C_B2PEN
  879. depends on BF561
  880. bool "Bank 2 16 bit packing enable"
  881. default y
  882. config C_B3PEN
  883. depends on BF561
  884. bool "Bank 3 16 bit packing enable"
  885. default n
  886. choice
  887. prompt "Enable Asynchronous Memory Banks"
  888. default C_AMBEN_ALL
  889. config C_AMBEN
  890. bool "Disable All Banks"
  891. config C_AMBEN_B0
  892. bool "Enable Bank 0"
  893. config C_AMBEN_B0_B1
  894. bool "Enable Bank 0 & 1"
  895. config C_AMBEN_B0_B1_B2
  896. bool "Enable Bank 0 & 1 & 2"
  897. config C_AMBEN_ALL
  898. bool "Enable All Banks"
  899. endchoice
  900. endmenu
  901. menu "EBIU_AMBCTL Control"
  902. config BANK_0
  903. hex "Bank 0 (AMBCTL0.L)"
  904. default 0x7BB0
  905. help
  906. These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
  907. used to control the Asynchronous Memory Bank 0 settings.
  908. config BANK_1
  909. hex "Bank 1 (AMBCTL0.H)"
  910. default 0x7BB0
  911. default 0x5558 if BF54x
  912. help
  913. These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
  914. used to control the Asynchronous Memory Bank 1 settings.
  915. config BANK_2
  916. hex "Bank 2 (AMBCTL1.L)"
  917. default 0x7BB0
  918. help
  919. These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
  920. used to control the Asynchronous Memory Bank 2 settings.
  921. config BANK_3
  922. hex "Bank 3 (AMBCTL1.H)"
  923. default 0x99B3
  924. help
  925. These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
  926. used to control the Asynchronous Memory Bank 3 settings.
  927. endmenu
  928. config EBIU_MBSCTLVAL
  929. hex "EBIU Bank Select Control Register"
  930. depends on BF54x
  931. default 0
  932. config EBIU_MODEVAL
  933. hex "Flash Memory Mode Control Register"
  934. depends on BF54x
  935. default 1
  936. config EBIU_FCTLVAL
  937. hex "Flash Memory Bank Control Register"
  938. depends on BF54x
  939. default 6
  940. endmenu
  941. #############################################################################
  942. menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
  943. config PCI
  944. bool "PCI support"
  945. depends on BROKEN
  946. help
  947. Support for PCI bus.
  948. source "drivers/pci/Kconfig"
  949. source "drivers/pcmcia/Kconfig"
  950. source "drivers/pci/hotplug/Kconfig"
  951. endmenu
  952. menu "Executable file formats"
  953. source "fs/Kconfig.binfmt"
  954. endmenu
  955. menu "Power management options"
  956. source "kernel/power/Kconfig"
  957. config ARCH_SUSPEND_POSSIBLE
  958. def_bool y
  959. choice
  960. prompt "Standby Power Saving Mode"
  961. depends on PM
  962. default PM_BFIN_SLEEP_DEEPER
  963. config PM_BFIN_SLEEP_DEEPER
  964. bool "Sleep Deeper"
  965. help
  966. Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
  967. power dissipation by disabling the clock to the processor core (CCLK).
  968. Furthermore, Standby sets the internal power supply voltage (VDDINT)
  969. to 0.85 V to provide the greatest power savings, while preserving the
  970. processor state.
  971. The PLL and system clock (SCLK) continue to operate at a very low
  972. frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
  973. the SDRAM is put into Self Refresh Mode. Typically an external event
  974. such as GPIO interrupt or RTC activity wakes up the processor.
  975. Various Peripherals such as UART, SPORT, PPI may not function as
  976. normal during Sleep Deeper, due to the reduced SCLK frequency.
  977. When in the sleep mode, system DMA access to L1 memory is not supported.
  978. If unsure, select "Sleep Deeper".
  979. config PM_BFIN_SLEEP
  980. bool "Sleep"
  981. help
  982. Sleep Mode (High Power Savings) - The sleep mode reduces power
  983. dissipation by disabling the clock to the processor core (CCLK).
  984. The PLL and system clock (SCLK), however, continue to operate in
  985. this mode. Typically an external event or RTC activity will wake
  986. up the processor. When in the sleep mode, system DMA access to L1
  987. memory is not supported.
  988. If unsure, select "Sleep Deeper".
  989. endchoice
  990. comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
  991. depends on PM
  992. config PM_BFIN_WAKE_PH6
  993. bool "Allow Wake-Up from on-chip PHY or PH6 GP"
  994. depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
  995. default n
  996. help
  997. Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
  998. config PM_BFIN_WAKE_GP
  999. bool "Allow Wake-Up from GPIOs"
  1000. depends on PM && BF54x
  1001. default n
  1002. help
  1003. Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
  1004. (all processors, except ADSP-BF549). This option sets
  1005. the general-purpose wake-up enable (GPWE) control bit to enable
  1006. wake-up upon detection of an active low signal on the /GPW (PH7) pin.
  1007. On ADSP-BF549 this option enables the the same functionality on the
  1008. /MRXON pin also PH7.
  1009. endmenu
  1010. menu "CPU Frequency scaling"
  1011. source "drivers/cpufreq/Kconfig"
  1012. config BFIN_CPU_FREQ
  1013. bool
  1014. depends on CPU_FREQ
  1015. select CPU_FREQ_TABLE
  1016. default y
  1017. config CPU_VOLTAGE
  1018. bool "CPU Voltage scaling"
  1019. depends on EXPERIMENTAL
  1020. depends on CPU_FREQ
  1021. default n
  1022. help
  1023. Say Y here if you want CPU voltage scaling according to the CPU frequency.
  1024. This option violates the PLL BYPASS recommendation in the Blackfin Processor
  1025. manuals. There is a theoretical risk that during VDDINT transitions
  1026. the PLL may unlock.
  1027. endmenu
  1028. source "net/Kconfig"
  1029. source "drivers/Kconfig"
  1030. source "drivers/firmware/Kconfig"
  1031. source "fs/Kconfig"
  1032. source "arch/blackfin/Kconfig.debug"
  1033. source "security/Kconfig"
  1034. source "crypto/Kconfig"
  1035. source "lib/Kconfig"