setup-pci.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564
  1. /*
  2. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  3. * Copyright (C) 1995-1998 Mark Lord
  4. * Copyright (C) 2007 Bartlomiej Zolnierkiewicz
  5. *
  6. * May be copied or modified under the terms of the GNU General Public License
  7. */
  8. #include <linux/module.h>
  9. #include <linux/types.h>
  10. #include <linux/kernel.h>
  11. #include <linux/pci.h>
  12. #include <linux/init.h>
  13. #include <linux/timer.h>
  14. #include <linux/mm.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/ide.h>
  17. #include <linux/dma-mapping.h>
  18. #include <asm/io.h>
  19. #include <asm/irq.h>
  20. /**
  21. * ide_setup_pci_baseregs - place a PCI IDE controller native
  22. * @dev: PCI device of interface to switch native
  23. * @name: Name of interface
  24. *
  25. * We attempt to place the PCI interface into PCI native mode. If
  26. * we succeed the BARs are ok and the controller is in PCI mode.
  27. * Returns 0 on success or an errno code.
  28. *
  29. * FIXME: if we program the interface and then fail to set the BARS
  30. * we don't switch it back to legacy mode. Do we actually care ??
  31. */
  32. static int ide_setup_pci_baseregs(struct pci_dev *dev, const char *name)
  33. {
  34. u8 progif = 0;
  35. /*
  36. * Place both IDE interfaces into PCI "native" mode:
  37. */
  38. if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
  39. (progif & 5) != 5) {
  40. if ((progif & 0xa) != 0xa) {
  41. printk(KERN_INFO "%s: device not capable of full "
  42. "native PCI mode\n", name);
  43. return -EOPNOTSUPP;
  44. }
  45. printk("%s: placing both ports into native PCI mode\n", name);
  46. (void) pci_write_config_byte(dev, PCI_CLASS_PROG, progif|5);
  47. if (pci_read_config_byte(dev, PCI_CLASS_PROG, &progif) ||
  48. (progif & 5) != 5) {
  49. printk(KERN_ERR "%s: rewrite of PROGIF failed, wanted "
  50. "0x%04x, got 0x%04x\n",
  51. name, progif|5, progif);
  52. return -EOPNOTSUPP;
  53. }
  54. }
  55. return 0;
  56. }
  57. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  58. static void ide_pci_clear_simplex(unsigned long dma_base, const char *name)
  59. {
  60. u8 dma_stat = inb(dma_base + 2);
  61. outb(dma_stat & 0x60, dma_base + 2);
  62. dma_stat = inb(dma_base + 2);
  63. if (dma_stat & 0x80)
  64. printk(KERN_INFO "%s: simplex device: DMA forced\n", name);
  65. }
  66. /**
  67. * ide_get_or_set_dma_base - setup BMIBA
  68. * @d: IDE port info
  69. * @hwif: IDE interface
  70. *
  71. * Fetch the DMA Bus-Master-I/O-Base-Address (BMIBA) from PCI space.
  72. * Where a device has a partner that is already in DMA mode we check
  73. * and enforce IDE simplex rules.
  74. */
  75. static unsigned long ide_get_or_set_dma_base(const struct ide_port_info *d, ide_hwif_t *hwif)
  76. {
  77. struct pci_dev *dev = to_pci_dev(hwif->dev);
  78. unsigned long dma_base = 0;
  79. u8 dma_stat = 0;
  80. if (hwif->mmio)
  81. return hwif->dma_base;
  82. if (hwif->mate && hwif->mate->dma_base) {
  83. dma_base = hwif->mate->dma_base - (hwif->channel ? 0 : 8);
  84. } else {
  85. u8 baridx = (d->host_flags & IDE_HFLAG_CS5520) ? 2 : 4;
  86. dma_base = pci_resource_start(dev, baridx);
  87. if (dma_base == 0) {
  88. printk(KERN_ERR "%s: DMA base is invalid\n", d->name);
  89. return 0;
  90. }
  91. }
  92. if (hwif->channel)
  93. dma_base += 8;
  94. if (d->host_flags & IDE_HFLAG_CS5520)
  95. goto out;
  96. if (d->host_flags & IDE_HFLAG_CLEAR_SIMPLEX) {
  97. ide_pci_clear_simplex(dma_base, d->name);
  98. goto out;
  99. }
  100. /*
  101. * If the device claims "simplex" DMA, this means that only one of
  102. * the two interfaces can be trusted with DMA at any point in time
  103. * (so we should enable DMA only on one of the two interfaces).
  104. *
  105. * FIXME: At this point we haven't probed the drives so we can't make
  106. * the appropriate decision. Really we should defer this problem until
  107. * we tune the drive then try to grab DMA ownership if we want to be
  108. * the DMA end. This has to be become dynamic to handle hot-plug.
  109. */
  110. dma_stat = hwif->INB(dma_base + 2);
  111. if ((dma_stat & 0x80) && hwif->mate && hwif->mate->dma_base) {
  112. printk(KERN_INFO "%s: simplex device: DMA disabled\n", d->name);
  113. dma_base = 0;
  114. }
  115. out:
  116. return dma_base;
  117. }
  118. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  119. void ide_setup_pci_noise(struct pci_dev *dev, const struct ide_port_info *d)
  120. {
  121. printk(KERN_INFO "%s: IDE controller (0x%04x:0x%04x rev 0x%02x) at "
  122. " PCI slot %s\n", d->name, dev->vendor, dev->device,
  123. dev->revision, pci_name(dev));
  124. }
  125. EXPORT_SYMBOL_GPL(ide_setup_pci_noise);
  126. /**
  127. * ide_pci_enable - do PCI enables
  128. * @dev: PCI device
  129. * @d: IDE port info
  130. *
  131. * Enable the IDE PCI device. We attempt to enable the device in full
  132. * but if that fails then we only need IO space. The PCI code should
  133. * have setup the proper resources for us already for controllers in
  134. * legacy mode.
  135. *
  136. * Returns zero on success or an error code
  137. */
  138. static int ide_pci_enable(struct pci_dev *dev, const struct ide_port_info *d)
  139. {
  140. int ret, bars;
  141. if (pci_enable_device(dev)) {
  142. ret = pci_enable_device_io(dev);
  143. if (ret < 0) {
  144. printk(KERN_WARNING "%s: (ide_setup_pci_device:) "
  145. "Could not enable device.\n", d->name);
  146. goto out;
  147. }
  148. printk(KERN_WARNING "%s: BIOS configuration fixed.\n", d->name);
  149. }
  150. /*
  151. * assume all devices can do 32-bit DMA for now, we can add
  152. * a DMA mask field to the struct ide_port_info if we need it
  153. * (or let lower level driver set the DMA mask)
  154. */
  155. ret = pci_set_dma_mask(dev, DMA_32BIT_MASK);
  156. if (ret < 0) {
  157. printk(KERN_ERR "%s: can't set dma mask\n", d->name);
  158. goto out;
  159. }
  160. if (d->host_flags & IDE_HFLAG_SINGLE)
  161. bars = (1 << 2) - 1;
  162. else
  163. bars = (1 << 4) - 1;
  164. if ((d->host_flags & IDE_HFLAG_NO_DMA) == 0) {
  165. if (d->host_flags & IDE_HFLAG_CS5520)
  166. bars |= (1 << 2);
  167. else
  168. bars |= (1 << 4);
  169. }
  170. ret = pci_request_selected_regions(dev, bars, d->name);
  171. if (ret < 0)
  172. printk(KERN_ERR "%s: can't reserve resources\n", d->name);
  173. out:
  174. return ret;
  175. }
  176. /**
  177. * ide_pci_configure - configure an unconfigured device
  178. * @dev: PCI device
  179. * @d: IDE port info
  180. *
  181. * Enable and configure the PCI device we have been passed.
  182. * Returns zero on success or an error code.
  183. */
  184. static int ide_pci_configure(struct pci_dev *dev, const struct ide_port_info *d)
  185. {
  186. u16 pcicmd = 0;
  187. /*
  188. * PnP BIOS was *supposed* to have setup this device, but we
  189. * can do it ourselves, so long as the BIOS has assigned an IRQ
  190. * (or possibly the device is using a "legacy header" for IRQs).
  191. * Maybe the user deliberately *disabled* the device,
  192. * but we'll eventually ignore it again if no drives respond.
  193. */
  194. if (ide_setup_pci_baseregs(dev, d->name) ||
  195. pci_write_config_word(dev, PCI_COMMAND, pcicmd | PCI_COMMAND_IO)) {
  196. printk(KERN_INFO "%s: device disabled (BIOS)\n", d->name);
  197. return -ENODEV;
  198. }
  199. if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd)) {
  200. printk(KERN_ERR "%s: error accessing PCI regs\n", d->name);
  201. return -EIO;
  202. }
  203. if (!(pcicmd & PCI_COMMAND_IO)) {
  204. printk(KERN_ERR "%s: unable to enable IDE controller\n", d->name);
  205. return -ENXIO;
  206. }
  207. return 0;
  208. }
  209. /**
  210. * ide_pci_check_iomem - check a register is I/O
  211. * @dev: PCI device
  212. * @d: IDE port info
  213. * @bar: BAR number
  214. *
  215. * Checks if a BAR is configured and points to MMIO space. If so,
  216. * return an error code. Otherwise return 0
  217. */
  218. static int ide_pci_check_iomem(struct pci_dev *dev, const struct ide_port_info *d,
  219. int bar)
  220. {
  221. ulong flags = pci_resource_flags(dev, bar);
  222. /* Unconfigured ? */
  223. if (!flags || pci_resource_len(dev, bar) == 0)
  224. return 0;
  225. /* I/O space */
  226. if (flags & IORESOURCE_IO)
  227. return 0;
  228. /* Bad */
  229. return -EINVAL;
  230. }
  231. /**
  232. * ide_hwif_configure - configure an IDE interface
  233. * @dev: PCI device holding interface
  234. * @d: IDE port info
  235. * @port: port number
  236. * @irq: PCI IRQ
  237. *
  238. * Perform the initial set up for the hardware interface structure. This
  239. * is done per interface port rather than per PCI device. There may be
  240. * more than one port per device.
  241. *
  242. * Returns the new hardware interface structure, or NULL on a failure
  243. */
  244. static ide_hwif_t *ide_hwif_configure(struct pci_dev *dev,
  245. const struct ide_port_info *d,
  246. unsigned int port, int irq)
  247. {
  248. unsigned long ctl = 0, base = 0;
  249. ide_hwif_t *hwif;
  250. struct hw_regs_s hw;
  251. if ((d->host_flags & IDE_HFLAG_ISA_PORTS) == 0) {
  252. if (ide_pci_check_iomem(dev, d, 2 * port) ||
  253. ide_pci_check_iomem(dev, d, 2 * port + 1)) {
  254. printk(KERN_ERR "%s: I/O baseregs (BIOS) are reported "
  255. "as MEM for port %d!\n", d->name, port);
  256. return NULL;
  257. }
  258. ctl = pci_resource_start(dev, 2*port+1);
  259. base = pci_resource_start(dev, 2*port);
  260. if ((ctl && !base) || (base && !ctl)) {
  261. printk(KERN_ERR "%s: inconsistent baseregs (BIOS) "
  262. "for port %d, skipping\n", d->name, port);
  263. return NULL;
  264. }
  265. }
  266. if (!ctl) {
  267. /* Use default values */
  268. ctl = port ? 0x374 : 0x3f4;
  269. base = port ? 0x170 : 0x1f0;
  270. }
  271. hwif = ide_find_port_slot(d);
  272. if (hwif == NULL) {
  273. printk(KERN_ERR "%s: too many IDE interfaces, no room in "
  274. "table\n", d->name);
  275. return NULL;
  276. }
  277. memset(&hw, 0, sizeof(hw));
  278. hw.irq = irq;
  279. hw.dev = &dev->dev;
  280. hw.chipset = d->chipset ? d->chipset : ide_pci;
  281. ide_std_init_ports(&hw, base, ctl | 2);
  282. ide_init_port_hw(hwif, &hw);
  283. hwif->dev = &dev->dev;
  284. return hwif;
  285. }
  286. #ifdef CONFIG_BLK_DEV_IDEDMA_PCI
  287. /**
  288. * ide_hwif_setup_dma - configure DMA interface
  289. * @hwif: IDE interface
  290. * @d: IDE port info
  291. *
  292. * Set up the DMA base for the interface. Enable the master bits as
  293. * necessary and attempt to bring the device DMA into a ready to use
  294. * state
  295. */
  296. void ide_hwif_setup_dma(ide_hwif_t *hwif, const struct ide_port_info *d)
  297. {
  298. struct pci_dev *dev = to_pci_dev(hwif->dev);
  299. u16 pcicmd;
  300. pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  301. if ((d->host_flags & IDE_HFLAG_NO_AUTODMA) == 0 ||
  302. ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE &&
  303. (dev->class & 0x80))) {
  304. unsigned long dma_base = ide_get_or_set_dma_base(d, hwif);
  305. if (dma_base && !(pcicmd & PCI_COMMAND_MASTER)) {
  306. /*
  307. * Set up BM-DMA capability
  308. * (PnP BIOS should have done this)
  309. */
  310. pci_set_master(dev);
  311. if (pci_read_config_word(dev, PCI_COMMAND, &pcicmd) || !(pcicmd & PCI_COMMAND_MASTER)) {
  312. printk(KERN_ERR "%s: %s error updating PCICMD\n",
  313. hwif->name, d->name);
  314. dma_base = 0;
  315. }
  316. }
  317. if (dma_base) {
  318. if (d->init_dma)
  319. d->init_dma(hwif, dma_base);
  320. ide_setup_dma(hwif, dma_base);
  321. } else {
  322. printk(KERN_INFO "%s: %s Bus-Master DMA disabled "
  323. "(BIOS)\n", hwif->name, d->name);
  324. }
  325. }
  326. }
  327. #endif /* CONFIG_BLK_DEV_IDEDMA_PCI */
  328. /**
  329. * ide_setup_pci_controller - set up IDE PCI
  330. * @dev: PCI device
  331. * @d: IDE port info
  332. * @noisy: verbose flag
  333. * @config: returned as 1 if we configured the hardware
  334. *
  335. * Set up the PCI and controller side of the IDE interface. This brings
  336. * up the PCI side of the device, checks that the device is enabled
  337. * and enables it if need be
  338. */
  339. static int ide_setup_pci_controller(struct pci_dev *dev, const struct ide_port_info *d, int noisy, int *config)
  340. {
  341. int ret;
  342. u16 pcicmd;
  343. if (noisy)
  344. ide_setup_pci_noise(dev, d);
  345. ret = ide_pci_enable(dev, d);
  346. if (ret < 0)
  347. goto out;
  348. ret = pci_read_config_word(dev, PCI_COMMAND, &pcicmd);
  349. if (ret < 0) {
  350. printk(KERN_ERR "%s: error accessing PCI regs\n", d->name);
  351. goto out;
  352. }
  353. if (!(pcicmd & PCI_COMMAND_IO)) { /* is device disabled? */
  354. ret = ide_pci_configure(dev, d);
  355. if (ret < 0)
  356. goto out;
  357. *config = 1;
  358. printk(KERN_INFO "%s: device enabled (Linux)\n", d->name);
  359. }
  360. out:
  361. return ret;
  362. }
  363. /**
  364. * ide_pci_setup_ports - configure ports/devices on PCI IDE
  365. * @dev: PCI device
  366. * @d: IDE port info
  367. * @pciirq: IRQ line
  368. * @idx: ATA index table to update
  369. *
  370. * Scan the interfaces attached to this device and do any
  371. * necessary per port setup. Attach the devices and ask the
  372. * generic DMA layer to do its work for us.
  373. *
  374. * Normally called automaticall from do_ide_pci_setup_device,
  375. * but is also used directly as a helper function by some controllers
  376. * where the chipset setup is not the default PCI IDE one.
  377. */
  378. void ide_pci_setup_ports(struct pci_dev *dev, const struct ide_port_info *d, int pciirq, u8 *idx)
  379. {
  380. int channels = (d->host_flags & IDE_HFLAG_SINGLE) ? 1 : 2, port;
  381. ide_hwif_t *hwif;
  382. u8 tmp;
  383. /*
  384. * Set up the IDE ports
  385. */
  386. for (port = 0; port < channels; ++port) {
  387. const ide_pci_enablebit_t *e = &(d->enablebits[port]);
  388. if (e->reg && (pci_read_config_byte(dev, e->reg, &tmp) ||
  389. (tmp & e->mask) != e->val)) {
  390. printk(KERN_INFO "%s: IDE port disabled\n", d->name);
  391. continue; /* port not enabled */
  392. }
  393. hwif = ide_hwif_configure(dev, d, port, pciirq);
  394. if (hwif == NULL)
  395. continue;
  396. *(idx + port) = hwif->index;
  397. }
  398. }
  399. EXPORT_SYMBOL_GPL(ide_pci_setup_ports);
  400. /*
  401. * ide_setup_pci_device() looks at the primary/secondary interfaces
  402. * on a PCI IDE device and, if they are enabled, prepares the IDE driver
  403. * for use with them. This generic code works for most PCI chipsets.
  404. *
  405. * One thing that is not standardized is the location of the
  406. * primary/secondary interface "enable/disable" bits. For chipsets that
  407. * we "know" about, this information is in the struct ide_port_info;
  408. * for all other chipsets, we just assume both interfaces are enabled.
  409. */
  410. static int do_ide_setup_pci_device(struct pci_dev *dev,
  411. const struct ide_port_info *d,
  412. u8 *idx, u8 noisy)
  413. {
  414. int tried_config = 0;
  415. int pciirq, ret;
  416. ret = ide_setup_pci_controller(dev, d, noisy, &tried_config);
  417. if (ret < 0)
  418. goto out;
  419. /*
  420. * Can we trust the reported IRQ?
  421. */
  422. pciirq = dev->irq;
  423. /* Is it an "IDE storage" device in non-PCI mode? */
  424. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE && (dev->class & 5) != 5) {
  425. if (noisy)
  426. printk(KERN_INFO "%s: not 100%% native mode: "
  427. "will probe irqs later\n", d->name);
  428. /*
  429. * This allows offboard ide-pci cards the enable a BIOS,
  430. * verify interrupt settings of split-mirror pci-config
  431. * space, place chipset into init-mode, and/or preserve
  432. * an interrupt if the card is not native ide support.
  433. */
  434. ret = d->init_chipset ? d->init_chipset(dev, d->name) : 0;
  435. if (ret < 0)
  436. goto out;
  437. pciirq = ret;
  438. } else if (tried_config) {
  439. if (noisy)
  440. printk(KERN_INFO "%s: will probe irqs later\n", d->name);
  441. pciirq = 0;
  442. } else if (!pciirq) {
  443. if (noisy)
  444. printk(KERN_WARNING "%s: bad irq (%d): will probe later\n",
  445. d->name, pciirq);
  446. pciirq = 0;
  447. } else {
  448. if (d->init_chipset) {
  449. ret = d->init_chipset(dev, d->name);
  450. if (ret < 0)
  451. goto out;
  452. }
  453. if (noisy)
  454. printk(KERN_INFO "%s: 100%% native mode on irq %d\n",
  455. d->name, pciirq);
  456. }
  457. /* FIXME: silent failure can happen */
  458. ide_pci_setup_ports(dev, d, pciirq, idx);
  459. out:
  460. return ret;
  461. }
  462. int ide_setup_pci_device(struct pci_dev *dev, const struct ide_port_info *d)
  463. {
  464. u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
  465. int ret;
  466. ret = do_ide_setup_pci_device(dev, d, &idx[0], 1);
  467. if (ret >= 0)
  468. ide_device_add(idx, d);
  469. return ret;
  470. }
  471. EXPORT_SYMBOL_GPL(ide_setup_pci_device);
  472. int ide_setup_pci_devices(struct pci_dev *dev1, struct pci_dev *dev2,
  473. const struct ide_port_info *d)
  474. {
  475. struct pci_dev *pdev[] = { dev1, dev2 };
  476. int ret, i;
  477. u8 idx[4] = { 0xff, 0xff, 0xff, 0xff };
  478. for (i = 0; i < 2; i++) {
  479. ret = do_ide_setup_pci_device(pdev[i], d, &idx[i*2], !i);
  480. /*
  481. * FIXME: Mom, mom, they stole me the helper function to undo
  482. * do_ide_setup_pci_device() on the first device!
  483. */
  484. if (ret < 0)
  485. goto out;
  486. }
  487. ide_device_add(idx, d);
  488. out:
  489. return ret;
  490. }
  491. EXPORT_SYMBOL_GPL(ide_setup_pci_devices);