adau1701.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675
  1. /*
  2. * Driver for ADAU1701 SigmaDSP processor
  3. *
  4. * Copyright 2011 Analog Devices Inc.
  5. * Author: Lars-Peter Clausen <lars@metafoo.de>
  6. * based on an inital version by Cliff Cai <cliff.cai@analog.com>
  7. *
  8. * Licensed under the GPL-2 or later.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/init.h>
  12. #include <linux/i2c.h>
  13. #include <linux/delay.h>
  14. #include <linux/slab.h>
  15. #include <linux/of.h>
  16. #include <linux/of_gpio.h>
  17. #include <linux/of_device.h>
  18. #include <sound/core.h>
  19. #include <sound/pcm.h>
  20. #include <sound/pcm_params.h>
  21. #include <sound/soc.h>
  22. #include "sigmadsp.h"
  23. #include "adau1701.h"
  24. #define ADAU1701_DSPCTRL 0x1c
  25. #define ADAU1701_SEROCTL 0x1e
  26. #define ADAU1701_SERICTL 0x1f
  27. #define ADAU1701_AUXNPOW 0x22
  28. #define ADAU1701_OSCIPOW 0x26
  29. #define ADAU1701_DACSET 0x27
  30. #define ADAU1701_NUM_REGS 0x28
  31. #define ADAU1701_DSPCTRL_CR (1 << 2)
  32. #define ADAU1701_DSPCTRL_DAM (1 << 3)
  33. #define ADAU1701_DSPCTRL_ADM (1 << 4)
  34. #define ADAU1701_DSPCTRL_SR_48 0x00
  35. #define ADAU1701_DSPCTRL_SR_96 0x01
  36. #define ADAU1701_DSPCTRL_SR_192 0x02
  37. #define ADAU1701_DSPCTRL_SR_MASK 0x03
  38. #define ADAU1701_SEROCTL_INV_LRCLK 0x2000
  39. #define ADAU1701_SEROCTL_INV_BCLK 0x1000
  40. #define ADAU1701_SEROCTL_MASTER 0x0800
  41. #define ADAU1701_SEROCTL_OBF16 0x0000
  42. #define ADAU1701_SEROCTL_OBF8 0x0200
  43. #define ADAU1701_SEROCTL_OBF4 0x0400
  44. #define ADAU1701_SEROCTL_OBF2 0x0600
  45. #define ADAU1701_SEROCTL_OBF_MASK 0x0600
  46. #define ADAU1701_SEROCTL_OLF1024 0x0000
  47. #define ADAU1701_SEROCTL_OLF512 0x0080
  48. #define ADAU1701_SEROCTL_OLF256 0x0100
  49. #define ADAU1701_SEROCTL_OLF_MASK 0x0180
  50. #define ADAU1701_SEROCTL_MSB_DEALY1 0x0000
  51. #define ADAU1701_SEROCTL_MSB_DEALY0 0x0004
  52. #define ADAU1701_SEROCTL_MSB_DEALY8 0x0008
  53. #define ADAU1701_SEROCTL_MSB_DEALY12 0x000c
  54. #define ADAU1701_SEROCTL_MSB_DEALY16 0x0010
  55. #define ADAU1701_SEROCTL_MSB_DEALY_MASK 0x001c
  56. #define ADAU1701_SEROCTL_WORD_LEN_24 0x0000
  57. #define ADAU1701_SEROCTL_WORD_LEN_20 0x0001
  58. #define ADAU1701_SEROCTL_WORD_LEN_16 0x0010
  59. #define ADAU1701_SEROCTL_WORD_LEN_MASK 0x0003
  60. #define ADAU1701_AUXNPOW_VBPD 0x40
  61. #define ADAU1701_AUXNPOW_VRPD 0x20
  62. #define ADAU1701_SERICTL_I2S 0
  63. #define ADAU1701_SERICTL_LEFTJ 1
  64. #define ADAU1701_SERICTL_TDM 2
  65. #define ADAU1701_SERICTL_RIGHTJ_24 3
  66. #define ADAU1701_SERICTL_RIGHTJ_20 4
  67. #define ADAU1701_SERICTL_RIGHTJ_18 5
  68. #define ADAU1701_SERICTL_RIGHTJ_16 6
  69. #define ADAU1701_SERICTL_MODE_MASK 7
  70. #define ADAU1701_SERICTL_INV_BCLK BIT(3)
  71. #define ADAU1701_SERICTL_INV_LRCLK BIT(4)
  72. #define ADAU1701_OSCIPOW_OPD 0x04
  73. #define ADAU1701_DACSET_DACINIT 1
  74. #define ADAU1707_CLKDIV_UNSET (-1UL)
  75. #define ADAU1701_FIRMWARE "adau1701.bin"
  76. struct adau1701 {
  77. int gpio_nreset;
  78. int gpio_pll_mode[2];
  79. unsigned int dai_fmt;
  80. unsigned int pll_clkdiv;
  81. unsigned int sysclk;
  82. };
  83. static const struct snd_kcontrol_new adau1701_controls[] = {
  84. SOC_SINGLE("Master Capture Switch", ADAU1701_DSPCTRL, 4, 1, 0),
  85. };
  86. static const struct snd_soc_dapm_widget adau1701_dapm_widgets[] = {
  87. SND_SOC_DAPM_DAC("DAC0", "Playback", ADAU1701_AUXNPOW, 3, 1),
  88. SND_SOC_DAPM_DAC("DAC1", "Playback", ADAU1701_AUXNPOW, 2, 1),
  89. SND_SOC_DAPM_DAC("DAC2", "Playback", ADAU1701_AUXNPOW, 1, 1),
  90. SND_SOC_DAPM_DAC("DAC3", "Playback", ADAU1701_AUXNPOW, 0, 1),
  91. SND_SOC_DAPM_ADC("ADC", "Capture", ADAU1701_AUXNPOW, 7, 1),
  92. SND_SOC_DAPM_OUTPUT("OUT0"),
  93. SND_SOC_DAPM_OUTPUT("OUT1"),
  94. SND_SOC_DAPM_OUTPUT("OUT2"),
  95. SND_SOC_DAPM_OUTPUT("OUT3"),
  96. SND_SOC_DAPM_INPUT("IN0"),
  97. SND_SOC_DAPM_INPUT("IN1"),
  98. };
  99. static const struct snd_soc_dapm_route adau1701_dapm_routes[] = {
  100. { "OUT0", NULL, "DAC0" },
  101. { "OUT1", NULL, "DAC1" },
  102. { "OUT2", NULL, "DAC2" },
  103. { "OUT3", NULL, "DAC3" },
  104. { "ADC", NULL, "IN0" },
  105. { "ADC", NULL, "IN1" },
  106. };
  107. static unsigned int adau1701_register_size(struct snd_soc_codec *codec,
  108. unsigned int reg)
  109. {
  110. switch (reg) {
  111. case ADAU1701_DSPCTRL:
  112. case ADAU1701_SEROCTL:
  113. case ADAU1701_AUXNPOW:
  114. case ADAU1701_OSCIPOW:
  115. case ADAU1701_DACSET:
  116. return 2;
  117. case ADAU1701_SERICTL:
  118. return 1;
  119. }
  120. dev_err(codec->dev, "Unsupported register address: %d\n", reg);
  121. return 0;
  122. }
  123. static int adau1701_write(struct snd_soc_codec *codec, unsigned int reg,
  124. unsigned int value)
  125. {
  126. unsigned int i;
  127. unsigned int size;
  128. uint8_t buf[4];
  129. int ret;
  130. size = adau1701_register_size(codec, reg);
  131. if (size == 0)
  132. return -EINVAL;
  133. snd_soc_cache_write(codec, reg, value);
  134. buf[0] = 0x08;
  135. buf[1] = reg;
  136. for (i = size + 1; i >= 2; --i) {
  137. buf[i] = value;
  138. value >>= 8;
  139. }
  140. ret = i2c_master_send(to_i2c_client(codec->dev), buf, size + 2);
  141. if (ret == size + 2)
  142. return 0;
  143. else if (ret < 0)
  144. return ret;
  145. else
  146. return -EIO;
  147. }
  148. static unsigned int adau1701_read(struct snd_soc_codec *codec, unsigned int reg)
  149. {
  150. unsigned int value;
  151. unsigned int ret;
  152. ret = snd_soc_cache_read(codec, reg, &value);
  153. if (ret)
  154. return ret;
  155. return value;
  156. }
  157. static int adau1701_reset(struct snd_soc_codec *codec, unsigned int clkdiv)
  158. {
  159. struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
  160. struct i2c_client *client = to_i2c_client(codec->dev);
  161. int ret;
  162. if (clkdiv != ADAU1707_CLKDIV_UNSET &&
  163. gpio_is_valid(adau1701->gpio_pll_mode[0]) &&
  164. gpio_is_valid(adau1701->gpio_pll_mode[1])) {
  165. switch (clkdiv) {
  166. case 64:
  167. gpio_set_value(adau1701->gpio_pll_mode[0], 0);
  168. gpio_set_value(adau1701->gpio_pll_mode[1], 0);
  169. break;
  170. case 256:
  171. gpio_set_value(adau1701->gpio_pll_mode[0], 0);
  172. gpio_set_value(adau1701->gpio_pll_mode[1], 1);
  173. break;
  174. case 384:
  175. gpio_set_value(adau1701->gpio_pll_mode[0], 1);
  176. gpio_set_value(adau1701->gpio_pll_mode[1], 0);
  177. break;
  178. case 0: /* fallback */
  179. case 512:
  180. gpio_set_value(adau1701->gpio_pll_mode[0], 1);
  181. gpio_set_value(adau1701->gpio_pll_mode[1], 1);
  182. break;
  183. }
  184. }
  185. adau1701->pll_clkdiv = clkdiv;
  186. if (gpio_is_valid(adau1701->gpio_nreset)) {
  187. gpio_set_value(adau1701->gpio_nreset, 0);
  188. /* minimum reset time is 20ns */
  189. udelay(1);
  190. gpio_set_value(adau1701->gpio_nreset, 1);
  191. /* power-up time may be as long as 85ms */
  192. mdelay(85);
  193. }
  194. /*
  195. * Postpone the firmware download to a point in time when we
  196. * know the correct PLL setup
  197. */
  198. if (clkdiv != ADAU1707_CLKDIV_UNSET) {
  199. ret = process_sigma_firmware(client, ADAU1701_FIRMWARE);
  200. if (ret) {
  201. dev_warn(codec->dev, "Failed to load firmware\n");
  202. return ret;
  203. }
  204. }
  205. snd_soc_write(codec, ADAU1701_DACSET, ADAU1701_DACSET_DACINIT);
  206. snd_soc_write(codec, ADAU1701_DSPCTRL, ADAU1701_DSPCTRL_CR);
  207. return 0;
  208. }
  209. static int adau1701_set_capture_pcm_format(struct snd_soc_codec *codec,
  210. snd_pcm_format_t format)
  211. {
  212. struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
  213. unsigned int mask = ADAU1701_SEROCTL_WORD_LEN_MASK;
  214. unsigned int val;
  215. switch (format) {
  216. case SNDRV_PCM_FORMAT_S16_LE:
  217. val = ADAU1701_SEROCTL_WORD_LEN_16;
  218. break;
  219. case SNDRV_PCM_FORMAT_S20_3LE:
  220. val = ADAU1701_SEROCTL_WORD_LEN_20;
  221. break;
  222. case SNDRV_PCM_FORMAT_S24_LE:
  223. val = ADAU1701_SEROCTL_WORD_LEN_24;
  224. break;
  225. default:
  226. return -EINVAL;
  227. }
  228. if (adau1701->dai_fmt == SND_SOC_DAIFMT_RIGHT_J) {
  229. switch (format) {
  230. case SNDRV_PCM_FORMAT_S16_LE:
  231. val |= ADAU1701_SEROCTL_MSB_DEALY16;
  232. break;
  233. case SNDRV_PCM_FORMAT_S20_3LE:
  234. val |= ADAU1701_SEROCTL_MSB_DEALY12;
  235. break;
  236. case SNDRV_PCM_FORMAT_S24_LE:
  237. val |= ADAU1701_SEROCTL_MSB_DEALY8;
  238. break;
  239. }
  240. mask |= ADAU1701_SEROCTL_MSB_DEALY_MASK;
  241. }
  242. snd_soc_update_bits(codec, ADAU1701_SEROCTL, mask, val);
  243. return 0;
  244. }
  245. static int adau1701_set_playback_pcm_format(struct snd_soc_codec *codec,
  246. snd_pcm_format_t format)
  247. {
  248. struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
  249. unsigned int val;
  250. if (adau1701->dai_fmt != SND_SOC_DAIFMT_RIGHT_J)
  251. return 0;
  252. switch (format) {
  253. case SNDRV_PCM_FORMAT_S16_LE:
  254. val = ADAU1701_SERICTL_RIGHTJ_16;
  255. break;
  256. case SNDRV_PCM_FORMAT_S20_3LE:
  257. val = ADAU1701_SERICTL_RIGHTJ_20;
  258. break;
  259. case SNDRV_PCM_FORMAT_S24_LE:
  260. val = ADAU1701_SERICTL_RIGHTJ_24;
  261. break;
  262. default:
  263. return -EINVAL;
  264. }
  265. snd_soc_update_bits(codec, ADAU1701_SERICTL,
  266. ADAU1701_SERICTL_MODE_MASK, val);
  267. return 0;
  268. }
  269. static int adau1701_hw_params(struct snd_pcm_substream *substream,
  270. struct snd_pcm_hw_params *params, struct snd_soc_dai *dai)
  271. {
  272. struct snd_soc_codec *codec = dai->codec;
  273. struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
  274. unsigned int clkdiv = adau1701->sysclk / params_rate(params);
  275. snd_pcm_format_t format;
  276. unsigned int val;
  277. int ret;
  278. /*
  279. * If the mclk/lrclk ratio changes, the chip needs updated PLL
  280. * mode GPIO settings, and a full reset cycle, including a new
  281. * firmware upload.
  282. */
  283. if (clkdiv != adau1701->pll_clkdiv) {
  284. ret = adau1701_reset(codec, clkdiv);
  285. if (ret < 0)
  286. return ret;
  287. }
  288. switch (params_rate(params)) {
  289. case 192000:
  290. val = ADAU1701_DSPCTRL_SR_192;
  291. break;
  292. case 96000:
  293. val = ADAU1701_DSPCTRL_SR_96;
  294. break;
  295. case 48000:
  296. val = ADAU1701_DSPCTRL_SR_48;
  297. break;
  298. default:
  299. return -EINVAL;
  300. }
  301. snd_soc_update_bits(codec, ADAU1701_DSPCTRL,
  302. ADAU1701_DSPCTRL_SR_MASK, val);
  303. format = params_format(params);
  304. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK)
  305. return adau1701_set_playback_pcm_format(codec, format);
  306. else
  307. return adau1701_set_capture_pcm_format(codec, format);
  308. }
  309. static int adau1701_set_dai_fmt(struct snd_soc_dai *codec_dai,
  310. unsigned int fmt)
  311. {
  312. struct snd_soc_codec *codec = codec_dai->codec;
  313. struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
  314. unsigned int serictl = 0x00, seroctl = 0x00;
  315. bool invert_lrclk;
  316. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  317. case SND_SOC_DAIFMT_CBM_CFM:
  318. /* master, 64-bits per sample, 1 frame per sample */
  319. seroctl |= ADAU1701_SEROCTL_MASTER | ADAU1701_SEROCTL_OBF16
  320. | ADAU1701_SEROCTL_OLF1024;
  321. break;
  322. case SND_SOC_DAIFMT_CBS_CFS:
  323. break;
  324. default:
  325. return -EINVAL;
  326. }
  327. /* clock inversion */
  328. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  329. case SND_SOC_DAIFMT_NB_NF:
  330. invert_lrclk = false;
  331. break;
  332. case SND_SOC_DAIFMT_NB_IF:
  333. invert_lrclk = true;
  334. break;
  335. case SND_SOC_DAIFMT_IB_NF:
  336. invert_lrclk = false;
  337. serictl |= ADAU1701_SERICTL_INV_BCLK;
  338. seroctl |= ADAU1701_SEROCTL_INV_BCLK;
  339. break;
  340. case SND_SOC_DAIFMT_IB_IF:
  341. invert_lrclk = true;
  342. serictl |= ADAU1701_SERICTL_INV_BCLK;
  343. seroctl |= ADAU1701_SEROCTL_INV_BCLK;
  344. break;
  345. default:
  346. return -EINVAL;
  347. }
  348. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  349. case SND_SOC_DAIFMT_I2S:
  350. break;
  351. case SND_SOC_DAIFMT_LEFT_J:
  352. serictl |= ADAU1701_SERICTL_LEFTJ;
  353. seroctl |= ADAU1701_SEROCTL_MSB_DEALY0;
  354. invert_lrclk = !invert_lrclk;
  355. break;
  356. case SND_SOC_DAIFMT_RIGHT_J:
  357. serictl |= ADAU1701_SERICTL_RIGHTJ_24;
  358. seroctl |= ADAU1701_SEROCTL_MSB_DEALY8;
  359. invert_lrclk = !invert_lrclk;
  360. break;
  361. default:
  362. return -EINVAL;
  363. }
  364. if (invert_lrclk) {
  365. seroctl |= ADAU1701_SEROCTL_INV_LRCLK;
  366. serictl |= ADAU1701_SERICTL_INV_LRCLK;
  367. }
  368. adau1701->dai_fmt = fmt & SND_SOC_DAIFMT_FORMAT_MASK;
  369. snd_soc_write(codec, ADAU1701_SERICTL, serictl);
  370. snd_soc_update_bits(codec, ADAU1701_SEROCTL,
  371. ~ADAU1701_SEROCTL_WORD_LEN_MASK, seroctl);
  372. return 0;
  373. }
  374. static int adau1701_set_bias_level(struct snd_soc_codec *codec,
  375. enum snd_soc_bias_level level)
  376. {
  377. unsigned int mask = ADAU1701_AUXNPOW_VBPD | ADAU1701_AUXNPOW_VRPD;
  378. switch (level) {
  379. case SND_SOC_BIAS_ON:
  380. break;
  381. case SND_SOC_BIAS_PREPARE:
  382. break;
  383. case SND_SOC_BIAS_STANDBY:
  384. /* Enable VREF and VREF buffer */
  385. snd_soc_update_bits(codec, ADAU1701_AUXNPOW, mask, 0x00);
  386. break;
  387. case SND_SOC_BIAS_OFF:
  388. /* Disable VREF and VREF buffer */
  389. snd_soc_update_bits(codec, ADAU1701_AUXNPOW, mask, mask);
  390. break;
  391. }
  392. codec->dapm.bias_level = level;
  393. return 0;
  394. }
  395. static int adau1701_digital_mute(struct snd_soc_dai *dai, int mute)
  396. {
  397. struct snd_soc_codec *codec = dai->codec;
  398. unsigned int mask = ADAU1701_DSPCTRL_DAM;
  399. unsigned int val;
  400. if (mute)
  401. val = 0;
  402. else
  403. val = mask;
  404. snd_soc_update_bits(codec, ADAU1701_DSPCTRL, mask, val);
  405. return 0;
  406. }
  407. static int adau1701_set_sysclk(struct snd_soc_codec *codec, int clk_id,
  408. int source, unsigned int freq, int dir)
  409. {
  410. unsigned int val;
  411. struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
  412. switch (clk_id) {
  413. case ADAU1701_CLK_SRC_OSC:
  414. val = 0x0;
  415. break;
  416. case ADAU1701_CLK_SRC_MCLK:
  417. val = ADAU1701_OSCIPOW_OPD;
  418. break;
  419. default:
  420. return -EINVAL;
  421. }
  422. snd_soc_update_bits(codec, ADAU1701_OSCIPOW, ADAU1701_OSCIPOW_OPD, val);
  423. adau1701->sysclk = freq;
  424. return 0;
  425. }
  426. #define ADAU1701_RATES (SNDRV_PCM_RATE_48000 | SNDRV_PCM_RATE_96000 | \
  427. SNDRV_PCM_RATE_192000)
  428. #define ADAU1701_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  429. SNDRV_PCM_FMTBIT_S24_LE)
  430. static const struct snd_soc_dai_ops adau1701_dai_ops = {
  431. .set_fmt = adau1701_set_dai_fmt,
  432. .hw_params = adau1701_hw_params,
  433. .digital_mute = adau1701_digital_mute,
  434. };
  435. static struct snd_soc_dai_driver adau1701_dai = {
  436. .name = "adau1701",
  437. .playback = {
  438. .stream_name = "Playback",
  439. .channels_min = 2,
  440. .channels_max = 8,
  441. .rates = ADAU1701_RATES,
  442. .formats = ADAU1701_FORMATS,
  443. },
  444. .capture = {
  445. .stream_name = "Capture",
  446. .channels_min = 2,
  447. .channels_max = 8,
  448. .rates = ADAU1701_RATES,
  449. .formats = ADAU1701_FORMATS,
  450. },
  451. .ops = &adau1701_dai_ops,
  452. .symmetric_rates = 1,
  453. };
  454. #ifdef CONFIG_OF
  455. static const struct of_device_id adau1701_dt_ids[] = {
  456. { .compatible = "adi,adau1701", },
  457. { }
  458. };
  459. MODULE_DEVICE_TABLE(of, adau1701_dt_ids);
  460. #endif
  461. static int adau1701_probe(struct snd_soc_codec *codec)
  462. {
  463. int ret;
  464. struct adau1701 *adau1701 = snd_soc_codec_get_drvdata(codec);
  465. codec->control_data = to_i2c_client(codec->dev);
  466. /*
  467. * Let the pll_clkdiv variable default to something that won't happen
  468. * at runtime. That way, we can postpone the firmware download from
  469. * adau1701_reset() to a point in time when we know the correct PLL
  470. * mode parameters.
  471. */
  472. adau1701->pll_clkdiv = ADAU1707_CLKDIV_UNSET;
  473. /* initalize with pre-configured pll mode settings */
  474. ret = adau1701_reset(codec, adau1701->pll_clkdiv);
  475. if (ret < 0)
  476. return ret;
  477. return 0;
  478. }
  479. static struct snd_soc_codec_driver adau1701_codec_drv = {
  480. .probe = adau1701_probe,
  481. .set_bias_level = adau1701_set_bias_level,
  482. .idle_bias_off = true,
  483. .reg_cache_size = ADAU1701_NUM_REGS,
  484. .reg_word_size = sizeof(u16),
  485. .controls = adau1701_controls,
  486. .num_controls = ARRAY_SIZE(adau1701_controls),
  487. .dapm_widgets = adau1701_dapm_widgets,
  488. .num_dapm_widgets = ARRAY_SIZE(adau1701_dapm_widgets),
  489. .dapm_routes = adau1701_dapm_routes,
  490. .num_dapm_routes = ARRAY_SIZE(adau1701_dapm_routes),
  491. .write = adau1701_write,
  492. .read = adau1701_read,
  493. .set_sysclk = adau1701_set_sysclk,
  494. };
  495. static int adau1701_i2c_probe(struct i2c_client *client,
  496. const struct i2c_device_id *id)
  497. {
  498. struct adau1701 *adau1701;
  499. struct device *dev = &client->dev;
  500. int gpio_nreset = -EINVAL;
  501. int gpio_pll_mode[2] = { -EINVAL, -EINVAL };
  502. int ret;
  503. adau1701 = devm_kzalloc(dev, sizeof(*adau1701), GFP_KERNEL);
  504. if (!adau1701)
  505. return -ENOMEM;
  506. if (dev->of_node) {
  507. gpio_nreset = of_get_named_gpio(dev->of_node, "reset-gpio", 0);
  508. if (gpio_nreset < 0 && gpio_nreset != -ENOENT)
  509. return gpio_nreset;
  510. gpio_pll_mode[0] = of_get_named_gpio(dev->of_node,
  511. "adi,pll-mode-gpios", 0);
  512. if (gpio_pll_mode[0] < 0 && gpio_pll_mode[0] != -ENOENT)
  513. return gpio_pll_mode[0];
  514. gpio_pll_mode[1] = of_get_named_gpio(dev->of_node,
  515. "adi,pll-mode-gpios", 1);
  516. if (gpio_pll_mode[1] < 0 && gpio_pll_mode[1] != -ENOENT)
  517. return gpio_pll_mode[1];
  518. }
  519. if (gpio_is_valid(gpio_nreset)) {
  520. ret = devm_gpio_request_one(dev, gpio_nreset, GPIOF_OUT_INIT_LOW,
  521. "ADAU1701 Reset");
  522. if (ret < 0)
  523. return ret;
  524. }
  525. if (gpio_is_valid(gpio_pll_mode[0]) &&
  526. gpio_is_valid(gpio_pll_mode[1])) {
  527. ret = devm_gpio_request_one(dev, gpio_pll_mode[0],
  528. GPIOF_OUT_INIT_LOW,
  529. "ADAU1701 PLL mode 0");
  530. if (ret < 0)
  531. return ret;
  532. ret = devm_gpio_request_one(dev, gpio_pll_mode[1],
  533. GPIOF_OUT_INIT_LOW,
  534. "ADAU1701 PLL mode 1");
  535. if (ret < 0)
  536. return ret;
  537. }
  538. adau1701->gpio_nreset = gpio_nreset;
  539. adau1701->gpio_pll_mode[0] = gpio_pll_mode[0];
  540. adau1701->gpio_pll_mode[1] = gpio_pll_mode[1];
  541. i2c_set_clientdata(client, adau1701);
  542. ret = snd_soc_register_codec(&client->dev, &adau1701_codec_drv,
  543. &adau1701_dai, 1);
  544. return ret;
  545. }
  546. static int adau1701_i2c_remove(struct i2c_client *client)
  547. {
  548. snd_soc_unregister_codec(&client->dev);
  549. return 0;
  550. }
  551. static const struct i2c_device_id adau1701_i2c_id[] = {
  552. { "adau1701", 0 },
  553. { }
  554. };
  555. MODULE_DEVICE_TABLE(i2c, adau1701_i2c_id);
  556. static struct i2c_driver adau1701_i2c_driver = {
  557. .driver = {
  558. .name = "adau1701",
  559. .owner = THIS_MODULE,
  560. .of_match_table = of_match_ptr(adau1701_dt_ids),
  561. },
  562. .probe = adau1701_i2c_probe,
  563. .remove = adau1701_i2c_remove,
  564. .id_table = adau1701_i2c_id,
  565. };
  566. module_i2c_driver(adau1701_i2c_driver);
  567. MODULE_DESCRIPTION("ASoC ADAU1701 SigmaDSP driver");
  568. MODULE_AUTHOR("Cliff Cai <cliff.cai@analog.com>");
  569. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
  570. MODULE_LICENSE("GPL");