emulate.c 108 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpBits 5 /* Width of operand field */
  58. #define OpMask ((1ull << OpBits) - 1)
  59. /*
  60. * Opcode effective-address decode tables.
  61. * Note that we only emulate instructions that have at least one memory
  62. * operand (excluding implicit stack references). We assume that stack
  63. * references and instruction fetches will never occur in special memory
  64. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  65. * not be handled.
  66. */
  67. /* Operand sizes: 8-bit operands or specified/overridden size. */
  68. #define ByteOp (1<<0) /* 8-bit operands. */
  69. /* Destination operand type. */
  70. #define DstShift 1
  71. #define ImplicitOps (OpImplicit << DstShift)
  72. #define DstReg (OpReg << DstShift)
  73. #define DstMem (OpMem << DstShift)
  74. #define DstAcc (OpAcc << DstShift)
  75. #define DstDI (OpDI << DstShift)
  76. #define DstMem64 (OpMem64 << DstShift)
  77. #define DstImmUByte (OpImmUByte << DstShift)
  78. #define DstDX (OpDX << DstShift)
  79. #define DstMask (OpMask << DstShift)
  80. /* Source operand type. */
  81. #define SrcShift 6
  82. #define SrcNone (OpNone << SrcShift)
  83. #define SrcReg (OpReg << SrcShift)
  84. #define SrcMem (OpMem << SrcShift)
  85. #define SrcMem16 (OpMem16 << SrcShift)
  86. #define SrcMem32 (OpMem32 << SrcShift)
  87. #define SrcImm (OpImm << SrcShift)
  88. #define SrcImmByte (OpImmByte << SrcShift)
  89. #define SrcOne (OpOne << SrcShift)
  90. #define SrcImmUByte (OpImmUByte << SrcShift)
  91. #define SrcImmU (OpImmU << SrcShift)
  92. #define SrcSI (OpSI << SrcShift)
  93. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  94. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  95. #define SrcAcc (OpAcc << SrcShift)
  96. #define SrcImmU16 (OpImmU16 << SrcShift)
  97. #define SrcDX (OpDX << SrcShift)
  98. #define SrcMask (OpMask << SrcShift)
  99. #define BitOp (1<<11)
  100. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  101. #define String (1<<13) /* String instruction (rep capable) */
  102. #define Stack (1<<14) /* Stack instruction (push/pop) */
  103. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  104. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  105. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  106. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  107. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  108. #define Sse (1<<18) /* SSE Vector instruction */
  109. /* Generic ModRM decode. */
  110. #define ModRM (1<<19)
  111. /* Destination is only written; never read. */
  112. #define Mov (1<<20)
  113. /* Misc flags */
  114. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  115. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  116. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  117. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  118. #define Undefined (1<<25) /* No Such Instruction */
  119. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  120. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  121. #define No64 (1<<28)
  122. #define PageTable (1 << 29) /* instruction used to write page table */
  123. /* Source 2 operand type */
  124. #define Src2Shift (30)
  125. #define Src2None (OpNone << Src2Shift)
  126. #define Src2CL (OpCL << Src2Shift)
  127. #define Src2ImmByte (OpImmByte << Src2Shift)
  128. #define Src2One (OpOne << Src2Shift)
  129. #define Src2Imm (OpImm << Src2Shift)
  130. #define Src2ES (OpES << Src2Shift)
  131. #define Src2CS (OpCS << Src2Shift)
  132. #define Src2SS (OpSS << Src2Shift)
  133. #define Src2DS (OpDS << Src2Shift)
  134. #define Src2FS (OpFS << Src2Shift)
  135. #define Src2GS (OpGS << Src2Shift)
  136. #define Src2Mask (OpMask << Src2Shift)
  137. #define X2(x...) x, x
  138. #define X3(x...) X2(x), x
  139. #define X4(x...) X2(x), X2(x)
  140. #define X5(x...) X4(x), x
  141. #define X6(x...) X4(x), X2(x)
  142. #define X7(x...) X4(x), X3(x)
  143. #define X8(x...) X4(x), X4(x)
  144. #define X16(x...) X8(x), X8(x)
  145. struct opcode {
  146. u64 flags : 56;
  147. u64 intercept : 8;
  148. union {
  149. int (*execute)(struct x86_emulate_ctxt *ctxt);
  150. struct opcode *group;
  151. struct group_dual *gdual;
  152. struct gprefix *gprefix;
  153. } u;
  154. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  155. };
  156. struct group_dual {
  157. struct opcode mod012[8];
  158. struct opcode mod3[8];
  159. };
  160. struct gprefix {
  161. struct opcode pfx_no;
  162. struct opcode pfx_66;
  163. struct opcode pfx_f2;
  164. struct opcode pfx_f3;
  165. };
  166. /* EFLAGS bit definitions. */
  167. #define EFLG_ID (1<<21)
  168. #define EFLG_VIP (1<<20)
  169. #define EFLG_VIF (1<<19)
  170. #define EFLG_AC (1<<18)
  171. #define EFLG_VM (1<<17)
  172. #define EFLG_RF (1<<16)
  173. #define EFLG_IOPL (3<<12)
  174. #define EFLG_NT (1<<14)
  175. #define EFLG_OF (1<<11)
  176. #define EFLG_DF (1<<10)
  177. #define EFLG_IF (1<<9)
  178. #define EFLG_TF (1<<8)
  179. #define EFLG_SF (1<<7)
  180. #define EFLG_ZF (1<<6)
  181. #define EFLG_AF (1<<4)
  182. #define EFLG_PF (1<<2)
  183. #define EFLG_CF (1<<0)
  184. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  185. #define EFLG_RESERVED_ONE_MASK 2
  186. /*
  187. * Instruction emulation:
  188. * Most instructions are emulated directly via a fragment of inline assembly
  189. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  190. * any modified flags.
  191. */
  192. #if defined(CONFIG_X86_64)
  193. #define _LO32 "k" /* force 32-bit operand */
  194. #define _STK "%%rsp" /* stack pointer */
  195. #elif defined(__i386__)
  196. #define _LO32 "" /* force 32-bit operand */
  197. #define _STK "%%esp" /* stack pointer */
  198. #endif
  199. /*
  200. * These EFLAGS bits are restored from saved value during emulation, and
  201. * any changes are written back to the saved value after emulation.
  202. */
  203. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  204. /* Before executing instruction: restore necessary bits in EFLAGS. */
  205. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  206. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  207. "movl %"_sav",%"_LO32 _tmp"; " \
  208. "push %"_tmp"; " \
  209. "push %"_tmp"; " \
  210. "movl %"_msk",%"_LO32 _tmp"; " \
  211. "andl %"_LO32 _tmp",("_STK"); " \
  212. "pushf; " \
  213. "notl %"_LO32 _tmp"; " \
  214. "andl %"_LO32 _tmp",("_STK"); " \
  215. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  216. "pop %"_tmp"; " \
  217. "orl %"_LO32 _tmp",("_STK"); " \
  218. "popf; " \
  219. "pop %"_sav"; "
  220. /* After executing instruction: write-back necessary bits in EFLAGS. */
  221. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  222. /* _sav |= EFLAGS & _msk; */ \
  223. "pushf; " \
  224. "pop %"_tmp"; " \
  225. "andl %"_msk",%"_LO32 _tmp"; " \
  226. "orl %"_LO32 _tmp",%"_sav"; "
  227. #ifdef CONFIG_X86_64
  228. #define ON64(x) x
  229. #else
  230. #define ON64(x)
  231. #endif
  232. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  233. do { \
  234. __asm__ __volatile__ ( \
  235. _PRE_EFLAGS("0", "4", "2") \
  236. _op _suffix " %"_x"3,%1; " \
  237. _POST_EFLAGS("0", "4", "2") \
  238. : "=m" ((ctxt)->eflags), \
  239. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  240. "=&r" (_tmp) \
  241. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  242. } while (0)
  243. /* Raw emulation: instruction has two explicit operands. */
  244. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  245. do { \
  246. unsigned long _tmp; \
  247. \
  248. switch ((ctxt)->dst.bytes) { \
  249. case 2: \
  250. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  251. break; \
  252. case 4: \
  253. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  254. break; \
  255. case 8: \
  256. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  257. break; \
  258. } \
  259. } while (0)
  260. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  261. do { \
  262. unsigned long _tmp; \
  263. switch ((ctxt)->dst.bytes) { \
  264. case 1: \
  265. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  266. break; \
  267. default: \
  268. __emulate_2op_nobyte(ctxt, _op, \
  269. _wx, _wy, _lx, _ly, _qx, _qy); \
  270. break; \
  271. } \
  272. } while (0)
  273. /* Source operand is byte-sized and may be restricted to just %cl. */
  274. #define emulate_2op_SrcB(ctxt, _op) \
  275. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  276. /* Source operand is byte, word, long or quad sized. */
  277. #define emulate_2op_SrcV(ctxt, _op) \
  278. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  279. /* Source operand is word, long or quad sized. */
  280. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  281. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  282. /* Instruction has three operands and one operand is stored in ECX register */
  283. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  284. do { \
  285. unsigned long _tmp; \
  286. _type _clv = (ctxt)->src2.val; \
  287. _type _srcv = (ctxt)->src.val; \
  288. _type _dstv = (ctxt)->dst.val; \
  289. \
  290. __asm__ __volatile__ ( \
  291. _PRE_EFLAGS("0", "5", "2") \
  292. _op _suffix " %4,%1 \n" \
  293. _POST_EFLAGS("0", "5", "2") \
  294. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  295. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  296. ); \
  297. \
  298. (ctxt)->src2.val = (unsigned long) _clv; \
  299. (ctxt)->src2.val = (unsigned long) _srcv; \
  300. (ctxt)->dst.val = (unsigned long) _dstv; \
  301. } while (0)
  302. #define emulate_2op_cl(ctxt, _op) \
  303. do { \
  304. switch ((ctxt)->dst.bytes) { \
  305. case 2: \
  306. __emulate_2op_cl(ctxt, _op, "w", u16); \
  307. break; \
  308. case 4: \
  309. __emulate_2op_cl(ctxt, _op, "l", u32); \
  310. break; \
  311. case 8: \
  312. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  313. break; \
  314. } \
  315. } while (0)
  316. #define __emulate_1op(ctxt, _op, _suffix) \
  317. do { \
  318. unsigned long _tmp; \
  319. \
  320. __asm__ __volatile__ ( \
  321. _PRE_EFLAGS("0", "3", "2") \
  322. _op _suffix " %1; " \
  323. _POST_EFLAGS("0", "3", "2") \
  324. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  325. "=&r" (_tmp) \
  326. : "i" (EFLAGS_MASK)); \
  327. } while (0)
  328. /* Instruction has only one explicit operand (no source operand). */
  329. #define emulate_1op(ctxt, _op) \
  330. do { \
  331. switch ((ctxt)->dst.bytes) { \
  332. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  333. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  334. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  335. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  336. } \
  337. } while (0)
  338. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  339. do { \
  340. unsigned long _tmp; \
  341. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  342. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  343. \
  344. __asm__ __volatile__ ( \
  345. _PRE_EFLAGS("0", "5", "1") \
  346. "1: \n\t" \
  347. _op _suffix " %6; " \
  348. "2: \n\t" \
  349. _POST_EFLAGS("0", "5", "1") \
  350. ".pushsection .fixup,\"ax\" \n\t" \
  351. "3: movb $1, %4 \n\t" \
  352. "jmp 2b \n\t" \
  353. ".popsection \n\t" \
  354. _ASM_EXTABLE(1b, 3b) \
  355. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  356. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  357. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  358. "a" (*rax), "d" (*rdx)); \
  359. } while (0)
  360. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  361. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  362. do { \
  363. switch((ctxt)->src.bytes) { \
  364. case 1: \
  365. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  366. break; \
  367. case 2: \
  368. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  369. break; \
  370. case 4: \
  371. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  372. break; \
  373. case 8: ON64( \
  374. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  375. break; \
  376. } \
  377. } while (0)
  378. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  379. enum x86_intercept intercept,
  380. enum x86_intercept_stage stage)
  381. {
  382. struct x86_instruction_info info = {
  383. .intercept = intercept,
  384. .rep_prefix = ctxt->rep_prefix,
  385. .modrm_mod = ctxt->modrm_mod,
  386. .modrm_reg = ctxt->modrm_reg,
  387. .modrm_rm = ctxt->modrm_rm,
  388. .src_val = ctxt->src.val64,
  389. .src_bytes = ctxt->src.bytes,
  390. .dst_bytes = ctxt->dst.bytes,
  391. .ad_bytes = ctxt->ad_bytes,
  392. .next_rip = ctxt->eip,
  393. };
  394. return ctxt->ops->intercept(ctxt, &info, stage);
  395. }
  396. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  397. {
  398. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  399. }
  400. /* Access/update address held in a register, based on addressing mode. */
  401. static inline unsigned long
  402. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  403. {
  404. if (ctxt->ad_bytes == sizeof(unsigned long))
  405. return reg;
  406. else
  407. return reg & ad_mask(ctxt);
  408. }
  409. static inline unsigned long
  410. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  411. {
  412. return address_mask(ctxt, reg);
  413. }
  414. static inline void
  415. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  416. {
  417. if (ctxt->ad_bytes == sizeof(unsigned long))
  418. *reg += inc;
  419. else
  420. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  421. }
  422. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  423. {
  424. register_address_increment(ctxt, &ctxt->_eip, rel);
  425. }
  426. static u32 desc_limit_scaled(struct desc_struct *desc)
  427. {
  428. u32 limit = get_desc_limit(desc);
  429. return desc->g ? (limit << 12) | 0xfff : limit;
  430. }
  431. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  432. {
  433. ctxt->has_seg_override = true;
  434. ctxt->seg_override = seg;
  435. }
  436. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  437. {
  438. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  439. return 0;
  440. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  441. }
  442. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  443. {
  444. if (!ctxt->has_seg_override)
  445. return 0;
  446. return ctxt->seg_override;
  447. }
  448. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  449. u32 error, bool valid)
  450. {
  451. ctxt->exception.vector = vec;
  452. ctxt->exception.error_code = error;
  453. ctxt->exception.error_code_valid = valid;
  454. return X86EMUL_PROPAGATE_FAULT;
  455. }
  456. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  457. {
  458. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  459. }
  460. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  461. {
  462. return emulate_exception(ctxt, GP_VECTOR, err, true);
  463. }
  464. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  465. {
  466. return emulate_exception(ctxt, SS_VECTOR, err, true);
  467. }
  468. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  469. {
  470. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  471. }
  472. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  473. {
  474. return emulate_exception(ctxt, TS_VECTOR, err, true);
  475. }
  476. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  477. {
  478. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  479. }
  480. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  481. {
  482. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  483. }
  484. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  485. {
  486. u16 selector;
  487. struct desc_struct desc;
  488. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  489. return selector;
  490. }
  491. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  492. unsigned seg)
  493. {
  494. u16 dummy;
  495. u32 base3;
  496. struct desc_struct desc;
  497. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  498. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  499. }
  500. static int __linearize(struct x86_emulate_ctxt *ctxt,
  501. struct segmented_address addr,
  502. unsigned size, bool write, bool fetch,
  503. ulong *linear)
  504. {
  505. struct desc_struct desc;
  506. bool usable;
  507. ulong la;
  508. u32 lim;
  509. u16 sel;
  510. unsigned cpl, rpl;
  511. la = seg_base(ctxt, addr.seg) + addr.ea;
  512. switch (ctxt->mode) {
  513. case X86EMUL_MODE_REAL:
  514. break;
  515. case X86EMUL_MODE_PROT64:
  516. if (((signed long)la << 16) >> 16 != la)
  517. return emulate_gp(ctxt, 0);
  518. break;
  519. default:
  520. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  521. addr.seg);
  522. if (!usable)
  523. goto bad;
  524. /* code segment or read-only data segment */
  525. if (((desc.type & 8) || !(desc.type & 2)) && write)
  526. goto bad;
  527. /* unreadable code segment */
  528. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  529. goto bad;
  530. lim = desc_limit_scaled(&desc);
  531. if ((desc.type & 8) || !(desc.type & 4)) {
  532. /* expand-up segment */
  533. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  534. goto bad;
  535. } else {
  536. /* exapand-down segment */
  537. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  538. goto bad;
  539. lim = desc.d ? 0xffffffff : 0xffff;
  540. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  541. goto bad;
  542. }
  543. cpl = ctxt->ops->cpl(ctxt);
  544. rpl = sel & 3;
  545. cpl = max(cpl, rpl);
  546. if (!(desc.type & 8)) {
  547. /* data segment */
  548. if (cpl > desc.dpl)
  549. goto bad;
  550. } else if ((desc.type & 8) && !(desc.type & 4)) {
  551. /* nonconforming code segment */
  552. if (cpl != desc.dpl)
  553. goto bad;
  554. } else if ((desc.type & 8) && (desc.type & 4)) {
  555. /* conforming code segment */
  556. if (cpl < desc.dpl)
  557. goto bad;
  558. }
  559. break;
  560. }
  561. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  562. la &= (u32)-1;
  563. *linear = la;
  564. return X86EMUL_CONTINUE;
  565. bad:
  566. if (addr.seg == VCPU_SREG_SS)
  567. return emulate_ss(ctxt, addr.seg);
  568. else
  569. return emulate_gp(ctxt, addr.seg);
  570. }
  571. static int linearize(struct x86_emulate_ctxt *ctxt,
  572. struct segmented_address addr,
  573. unsigned size, bool write,
  574. ulong *linear)
  575. {
  576. return __linearize(ctxt, addr, size, write, false, linear);
  577. }
  578. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  579. struct segmented_address addr,
  580. void *data,
  581. unsigned size)
  582. {
  583. int rc;
  584. ulong linear;
  585. rc = linearize(ctxt, addr, size, false, &linear);
  586. if (rc != X86EMUL_CONTINUE)
  587. return rc;
  588. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  589. }
  590. /*
  591. * Fetch the next byte of the instruction being emulated which is pointed to
  592. * by ctxt->_eip, then increment ctxt->_eip.
  593. *
  594. * Also prefetch the remaining bytes of the instruction without crossing page
  595. * boundary if they are not in fetch_cache yet.
  596. */
  597. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  598. {
  599. struct fetch_cache *fc = &ctxt->fetch;
  600. int rc;
  601. int size, cur_size;
  602. if (ctxt->_eip == fc->end) {
  603. unsigned long linear;
  604. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  605. .ea = ctxt->_eip };
  606. cur_size = fc->end - fc->start;
  607. size = min(15UL - cur_size,
  608. PAGE_SIZE - offset_in_page(ctxt->_eip));
  609. rc = __linearize(ctxt, addr, size, false, true, &linear);
  610. if (unlikely(rc != X86EMUL_CONTINUE))
  611. return rc;
  612. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  613. size, &ctxt->exception);
  614. if (unlikely(rc != X86EMUL_CONTINUE))
  615. return rc;
  616. fc->end += size;
  617. }
  618. *dest = fc->data[ctxt->_eip - fc->start];
  619. ctxt->_eip++;
  620. return X86EMUL_CONTINUE;
  621. }
  622. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  623. void *dest, unsigned size)
  624. {
  625. int rc;
  626. /* x86 instructions are limited to 15 bytes. */
  627. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  628. return X86EMUL_UNHANDLEABLE;
  629. while (size--) {
  630. rc = do_insn_fetch_byte(ctxt, dest++);
  631. if (rc != X86EMUL_CONTINUE)
  632. return rc;
  633. }
  634. return X86EMUL_CONTINUE;
  635. }
  636. /* Fetch next part of the instruction being emulated. */
  637. #define insn_fetch(_type, _ctxt) \
  638. ({ unsigned long _x; \
  639. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  640. if (rc != X86EMUL_CONTINUE) \
  641. goto done; \
  642. (_type)_x; \
  643. })
  644. #define insn_fetch_arr(_arr, _size, _ctxt) \
  645. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  646. if (rc != X86EMUL_CONTINUE) \
  647. goto done; \
  648. })
  649. /*
  650. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  651. * pointer into the block that addresses the relevant register.
  652. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  653. */
  654. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  655. int highbyte_regs)
  656. {
  657. void *p;
  658. p = &regs[modrm_reg];
  659. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  660. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  661. return p;
  662. }
  663. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  664. struct segmented_address addr,
  665. u16 *size, unsigned long *address, int op_bytes)
  666. {
  667. int rc;
  668. if (op_bytes == 2)
  669. op_bytes = 3;
  670. *address = 0;
  671. rc = segmented_read_std(ctxt, addr, size, 2);
  672. if (rc != X86EMUL_CONTINUE)
  673. return rc;
  674. addr.ea += 2;
  675. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  676. return rc;
  677. }
  678. static int test_cc(unsigned int condition, unsigned int flags)
  679. {
  680. int rc = 0;
  681. switch ((condition & 15) >> 1) {
  682. case 0: /* o */
  683. rc |= (flags & EFLG_OF);
  684. break;
  685. case 1: /* b/c/nae */
  686. rc |= (flags & EFLG_CF);
  687. break;
  688. case 2: /* z/e */
  689. rc |= (flags & EFLG_ZF);
  690. break;
  691. case 3: /* be/na */
  692. rc |= (flags & (EFLG_CF|EFLG_ZF));
  693. break;
  694. case 4: /* s */
  695. rc |= (flags & EFLG_SF);
  696. break;
  697. case 5: /* p/pe */
  698. rc |= (flags & EFLG_PF);
  699. break;
  700. case 7: /* le/ng */
  701. rc |= (flags & EFLG_ZF);
  702. /* fall through */
  703. case 6: /* l/nge */
  704. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  705. break;
  706. }
  707. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  708. return (!!rc ^ (condition & 1));
  709. }
  710. static void fetch_register_operand(struct operand *op)
  711. {
  712. switch (op->bytes) {
  713. case 1:
  714. op->val = *(u8 *)op->addr.reg;
  715. break;
  716. case 2:
  717. op->val = *(u16 *)op->addr.reg;
  718. break;
  719. case 4:
  720. op->val = *(u32 *)op->addr.reg;
  721. break;
  722. case 8:
  723. op->val = *(u64 *)op->addr.reg;
  724. break;
  725. }
  726. }
  727. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  728. {
  729. ctxt->ops->get_fpu(ctxt);
  730. switch (reg) {
  731. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  732. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  733. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  734. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  735. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  736. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  737. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  738. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  739. #ifdef CONFIG_X86_64
  740. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  741. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  742. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  743. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  744. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  745. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  746. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  747. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  748. #endif
  749. default: BUG();
  750. }
  751. ctxt->ops->put_fpu(ctxt);
  752. }
  753. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  754. int reg)
  755. {
  756. ctxt->ops->get_fpu(ctxt);
  757. switch (reg) {
  758. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  759. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  760. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  761. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  762. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  763. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  764. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  765. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  766. #ifdef CONFIG_X86_64
  767. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  768. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  769. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  770. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  771. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  772. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  773. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  774. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  775. #endif
  776. default: BUG();
  777. }
  778. ctxt->ops->put_fpu(ctxt);
  779. }
  780. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  781. struct operand *op,
  782. int inhibit_bytereg)
  783. {
  784. unsigned reg = ctxt->modrm_reg;
  785. int highbyte_regs = ctxt->rex_prefix == 0;
  786. if (!(ctxt->d & ModRM))
  787. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  788. if (ctxt->d & Sse) {
  789. op->type = OP_XMM;
  790. op->bytes = 16;
  791. op->addr.xmm = reg;
  792. read_sse_reg(ctxt, &op->vec_val, reg);
  793. return;
  794. }
  795. op->type = OP_REG;
  796. if ((ctxt->d & ByteOp) && !inhibit_bytereg) {
  797. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  798. op->bytes = 1;
  799. } else {
  800. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  801. op->bytes = ctxt->op_bytes;
  802. }
  803. fetch_register_operand(op);
  804. op->orig_val = op->val;
  805. }
  806. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  807. struct operand *op)
  808. {
  809. u8 sib;
  810. int index_reg = 0, base_reg = 0, scale;
  811. int rc = X86EMUL_CONTINUE;
  812. ulong modrm_ea = 0;
  813. if (ctxt->rex_prefix) {
  814. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  815. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  816. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  817. }
  818. ctxt->modrm = insn_fetch(u8, ctxt);
  819. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  820. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  821. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  822. ctxt->modrm_seg = VCPU_SREG_DS;
  823. if (ctxt->modrm_mod == 3) {
  824. op->type = OP_REG;
  825. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  826. op->addr.reg = decode_register(ctxt->modrm_rm,
  827. ctxt->regs, ctxt->d & ByteOp);
  828. if (ctxt->d & Sse) {
  829. op->type = OP_XMM;
  830. op->bytes = 16;
  831. op->addr.xmm = ctxt->modrm_rm;
  832. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  833. return rc;
  834. }
  835. fetch_register_operand(op);
  836. return rc;
  837. }
  838. op->type = OP_MEM;
  839. if (ctxt->ad_bytes == 2) {
  840. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  841. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  842. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  843. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  844. /* 16-bit ModR/M decode. */
  845. switch (ctxt->modrm_mod) {
  846. case 0:
  847. if (ctxt->modrm_rm == 6)
  848. modrm_ea += insn_fetch(u16, ctxt);
  849. break;
  850. case 1:
  851. modrm_ea += insn_fetch(s8, ctxt);
  852. break;
  853. case 2:
  854. modrm_ea += insn_fetch(u16, ctxt);
  855. break;
  856. }
  857. switch (ctxt->modrm_rm) {
  858. case 0:
  859. modrm_ea += bx + si;
  860. break;
  861. case 1:
  862. modrm_ea += bx + di;
  863. break;
  864. case 2:
  865. modrm_ea += bp + si;
  866. break;
  867. case 3:
  868. modrm_ea += bp + di;
  869. break;
  870. case 4:
  871. modrm_ea += si;
  872. break;
  873. case 5:
  874. modrm_ea += di;
  875. break;
  876. case 6:
  877. if (ctxt->modrm_mod != 0)
  878. modrm_ea += bp;
  879. break;
  880. case 7:
  881. modrm_ea += bx;
  882. break;
  883. }
  884. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  885. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  886. ctxt->modrm_seg = VCPU_SREG_SS;
  887. modrm_ea = (u16)modrm_ea;
  888. } else {
  889. /* 32/64-bit ModR/M decode. */
  890. if ((ctxt->modrm_rm & 7) == 4) {
  891. sib = insn_fetch(u8, ctxt);
  892. index_reg |= (sib >> 3) & 7;
  893. base_reg |= sib & 7;
  894. scale = sib >> 6;
  895. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  896. modrm_ea += insn_fetch(s32, ctxt);
  897. else
  898. modrm_ea += ctxt->regs[base_reg];
  899. if (index_reg != 4)
  900. modrm_ea += ctxt->regs[index_reg] << scale;
  901. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  902. if (ctxt->mode == X86EMUL_MODE_PROT64)
  903. ctxt->rip_relative = 1;
  904. } else
  905. modrm_ea += ctxt->regs[ctxt->modrm_rm];
  906. switch (ctxt->modrm_mod) {
  907. case 0:
  908. if (ctxt->modrm_rm == 5)
  909. modrm_ea += insn_fetch(s32, ctxt);
  910. break;
  911. case 1:
  912. modrm_ea += insn_fetch(s8, ctxt);
  913. break;
  914. case 2:
  915. modrm_ea += insn_fetch(s32, ctxt);
  916. break;
  917. }
  918. }
  919. op->addr.mem.ea = modrm_ea;
  920. done:
  921. return rc;
  922. }
  923. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  924. struct operand *op)
  925. {
  926. int rc = X86EMUL_CONTINUE;
  927. op->type = OP_MEM;
  928. switch (ctxt->ad_bytes) {
  929. case 2:
  930. op->addr.mem.ea = insn_fetch(u16, ctxt);
  931. break;
  932. case 4:
  933. op->addr.mem.ea = insn_fetch(u32, ctxt);
  934. break;
  935. case 8:
  936. op->addr.mem.ea = insn_fetch(u64, ctxt);
  937. break;
  938. }
  939. done:
  940. return rc;
  941. }
  942. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  943. {
  944. long sv = 0, mask;
  945. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  946. mask = ~(ctxt->dst.bytes * 8 - 1);
  947. if (ctxt->src.bytes == 2)
  948. sv = (s16)ctxt->src.val & (s16)mask;
  949. else if (ctxt->src.bytes == 4)
  950. sv = (s32)ctxt->src.val & (s32)mask;
  951. ctxt->dst.addr.mem.ea += (sv >> 3);
  952. }
  953. /* only subword offset */
  954. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  955. }
  956. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  957. unsigned long addr, void *dest, unsigned size)
  958. {
  959. int rc;
  960. struct read_cache *mc = &ctxt->mem_read;
  961. while (size) {
  962. int n = min(size, 8u);
  963. size -= n;
  964. if (mc->pos < mc->end)
  965. goto read_cached;
  966. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, n,
  967. &ctxt->exception);
  968. if (rc != X86EMUL_CONTINUE)
  969. return rc;
  970. mc->end += n;
  971. read_cached:
  972. memcpy(dest, mc->data + mc->pos, n);
  973. mc->pos += n;
  974. dest += n;
  975. addr += n;
  976. }
  977. return X86EMUL_CONTINUE;
  978. }
  979. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  980. struct segmented_address addr,
  981. void *data,
  982. unsigned size)
  983. {
  984. int rc;
  985. ulong linear;
  986. rc = linearize(ctxt, addr, size, false, &linear);
  987. if (rc != X86EMUL_CONTINUE)
  988. return rc;
  989. return read_emulated(ctxt, linear, data, size);
  990. }
  991. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  992. struct segmented_address addr,
  993. const void *data,
  994. unsigned size)
  995. {
  996. int rc;
  997. ulong linear;
  998. rc = linearize(ctxt, addr, size, true, &linear);
  999. if (rc != X86EMUL_CONTINUE)
  1000. return rc;
  1001. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1002. &ctxt->exception);
  1003. }
  1004. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1005. struct segmented_address addr,
  1006. const void *orig_data, const void *data,
  1007. unsigned size)
  1008. {
  1009. int rc;
  1010. ulong linear;
  1011. rc = linearize(ctxt, addr, size, true, &linear);
  1012. if (rc != X86EMUL_CONTINUE)
  1013. return rc;
  1014. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1015. size, &ctxt->exception);
  1016. }
  1017. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1018. unsigned int size, unsigned short port,
  1019. void *dest)
  1020. {
  1021. struct read_cache *rc = &ctxt->io_read;
  1022. if (rc->pos == rc->end) { /* refill pio read ahead */
  1023. unsigned int in_page, n;
  1024. unsigned int count = ctxt->rep_prefix ?
  1025. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1026. in_page = (ctxt->eflags & EFLG_DF) ?
  1027. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1028. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1029. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1030. count);
  1031. if (n == 0)
  1032. n = 1;
  1033. rc->pos = rc->end = 0;
  1034. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1035. return 0;
  1036. rc->end = n * size;
  1037. }
  1038. memcpy(dest, rc->data + rc->pos, size);
  1039. rc->pos += size;
  1040. return 1;
  1041. }
  1042. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1043. u16 selector, struct desc_ptr *dt)
  1044. {
  1045. struct x86_emulate_ops *ops = ctxt->ops;
  1046. if (selector & 1 << 2) {
  1047. struct desc_struct desc;
  1048. u16 sel;
  1049. memset (dt, 0, sizeof *dt);
  1050. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1051. return;
  1052. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1053. dt->address = get_desc_base(&desc);
  1054. } else
  1055. ops->get_gdt(ctxt, dt);
  1056. }
  1057. /* allowed just for 8 bytes segments */
  1058. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1059. u16 selector, struct desc_struct *desc)
  1060. {
  1061. struct desc_ptr dt;
  1062. u16 index = selector >> 3;
  1063. ulong addr;
  1064. get_descriptor_table_ptr(ctxt, selector, &dt);
  1065. if (dt.size < index * 8 + 7)
  1066. return emulate_gp(ctxt, selector & 0xfffc);
  1067. addr = dt.address + index * 8;
  1068. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1069. &ctxt->exception);
  1070. }
  1071. /* allowed just for 8 bytes segments */
  1072. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1073. u16 selector, struct desc_struct *desc)
  1074. {
  1075. struct desc_ptr dt;
  1076. u16 index = selector >> 3;
  1077. ulong addr;
  1078. get_descriptor_table_ptr(ctxt, selector, &dt);
  1079. if (dt.size < index * 8 + 7)
  1080. return emulate_gp(ctxt, selector & 0xfffc);
  1081. addr = dt.address + index * 8;
  1082. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1083. &ctxt->exception);
  1084. }
  1085. /* Does not support long mode */
  1086. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1087. u16 selector, int seg)
  1088. {
  1089. struct desc_struct seg_desc;
  1090. u8 dpl, rpl, cpl;
  1091. unsigned err_vec = GP_VECTOR;
  1092. u32 err_code = 0;
  1093. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1094. int ret;
  1095. memset(&seg_desc, 0, sizeof seg_desc);
  1096. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1097. || ctxt->mode == X86EMUL_MODE_REAL) {
  1098. /* set real mode segment descriptor */
  1099. set_desc_base(&seg_desc, selector << 4);
  1100. set_desc_limit(&seg_desc, 0xffff);
  1101. seg_desc.type = 3;
  1102. seg_desc.p = 1;
  1103. seg_desc.s = 1;
  1104. goto load;
  1105. }
  1106. /* NULL selector is not valid for TR, CS and SS */
  1107. if ((seg == VCPU_SREG_CS || seg == VCPU_SREG_SS || seg == VCPU_SREG_TR)
  1108. && null_selector)
  1109. goto exception;
  1110. /* TR should be in GDT only */
  1111. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1112. goto exception;
  1113. if (null_selector) /* for NULL selector skip all following checks */
  1114. goto load;
  1115. ret = read_segment_descriptor(ctxt, selector, &seg_desc);
  1116. if (ret != X86EMUL_CONTINUE)
  1117. return ret;
  1118. err_code = selector & 0xfffc;
  1119. err_vec = GP_VECTOR;
  1120. /* can't load system descriptor into segment selecor */
  1121. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1122. goto exception;
  1123. if (!seg_desc.p) {
  1124. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1125. goto exception;
  1126. }
  1127. rpl = selector & 3;
  1128. dpl = seg_desc.dpl;
  1129. cpl = ctxt->ops->cpl(ctxt);
  1130. switch (seg) {
  1131. case VCPU_SREG_SS:
  1132. /*
  1133. * segment is not a writable data segment or segment
  1134. * selector's RPL != CPL or segment selector's RPL != CPL
  1135. */
  1136. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1137. goto exception;
  1138. break;
  1139. case VCPU_SREG_CS:
  1140. if (!(seg_desc.type & 8))
  1141. goto exception;
  1142. if (seg_desc.type & 4) {
  1143. /* conforming */
  1144. if (dpl > cpl)
  1145. goto exception;
  1146. } else {
  1147. /* nonconforming */
  1148. if (rpl > cpl || dpl != cpl)
  1149. goto exception;
  1150. }
  1151. /* CS(RPL) <- CPL */
  1152. selector = (selector & 0xfffc) | cpl;
  1153. break;
  1154. case VCPU_SREG_TR:
  1155. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1156. goto exception;
  1157. break;
  1158. case VCPU_SREG_LDTR:
  1159. if (seg_desc.s || seg_desc.type != 2)
  1160. goto exception;
  1161. break;
  1162. default: /* DS, ES, FS, or GS */
  1163. /*
  1164. * segment is not a data or readable code segment or
  1165. * ((segment is a data or nonconforming code segment)
  1166. * and (both RPL and CPL > DPL))
  1167. */
  1168. if ((seg_desc.type & 0xa) == 0x8 ||
  1169. (((seg_desc.type & 0xc) != 0xc) &&
  1170. (rpl > dpl && cpl > dpl)))
  1171. goto exception;
  1172. break;
  1173. }
  1174. if (seg_desc.s) {
  1175. /* mark segment as accessed */
  1176. seg_desc.type |= 1;
  1177. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1178. if (ret != X86EMUL_CONTINUE)
  1179. return ret;
  1180. }
  1181. load:
  1182. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1183. return X86EMUL_CONTINUE;
  1184. exception:
  1185. emulate_exception(ctxt, err_vec, err_code, true);
  1186. return X86EMUL_PROPAGATE_FAULT;
  1187. }
  1188. static void write_register_operand(struct operand *op)
  1189. {
  1190. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1191. switch (op->bytes) {
  1192. case 1:
  1193. *(u8 *)op->addr.reg = (u8)op->val;
  1194. break;
  1195. case 2:
  1196. *(u16 *)op->addr.reg = (u16)op->val;
  1197. break;
  1198. case 4:
  1199. *op->addr.reg = (u32)op->val;
  1200. break; /* 64b: zero-extend */
  1201. case 8:
  1202. *op->addr.reg = op->val;
  1203. break;
  1204. }
  1205. }
  1206. static int writeback(struct x86_emulate_ctxt *ctxt)
  1207. {
  1208. int rc;
  1209. switch (ctxt->dst.type) {
  1210. case OP_REG:
  1211. write_register_operand(&ctxt->dst);
  1212. break;
  1213. case OP_MEM:
  1214. if (ctxt->lock_prefix)
  1215. rc = segmented_cmpxchg(ctxt,
  1216. ctxt->dst.addr.mem,
  1217. &ctxt->dst.orig_val,
  1218. &ctxt->dst.val,
  1219. ctxt->dst.bytes);
  1220. else
  1221. rc = segmented_write(ctxt,
  1222. ctxt->dst.addr.mem,
  1223. &ctxt->dst.val,
  1224. ctxt->dst.bytes);
  1225. if (rc != X86EMUL_CONTINUE)
  1226. return rc;
  1227. break;
  1228. case OP_XMM:
  1229. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1230. break;
  1231. case OP_NONE:
  1232. /* no writeback */
  1233. break;
  1234. default:
  1235. break;
  1236. }
  1237. return X86EMUL_CONTINUE;
  1238. }
  1239. static int em_push(struct x86_emulate_ctxt *ctxt)
  1240. {
  1241. struct segmented_address addr;
  1242. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -ctxt->op_bytes);
  1243. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1244. addr.seg = VCPU_SREG_SS;
  1245. /* Disable writeback. */
  1246. ctxt->dst.type = OP_NONE;
  1247. return segmented_write(ctxt, addr, &ctxt->src.val, ctxt->op_bytes);
  1248. }
  1249. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1250. void *dest, int len)
  1251. {
  1252. int rc;
  1253. struct segmented_address addr;
  1254. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1255. addr.seg = VCPU_SREG_SS;
  1256. rc = segmented_read(ctxt, addr, dest, len);
  1257. if (rc != X86EMUL_CONTINUE)
  1258. return rc;
  1259. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1260. return rc;
  1261. }
  1262. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1263. {
  1264. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1265. }
  1266. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1267. void *dest, int len)
  1268. {
  1269. int rc;
  1270. unsigned long val, change_mask;
  1271. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1272. int cpl = ctxt->ops->cpl(ctxt);
  1273. rc = emulate_pop(ctxt, &val, len);
  1274. if (rc != X86EMUL_CONTINUE)
  1275. return rc;
  1276. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1277. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1278. switch(ctxt->mode) {
  1279. case X86EMUL_MODE_PROT64:
  1280. case X86EMUL_MODE_PROT32:
  1281. case X86EMUL_MODE_PROT16:
  1282. if (cpl == 0)
  1283. change_mask |= EFLG_IOPL;
  1284. if (cpl <= iopl)
  1285. change_mask |= EFLG_IF;
  1286. break;
  1287. case X86EMUL_MODE_VM86:
  1288. if (iopl < 3)
  1289. return emulate_gp(ctxt, 0);
  1290. change_mask |= EFLG_IF;
  1291. break;
  1292. default: /* real mode */
  1293. change_mask |= (EFLG_IOPL | EFLG_IF);
  1294. break;
  1295. }
  1296. *(unsigned long *)dest =
  1297. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1298. return rc;
  1299. }
  1300. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1301. {
  1302. ctxt->dst.type = OP_REG;
  1303. ctxt->dst.addr.reg = &ctxt->eflags;
  1304. ctxt->dst.bytes = ctxt->op_bytes;
  1305. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1306. }
  1307. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1308. {
  1309. int seg = ctxt->src2.val;
  1310. ctxt->src.val = get_segment_selector(ctxt, seg);
  1311. return em_push(ctxt);
  1312. }
  1313. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1314. {
  1315. int seg = ctxt->src2.val;
  1316. unsigned long selector;
  1317. int rc;
  1318. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1319. if (rc != X86EMUL_CONTINUE)
  1320. return rc;
  1321. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1322. return rc;
  1323. }
  1324. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1325. {
  1326. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1327. int rc = X86EMUL_CONTINUE;
  1328. int reg = VCPU_REGS_RAX;
  1329. while (reg <= VCPU_REGS_RDI) {
  1330. (reg == VCPU_REGS_RSP) ?
  1331. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1332. rc = em_push(ctxt);
  1333. if (rc != X86EMUL_CONTINUE)
  1334. return rc;
  1335. ++reg;
  1336. }
  1337. return rc;
  1338. }
  1339. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1340. {
  1341. ctxt->src.val = (unsigned long)ctxt->eflags;
  1342. return em_push(ctxt);
  1343. }
  1344. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1345. {
  1346. int rc = X86EMUL_CONTINUE;
  1347. int reg = VCPU_REGS_RDI;
  1348. while (reg >= VCPU_REGS_RAX) {
  1349. if (reg == VCPU_REGS_RSP) {
  1350. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1351. ctxt->op_bytes);
  1352. --reg;
  1353. }
  1354. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1355. if (rc != X86EMUL_CONTINUE)
  1356. break;
  1357. --reg;
  1358. }
  1359. return rc;
  1360. }
  1361. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1362. {
  1363. struct x86_emulate_ops *ops = ctxt->ops;
  1364. int rc;
  1365. struct desc_ptr dt;
  1366. gva_t cs_addr;
  1367. gva_t eip_addr;
  1368. u16 cs, eip;
  1369. /* TODO: Add limit checks */
  1370. ctxt->src.val = ctxt->eflags;
  1371. rc = em_push(ctxt);
  1372. if (rc != X86EMUL_CONTINUE)
  1373. return rc;
  1374. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1375. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1376. rc = em_push(ctxt);
  1377. if (rc != X86EMUL_CONTINUE)
  1378. return rc;
  1379. ctxt->src.val = ctxt->_eip;
  1380. rc = em_push(ctxt);
  1381. if (rc != X86EMUL_CONTINUE)
  1382. return rc;
  1383. ops->get_idt(ctxt, &dt);
  1384. eip_addr = dt.address + (irq << 2);
  1385. cs_addr = dt.address + (irq << 2) + 2;
  1386. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1387. if (rc != X86EMUL_CONTINUE)
  1388. return rc;
  1389. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1390. if (rc != X86EMUL_CONTINUE)
  1391. return rc;
  1392. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1393. if (rc != X86EMUL_CONTINUE)
  1394. return rc;
  1395. ctxt->_eip = eip;
  1396. return rc;
  1397. }
  1398. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1399. {
  1400. switch(ctxt->mode) {
  1401. case X86EMUL_MODE_REAL:
  1402. return emulate_int_real(ctxt, irq);
  1403. case X86EMUL_MODE_VM86:
  1404. case X86EMUL_MODE_PROT16:
  1405. case X86EMUL_MODE_PROT32:
  1406. case X86EMUL_MODE_PROT64:
  1407. default:
  1408. /* Protected mode interrupts unimplemented yet */
  1409. return X86EMUL_UNHANDLEABLE;
  1410. }
  1411. }
  1412. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1413. {
  1414. int rc = X86EMUL_CONTINUE;
  1415. unsigned long temp_eip = 0;
  1416. unsigned long temp_eflags = 0;
  1417. unsigned long cs = 0;
  1418. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1419. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1420. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1421. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1422. /* TODO: Add stack limit check */
  1423. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1424. if (rc != X86EMUL_CONTINUE)
  1425. return rc;
  1426. if (temp_eip & ~0xffff)
  1427. return emulate_gp(ctxt, 0);
  1428. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1429. if (rc != X86EMUL_CONTINUE)
  1430. return rc;
  1431. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1432. if (rc != X86EMUL_CONTINUE)
  1433. return rc;
  1434. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1435. if (rc != X86EMUL_CONTINUE)
  1436. return rc;
  1437. ctxt->_eip = temp_eip;
  1438. if (ctxt->op_bytes == 4)
  1439. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1440. else if (ctxt->op_bytes == 2) {
  1441. ctxt->eflags &= ~0xffff;
  1442. ctxt->eflags |= temp_eflags;
  1443. }
  1444. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1445. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1446. return rc;
  1447. }
  1448. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1449. {
  1450. switch(ctxt->mode) {
  1451. case X86EMUL_MODE_REAL:
  1452. return emulate_iret_real(ctxt);
  1453. case X86EMUL_MODE_VM86:
  1454. case X86EMUL_MODE_PROT16:
  1455. case X86EMUL_MODE_PROT32:
  1456. case X86EMUL_MODE_PROT64:
  1457. default:
  1458. /* iret from protected mode unimplemented yet */
  1459. return X86EMUL_UNHANDLEABLE;
  1460. }
  1461. }
  1462. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1463. {
  1464. int rc;
  1465. unsigned short sel;
  1466. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1467. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1468. if (rc != X86EMUL_CONTINUE)
  1469. return rc;
  1470. ctxt->_eip = 0;
  1471. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1472. return X86EMUL_CONTINUE;
  1473. }
  1474. static int em_grp1a(struct x86_emulate_ctxt *ctxt)
  1475. {
  1476. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->dst.bytes);
  1477. }
  1478. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1479. {
  1480. switch (ctxt->modrm_reg) {
  1481. case 0: /* rol */
  1482. emulate_2op_SrcB(ctxt, "rol");
  1483. break;
  1484. case 1: /* ror */
  1485. emulate_2op_SrcB(ctxt, "ror");
  1486. break;
  1487. case 2: /* rcl */
  1488. emulate_2op_SrcB(ctxt, "rcl");
  1489. break;
  1490. case 3: /* rcr */
  1491. emulate_2op_SrcB(ctxt, "rcr");
  1492. break;
  1493. case 4: /* sal/shl */
  1494. case 6: /* sal/shl */
  1495. emulate_2op_SrcB(ctxt, "sal");
  1496. break;
  1497. case 5: /* shr */
  1498. emulate_2op_SrcB(ctxt, "shr");
  1499. break;
  1500. case 7: /* sar */
  1501. emulate_2op_SrcB(ctxt, "sar");
  1502. break;
  1503. }
  1504. return X86EMUL_CONTINUE;
  1505. }
  1506. static int em_not(struct x86_emulate_ctxt *ctxt)
  1507. {
  1508. ctxt->dst.val = ~ctxt->dst.val;
  1509. return X86EMUL_CONTINUE;
  1510. }
  1511. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1512. {
  1513. emulate_1op(ctxt, "neg");
  1514. return X86EMUL_CONTINUE;
  1515. }
  1516. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1517. {
  1518. u8 ex = 0;
  1519. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1520. return X86EMUL_CONTINUE;
  1521. }
  1522. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1523. {
  1524. u8 ex = 0;
  1525. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1526. return X86EMUL_CONTINUE;
  1527. }
  1528. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1529. {
  1530. u8 de = 0;
  1531. emulate_1op_rax_rdx(ctxt, "div", de);
  1532. if (de)
  1533. return emulate_de(ctxt);
  1534. return X86EMUL_CONTINUE;
  1535. }
  1536. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1537. {
  1538. u8 de = 0;
  1539. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1540. if (de)
  1541. return emulate_de(ctxt);
  1542. return X86EMUL_CONTINUE;
  1543. }
  1544. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1545. {
  1546. int rc = X86EMUL_CONTINUE;
  1547. switch (ctxt->modrm_reg) {
  1548. case 0: /* inc */
  1549. emulate_1op(ctxt, "inc");
  1550. break;
  1551. case 1: /* dec */
  1552. emulate_1op(ctxt, "dec");
  1553. break;
  1554. case 2: /* call near abs */ {
  1555. long int old_eip;
  1556. old_eip = ctxt->_eip;
  1557. ctxt->_eip = ctxt->src.val;
  1558. ctxt->src.val = old_eip;
  1559. rc = em_push(ctxt);
  1560. break;
  1561. }
  1562. case 4: /* jmp abs */
  1563. ctxt->_eip = ctxt->src.val;
  1564. break;
  1565. case 5: /* jmp far */
  1566. rc = em_jmp_far(ctxt);
  1567. break;
  1568. case 6: /* push */
  1569. rc = em_push(ctxt);
  1570. break;
  1571. }
  1572. return rc;
  1573. }
  1574. static int em_grp9(struct x86_emulate_ctxt *ctxt)
  1575. {
  1576. u64 old = ctxt->dst.orig_val64;
  1577. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1578. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1579. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1580. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1581. ctxt->eflags &= ~EFLG_ZF;
  1582. } else {
  1583. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1584. (u32) ctxt->regs[VCPU_REGS_RBX];
  1585. ctxt->eflags |= EFLG_ZF;
  1586. }
  1587. return X86EMUL_CONTINUE;
  1588. }
  1589. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1590. {
  1591. ctxt->dst.type = OP_REG;
  1592. ctxt->dst.addr.reg = &ctxt->_eip;
  1593. ctxt->dst.bytes = ctxt->op_bytes;
  1594. return em_pop(ctxt);
  1595. }
  1596. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1597. {
  1598. int rc;
  1599. unsigned long cs;
  1600. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1601. if (rc != X86EMUL_CONTINUE)
  1602. return rc;
  1603. if (ctxt->op_bytes == 4)
  1604. ctxt->_eip = (u32)ctxt->_eip;
  1605. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1606. if (rc != X86EMUL_CONTINUE)
  1607. return rc;
  1608. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1609. return rc;
  1610. }
  1611. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1612. {
  1613. /* Save real source value, then compare EAX against destination. */
  1614. ctxt->src.orig_val = ctxt->src.val;
  1615. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  1616. emulate_2op_SrcV(ctxt, "cmp");
  1617. if (ctxt->eflags & EFLG_ZF) {
  1618. /* Success: write back to memory. */
  1619. ctxt->dst.val = ctxt->src.orig_val;
  1620. } else {
  1621. /* Failure: write the value we saw to EAX. */
  1622. ctxt->dst.type = OP_REG;
  1623. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  1624. }
  1625. return X86EMUL_CONTINUE;
  1626. }
  1627. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1628. {
  1629. int seg = ctxt->src2.val;
  1630. unsigned short sel;
  1631. int rc;
  1632. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1633. rc = load_segment_descriptor(ctxt, sel, seg);
  1634. if (rc != X86EMUL_CONTINUE)
  1635. return rc;
  1636. ctxt->dst.val = ctxt->src.val;
  1637. return rc;
  1638. }
  1639. static void
  1640. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1641. struct desc_struct *cs, struct desc_struct *ss)
  1642. {
  1643. u16 selector;
  1644. memset(cs, 0, sizeof(struct desc_struct));
  1645. ctxt->ops->get_segment(ctxt, &selector, cs, NULL, VCPU_SREG_CS);
  1646. memset(ss, 0, sizeof(struct desc_struct));
  1647. cs->l = 0; /* will be adjusted later */
  1648. set_desc_base(cs, 0); /* flat segment */
  1649. cs->g = 1; /* 4kb granularity */
  1650. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1651. cs->type = 0x0b; /* Read, Execute, Accessed */
  1652. cs->s = 1;
  1653. cs->dpl = 0; /* will be adjusted later */
  1654. cs->p = 1;
  1655. cs->d = 1;
  1656. set_desc_base(ss, 0); /* flat segment */
  1657. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1658. ss->g = 1; /* 4kb granularity */
  1659. ss->s = 1;
  1660. ss->type = 0x03; /* Read/Write, Accessed */
  1661. ss->d = 1; /* 32bit stack segment */
  1662. ss->dpl = 0;
  1663. ss->p = 1;
  1664. }
  1665. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1666. {
  1667. struct x86_emulate_ops *ops = ctxt->ops;
  1668. struct desc_struct cs, ss;
  1669. u64 msr_data;
  1670. u16 cs_sel, ss_sel;
  1671. u64 efer = 0;
  1672. /* syscall is not available in real mode */
  1673. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1674. ctxt->mode == X86EMUL_MODE_VM86)
  1675. return emulate_ud(ctxt);
  1676. ops->get_msr(ctxt, MSR_EFER, &efer);
  1677. setup_syscalls_segments(ctxt, &cs, &ss);
  1678. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1679. msr_data >>= 32;
  1680. cs_sel = (u16)(msr_data & 0xfffc);
  1681. ss_sel = (u16)(msr_data + 8);
  1682. if (efer & EFER_LMA) {
  1683. cs.d = 0;
  1684. cs.l = 1;
  1685. }
  1686. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1687. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1688. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1689. if (efer & EFER_LMA) {
  1690. #ifdef CONFIG_X86_64
  1691. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1692. ops->get_msr(ctxt,
  1693. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1694. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1695. ctxt->_eip = msr_data;
  1696. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1697. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1698. #endif
  1699. } else {
  1700. /* legacy mode */
  1701. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1702. ctxt->_eip = (u32)msr_data;
  1703. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1704. }
  1705. return X86EMUL_CONTINUE;
  1706. }
  1707. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1708. {
  1709. struct x86_emulate_ops *ops = ctxt->ops;
  1710. struct desc_struct cs, ss;
  1711. u64 msr_data;
  1712. u16 cs_sel, ss_sel;
  1713. u64 efer = 0;
  1714. ops->get_msr(ctxt, MSR_EFER, &efer);
  1715. /* inject #GP if in real mode */
  1716. if (ctxt->mode == X86EMUL_MODE_REAL)
  1717. return emulate_gp(ctxt, 0);
  1718. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1719. * Therefore, we inject an #UD.
  1720. */
  1721. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1722. return emulate_ud(ctxt);
  1723. setup_syscalls_segments(ctxt, &cs, &ss);
  1724. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1725. switch (ctxt->mode) {
  1726. case X86EMUL_MODE_PROT32:
  1727. if ((msr_data & 0xfffc) == 0x0)
  1728. return emulate_gp(ctxt, 0);
  1729. break;
  1730. case X86EMUL_MODE_PROT64:
  1731. if (msr_data == 0x0)
  1732. return emulate_gp(ctxt, 0);
  1733. break;
  1734. }
  1735. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1736. cs_sel = (u16)msr_data;
  1737. cs_sel &= ~SELECTOR_RPL_MASK;
  1738. ss_sel = cs_sel + 8;
  1739. ss_sel &= ~SELECTOR_RPL_MASK;
  1740. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1741. cs.d = 0;
  1742. cs.l = 1;
  1743. }
  1744. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1745. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1746. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1747. ctxt->_eip = msr_data;
  1748. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1749. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1750. return X86EMUL_CONTINUE;
  1751. }
  1752. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1753. {
  1754. struct x86_emulate_ops *ops = ctxt->ops;
  1755. struct desc_struct cs, ss;
  1756. u64 msr_data;
  1757. int usermode;
  1758. u16 cs_sel = 0, ss_sel = 0;
  1759. /* inject #GP if in real mode or Virtual 8086 mode */
  1760. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1761. ctxt->mode == X86EMUL_MODE_VM86)
  1762. return emulate_gp(ctxt, 0);
  1763. setup_syscalls_segments(ctxt, &cs, &ss);
  1764. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1765. usermode = X86EMUL_MODE_PROT64;
  1766. else
  1767. usermode = X86EMUL_MODE_PROT32;
  1768. cs.dpl = 3;
  1769. ss.dpl = 3;
  1770. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1771. switch (usermode) {
  1772. case X86EMUL_MODE_PROT32:
  1773. cs_sel = (u16)(msr_data + 16);
  1774. if ((msr_data & 0xfffc) == 0x0)
  1775. return emulate_gp(ctxt, 0);
  1776. ss_sel = (u16)(msr_data + 24);
  1777. break;
  1778. case X86EMUL_MODE_PROT64:
  1779. cs_sel = (u16)(msr_data + 32);
  1780. if (msr_data == 0x0)
  1781. return emulate_gp(ctxt, 0);
  1782. ss_sel = cs_sel + 8;
  1783. cs.d = 0;
  1784. cs.l = 1;
  1785. break;
  1786. }
  1787. cs_sel |= SELECTOR_RPL_MASK;
  1788. ss_sel |= SELECTOR_RPL_MASK;
  1789. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1790. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1791. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1792. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1793. return X86EMUL_CONTINUE;
  1794. }
  1795. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1796. {
  1797. int iopl;
  1798. if (ctxt->mode == X86EMUL_MODE_REAL)
  1799. return false;
  1800. if (ctxt->mode == X86EMUL_MODE_VM86)
  1801. return true;
  1802. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1803. return ctxt->ops->cpl(ctxt) > iopl;
  1804. }
  1805. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  1806. u16 port, u16 len)
  1807. {
  1808. struct x86_emulate_ops *ops = ctxt->ops;
  1809. struct desc_struct tr_seg;
  1810. u32 base3;
  1811. int r;
  1812. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  1813. unsigned mask = (1 << len) - 1;
  1814. unsigned long base;
  1815. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  1816. if (!tr_seg.p)
  1817. return false;
  1818. if (desc_limit_scaled(&tr_seg) < 103)
  1819. return false;
  1820. base = get_desc_base(&tr_seg);
  1821. #ifdef CONFIG_X86_64
  1822. base |= ((u64)base3) << 32;
  1823. #endif
  1824. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  1825. if (r != X86EMUL_CONTINUE)
  1826. return false;
  1827. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  1828. return false;
  1829. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  1830. if (r != X86EMUL_CONTINUE)
  1831. return false;
  1832. if ((perm >> bit_idx) & mask)
  1833. return false;
  1834. return true;
  1835. }
  1836. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  1837. u16 port, u16 len)
  1838. {
  1839. if (ctxt->perm_ok)
  1840. return true;
  1841. if (emulator_bad_iopl(ctxt))
  1842. if (!emulator_io_port_access_allowed(ctxt, port, len))
  1843. return false;
  1844. ctxt->perm_ok = true;
  1845. return true;
  1846. }
  1847. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  1848. struct tss_segment_16 *tss)
  1849. {
  1850. tss->ip = ctxt->_eip;
  1851. tss->flag = ctxt->eflags;
  1852. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  1853. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  1854. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  1855. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  1856. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  1857. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  1858. tss->si = ctxt->regs[VCPU_REGS_RSI];
  1859. tss->di = ctxt->regs[VCPU_REGS_RDI];
  1860. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1861. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1862. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1863. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1864. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1865. }
  1866. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  1867. struct tss_segment_16 *tss)
  1868. {
  1869. int ret;
  1870. ctxt->_eip = tss->ip;
  1871. ctxt->eflags = tss->flag | 2;
  1872. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  1873. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  1874. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  1875. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  1876. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  1877. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  1878. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  1879. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  1880. /*
  1881. * SDM says that segment selectors are loaded before segment
  1882. * descriptors
  1883. */
  1884. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1885. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1886. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1887. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1888. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1889. /*
  1890. * Now load segment descriptors. If fault happenes at this stage
  1891. * it is handled in a context of new task
  1892. */
  1893. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  1894. if (ret != X86EMUL_CONTINUE)
  1895. return ret;
  1896. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  1897. if (ret != X86EMUL_CONTINUE)
  1898. return ret;
  1899. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  1900. if (ret != X86EMUL_CONTINUE)
  1901. return ret;
  1902. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  1903. if (ret != X86EMUL_CONTINUE)
  1904. return ret;
  1905. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  1906. if (ret != X86EMUL_CONTINUE)
  1907. return ret;
  1908. return X86EMUL_CONTINUE;
  1909. }
  1910. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  1911. u16 tss_selector, u16 old_tss_sel,
  1912. ulong old_tss_base, struct desc_struct *new_desc)
  1913. {
  1914. struct x86_emulate_ops *ops = ctxt->ops;
  1915. struct tss_segment_16 tss_seg;
  1916. int ret;
  1917. u32 new_tss_base = get_desc_base(new_desc);
  1918. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1919. &ctxt->exception);
  1920. if (ret != X86EMUL_CONTINUE)
  1921. /* FIXME: need to provide precise fault address */
  1922. return ret;
  1923. save_state_to_tss16(ctxt, &tss_seg);
  1924. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  1925. &ctxt->exception);
  1926. if (ret != X86EMUL_CONTINUE)
  1927. /* FIXME: need to provide precise fault address */
  1928. return ret;
  1929. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  1930. &ctxt->exception);
  1931. if (ret != X86EMUL_CONTINUE)
  1932. /* FIXME: need to provide precise fault address */
  1933. return ret;
  1934. if (old_tss_sel != 0xffff) {
  1935. tss_seg.prev_task_link = old_tss_sel;
  1936. ret = ops->write_std(ctxt, new_tss_base,
  1937. &tss_seg.prev_task_link,
  1938. sizeof tss_seg.prev_task_link,
  1939. &ctxt->exception);
  1940. if (ret != X86EMUL_CONTINUE)
  1941. /* FIXME: need to provide precise fault address */
  1942. return ret;
  1943. }
  1944. return load_state_from_tss16(ctxt, &tss_seg);
  1945. }
  1946. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  1947. struct tss_segment_32 *tss)
  1948. {
  1949. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  1950. tss->eip = ctxt->_eip;
  1951. tss->eflags = ctxt->eflags;
  1952. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  1953. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  1954. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  1955. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  1956. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  1957. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  1958. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  1959. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  1960. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  1961. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  1962. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  1963. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  1964. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  1965. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  1966. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  1967. }
  1968. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  1969. struct tss_segment_32 *tss)
  1970. {
  1971. int ret;
  1972. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  1973. return emulate_gp(ctxt, 0);
  1974. ctxt->_eip = tss->eip;
  1975. ctxt->eflags = tss->eflags | 2;
  1976. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  1977. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  1978. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  1979. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  1980. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  1981. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  1982. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  1983. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  1984. /*
  1985. * SDM says that segment selectors are loaded before segment
  1986. * descriptors
  1987. */
  1988. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  1989. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  1990. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  1991. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  1992. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  1993. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  1994. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  1995. /*
  1996. * Now load segment descriptors. If fault happenes at this stage
  1997. * it is handled in a context of new task
  1998. */
  1999. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2000. if (ret != X86EMUL_CONTINUE)
  2001. return ret;
  2002. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2003. if (ret != X86EMUL_CONTINUE)
  2004. return ret;
  2005. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2006. if (ret != X86EMUL_CONTINUE)
  2007. return ret;
  2008. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2009. if (ret != X86EMUL_CONTINUE)
  2010. return ret;
  2011. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2012. if (ret != X86EMUL_CONTINUE)
  2013. return ret;
  2014. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2015. if (ret != X86EMUL_CONTINUE)
  2016. return ret;
  2017. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2018. if (ret != X86EMUL_CONTINUE)
  2019. return ret;
  2020. return X86EMUL_CONTINUE;
  2021. }
  2022. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2023. u16 tss_selector, u16 old_tss_sel,
  2024. ulong old_tss_base, struct desc_struct *new_desc)
  2025. {
  2026. struct x86_emulate_ops *ops = ctxt->ops;
  2027. struct tss_segment_32 tss_seg;
  2028. int ret;
  2029. u32 new_tss_base = get_desc_base(new_desc);
  2030. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2031. &ctxt->exception);
  2032. if (ret != X86EMUL_CONTINUE)
  2033. /* FIXME: need to provide precise fault address */
  2034. return ret;
  2035. save_state_to_tss32(ctxt, &tss_seg);
  2036. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2037. &ctxt->exception);
  2038. if (ret != X86EMUL_CONTINUE)
  2039. /* FIXME: need to provide precise fault address */
  2040. return ret;
  2041. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2042. &ctxt->exception);
  2043. if (ret != X86EMUL_CONTINUE)
  2044. /* FIXME: need to provide precise fault address */
  2045. return ret;
  2046. if (old_tss_sel != 0xffff) {
  2047. tss_seg.prev_task_link = old_tss_sel;
  2048. ret = ops->write_std(ctxt, new_tss_base,
  2049. &tss_seg.prev_task_link,
  2050. sizeof tss_seg.prev_task_link,
  2051. &ctxt->exception);
  2052. if (ret != X86EMUL_CONTINUE)
  2053. /* FIXME: need to provide precise fault address */
  2054. return ret;
  2055. }
  2056. return load_state_from_tss32(ctxt, &tss_seg);
  2057. }
  2058. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2059. u16 tss_selector, int reason,
  2060. bool has_error_code, u32 error_code)
  2061. {
  2062. struct x86_emulate_ops *ops = ctxt->ops;
  2063. struct desc_struct curr_tss_desc, next_tss_desc;
  2064. int ret;
  2065. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2066. ulong old_tss_base =
  2067. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2068. u32 desc_limit;
  2069. /* FIXME: old_tss_base == ~0 ? */
  2070. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2071. if (ret != X86EMUL_CONTINUE)
  2072. return ret;
  2073. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2074. if (ret != X86EMUL_CONTINUE)
  2075. return ret;
  2076. /* FIXME: check that next_tss_desc is tss */
  2077. if (reason != TASK_SWITCH_IRET) {
  2078. if ((tss_selector & 3) > next_tss_desc.dpl ||
  2079. ops->cpl(ctxt) > next_tss_desc.dpl)
  2080. return emulate_gp(ctxt, 0);
  2081. }
  2082. desc_limit = desc_limit_scaled(&next_tss_desc);
  2083. if (!next_tss_desc.p ||
  2084. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2085. desc_limit < 0x2b)) {
  2086. emulate_ts(ctxt, tss_selector & 0xfffc);
  2087. return X86EMUL_PROPAGATE_FAULT;
  2088. }
  2089. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2090. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2091. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2092. }
  2093. if (reason == TASK_SWITCH_IRET)
  2094. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2095. /* set back link to prev task only if NT bit is set in eflags
  2096. note that old_tss_sel is not used afetr this point */
  2097. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2098. old_tss_sel = 0xffff;
  2099. if (next_tss_desc.type & 8)
  2100. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2101. old_tss_base, &next_tss_desc);
  2102. else
  2103. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2104. old_tss_base, &next_tss_desc);
  2105. if (ret != X86EMUL_CONTINUE)
  2106. return ret;
  2107. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2108. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2109. if (reason != TASK_SWITCH_IRET) {
  2110. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2111. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2112. }
  2113. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2114. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2115. if (has_error_code) {
  2116. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2117. ctxt->lock_prefix = 0;
  2118. ctxt->src.val = (unsigned long) error_code;
  2119. ret = em_push(ctxt);
  2120. }
  2121. return ret;
  2122. }
  2123. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2124. u16 tss_selector, int reason,
  2125. bool has_error_code, u32 error_code)
  2126. {
  2127. int rc;
  2128. ctxt->_eip = ctxt->eip;
  2129. ctxt->dst.type = OP_NONE;
  2130. rc = emulator_do_task_switch(ctxt, tss_selector, reason,
  2131. has_error_code, error_code);
  2132. if (rc == X86EMUL_CONTINUE)
  2133. ctxt->eip = ctxt->_eip;
  2134. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2135. }
  2136. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2137. int reg, struct operand *op)
  2138. {
  2139. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2140. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2141. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2142. op->addr.mem.seg = seg;
  2143. }
  2144. static int em_das(struct x86_emulate_ctxt *ctxt)
  2145. {
  2146. u8 al, old_al;
  2147. bool af, cf, old_cf;
  2148. cf = ctxt->eflags & X86_EFLAGS_CF;
  2149. al = ctxt->dst.val;
  2150. old_al = al;
  2151. old_cf = cf;
  2152. cf = false;
  2153. af = ctxt->eflags & X86_EFLAGS_AF;
  2154. if ((al & 0x0f) > 9 || af) {
  2155. al -= 6;
  2156. cf = old_cf | (al >= 250);
  2157. af = true;
  2158. } else {
  2159. af = false;
  2160. }
  2161. if (old_al > 0x99 || old_cf) {
  2162. al -= 0x60;
  2163. cf = true;
  2164. }
  2165. ctxt->dst.val = al;
  2166. /* Set PF, ZF, SF */
  2167. ctxt->src.type = OP_IMM;
  2168. ctxt->src.val = 0;
  2169. ctxt->src.bytes = 1;
  2170. emulate_2op_SrcV(ctxt, "or");
  2171. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2172. if (cf)
  2173. ctxt->eflags |= X86_EFLAGS_CF;
  2174. if (af)
  2175. ctxt->eflags |= X86_EFLAGS_AF;
  2176. return X86EMUL_CONTINUE;
  2177. }
  2178. static int em_call(struct x86_emulate_ctxt *ctxt)
  2179. {
  2180. long rel = ctxt->src.val;
  2181. ctxt->src.val = (unsigned long)ctxt->_eip;
  2182. jmp_rel(ctxt, rel);
  2183. return em_push(ctxt);
  2184. }
  2185. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2186. {
  2187. u16 sel, old_cs;
  2188. ulong old_eip;
  2189. int rc;
  2190. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2191. old_eip = ctxt->_eip;
  2192. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2193. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2194. return X86EMUL_CONTINUE;
  2195. ctxt->_eip = 0;
  2196. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2197. ctxt->src.val = old_cs;
  2198. rc = em_push(ctxt);
  2199. if (rc != X86EMUL_CONTINUE)
  2200. return rc;
  2201. ctxt->src.val = old_eip;
  2202. return em_push(ctxt);
  2203. }
  2204. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2205. {
  2206. int rc;
  2207. ctxt->dst.type = OP_REG;
  2208. ctxt->dst.addr.reg = &ctxt->_eip;
  2209. ctxt->dst.bytes = ctxt->op_bytes;
  2210. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2211. if (rc != X86EMUL_CONTINUE)
  2212. return rc;
  2213. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2214. return X86EMUL_CONTINUE;
  2215. }
  2216. static int em_add(struct x86_emulate_ctxt *ctxt)
  2217. {
  2218. emulate_2op_SrcV(ctxt, "add");
  2219. return X86EMUL_CONTINUE;
  2220. }
  2221. static int em_or(struct x86_emulate_ctxt *ctxt)
  2222. {
  2223. emulate_2op_SrcV(ctxt, "or");
  2224. return X86EMUL_CONTINUE;
  2225. }
  2226. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2227. {
  2228. emulate_2op_SrcV(ctxt, "adc");
  2229. return X86EMUL_CONTINUE;
  2230. }
  2231. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2232. {
  2233. emulate_2op_SrcV(ctxt, "sbb");
  2234. return X86EMUL_CONTINUE;
  2235. }
  2236. static int em_and(struct x86_emulate_ctxt *ctxt)
  2237. {
  2238. emulate_2op_SrcV(ctxt, "and");
  2239. return X86EMUL_CONTINUE;
  2240. }
  2241. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2242. {
  2243. emulate_2op_SrcV(ctxt, "sub");
  2244. return X86EMUL_CONTINUE;
  2245. }
  2246. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2247. {
  2248. emulate_2op_SrcV(ctxt, "xor");
  2249. return X86EMUL_CONTINUE;
  2250. }
  2251. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2252. {
  2253. emulate_2op_SrcV(ctxt, "cmp");
  2254. /* Disable writeback. */
  2255. ctxt->dst.type = OP_NONE;
  2256. return X86EMUL_CONTINUE;
  2257. }
  2258. static int em_test(struct x86_emulate_ctxt *ctxt)
  2259. {
  2260. emulate_2op_SrcV(ctxt, "test");
  2261. /* Disable writeback. */
  2262. ctxt->dst.type = OP_NONE;
  2263. return X86EMUL_CONTINUE;
  2264. }
  2265. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2266. {
  2267. /* Write back the register source. */
  2268. ctxt->src.val = ctxt->dst.val;
  2269. write_register_operand(&ctxt->src);
  2270. /* Write back the memory destination with implicit LOCK prefix. */
  2271. ctxt->dst.val = ctxt->src.orig_val;
  2272. ctxt->lock_prefix = 1;
  2273. return X86EMUL_CONTINUE;
  2274. }
  2275. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2276. {
  2277. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2278. return X86EMUL_CONTINUE;
  2279. }
  2280. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2281. {
  2282. ctxt->dst.val = ctxt->src2.val;
  2283. return em_imul(ctxt);
  2284. }
  2285. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2286. {
  2287. ctxt->dst.type = OP_REG;
  2288. ctxt->dst.bytes = ctxt->src.bytes;
  2289. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2290. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2291. return X86EMUL_CONTINUE;
  2292. }
  2293. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2294. {
  2295. u64 tsc = 0;
  2296. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2297. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2298. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2299. return X86EMUL_CONTINUE;
  2300. }
  2301. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2302. {
  2303. ctxt->dst.val = ctxt->src.val;
  2304. return X86EMUL_CONTINUE;
  2305. }
  2306. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2307. {
  2308. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2309. return emulate_gp(ctxt, 0);
  2310. /* Disable writeback. */
  2311. ctxt->dst.type = OP_NONE;
  2312. return X86EMUL_CONTINUE;
  2313. }
  2314. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2315. {
  2316. unsigned long val;
  2317. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2318. val = ctxt->src.val & ~0ULL;
  2319. else
  2320. val = ctxt->src.val & ~0U;
  2321. /* #UD condition is already handled. */
  2322. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2323. return emulate_gp(ctxt, 0);
  2324. /* Disable writeback. */
  2325. ctxt->dst.type = OP_NONE;
  2326. return X86EMUL_CONTINUE;
  2327. }
  2328. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2329. {
  2330. u64 msr_data;
  2331. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  2332. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  2333. if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
  2334. return emulate_gp(ctxt, 0);
  2335. return X86EMUL_CONTINUE;
  2336. }
  2337. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2338. {
  2339. u64 msr_data;
  2340. if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
  2341. return emulate_gp(ctxt, 0);
  2342. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2343. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2344. return X86EMUL_CONTINUE;
  2345. }
  2346. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2347. {
  2348. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2349. return emulate_ud(ctxt);
  2350. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2351. return X86EMUL_CONTINUE;
  2352. }
  2353. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2354. {
  2355. u16 sel = ctxt->src.val;
  2356. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2357. return emulate_ud(ctxt);
  2358. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2359. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2360. /* Disable writeback. */
  2361. ctxt->dst.type = OP_NONE;
  2362. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2363. }
  2364. static int em_movdqu(struct x86_emulate_ctxt *ctxt)
  2365. {
  2366. memcpy(&ctxt->dst.vec_val, &ctxt->src.vec_val, ctxt->op_bytes);
  2367. return X86EMUL_CONTINUE;
  2368. }
  2369. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2370. {
  2371. int rc;
  2372. ulong linear;
  2373. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2374. if (rc == X86EMUL_CONTINUE)
  2375. ctxt->ops->invlpg(ctxt, linear);
  2376. /* Disable writeback. */
  2377. ctxt->dst.type = OP_NONE;
  2378. return X86EMUL_CONTINUE;
  2379. }
  2380. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2381. {
  2382. ulong cr0;
  2383. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2384. cr0 &= ~X86_CR0_TS;
  2385. ctxt->ops->set_cr(ctxt, 0, cr0);
  2386. return X86EMUL_CONTINUE;
  2387. }
  2388. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2389. {
  2390. int rc;
  2391. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2392. return X86EMUL_UNHANDLEABLE;
  2393. rc = ctxt->ops->fix_hypercall(ctxt);
  2394. if (rc != X86EMUL_CONTINUE)
  2395. return rc;
  2396. /* Let the processor re-execute the fixed hypercall */
  2397. ctxt->_eip = ctxt->eip;
  2398. /* Disable writeback. */
  2399. ctxt->dst.type = OP_NONE;
  2400. return X86EMUL_CONTINUE;
  2401. }
  2402. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2403. {
  2404. struct desc_ptr desc_ptr;
  2405. int rc;
  2406. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2407. &desc_ptr.size, &desc_ptr.address,
  2408. ctxt->op_bytes);
  2409. if (rc != X86EMUL_CONTINUE)
  2410. return rc;
  2411. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2412. /* Disable writeback. */
  2413. ctxt->dst.type = OP_NONE;
  2414. return X86EMUL_CONTINUE;
  2415. }
  2416. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2417. {
  2418. int rc;
  2419. rc = ctxt->ops->fix_hypercall(ctxt);
  2420. /* Disable writeback. */
  2421. ctxt->dst.type = OP_NONE;
  2422. return rc;
  2423. }
  2424. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2425. {
  2426. struct desc_ptr desc_ptr;
  2427. int rc;
  2428. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2429. &desc_ptr.size, &desc_ptr.address,
  2430. ctxt->op_bytes);
  2431. if (rc != X86EMUL_CONTINUE)
  2432. return rc;
  2433. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2434. /* Disable writeback. */
  2435. ctxt->dst.type = OP_NONE;
  2436. return X86EMUL_CONTINUE;
  2437. }
  2438. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2439. {
  2440. ctxt->dst.bytes = 2;
  2441. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2442. return X86EMUL_CONTINUE;
  2443. }
  2444. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2445. {
  2446. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2447. | (ctxt->src.val & 0x0f));
  2448. ctxt->dst.type = OP_NONE;
  2449. return X86EMUL_CONTINUE;
  2450. }
  2451. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2452. {
  2453. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2454. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2455. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2456. jmp_rel(ctxt, ctxt->src.val);
  2457. return X86EMUL_CONTINUE;
  2458. }
  2459. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2460. {
  2461. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2462. jmp_rel(ctxt, ctxt->src.val);
  2463. return X86EMUL_CONTINUE;
  2464. }
  2465. static int em_in(struct x86_emulate_ctxt *ctxt)
  2466. {
  2467. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2468. &ctxt->dst.val))
  2469. return X86EMUL_IO_NEEDED;
  2470. return X86EMUL_CONTINUE;
  2471. }
  2472. static int em_out(struct x86_emulate_ctxt *ctxt)
  2473. {
  2474. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2475. &ctxt->src.val, 1);
  2476. /* Disable writeback. */
  2477. ctxt->dst.type = OP_NONE;
  2478. return X86EMUL_CONTINUE;
  2479. }
  2480. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2481. {
  2482. if (emulator_bad_iopl(ctxt))
  2483. return emulate_gp(ctxt, 0);
  2484. ctxt->eflags &= ~X86_EFLAGS_IF;
  2485. return X86EMUL_CONTINUE;
  2486. }
  2487. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2488. {
  2489. if (emulator_bad_iopl(ctxt))
  2490. return emulate_gp(ctxt, 0);
  2491. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2492. ctxt->eflags |= X86_EFLAGS_IF;
  2493. return X86EMUL_CONTINUE;
  2494. }
  2495. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2496. {
  2497. /* Disable writeback. */
  2498. ctxt->dst.type = OP_NONE;
  2499. /* only subword offset */
  2500. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2501. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2502. return X86EMUL_CONTINUE;
  2503. }
  2504. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2505. {
  2506. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2507. return X86EMUL_CONTINUE;
  2508. }
  2509. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2510. {
  2511. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2512. return X86EMUL_CONTINUE;
  2513. }
  2514. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2515. {
  2516. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2517. return X86EMUL_CONTINUE;
  2518. }
  2519. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2520. {
  2521. u8 zf;
  2522. __asm__ ("bsf %2, %0; setz %1"
  2523. : "=r"(ctxt->dst.val), "=q"(zf)
  2524. : "r"(ctxt->src.val));
  2525. ctxt->eflags &= ~X86_EFLAGS_ZF;
  2526. if (zf) {
  2527. ctxt->eflags |= X86_EFLAGS_ZF;
  2528. /* Disable writeback. */
  2529. ctxt->dst.type = OP_NONE;
  2530. }
  2531. return X86EMUL_CONTINUE;
  2532. }
  2533. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2534. {
  2535. u8 zf;
  2536. __asm__ ("bsr %2, %0; setz %1"
  2537. : "=r"(ctxt->dst.val), "=q"(zf)
  2538. : "r"(ctxt->src.val));
  2539. ctxt->eflags &= ~X86_EFLAGS_ZF;
  2540. if (zf) {
  2541. ctxt->eflags |= X86_EFLAGS_ZF;
  2542. /* Disable writeback. */
  2543. ctxt->dst.type = OP_NONE;
  2544. }
  2545. return X86EMUL_CONTINUE;
  2546. }
  2547. static bool valid_cr(int nr)
  2548. {
  2549. switch (nr) {
  2550. case 0:
  2551. case 2 ... 4:
  2552. case 8:
  2553. return true;
  2554. default:
  2555. return false;
  2556. }
  2557. }
  2558. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2559. {
  2560. if (!valid_cr(ctxt->modrm_reg))
  2561. return emulate_ud(ctxt);
  2562. return X86EMUL_CONTINUE;
  2563. }
  2564. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2565. {
  2566. u64 new_val = ctxt->src.val64;
  2567. int cr = ctxt->modrm_reg;
  2568. u64 efer = 0;
  2569. static u64 cr_reserved_bits[] = {
  2570. 0xffffffff00000000ULL,
  2571. 0, 0, 0, /* CR3 checked later */
  2572. CR4_RESERVED_BITS,
  2573. 0, 0, 0,
  2574. CR8_RESERVED_BITS,
  2575. };
  2576. if (!valid_cr(cr))
  2577. return emulate_ud(ctxt);
  2578. if (new_val & cr_reserved_bits[cr])
  2579. return emulate_gp(ctxt, 0);
  2580. switch (cr) {
  2581. case 0: {
  2582. u64 cr4;
  2583. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2584. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2585. return emulate_gp(ctxt, 0);
  2586. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2587. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2588. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2589. !(cr4 & X86_CR4_PAE))
  2590. return emulate_gp(ctxt, 0);
  2591. break;
  2592. }
  2593. case 3: {
  2594. u64 rsvd = 0;
  2595. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2596. if (efer & EFER_LMA)
  2597. rsvd = CR3_L_MODE_RESERVED_BITS;
  2598. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2599. rsvd = CR3_PAE_RESERVED_BITS;
  2600. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2601. rsvd = CR3_NONPAE_RESERVED_BITS;
  2602. if (new_val & rsvd)
  2603. return emulate_gp(ctxt, 0);
  2604. break;
  2605. }
  2606. case 4: {
  2607. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2608. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2609. return emulate_gp(ctxt, 0);
  2610. break;
  2611. }
  2612. }
  2613. return X86EMUL_CONTINUE;
  2614. }
  2615. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2616. {
  2617. unsigned long dr7;
  2618. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2619. /* Check if DR7.Global_Enable is set */
  2620. return dr7 & (1 << 13);
  2621. }
  2622. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2623. {
  2624. int dr = ctxt->modrm_reg;
  2625. u64 cr4;
  2626. if (dr > 7)
  2627. return emulate_ud(ctxt);
  2628. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2629. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2630. return emulate_ud(ctxt);
  2631. if (check_dr7_gd(ctxt))
  2632. return emulate_db(ctxt);
  2633. return X86EMUL_CONTINUE;
  2634. }
  2635. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2636. {
  2637. u64 new_val = ctxt->src.val64;
  2638. int dr = ctxt->modrm_reg;
  2639. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2640. return emulate_gp(ctxt, 0);
  2641. return check_dr_read(ctxt);
  2642. }
  2643. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2644. {
  2645. u64 efer;
  2646. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2647. if (!(efer & EFER_SVME))
  2648. return emulate_ud(ctxt);
  2649. return X86EMUL_CONTINUE;
  2650. }
  2651. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2652. {
  2653. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2654. /* Valid physical address? */
  2655. if (rax & 0xffff000000000000ULL)
  2656. return emulate_gp(ctxt, 0);
  2657. return check_svme(ctxt);
  2658. }
  2659. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2660. {
  2661. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2662. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2663. return emulate_ud(ctxt);
  2664. return X86EMUL_CONTINUE;
  2665. }
  2666. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2667. {
  2668. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2669. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2670. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2671. (rcx > 3))
  2672. return emulate_gp(ctxt, 0);
  2673. return X86EMUL_CONTINUE;
  2674. }
  2675. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2676. {
  2677. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2678. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2679. return emulate_gp(ctxt, 0);
  2680. return X86EMUL_CONTINUE;
  2681. }
  2682. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2683. {
  2684. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2685. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2686. return emulate_gp(ctxt, 0);
  2687. return X86EMUL_CONTINUE;
  2688. }
  2689. #define D(_y) { .flags = (_y) }
  2690. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2691. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2692. .check_perm = (_p) }
  2693. #define N D(0)
  2694. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2695. #define G(_f, _g) { .flags = ((_f) | Group), .u.group = (_g) }
  2696. #define GD(_f, _g) { .flags = ((_f) | GroupDual), .u.gdual = (_g) }
  2697. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2698. #define II(_f, _e, _i) \
  2699. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  2700. #define IIP(_f, _e, _i, _p) \
  2701. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  2702. .check_perm = (_p) }
  2703. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  2704. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  2705. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  2706. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  2707. #define I2bvIP(_f, _e, _i, _p) \
  2708. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  2709. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  2710. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  2711. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  2712. static struct opcode group7_rm1[] = {
  2713. DI(SrcNone | ModRM | Priv, monitor),
  2714. DI(SrcNone | ModRM | Priv, mwait),
  2715. N, N, N, N, N, N,
  2716. };
  2717. static struct opcode group7_rm3[] = {
  2718. DIP(SrcNone | ModRM | Prot | Priv, vmrun, check_svme_pa),
  2719. II(SrcNone | ModRM | Prot | VendorSpecific, em_vmmcall, vmmcall),
  2720. DIP(SrcNone | ModRM | Prot | Priv, vmload, check_svme_pa),
  2721. DIP(SrcNone | ModRM | Prot | Priv, vmsave, check_svme_pa),
  2722. DIP(SrcNone | ModRM | Prot | Priv, stgi, check_svme),
  2723. DIP(SrcNone | ModRM | Prot | Priv, clgi, check_svme),
  2724. DIP(SrcNone | ModRM | Prot | Priv, skinit, check_svme),
  2725. DIP(SrcNone | ModRM | Prot | Priv, invlpga, check_svme),
  2726. };
  2727. static struct opcode group7_rm7[] = {
  2728. N,
  2729. DIP(SrcNone | ModRM, rdtscp, check_rdtsc),
  2730. N, N, N, N, N, N,
  2731. };
  2732. static struct opcode group1[] = {
  2733. I(Lock, em_add),
  2734. I(Lock | PageTable, em_or),
  2735. I(Lock, em_adc),
  2736. I(Lock, em_sbb),
  2737. I(Lock | PageTable, em_and),
  2738. I(Lock, em_sub),
  2739. I(Lock, em_xor),
  2740. I(0, em_cmp),
  2741. };
  2742. static struct opcode group1A[] = {
  2743. D(DstMem | SrcNone | ModRM | Mov | Stack), N, N, N, N, N, N, N,
  2744. };
  2745. static struct opcode group3[] = {
  2746. I(DstMem | SrcImm | ModRM, em_test),
  2747. I(DstMem | SrcImm | ModRM, em_test),
  2748. I(DstMem | SrcNone | ModRM | Lock, em_not),
  2749. I(DstMem | SrcNone | ModRM | Lock, em_neg),
  2750. I(SrcMem | ModRM, em_mul_ex),
  2751. I(SrcMem | ModRM, em_imul_ex),
  2752. I(SrcMem | ModRM, em_div_ex),
  2753. I(SrcMem | ModRM, em_idiv_ex),
  2754. };
  2755. static struct opcode group4[] = {
  2756. D(ByteOp | DstMem | SrcNone | ModRM | Lock), D(ByteOp | DstMem | SrcNone | ModRM | Lock),
  2757. N, N, N, N, N, N,
  2758. };
  2759. static struct opcode group5[] = {
  2760. D(DstMem | SrcNone | ModRM | Lock), D(DstMem | SrcNone | ModRM | Lock),
  2761. D(SrcMem | ModRM | Stack),
  2762. I(SrcMemFAddr | ModRM | ImplicitOps | Stack, em_call_far),
  2763. D(SrcMem | ModRM | Stack), D(SrcMemFAddr | ModRM | ImplicitOps),
  2764. D(SrcMem | ModRM | Stack), N,
  2765. };
  2766. static struct opcode group6[] = {
  2767. DI(ModRM | Prot, sldt),
  2768. DI(ModRM | Prot, str),
  2769. DI(ModRM | Prot | Priv, lldt),
  2770. DI(ModRM | Prot | Priv, ltr),
  2771. N, N, N, N,
  2772. };
  2773. static struct group_dual group7 = { {
  2774. DI(ModRM | Mov | DstMem | Priv, sgdt),
  2775. DI(ModRM | Mov | DstMem | Priv, sidt),
  2776. II(ModRM | SrcMem | Priv, em_lgdt, lgdt),
  2777. II(ModRM | SrcMem | Priv, em_lidt, lidt),
  2778. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2779. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw),
  2780. II(SrcMem | ModRM | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  2781. }, {
  2782. I(SrcNone | ModRM | Priv | VendorSpecific, em_vmcall),
  2783. EXT(0, group7_rm1),
  2784. N, EXT(0, group7_rm3),
  2785. II(SrcNone | ModRM | DstMem | Mov, em_smsw, smsw), N,
  2786. II(SrcMem16 | ModRM | Mov | Priv, em_lmsw, lmsw), EXT(0, group7_rm7),
  2787. } };
  2788. static struct opcode group8[] = {
  2789. N, N, N, N,
  2790. I(DstMem | SrcImmByte | ModRM, em_bt),
  2791. I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_bts),
  2792. I(DstMem | SrcImmByte | ModRM | Lock, em_btr),
  2793. I(DstMem | SrcImmByte | ModRM | Lock | PageTable, em_btc),
  2794. };
  2795. static struct group_dual group9 = { {
  2796. N, D(DstMem64 | ModRM | Lock | PageTable), N, N, N, N, N, N,
  2797. }, {
  2798. N, N, N, N, N, N, N, N,
  2799. } };
  2800. static struct opcode group11[] = {
  2801. I(DstMem | SrcImm | ModRM | Mov | PageTable, em_mov),
  2802. X7(D(Undefined)),
  2803. };
  2804. static struct gprefix pfx_0f_6f_0f_7f = {
  2805. N, N, N, I(Sse, em_movdqu),
  2806. };
  2807. static struct opcode opcode_table[256] = {
  2808. /* 0x00 - 0x07 */
  2809. I6ALU(Lock, em_add),
  2810. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  2811. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  2812. /* 0x08 - 0x0F */
  2813. I6ALU(Lock | PageTable, em_or),
  2814. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  2815. N,
  2816. /* 0x10 - 0x17 */
  2817. I6ALU(Lock, em_adc),
  2818. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  2819. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  2820. /* 0x18 - 0x1F */
  2821. I6ALU(Lock, em_sbb),
  2822. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  2823. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  2824. /* 0x20 - 0x27 */
  2825. I6ALU(Lock | PageTable, em_and), N, N,
  2826. /* 0x28 - 0x2F */
  2827. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  2828. /* 0x30 - 0x37 */
  2829. I6ALU(Lock, em_xor), N, N,
  2830. /* 0x38 - 0x3F */
  2831. I6ALU(0, em_cmp), N, N,
  2832. /* 0x40 - 0x4F */
  2833. X16(D(DstReg)),
  2834. /* 0x50 - 0x57 */
  2835. X8(I(SrcReg | Stack, em_push)),
  2836. /* 0x58 - 0x5F */
  2837. X8(I(DstReg | Stack, em_pop)),
  2838. /* 0x60 - 0x67 */
  2839. I(ImplicitOps | Stack | No64, em_pusha),
  2840. I(ImplicitOps | Stack | No64, em_popa),
  2841. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  2842. N, N, N, N,
  2843. /* 0x68 - 0x6F */
  2844. I(SrcImm | Mov | Stack, em_push),
  2845. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  2846. I(SrcImmByte | Mov | Stack, em_push),
  2847. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  2848. I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
  2849. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  2850. /* 0x70 - 0x7F */
  2851. X16(D(SrcImmByte)),
  2852. /* 0x80 - 0x87 */
  2853. G(ByteOp | DstMem | SrcImm | ModRM | Group, group1),
  2854. G(DstMem | SrcImm | ModRM | Group, group1),
  2855. G(ByteOp | DstMem | SrcImm | ModRM | No64 | Group, group1),
  2856. G(DstMem | SrcImmByte | ModRM | Group, group1),
  2857. I2bv(DstMem | SrcReg | ModRM, em_test),
  2858. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  2859. /* 0x88 - 0x8F */
  2860. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  2861. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  2862. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  2863. D(ModRM | SrcMem | NoAccess | DstReg),
  2864. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  2865. G(0, group1A),
  2866. /* 0x90 - 0x97 */
  2867. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  2868. /* 0x98 - 0x9F */
  2869. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  2870. I(SrcImmFAddr | No64, em_call_far), N,
  2871. II(ImplicitOps | Stack, em_pushf, pushf),
  2872. II(ImplicitOps | Stack, em_popf, popf), N, N,
  2873. /* 0xA0 - 0xA7 */
  2874. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  2875. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  2876. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  2877. I2bv(SrcSI | DstDI | String, em_cmp),
  2878. /* 0xA8 - 0xAF */
  2879. I2bv(DstAcc | SrcImm, em_test),
  2880. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  2881. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  2882. I2bv(SrcAcc | DstDI | String, em_cmp),
  2883. /* 0xB0 - 0xB7 */
  2884. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  2885. /* 0xB8 - 0xBF */
  2886. X8(I(DstReg | SrcImm | Mov, em_mov)),
  2887. /* 0xC0 - 0xC7 */
  2888. D2bv(DstMem | SrcImmByte | ModRM),
  2889. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  2890. I(ImplicitOps | Stack, em_ret),
  2891. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  2892. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  2893. G(ByteOp, group11), G(0, group11),
  2894. /* 0xC8 - 0xCF */
  2895. N, N, N, I(ImplicitOps | Stack, em_ret_far),
  2896. D(ImplicitOps), DI(SrcImmByte, intn),
  2897. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  2898. /* 0xD0 - 0xD7 */
  2899. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  2900. N, N, N, N,
  2901. /* 0xD8 - 0xDF */
  2902. N, N, N, N, N, N, N, N,
  2903. /* 0xE0 - 0xE7 */
  2904. X3(I(SrcImmByte, em_loop)),
  2905. I(SrcImmByte, em_jcxz),
  2906. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  2907. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  2908. /* 0xE8 - 0xEF */
  2909. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  2910. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  2911. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  2912. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  2913. /* 0xF0 - 0xF7 */
  2914. N, DI(ImplicitOps, icebp), N, N,
  2915. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  2916. G(ByteOp, group3), G(0, group3),
  2917. /* 0xF8 - 0xFF */
  2918. D(ImplicitOps), D(ImplicitOps),
  2919. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  2920. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  2921. };
  2922. static struct opcode twobyte_table[256] = {
  2923. /* 0x00 - 0x0F */
  2924. G(0, group6), GD(0, &group7), N, N,
  2925. N, I(ImplicitOps | VendorSpecific, em_syscall),
  2926. II(ImplicitOps | Priv, em_clts, clts), N,
  2927. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  2928. N, D(ImplicitOps | ModRM), N, N,
  2929. /* 0x10 - 0x1F */
  2930. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  2931. /* 0x20 - 0x2F */
  2932. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  2933. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  2934. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  2935. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  2936. N, N, N, N,
  2937. N, N, N, N, N, N, N, N,
  2938. /* 0x30 - 0x3F */
  2939. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  2940. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  2941. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  2942. DIP(ImplicitOps | Priv, rdpmc, check_rdpmc),
  2943. I(ImplicitOps | VendorSpecific, em_sysenter),
  2944. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  2945. N, N,
  2946. N, N, N, N, N, N, N, N,
  2947. /* 0x40 - 0x4F */
  2948. X16(D(DstReg | SrcMem | ModRM | Mov)),
  2949. /* 0x50 - 0x5F */
  2950. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2951. /* 0x60 - 0x6F */
  2952. N, N, N, N,
  2953. N, N, N, N,
  2954. N, N, N, N,
  2955. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2956. /* 0x70 - 0x7F */
  2957. N, N, N, N,
  2958. N, N, N, N,
  2959. N, N, N, N,
  2960. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  2961. /* 0x80 - 0x8F */
  2962. X16(D(SrcImm)),
  2963. /* 0x90 - 0x9F */
  2964. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  2965. /* 0xA0 - 0xA7 */
  2966. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  2967. DI(ImplicitOps, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  2968. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2969. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  2970. /* 0xA8 - 0xAF */
  2971. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  2972. DI(ImplicitOps, rsm),
  2973. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  2974. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  2975. D(DstMem | SrcReg | Src2CL | ModRM),
  2976. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  2977. /* 0xB0 - 0xB7 */
  2978. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  2979. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  2980. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  2981. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  2982. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  2983. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2984. /* 0xB8 - 0xBF */
  2985. N, N,
  2986. G(BitOp, group8),
  2987. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  2988. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  2989. D(ByteOp | DstReg | SrcMem | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  2990. /* 0xC0 - 0xCF */
  2991. D2bv(DstMem | SrcReg | ModRM | Lock),
  2992. N, D(DstMem | SrcReg | ModRM | Mov),
  2993. N, N, N, GD(0, &group9),
  2994. N, N, N, N, N, N, N, N,
  2995. /* 0xD0 - 0xDF */
  2996. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2997. /* 0xE0 - 0xEF */
  2998. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  2999. /* 0xF0 - 0xFF */
  3000. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3001. };
  3002. #undef D
  3003. #undef N
  3004. #undef G
  3005. #undef GD
  3006. #undef I
  3007. #undef GP
  3008. #undef EXT
  3009. #undef D2bv
  3010. #undef D2bvIP
  3011. #undef I2bv
  3012. #undef I2bvIP
  3013. #undef I6ALU
  3014. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3015. {
  3016. unsigned size;
  3017. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3018. if (size == 8)
  3019. size = 4;
  3020. return size;
  3021. }
  3022. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3023. unsigned size, bool sign_extension)
  3024. {
  3025. int rc = X86EMUL_CONTINUE;
  3026. op->type = OP_IMM;
  3027. op->bytes = size;
  3028. op->addr.mem.ea = ctxt->_eip;
  3029. /* NB. Immediates are sign-extended as necessary. */
  3030. switch (op->bytes) {
  3031. case 1:
  3032. op->val = insn_fetch(s8, ctxt);
  3033. break;
  3034. case 2:
  3035. op->val = insn_fetch(s16, ctxt);
  3036. break;
  3037. case 4:
  3038. op->val = insn_fetch(s32, ctxt);
  3039. break;
  3040. }
  3041. if (!sign_extension) {
  3042. switch (op->bytes) {
  3043. case 1:
  3044. op->val &= 0xff;
  3045. break;
  3046. case 2:
  3047. op->val &= 0xffff;
  3048. break;
  3049. case 4:
  3050. op->val &= 0xffffffff;
  3051. break;
  3052. }
  3053. }
  3054. done:
  3055. return rc;
  3056. }
  3057. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3058. unsigned d)
  3059. {
  3060. int rc = X86EMUL_CONTINUE;
  3061. switch (d) {
  3062. case OpReg:
  3063. decode_register_operand(ctxt, op,
  3064. op == &ctxt->dst &&
  3065. ctxt->twobyte && (ctxt->b == 0xb6 || ctxt->b == 0xb7));
  3066. break;
  3067. case OpImmUByte:
  3068. rc = decode_imm(ctxt, op, 1, false);
  3069. break;
  3070. case OpMem:
  3071. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3072. mem_common:
  3073. *op = ctxt->memop;
  3074. ctxt->memopp = op;
  3075. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3076. fetch_bit_operand(ctxt);
  3077. op->orig_val = op->val;
  3078. break;
  3079. case OpMem64:
  3080. ctxt->memop.bytes = 8;
  3081. goto mem_common;
  3082. case OpAcc:
  3083. op->type = OP_REG;
  3084. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3085. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3086. fetch_register_operand(op);
  3087. op->orig_val = op->val;
  3088. break;
  3089. case OpDI:
  3090. op->type = OP_MEM;
  3091. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3092. op->addr.mem.ea =
  3093. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3094. op->addr.mem.seg = VCPU_SREG_ES;
  3095. op->val = 0;
  3096. break;
  3097. case OpDX:
  3098. op->type = OP_REG;
  3099. op->bytes = 2;
  3100. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3101. fetch_register_operand(op);
  3102. break;
  3103. case OpCL:
  3104. op->bytes = 1;
  3105. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3106. break;
  3107. case OpImmByte:
  3108. rc = decode_imm(ctxt, op, 1, true);
  3109. break;
  3110. case OpOne:
  3111. op->bytes = 1;
  3112. op->val = 1;
  3113. break;
  3114. case OpImm:
  3115. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3116. break;
  3117. case OpMem16:
  3118. ctxt->memop.bytes = 2;
  3119. goto mem_common;
  3120. case OpMem32:
  3121. ctxt->memop.bytes = 4;
  3122. goto mem_common;
  3123. case OpImmU16:
  3124. rc = decode_imm(ctxt, op, 2, false);
  3125. break;
  3126. case OpImmU:
  3127. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3128. break;
  3129. case OpSI:
  3130. op->type = OP_MEM;
  3131. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3132. op->addr.mem.ea =
  3133. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3134. op->addr.mem.seg = seg_override(ctxt);
  3135. op->val = 0;
  3136. break;
  3137. case OpImmFAddr:
  3138. op->type = OP_IMM;
  3139. op->addr.mem.ea = ctxt->_eip;
  3140. op->bytes = ctxt->op_bytes + 2;
  3141. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3142. break;
  3143. case OpMemFAddr:
  3144. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3145. goto mem_common;
  3146. case OpES:
  3147. op->val = VCPU_SREG_ES;
  3148. break;
  3149. case OpCS:
  3150. op->val = VCPU_SREG_CS;
  3151. break;
  3152. case OpSS:
  3153. op->val = VCPU_SREG_SS;
  3154. break;
  3155. case OpDS:
  3156. op->val = VCPU_SREG_DS;
  3157. break;
  3158. case OpFS:
  3159. op->val = VCPU_SREG_FS;
  3160. break;
  3161. case OpGS:
  3162. op->val = VCPU_SREG_GS;
  3163. break;
  3164. case OpImplicit:
  3165. /* Special instructions do their own operand decoding. */
  3166. default:
  3167. op->type = OP_NONE; /* Disable writeback. */
  3168. break;
  3169. }
  3170. done:
  3171. return rc;
  3172. }
  3173. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3174. {
  3175. int rc = X86EMUL_CONTINUE;
  3176. int mode = ctxt->mode;
  3177. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3178. bool op_prefix = false;
  3179. struct opcode opcode;
  3180. ctxt->memop.type = OP_NONE;
  3181. ctxt->memopp = NULL;
  3182. ctxt->_eip = ctxt->eip;
  3183. ctxt->fetch.start = ctxt->_eip;
  3184. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3185. if (insn_len > 0)
  3186. memcpy(ctxt->fetch.data, insn, insn_len);
  3187. switch (mode) {
  3188. case X86EMUL_MODE_REAL:
  3189. case X86EMUL_MODE_VM86:
  3190. case X86EMUL_MODE_PROT16:
  3191. def_op_bytes = def_ad_bytes = 2;
  3192. break;
  3193. case X86EMUL_MODE_PROT32:
  3194. def_op_bytes = def_ad_bytes = 4;
  3195. break;
  3196. #ifdef CONFIG_X86_64
  3197. case X86EMUL_MODE_PROT64:
  3198. def_op_bytes = 4;
  3199. def_ad_bytes = 8;
  3200. break;
  3201. #endif
  3202. default:
  3203. return EMULATION_FAILED;
  3204. }
  3205. ctxt->op_bytes = def_op_bytes;
  3206. ctxt->ad_bytes = def_ad_bytes;
  3207. /* Legacy prefixes. */
  3208. for (;;) {
  3209. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3210. case 0x66: /* operand-size override */
  3211. op_prefix = true;
  3212. /* switch between 2/4 bytes */
  3213. ctxt->op_bytes = def_op_bytes ^ 6;
  3214. break;
  3215. case 0x67: /* address-size override */
  3216. if (mode == X86EMUL_MODE_PROT64)
  3217. /* switch between 4/8 bytes */
  3218. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3219. else
  3220. /* switch between 2/4 bytes */
  3221. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3222. break;
  3223. case 0x26: /* ES override */
  3224. case 0x2e: /* CS override */
  3225. case 0x36: /* SS override */
  3226. case 0x3e: /* DS override */
  3227. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3228. break;
  3229. case 0x64: /* FS override */
  3230. case 0x65: /* GS override */
  3231. set_seg_override(ctxt, ctxt->b & 7);
  3232. break;
  3233. case 0x40 ... 0x4f: /* REX */
  3234. if (mode != X86EMUL_MODE_PROT64)
  3235. goto done_prefixes;
  3236. ctxt->rex_prefix = ctxt->b;
  3237. continue;
  3238. case 0xf0: /* LOCK */
  3239. ctxt->lock_prefix = 1;
  3240. break;
  3241. case 0xf2: /* REPNE/REPNZ */
  3242. case 0xf3: /* REP/REPE/REPZ */
  3243. ctxt->rep_prefix = ctxt->b;
  3244. break;
  3245. default:
  3246. goto done_prefixes;
  3247. }
  3248. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3249. ctxt->rex_prefix = 0;
  3250. }
  3251. done_prefixes:
  3252. /* REX prefix. */
  3253. if (ctxt->rex_prefix & 8)
  3254. ctxt->op_bytes = 8; /* REX.W */
  3255. /* Opcode byte(s). */
  3256. opcode = opcode_table[ctxt->b];
  3257. /* Two-byte opcode? */
  3258. if (ctxt->b == 0x0f) {
  3259. ctxt->twobyte = 1;
  3260. ctxt->b = insn_fetch(u8, ctxt);
  3261. opcode = twobyte_table[ctxt->b];
  3262. }
  3263. ctxt->d = opcode.flags;
  3264. while (ctxt->d & GroupMask) {
  3265. switch (ctxt->d & GroupMask) {
  3266. case Group:
  3267. ctxt->modrm = insn_fetch(u8, ctxt);
  3268. --ctxt->_eip;
  3269. goffset = (ctxt->modrm >> 3) & 7;
  3270. opcode = opcode.u.group[goffset];
  3271. break;
  3272. case GroupDual:
  3273. ctxt->modrm = insn_fetch(u8, ctxt);
  3274. --ctxt->_eip;
  3275. goffset = (ctxt->modrm >> 3) & 7;
  3276. if ((ctxt->modrm >> 6) == 3)
  3277. opcode = opcode.u.gdual->mod3[goffset];
  3278. else
  3279. opcode = opcode.u.gdual->mod012[goffset];
  3280. break;
  3281. case RMExt:
  3282. goffset = ctxt->modrm & 7;
  3283. opcode = opcode.u.group[goffset];
  3284. break;
  3285. case Prefix:
  3286. if (ctxt->rep_prefix && op_prefix)
  3287. return EMULATION_FAILED;
  3288. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3289. switch (simd_prefix) {
  3290. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3291. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3292. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3293. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3294. }
  3295. break;
  3296. default:
  3297. return EMULATION_FAILED;
  3298. }
  3299. ctxt->d &= ~(u64)GroupMask;
  3300. ctxt->d |= opcode.flags;
  3301. }
  3302. ctxt->execute = opcode.u.execute;
  3303. ctxt->check_perm = opcode.check_perm;
  3304. ctxt->intercept = opcode.intercept;
  3305. /* Unrecognised? */
  3306. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3307. return EMULATION_FAILED;
  3308. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3309. return EMULATION_FAILED;
  3310. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3311. ctxt->op_bytes = 8;
  3312. if (ctxt->d & Op3264) {
  3313. if (mode == X86EMUL_MODE_PROT64)
  3314. ctxt->op_bytes = 8;
  3315. else
  3316. ctxt->op_bytes = 4;
  3317. }
  3318. if (ctxt->d & Sse)
  3319. ctxt->op_bytes = 16;
  3320. /* ModRM and SIB bytes. */
  3321. if (ctxt->d & ModRM) {
  3322. rc = decode_modrm(ctxt, &ctxt->memop);
  3323. if (!ctxt->has_seg_override)
  3324. set_seg_override(ctxt, ctxt->modrm_seg);
  3325. } else if (ctxt->d & MemAbs)
  3326. rc = decode_abs(ctxt, &ctxt->memop);
  3327. if (rc != X86EMUL_CONTINUE)
  3328. goto done;
  3329. if (!ctxt->has_seg_override)
  3330. set_seg_override(ctxt, VCPU_SREG_DS);
  3331. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3332. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3333. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3334. /*
  3335. * Decode and fetch the source operand: register, memory
  3336. * or immediate.
  3337. */
  3338. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3339. if (rc != X86EMUL_CONTINUE)
  3340. goto done;
  3341. /*
  3342. * Decode and fetch the second source operand: register, memory
  3343. * or immediate.
  3344. */
  3345. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3346. if (rc != X86EMUL_CONTINUE)
  3347. goto done;
  3348. /* Decode and fetch the destination operand: register or memory. */
  3349. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3350. done:
  3351. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3352. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3353. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3354. }
  3355. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3356. {
  3357. return ctxt->d & PageTable;
  3358. }
  3359. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3360. {
  3361. /* The second termination condition only applies for REPE
  3362. * and REPNE. Test if the repeat string operation prefix is
  3363. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3364. * corresponding termination condition according to:
  3365. * - if REPE/REPZ and ZF = 0 then done
  3366. * - if REPNE/REPNZ and ZF = 1 then done
  3367. */
  3368. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3369. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3370. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3371. ((ctxt->eflags & EFLG_ZF) == 0))
  3372. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3373. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3374. return true;
  3375. return false;
  3376. }
  3377. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3378. {
  3379. struct x86_emulate_ops *ops = ctxt->ops;
  3380. int rc = X86EMUL_CONTINUE;
  3381. int saved_dst_type = ctxt->dst.type;
  3382. ctxt->mem_read.pos = 0;
  3383. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3384. rc = emulate_ud(ctxt);
  3385. goto done;
  3386. }
  3387. /* LOCK prefix is allowed only with some instructions */
  3388. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3389. rc = emulate_ud(ctxt);
  3390. goto done;
  3391. }
  3392. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3393. rc = emulate_ud(ctxt);
  3394. goto done;
  3395. }
  3396. if ((ctxt->d & Sse)
  3397. && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)
  3398. || !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3399. rc = emulate_ud(ctxt);
  3400. goto done;
  3401. }
  3402. if ((ctxt->d & Sse) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3403. rc = emulate_nm(ctxt);
  3404. goto done;
  3405. }
  3406. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3407. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3408. X86_ICPT_PRE_EXCEPT);
  3409. if (rc != X86EMUL_CONTINUE)
  3410. goto done;
  3411. }
  3412. /* Privileged instruction can be executed only in CPL=0 */
  3413. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3414. rc = emulate_gp(ctxt, 0);
  3415. goto done;
  3416. }
  3417. /* Instruction can only be executed in protected mode */
  3418. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3419. rc = emulate_ud(ctxt);
  3420. goto done;
  3421. }
  3422. /* Do instruction specific permission checks */
  3423. if (ctxt->check_perm) {
  3424. rc = ctxt->check_perm(ctxt);
  3425. if (rc != X86EMUL_CONTINUE)
  3426. goto done;
  3427. }
  3428. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3429. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3430. X86_ICPT_POST_EXCEPT);
  3431. if (rc != X86EMUL_CONTINUE)
  3432. goto done;
  3433. }
  3434. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3435. /* All REP prefixes have the same first termination condition */
  3436. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3437. ctxt->eip = ctxt->_eip;
  3438. goto done;
  3439. }
  3440. }
  3441. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3442. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3443. ctxt->src.valptr, ctxt->src.bytes);
  3444. if (rc != X86EMUL_CONTINUE)
  3445. goto done;
  3446. ctxt->src.orig_val64 = ctxt->src.val64;
  3447. }
  3448. if (ctxt->src2.type == OP_MEM) {
  3449. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3450. &ctxt->src2.val, ctxt->src2.bytes);
  3451. if (rc != X86EMUL_CONTINUE)
  3452. goto done;
  3453. }
  3454. if ((ctxt->d & DstMask) == ImplicitOps)
  3455. goto special_insn;
  3456. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3457. /* optimisation - avoid slow emulated read if Mov */
  3458. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3459. &ctxt->dst.val, ctxt->dst.bytes);
  3460. if (rc != X86EMUL_CONTINUE)
  3461. goto done;
  3462. }
  3463. ctxt->dst.orig_val = ctxt->dst.val;
  3464. special_insn:
  3465. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3466. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3467. X86_ICPT_POST_MEMACCESS);
  3468. if (rc != X86EMUL_CONTINUE)
  3469. goto done;
  3470. }
  3471. if (ctxt->execute) {
  3472. rc = ctxt->execute(ctxt);
  3473. if (rc != X86EMUL_CONTINUE)
  3474. goto done;
  3475. goto writeback;
  3476. }
  3477. if (ctxt->twobyte)
  3478. goto twobyte_insn;
  3479. switch (ctxt->b) {
  3480. case 0x40 ... 0x47: /* inc r16/r32 */
  3481. emulate_1op(ctxt, "inc");
  3482. break;
  3483. case 0x48 ... 0x4f: /* dec r16/r32 */
  3484. emulate_1op(ctxt, "dec");
  3485. break;
  3486. case 0x63: /* movsxd */
  3487. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3488. goto cannot_emulate;
  3489. ctxt->dst.val = (s32) ctxt->src.val;
  3490. break;
  3491. case 0x70 ... 0x7f: /* jcc (short) */
  3492. if (test_cc(ctxt->b, ctxt->eflags))
  3493. jmp_rel(ctxt, ctxt->src.val);
  3494. break;
  3495. case 0x8d: /* lea r16/r32, m */
  3496. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3497. break;
  3498. case 0x8f: /* pop (sole member of Grp1a) */
  3499. rc = em_grp1a(ctxt);
  3500. break;
  3501. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3502. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3503. break;
  3504. rc = em_xchg(ctxt);
  3505. break;
  3506. case 0x98: /* cbw/cwde/cdqe */
  3507. switch (ctxt->op_bytes) {
  3508. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3509. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3510. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3511. }
  3512. break;
  3513. case 0xc0 ... 0xc1:
  3514. rc = em_grp2(ctxt);
  3515. break;
  3516. case 0xcc: /* int3 */
  3517. rc = emulate_int(ctxt, 3);
  3518. break;
  3519. case 0xcd: /* int n */
  3520. rc = emulate_int(ctxt, ctxt->src.val);
  3521. break;
  3522. case 0xce: /* into */
  3523. if (ctxt->eflags & EFLG_OF)
  3524. rc = emulate_int(ctxt, 4);
  3525. break;
  3526. case 0xd0 ... 0xd1: /* Grp2 */
  3527. rc = em_grp2(ctxt);
  3528. break;
  3529. case 0xd2 ... 0xd3: /* Grp2 */
  3530. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3531. rc = em_grp2(ctxt);
  3532. break;
  3533. case 0xe9: /* jmp rel */
  3534. case 0xeb: /* jmp rel short */
  3535. jmp_rel(ctxt, ctxt->src.val);
  3536. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3537. break;
  3538. case 0xf4: /* hlt */
  3539. ctxt->ops->halt(ctxt);
  3540. break;
  3541. case 0xf5: /* cmc */
  3542. /* complement carry flag from eflags reg */
  3543. ctxt->eflags ^= EFLG_CF;
  3544. break;
  3545. case 0xf8: /* clc */
  3546. ctxt->eflags &= ~EFLG_CF;
  3547. break;
  3548. case 0xf9: /* stc */
  3549. ctxt->eflags |= EFLG_CF;
  3550. break;
  3551. case 0xfc: /* cld */
  3552. ctxt->eflags &= ~EFLG_DF;
  3553. break;
  3554. case 0xfd: /* std */
  3555. ctxt->eflags |= EFLG_DF;
  3556. break;
  3557. case 0xfe: /* Grp4 */
  3558. rc = em_grp45(ctxt);
  3559. break;
  3560. case 0xff: /* Grp5 */
  3561. rc = em_grp45(ctxt);
  3562. break;
  3563. default:
  3564. goto cannot_emulate;
  3565. }
  3566. if (rc != X86EMUL_CONTINUE)
  3567. goto done;
  3568. writeback:
  3569. rc = writeback(ctxt);
  3570. if (rc != X86EMUL_CONTINUE)
  3571. goto done;
  3572. /*
  3573. * restore dst type in case the decoding will be reused
  3574. * (happens for string instruction )
  3575. */
  3576. ctxt->dst.type = saved_dst_type;
  3577. if ((ctxt->d & SrcMask) == SrcSI)
  3578. string_addr_inc(ctxt, seg_override(ctxt),
  3579. VCPU_REGS_RSI, &ctxt->src);
  3580. if ((ctxt->d & DstMask) == DstDI)
  3581. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3582. &ctxt->dst);
  3583. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3584. struct read_cache *r = &ctxt->io_read;
  3585. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3586. if (!string_insn_completed(ctxt)) {
  3587. /*
  3588. * Re-enter guest when pio read ahead buffer is empty
  3589. * or, if it is not used, after each 1024 iteration.
  3590. */
  3591. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3592. (r->end == 0 || r->end != r->pos)) {
  3593. /*
  3594. * Reset read cache. Usually happens before
  3595. * decode, but since instruction is restarted
  3596. * we have to do it here.
  3597. */
  3598. ctxt->mem_read.end = 0;
  3599. return EMULATION_RESTART;
  3600. }
  3601. goto done; /* skip rip writeback */
  3602. }
  3603. }
  3604. ctxt->eip = ctxt->_eip;
  3605. done:
  3606. if (rc == X86EMUL_PROPAGATE_FAULT)
  3607. ctxt->have_exception = true;
  3608. if (rc == X86EMUL_INTERCEPTED)
  3609. return EMULATION_INTERCEPTED;
  3610. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3611. twobyte_insn:
  3612. switch (ctxt->b) {
  3613. case 0x09: /* wbinvd */
  3614. (ctxt->ops->wbinvd)(ctxt);
  3615. break;
  3616. case 0x08: /* invd */
  3617. case 0x0d: /* GrpP (prefetch) */
  3618. case 0x18: /* Grp16 (prefetch/nop) */
  3619. break;
  3620. case 0x20: /* mov cr, reg */
  3621. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3622. break;
  3623. case 0x21: /* mov from dr to reg */
  3624. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3625. break;
  3626. case 0x40 ... 0x4f: /* cmov */
  3627. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3628. if (!test_cc(ctxt->b, ctxt->eflags))
  3629. ctxt->dst.type = OP_NONE; /* no writeback */
  3630. break;
  3631. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3632. if (test_cc(ctxt->b, ctxt->eflags))
  3633. jmp_rel(ctxt, ctxt->src.val);
  3634. break;
  3635. case 0x90 ... 0x9f: /* setcc r/m8 */
  3636. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3637. break;
  3638. case 0xa4: /* shld imm8, r, r/m */
  3639. case 0xa5: /* shld cl, r, r/m */
  3640. emulate_2op_cl(ctxt, "shld");
  3641. break;
  3642. case 0xac: /* shrd imm8, r, r/m */
  3643. case 0xad: /* shrd cl, r, r/m */
  3644. emulate_2op_cl(ctxt, "shrd");
  3645. break;
  3646. case 0xae: /* clflush */
  3647. break;
  3648. case 0xb6 ... 0xb7: /* movzx */
  3649. ctxt->dst.bytes = ctxt->op_bytes;
  3650. ctxt->dst.val = (ctxt->d & ByteOp) ? (u8) ctxt->src.val
  3651. : (u16) ctxt->src.val;
  3652. break;
  3653. case 0xbe ... 0xbf: /* movsx */
  3654. ctxt->dst.bytes = ctxt->op_bytes;
  3655. ctxt->dst.val = (ctxt->d & ByteOp) ? (s8) ctxt->src.val :
  3656. (s16) ctxt->src.val;
  3657. break;
  3658. case 0xc0 ... 0xc1: /* xadd */
  3659. emulate_2op_SrcV(ctxt, "add");
  3660. /* Write back the register source. */
  3661. ctxt->src.val = ctxt->dst.orig_val;
  3662. write_register_operand(&ctxt->src);
  3663. break;
  3664. case 0xc3: /* movnti */
  3665. ctxt->dst.bytes = ctxt->op_bytes;
  3666. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  3667. (u64) ctxt->src.val;
  3668. break;
  3669. case 0xc7: /* Grp9 (cmpxchg8b) */
  3670. rc = em_grp9(ctxt);
  3671. break;
  3672. default:
  3673. goto cannot_emulate;
  3674. }
  3675. if (rc != X86EMUL_CONTINUE)
  3676. goto done;
  3677. goto writeback;
  3678. cannot_emulate:
  3679. return EMULATION_FAILED;
  3680. }