dss.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882
  1. /*
  2. * linux/drivers/video/omap2/dss/dss.c
  3. *
  4. * Copyright (C) 2009 Nokia Corporation
  5. * Author: Tomi Valkeinen <tomi.valkeinen@nokia.com>
  6. *
  7. * Some code and ideas taken from drivers/video/omap/ driver
  8. * by Imre Deak.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License version 2 as published by
  12. * the Free Software Foundation.
  13. *
  14. * This program is distributed in the hope that it will be useful, but WITHOUT
  15. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  16. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  17. * more details.
  18. *
  19. * You should have received a copy of the GNU General Public License along with
  20. * this program. If not, see <http://www.gnu.org/licenses/>.
  21. */
  22. #define DSS_SUBSYS_NAME "DSS"
  23. #include <linux/kernel.h>
  24. #include <linux/io.h>
  25. #include <linux/export.h>
  26. #include <linux/err.h>
  27. #include <linux/delay.h>
  28. #include <linux/seq_file.h>
  29. #include <linux/clk.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/gfp.h>
  33. #include <video/omapdss.h>
  34. #include <plat/cpu.h>
  35. #include "dss.h"
  36. #include "dss_features.h"
  37. #define DSS_SZ_REGS SZ_512
  38. struct dss_reg {
  39. u16 idx;
  40. };
  41. #define DSS_REG(idx) ((const struct dss_reg) { idx })
  42. #define DSS_REVISION DSS_REG(0x0000)
  43. #define DSS_SYSCONFIG DSS_REG(0x0010)
  44. #define DSS_SYSSTATUS DSS_REG(0x0014)
  45. #define DSS_CONTROL DSS_REG(0x0040)
  46. #define DSS_SDI_CONTROL DSS_REG(0x0044)
  47. #define DSS_PLL_CONTROL DSS_REG(0x0048)
  48. #define DSS_SDI_STATUS DSS_REG(0x005C)
  49. #define REG_GET(idx, start, end) \
  50. FLD_GET(dss_read_reg(idx), start, end)
  51. #define REG_FLD_MOD(idx, val, start, end) \
  52. dss_write_reg(idx, FLD_MOD(dss_read_reg(idx), val, start, end))
  53. static int dss_runtime_get(void);
  54. static void dss_runtime_put(void);
  55. struct dss_features {
  56. u8 fck_div_max;
  57. u8 dss_fck_multiplier;
  58. const char *clk_name;
  59. };
  60. static struct {
  61. struct platform_device *pdev;
  62. void __iomem *base;
  63. struct clk *dpll4_m4_ck;
  64. struct clk *dss_clk;
  65. unsigned long cache_req_pck;
  66. unsigned long cache_prate;
  67. struct dss_clock_info cache_dss_cinfo;
  68. struct dispc_clock_info cache_dispc_cinfo;
  69. enum omap_dss_clk_source dsi_clk_source[MAX_NUM_DSI];
  70. enum omap_dss_clk_source dispc_clk_source;
  71. enum omap_dss_clk_source lcd_clk_source[MAX_DSS_LCD_MANAGERS];
  72. bool ctx_valid;
  73. u32 ctx[DSS_SZ_REGS / sizeof(u32)];
  74. const struct dss_features *feat;
  75. } dss;
  76. static const char * const dss_generic_clk_source_names[] = {
  77. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC] = "DSI_PLL_HSDIV_DISPC",
  78. [OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI] = "DSI_PLL_HSDIV_DSI",
  79. [OMAP_DSS_CLK_SRC_FCK] = "DSS_FCK",
  80. };
  81. static const struct dss_features omap24xx_dss_feats __initconst = {
  82. .fck_div_max = 16,
  83. .dss_fck_multiplier = 2,
  84. .clk_name = NULL,
  85. };
  86. static const struct dss_features omap34xx_dss_feats __initconst = {
  87. .fck_div_max = 16,
  88. .dss_fck_multiplier = 2,
  89. .clk_name = "dpll4_m4_ck",
  90. };
  91. static const struct dss_features omap3630_dss_feats __initconst = {
  92. .fck_div_max = 32,
  93. .dss_fck_multiplier = 1,
  94. .clk_name = "dpll4_m4_ck",
  95. };
  96. static const struct dss_features omap44xx_dss_feats __initconst = {
  97. .fck_div_max = 32,
  98. .dss_fck_multiplier = 1,
  99. .clk_name = "dpll_per_m5x2_ck",
  100. };
  101. static const struct dss_features omap54xx_dss_feats __initconst = {
  102. .fck_div_max = 64,
  103. .dss_fck_multiplier = 1,
  104. .clk_name = "dpll_per_h12x2_ck",
  105. };
  106. static inline void dss_write_reg(const struct dss_reg idx, u32 val)
  107. {
  108. __raw_writel(val, dss.base + idx.idx);
  109. }
  110. static inline u32 dss_read_reg(const struct dss_reg idx)
  111. {
  112. return __raw_readl(dss.base + idx.idx);
  113. }
  114. #define SR(reg) \
  115. dss.ctx[(DSS_##reg).idx / sizeof(u32)] = dss_read_reg(DSS_##reg)
  116. #define RR(reg) \
  117. dss_write_reg(DSS_##reg, dss.ctx[(DSS_##reg).idx / sizeof(u32)])
  118. static void dss_save_context(void)
  119. {
  120. DSSDBG("dss_save_context\n");
  121. SR(CONTROL);
  122. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  123. OMAP_DISPLAY_TYPE_SDI) {
  124. SR(SDI_CONTROL);
  125. SR(PLL_CONTROL);
  126. }
  127. dss.ctx_valid = true;
  128. DSSDBG("context saved\n");
  129. }
  130. static void dss_restore_context(void)
  131. {
  132. DSSDBG("dss_restore_context\n");
  133. if (!dss.ctx_valid)
  134. return;
  135. RR(CONTROL);
  136. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  137. OMAP_DISPLAY_TYPE_SDI) {
  138. RR(SDI_CONTROL);
  139. RR(PLL_CONTROL);
  140. }
  141. DSSDBG("context restored\n");
  142. }
  143. #undef SR
  144. #undef RR
  145. void dss_sdi_init(int datapairs)
  146. {
  147. u32 l;
  148. BUG_ON(datapairs > 3 || datapairs < 1);
  149. l = dss_read_reg(DSS_SDI_CONTROL);
  150. l = FLD_MOD(l, 0xf, 19, 15); /* SDI_PDIV */
  151. l = FLD_MOD(l, datapairs-1, 3, 2); /* SDI_PRSEL */
  152. l = FLD_MOD(l, 2, 1, 0); /* SDI_BWSEL */
  153. dss_write_reg(DSS_SDI_CONTROL, l);
  154. l = dss_read_reg(DSS_PLL_CONTROL);
  155. l = FLD_MOD(l, 0x7, 25, 22); /* SDI_PLL_FREQSEL */
  156. l = FLD_MOD(l, 0xb, 16, 11); /* SDI_PLL_REGN */
  157. l = FLD_MOD(l, 0xb4, 10, 1); /* SDI_PLL_REGM */
  158. dss_write_reg(DSS_PLL_CONTROL, l);
  159. }
  160. int dss_sdi_enable(void)
  161. {
  162. unsigned long timeout;
  163. dispc_pck_free_enable(1);
  164. /* Reset SDI PLL */
  165. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 18, 18); /* SDI_PLL_SYSRESET */
  166. udelay(1); /* wait 2x PCLK */
  167. /* Lock SDI PLL */
  168. REG_FLD_MOD(DSS_PLL_CONTROL, 1, 28, 28); /* SDI_PLL_GOBIT */
  169. /* Waiting for PLL lock request to complete */
  170. timeout = jiffies + msecs_to_jiffies(500);
  171. while (dss_read_reg(DSS_SDI_STATUS) & (1 << 6)) {
  172. if (time_after_eq(jiffies, timeout)) {
  173. DSSERR("PLL lock request timed out\n");
  174. goto err1;
  175. }
  176. }
  177. /* Clearing PLL_GO bit */
  178. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 28, 28);
  179. /* Waiting for PLL to lock */
  180. timeout = jiffies + msecs_to_jiffies(500);
  181. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 5))) {
  182. if (time_after_eq(jiffies, timeout)) {
  183. DSSERR("PLL lock timed out\n");
  184. goto err1;
  185. }
  186. }
  187. dispc_lcd_enable_signal(1);
  188. /* Waiting for SDI reset to complete */
  189. timeout = jiffies + msecs_to_jiffies(500);
  190. while (!(dss_read_reg(DSS_SDI_STATUS) & (1 << 2))) {
  191. if (time_after_eq(jiffies, timeout)) {
  192. DSSERR("SDI reset timed out\n");
  193. goto err2;
  194. }
  195. }
  196. return 0;
  197. err2:
  198. dispc_lcd_enable_signal(0);
  199. err1:
  200. /* Reset SDI PLL */
  201. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  202. dispc_pck_free_enable(0);
  203. return -ETIMEDOUT;
  204. }
  205. void dss_sdi_disable(void)
  206. {
  207. dispc_lcd_enable_signal(0);
  208. dispc_pck_free_enable(0);
  209. /* Reset SDI PLL */
  210. REG_FLD_MOD(DSS_PLL_CONTROL, 0, 18, 18); /* SDI_PLL_SYSRESET */
  211. }
  212. const char *dss_get_generic_clk_source_name(enum omap_dss_clk_source clk_src)
  213. {
  214. return dss_generic_clk_source_names[clk_src];
  215. }
  216. void dss_dump_clocks(struct seq_file *s)
  217. {
  218. unsigned long dpll4_ck_rate;
  219. unsigned long dpll4_m4_ck_rate;
  220. const char *fclk_name, *fclk_real_name;
  221. unsigned long fclk_rate;
  222. if (dss_runtime_get())
  223. return;
  224. seq_printf(s, "- DSS -\n");
  225. fclk_name = dss_get_generic_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  226. fclk_real_name = dss_feat_get_clk_source_name(OMAP_DSS_CLK_SRC_FCK);
  227. fclk_rate = clk_get_rate(dss.dss_clk);
  228. if (dss.dpll4_m4_ck) {
  229. dpll4_ck_rate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  230. dpll4_m4_ck_rate = clk_get_rate(dss.dpll4_m4_ck);
  231. seq_printf(s, "dpll4_ck %lu\n", dpll4_ck_rate);
  232. seq_printf(s, "%s (%s) = %lu / %lu * %d = %lu\n",
  233. fclk_name, fclk_real_name, dpll4_ck_rate,
  234. dpll4_ck_rate / dpll4_m4_ck_rate,
  235. dss.feat->dss_fck_multiplier, fclk_rate);
  236. } else {
  237. seq_printf(s, "%s (%s) = %lu\n",
  238. fclk_name, fclk_real_name,
  239. fclk_rate);
  240. }
  241. dss_runtime_put();
  242. }
  243. static void dss_dump_regs(struct seq_file *s)
  244. {
  245. #define DUMPREG(r) seq_printf(s, "%-35s %08x\n", #r, dss_read_reg(r))
  246. if (dss_runtime_get())
  247. return;
  248. DUMPREG(DSS_REVISION);
  249. DUMPREG(DSS_SYSCONFIG);
  250. DUMPREG(DSS_SYSSTATUS);
  251. DUMPREG(DSS_CONTROL);
  252. if (dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_LCD) &
  253. OMAP_DISPLAY_TYPE_SDI) {
  254. DUMPREG(DSS_SDI_CONTROL);
  255. DUMPREG(DSS_PLL_CONTROL);
  256. DUMPREG(DSS_SDI_STATUS);
  257. }
  258. dss_runtime_put();
  259. #undef DUMPREG
  260. }
  261. void dss_select_dispc_clk_source(enum omap_dss_clk_source clk_src)
  262. {
  263. struct platform_device *dsidev;
  264. int b;
  265. u8 start, end;
  266. switch (clk_src) {
  267. case OMAP_DSS_CLK_SRC_FCK:
  268. b = 0;
  269. break;
  270. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  271. b = 1;
  272. dsidev = dsi_get_dsidev_from_id(0);
  273. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  274. break;
  275. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  276. b = 2;
  277. dsidev = dsi_get_dsidev_from_id(1);
  278. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  279. break;
  280. default:
  281. BUG();
  282. return;
  283. }
  284. dss_feat_get_reg_field(FEAT_REG_DISPC_CLK_SWITCH, &start, &end);
  285. REG_FLD_MOD(DSS_CONTROL, b, start, end); /* DISPC_CLK_SWITCH */
  286. dss.dispc_clk_source = clk_src;
  287. }
  288. void dss_select_dsi_clk_source(int dsi_module,
  289. enum omap_dss_clk_source clk_src)
  290. {
  291. struct platform_device *dsidev;
  292. int b, pos;
  293. switch (clk_src) {
  294. case OMAP_DSS_CLK_SRC_FCK:
  295. b = 0;
  296. break;
  297. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DSI:
  298. BUG_ON(dsi_module != 0);
  299. b = 1;
  300. dsidev = dsi_get_dsidev_from_id(0);
  301. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  302. break;
  303. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DSI:
  304. BUG_ON(dsi_module != 1);
  305. b = 1;
  306. dsidev = dsi_get_dsidev_from_id(1);
  307. dsi_wait_pll_hsdiv_dsi_active(dsidev);
  308. break;
  309. default:
  310. BUG();
  311. return;
  312. }
  313. pos = dsi_module == 0 ? 1 : 10;
  314. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* DSIx_CLK_SWITCH */
  315. dss.dsi_clk_source[dsi_module] = clk_src;
  316. }
  317. void dss_select_lcd_clk_source(enum omap_channel channel,
  318. enum omap_dss_clk_source clk_src)
  319. {
  320. struct platform_device *dsidev;
  321. int b, ix, pos;
  322. if (!dss_has_feature(FEAT_LCD_CLK_SRC))
  323. return;
  324. switch (clk_src) {
  325. case OMAP_DSS_CLK_SRC_FCK:
  326. b = 0;
  327. break;
  328. case OMAP_DSS_CLK_SRC_DSI_PLL_HSDIV_DISPC:
  329. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD);
  330. b = 1;
  331. dsidev = dsi_get_dsidev_from_id(0);
  332. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  333. break;
  334. case OMAP_DSS_CLK_SRC_DSI2_PLL_HSDIV_DISPC:
  335. BUG_ON(channel != OMAP_DSS_CHANNEL_LCD2 &&
  336. channel != OMAP_DSS_CHANNEL_LCD3);
  337. b = 1;
  338. dsidev = dsi_get_dsidev_from_id(1);
  339. dsi_wait_pll_hsdiv_dispc_active(dsidev);
  340. break;
  341. default:
  342. BUG();
  343. return;
  344. }
  345. pos = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  346. (channel == OMAP_DSS_CHANNEL_LCD2 ? 12 : 19);
  347. REG_FLD_MOD(DSS_CONTROL, b, pos, pos); /* LCDx_CLK_SWITCH */
  348. ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  349. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  350. dss.lcd_clk_source[ix] = clk_src;
  351. }
  352. enum omap_dss_clk_source dss_get_dispc_clk_source(void)
  353. {
  354. return dss.dispc_clk_source;
  355. }
  356. enum omap_dss_clk_source dss_get_dsi_clk_source(int dsi_module)
  357. {
  358. return dss.dsi_clk_source[dsi_module];
  359. }
  360. enum omap_dss_clk_source dss_get_lcd_clk_source(enum omap_channel channel)
  361. {
  362. if (dss_has_feature(FEAT_LCD_CLK_SRC)) {
  363. int ix = channel == OMAP_DSS_CHANNEL_LCD ? 0 :
  364. (channel == OMAP_DSS_CHANNEL_LCD2 ? 1 : 2);
  365. return dss.lcd_clk_source[ix];
  366. } else {
  367. /* LCD_CLK source is the same as DISPC_FCLK source for
  368. * OMAP2 and OMAP3 */
  369. return dss.dispc_clk_source;
  370. }
  371. }
  372. int dss_set_clock_div(struct dss_clock_info *cinfo)
  373. {
  374. if (dss.dpll4_m4_ck) {
  375. unsigned long prate;
  376. int r;
  377. prate = clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  378. DSSDBG("dpll4_m4 = %ld\n", prate);
  379. r = clk_set_rate(dss.dpll4_m4_ck, prate / cinfo->fck_div);
  380. if (r)
  381. return r;
  382. } else {
  383. if (cinfo->fck_div != 0)
  384. return -EINVAL;
  385. }
  386. DSSDBG("fck = %ld (%d)\n", cinfo->fck, cinfo->fck_div);
  387. return 0;
  388. }
  389. unsigned long dss_get_dpll4_rate(void)
  390. {
  391. if (dss.dpll4_m4_ck)
  392. return clk_get_rate(clk_get_parent(dss.dpll4_m4_ck));
  393. else
  394. return 0;
  395. }
  396. int dss_calc_clock_div(unsigned long req_pck, struct dss_clock_info *dss_cinfo,
  397. struct dispc_clock_info *dispc_cinfo)
  398. {
  399. unsigned long prate;
  400. struct dss_clock_info best_dss;
  401. struct dispc_clock_info best_dispc;
  402. unsigned long fck, max_dss_fck;
  403. u16 fck_div;
  404. int match = 0;
  405. int min_fck_per_pck;
  406. prate = dss_get_dpll4_rate();
  407. max_dss_fck = dss_feat_get_param_max(FEAT_PARAM_DSS_FCK);
  408. fck = clk_get_rate(dss.dss_clk);
  409. if (req_pck == dss.cache_req_pck && prate == dss.cache_prate &&
  410. dss.cache_dss_cinfo.fck == fck) {
  411. DSSDBG("dispc clock info found from cache.\n");
  412. *dss_cinfo = dss.cache_dss_cinfo;
  413. *dispc_cinfo = dss.cache_dispc_cinfo;
  414. return 0;
  415. }
  416. min_fck_per_pck = CONFIG_OMAP2_DSS_MIN_FCK_PER_PCK;
  417. if (min_fck_per_pck &&
  418. req_pck * min_fck_per_pck > max_dss_fck) {
  419. DSSERR("Requested pixel clock not possible with the current "
  420. "OMAP2_DSS_MIN_FCK_PER_PCK setting. Turning "
  421. "the constraint off.\n");
  422. min_fck_per_pck = 0;
  423. }
  424. retry:
  425. memset(&best_dss, 0, sizeof(best_dss));
  426. memset(&best_dispc, 0, sizeof(best_dispc));
  427. if (dss.dpll4_m4_ck == NULL) {
  428. struct dispc_clock_info cur_dispc;
  429. /* XXX can we change the clock on omap2? */
  430. fck = clk_get_rate(dss.dss_clk);
  431. fck_div = 1;
  432. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  433. match = 1;
  434. best_dss.fck = fck;
  435. best_dss.fck_div = fck_div;
  436. best_dispc = cur_dispc;
  437. goto found;
  438. } else {
  439. for (fck_div = dss.feat->fck_div_max; fck_div > 0; --fck_div) {
  440. struct dispc_clock_info cur_dispc;
  441. fck = prate / fck_div * dss.feat->dss_fck_multiplier;
  442. if (fck > max_dss_fck)
  443. continue;
  444. if (min_fck_per_pck &&
  445. fck < req_pck * min_fck_per_pck)
  446. continue;
  447. match = 1;
  448. dispc_find_clk_divs(req_pck, fck, &cur_dispc);
  449. if (abs(cur_dispc.pck - req_pck) <
  450. abs(best_dispc.pck - req_pck)) {
  451. best_dss.fck = fck;
  452. best_dss.fck_div = fck_div;
  453. best_dispc = cur_dispc;
  454. if (cur_dispc.pck == req_pck)
  455. goto found;
  456. }
  457. }
  458. }
  459. found:
  460. if (!match) {
  461. if (min_fck_per_pck) {
  462. DSSERR("Could not find suitable clock settings.\n"
  463. "Turning FCK/PCK constraint off and"
  464. "trying again.\n");
  465. min_fck_per_pck = 0;
  466. goto retry;
  467. }
  468. DSSERR("Could not find suitable clock settings.\n");
  469. return -EINVAL;
  470. }
  471. if (dss_cinfo)
  472. *dss_cinfo = best_dss;
  473. if (dispc_cinfo)
  474. *dispc_cinfo = best_dispc;
  475. dss.cache_req_pck = req_pck;
  476. dss.cache_prate = prate;
  477. dss.cache_dss_cinfo = best_dss;
  478. dss.cache_dispc_cinfo = best_dispc;
  479. return 0;
  480. }
  481. void dss_set_venc_output(enum omap_dss_venc_type type)
  482. {
  483. int l = 0;
  484. if (type == OMAP_DSS_VENC_TYPE_COMPOSITE)
  485. l = 0;
  486. else if (type == OMAP_DSS_VENC_TYPE_SVIDEO)
  487. l = 1;
  488. else
  489. BUG();
  490. /* venc out selection. 0 = comp, 1 = svideo */
  491. REG_FLD_MOD(DSS_CONTROL, l, 6, 6);
  492. }
  493. void dss_set_dac_pwrdn_bgz(bool enable)
  494. {
  495. REG_FLD_MOD(DSS_CONTROL, enable, 5, 5); /* DAC Power-Down Control */
  496. }
  497. void dss_select_hdmi_venc_clk_source(enum dss_hdmi_venc_clk_source_select src)
  498. {
  499. enum omap_display_type dp;
  500. dp = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  501. /* Complain about invalid selections */
  502. WARN_ON((src == DSS_VENC_TV_CLK) && !(dp & OMAP_DISPLAY_TYPE_VENC));
  503. WARN_ON((src == DSS_HDMI_M_PCLK) && !(dp & OMAP_DISPLAY_TYPE_HDMI));
  504. /* Select only if we have options */
  505. if ((dp & OMAP_DISPLAY_TYPE_VENC) && (dp & OMAP_DISPLAY_TYPE_HDMI))
  506. REG_FLD_MOD(DSS_CONTROL, src, 15, 15); /* VENC_HDMI_SWITCH */
  507. }
  508. enum dss_hdmi_venc_clk_source_select dss_get_hdmi_venc_clk_source(void)
  509. {
  510. enum omap_display_type displays;
  511. displays = dss_feat_get_supported_displays(OMAP_DSS_CHANNEL_DIGIT);
  512. if ((displays & OMAP_DISPLAY_TYPE_HDMI) == 0)
  513. return DSS_VENC_TV_CLK;
  514. if ((displays & OMAP_DISPLAY_TYPE_VENC) == 0)
  515. return DSS_HDMI_M_PCLK;
  516. return REG_GET(DSS_CONTROL, 15, 15);
  517. }
  518. static int dss_get_clocks(void)
  519. {
  520. struct clk *clk;
  521. int r;
  522. clk = clk_get(&dss.pdev->dev, "fck");
  523. if (IS_ERR(clk)) {
  524. DSSERR("can't get clock fck\n");
  525. r = PTR_ERR(clk);
  526. goto err;
  527. }
  528. dss.dss_clk = clk;
  529. clk = clk_get(NULL, dss.feat->clk_name);
  530. if (IS_ERR(clk)) {
  531. DSSERR("Failed to get %s\n", dss.feat->clk_name);
  532. r = PTR_ERR(clk);
  533. goto err;
  534. }
  535. dss.dpll4_m4_ck = clk;
  536. return 0;
  537. err:
  538. if (dss.dss_clk)
  539. clk_put(dss.dss_clk);
  540. if (dss.dpll4_m4_ck)
  541. clk_put(dss.dpll4_m4_ck);
  542. return r;
  543. }
  544. static void dss_put_clocks(void)
  545. {
  546. if (dss.dpll4_m4_ck)
  547. clk_put(dss.dpll4_m4_ck);
  548. clk_put(dss.dss_clk);
  549. }
  550. static int dss_runtime_get(void)
  551. {
  552. int r;
  553. DSSDBG("dss_runtime_get\n");
  554. r = pm_runtime_get_sync(&dss.pdev->dev);
  555. WARN_ON(r < 0);
  556. return r < 0 ? r : 0;
  557. }
  558. static void dss_runtime_put(void)
  559. {
  560. int r;
  561. DSSDBG("dss_runtime_put\n");
  562. r = pm_runtime_put_sync(&dss.pdev->dev);
  563. WARN_ON(r < 0 && r != -ENOSYS && r != -EBUSY);
  564. }
  565. /* DEBUGFS */
  566. #if defined(CONFIG_DEBUG_FS) && defined(CONFIG_OMAP2_DSS_DEBUG_SUPPORT)
  567. void dss_debug_dump_clocks(struct seq_file *s)
  568. {
  569. dss_dump_clocks(s);
  570. dispc_dump_clocks(s);
  571. #ifdef CONFIG_OMAP2_DSS_DSI
  572. dsi_dump_clocks(s);
  573. #endif
  574. }
  575. #endif
  576. static int __init dss_init_features(struct device *dev)
  577. {
  578. const struct dss_features *src;
  579. struct dss_features *dst;
  580. dst = devm_kzalloc(dev, sizeof(*dst), GFP_KERNEL);
  581. if (!dst) {
  582. dev_err(dev, "Failed to allocate local DSS Features\n");
  583. return -ENOMEM;
  584. }
  585. if (cpu_is_omap24xx())
  586. src = &omap24xx_dss_feats;
  587. else if (cpu_is_omap34xx())
  588. src = &omap34xx_dss_feats;
  589. else if (cpu_is_omap3630())
  590. src = &omap3630_dss_feats;
  591. else if (cpu_is_omap44xx())
  592. src = &omap44xx_dss_feats;
  593. else if (soc_is_omap54xx())
  594. src = &omap54xx_dss_feats;
  595. else
  596. return -ENODEV;
  597. memcpy(dst, src, sizeof(*dst));
  598. dss.feat = dst;
  599. return 0;
  600. }
  601. /* DSS HW IP initialisation */
  602. static int __init omap_dsshw_probe(struct platform_device *pdev)
  603. {
  604. struct resource *dss_mem;
  605. u32 rev;
  606. int r;
  607. dss.pdev = pdev;
  608. r = dss_init_features(&dss.pdev->dev);
  609. if (r)
  610. return r;
  611. dss_mem = platform_get_resource(dss.pdev, IORESOURCE_MEM, 0);
  612. if (!dss_mem) {
  613. DSSERR("can't get IORESOURCE_MEM DSS\n");
  614. return -EINVAL;
  615. }
  616. dss.base = devm_ioremap(&pdev->dev, dss_mem->start,
  617. resource_size(dss_mem));
  618. if (!dss.base) {
  619. DSSERR("can't ioremap DSS\n");
  620. return -ENOMEM;
  621. }
  622. r = dss_get_clocks();
  623. if (r)
  624. return r;
  625. pm_runtime_enable(&pdev->dev);
  626. r = dss_runtime_get();
  627. if (r)
  628. goto err_runtime_get;
  629. /* Select DPLL */
  630. REG_FLD_MOD(DSS_CONTROL, 0, 0, 0);
  631. #ifdef CONFIG_OMAP2_DSS_VENC
  632. REG_FLD_MOD(DSS_CONTROL, 1, 4, 4); /* venc dac demen */
  633. REG_FLD_MOD(DSS_CONTROL, 1, 3, 3); /* venc clock 4x enable */
  634. REG_FLD_MOD(DSS_CONTROL, 0, 2, 2); /* venc clock mode = normal */
  635. #endif
  636. dss.dsi_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  637. dss.dsi_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  638. dss.dispc_clk_source = OMAP_DSS_CLK_SRC_FCK;
  639. dss.lcd_clk_source[0] = OMAP_DSS_CLK_SRC_FCK;
  640. dss.lcd_clk_source[1] = OMAP_DSS_CLK_SRC_FCK;
  641. rev = dss_read_reg(DSS_REVISION);
  642. printk(KERN_INFO "OMAP DSS rev %d.%d\n",
  643. FLD_GET(rev, 7, 4), FLD_GET(rev, 3, 0));
  644. dss_runtime_put();
  645. dss_debugfs_create_file("dss", dss_dump_regs);
  646. return 0;
  647. err_runtime_get:
  648. pm_runtime_disable(&pdev->dev);
  649. dss_put_clocks();
  650. return r;
  651. }
  652. static int __exit omap_dsshw_remove(struct platform_device *pdev)
  653. {
  654. pm_runtime_disable(&pdev->dev);
  655. dss_put_clocks();
  656. return 0;
  657. }
  658. static int dss_runtime_suspend(struct device *dev)
  659. {
  660. dss_save_context();
  661. dss_set_min_bus_tput(dev, 0);
  662. return 0;
  663. }
  664. static int dss_runtime_resume(struct device *dev)
  665. {
  666. int r;
  667. /*
  668. * Set an arbitrarily high tput request to ensure OPP100.
  669. * What we should really do is to make a request to stay in OPP100,
  670. * without any tput requirements, but that is not currently possible
  671. * via the PM layer.
  672. */
  673. r = dss_set_min_bus_tput(dev, 1000000000);
  674. if (r)
  675. return r;
  676. dss_restore_context();
  677. return 0;
  678. }
  679. static const struct dev_pm_ops dss_pm_ops = {
  680. .runtime_suspend = dss_runtime_suspend,
  681. .runtime_resume = dss_runtime_resume,
  682. };
  683. static struct platform_driver omap_dsshw_driver = {
  684. .remove = __exit_p(omap_dsshw_remove),
  685. .driver = {
  686. .name = "omapdss_dss",
  687. .owner = THIS_MODULE,
  688. .pm = &dss_pm_ops,
  689. },
  690. };
  691. int __init dss_init_platform_driver(void)
  692. {
  693. return platform_driver_probe(&omap_dsshw_driver, omap_dsshw_probe);
  694. }
  695. void dss_uninit_platform_driver(void)
  696. {
  697. platform_driver_unregister(&omap_dsshw_driver);
  698. }