fimc-core.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717
  1. /*
  2. * Copyright (C) 2010 - 2011 Samsung Electronics Co., Ltd.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #ifndef FIMC_CORE_H_
  9. #define FIMC_CORE_H_
  10. /*#define DEBUG*/
  11. #include <linux/platform_device.h>
  12. #include <linux/sched.h>
  13. #include <linux/spinlock.h>
  14. #include <linux/types.h>
  15. #include <linux/videodev2.h>
  16. #include <linux/io.h>
  17. #include <media/media-entity.h>
  18. #include <media/videobuf2-core.h>
  19. #include <media/v4l2-device.h>
  20. #include <media/v4l2-mem2mem.h>
  21. #include <media/v4l2-mediabus.h>
  22. #include <media/s5p_fimc.h>
  23. #include "regs-fimc.h"
  24. #define err(fmt, args...) \
  25. printk(KERN_ERR "%s:%d: " fmt "\n", __func__, __LINE__, ##args)
  26. #define dbg(fmt, args...) \
  27. pr_debug("%s:%d: " fmt "\n", __func__, __LINE__, ##args)
  28. /* Time to wait for next frame VSYNC interrupt while stopping operation. */
  29. #define FIMC_SHUTDOWN_TIMEOUT ((100*HZ)/1000)
  30. #define MAX_FIMC_CLOCKS 2
  31. #define MODULE_NAME "s5p-fimc"
  32. #define FIMC_MAX_DEVS 4
  33. #define FIMC_MAX_OUT_BUFS 4
  34. #define SCALER_MAX_HRATIO 64
  35. #define SCALER_MAX_VRATIO 64
  36. #define DMA_MIN_SIZE 8
  37. /* indices to the clocks array */
  38. enum {
  39. CLK_BUS,
  40. CLK_GATE,
  41. };
  42. enum fimc_dev_flags {
  43. ST_LPM,
  44. /* m2m node */
  45. ST_M2M_RUN,
  46. ST_M2M_PEND,
  47. ST_M2M_SUSPENDING,
  48. ST_M2M_SUSPENDED,
  49. /* capture node */
  50. ST_CAPT_PEND,
  51. ST_CAPT_RUN,
  52. ST_CAPT_STREAM,
  53. ST_CAPT_SHUT,
  54. ST_CAPT_BUSY,
  55. };
  56. #define fimc_m2m_active(dev) test_bit(ST_M2M_RUN, &(dev)->state)
  57. #define fimc_m2m_pending(dev) test_bit(ST_M2M_PEND, &(dev)->state)
  58. #define fimc_capture_running(dev) test_bit(ST_CAPT_RUN, &(dev)->state)
  59. #define fimc_capture_pending(dev) test_bit(ST_CAPT_PEND, &(dev)->state)
  60. #define fimc_capture_busy(dev) test_bit(ST_CAPT_BUSY, &(dev)->state)
  61. enum fimc_datapath {
  62. FIMC_CAMERA,
  63. FIMC_DMA,
  64. FIMC_LCDFIFO,
  65. FIMC_WRITEBACK
  66. };
  67. enum fimc_color_fmt {
  68. S5P_FIMC_RGB565 = 0x10,
  69. S5P_FIMC_RGB666,
  70. S5P_FIMC_RGB888,
  71. S5P_FIMC_RGB30_LOCAL,
  72. S5P_FIMC_YCBCR420 = 0x20,
  73. S5P_FIMC_YCBYCR422,
  74. S5P_FIMC_YCRYCB422,
  75. S5P_FIMC_CBYCRY422,
  76. S5P_FIMC_CRYCBY422,
  77. S5P_FIMC_YCBCR444_LOCAL,
  78. };
  79. #define fimc_fmt_is_rgb(x) ((x) & 0x10)
  80. /* Cb/Cr chrominance components order for 2 plane Y/CbCr 4:2:2 formats. */
  81. #define S5P_FIMC_LSB_CRCB S5P_CIOCTRL_ORDER422_2P_LSB_CRCB
  82. /* The embedded image effect selection */
  83. #define S5P_FIMC_EFFECT_ORIGINAL S5P_CIIMGEFF_FIN_BYPASS
  84. #define S5P_FIMC_EFFECT_ARBITRARY S5P_CIIMGEFF_FIN_ARBITRARY
  85. #define S5P_FIMC_EFFECT_NEGATIVE S5P_CIIMGEFF_FIN_NEGATIVE
  86. #define S5P_FIMC_EFFECT_ARTFREEZE S5P_CIIMGEFF_FIN_ARTFREEZE
  87. #define S5P_FIMC_EFFECT_EMBOSSING S5P_CIIMGEFF_FIN_EMBOSSING
  88. #define S5P_FIMC_EFFECT_SIKHOUETTE S5P_CIIMGEFF_FIN_SILHOUETTE
  89. /* The hardware context state. */
  90. #define FIMC_PARAMS (1 << 0)
  91. #define FIMC_SRC_ADDR (1 << 1)
  92. #define FIMC_DST_ADDR (1 << 2)
  93. #define FIMC_SRC_FMT (1 << 3)
  94. #define FIMC_DST_FMT (1 << 4)
  95. #define FIMC_CTX_M2M (1 << 5)
  96. #define FIMC_CTX_CAP (1 << 6)
  97. #define FIMC_CTX_SHUT (1 << 7)
  98. /* Image conversion flags */
  99. #define FIMC_IN_DMA_ACCESS_TILED (1 << 0)
  100. #define FIMC_IN_DMA_ACCESS_LINEAR (0 << 0)
  101. #define FIMC_OUT_DMA_ACCESS_TILED (1 << 1)
  102. #define FIMC_OUT_DMA_ACCESS_LINEAR (0 << 1)
  103. #define FIMC_SCAN_MODE_PROGRESSIVE (0 << 2)
  104. #define FIMC_SCAN_MODE_INTERLACED (1 << 2)
  105. /*
  106. * YCbCr data dynamic range for RGB-YUV color conversion.
  107. * Y/Cb/Cr: (0 ~ 255) */
  108. #define FIMC_COLOR_RANGE_WIDE (0 << 3)
  109. /* Y (16 ~ 235), Cb/Cr (16 ~ 240) */
  110. #define FIMC_COLOR_RANGE_NARROW (1 << 3)
  111. #define FLIP_NONE 0
  112. #define FLIP_X_AXIS 1
  113. #define FLIP_Y_AXIS 2
  114. #define FLIP_XY_AXIS (FLIP_X_AXIS | FLIP_Y_AXIS)
  115. /**
  116. * struct fimc_fmt - the driver's internal color format data
  117. * @mbus_code: Media Bus pixel code, -1 if not applicable
  118. * @name: format description
  119. * @fourcc: the fourcc code for this format, 0 if not applicable
  120. * @color: the corresponding fimc_color_fmt
  121. * @memplanes: number of physically non-contiguous data planes
  122. * @colplanes: number of physically contiguous data planes
  123. * @depth: per plane driver's private 'number of bits per pixel'
  124. * @flags: flags indicating which operation mode format applies to
  125. */
  126. struct fimc_fmt {
  127. enum v4l2_mbus_pixelcode mbus_code;
  128. char *name;
  129. u32 fourcc;
  130. u32 color;
  131. u16 memplanes;
  132. u16 colplanes;
  133. u8 depth[VIDEO_MAX_PLANES];
  134. u16 flags;
  135. #define FMT_FLAGS_CAM (1 << 0)
  136. #define FMT_FLAGS_M2M (1 << 1)
  137. };
  138. /**
  139. * struct fimc_dma_offset - pixel offset information for DMA
  140. * @y_h: y value horizontal offset
  141. * @y_v: y value vertical offset
  142. * @cb_h: cb value horizontal offset
  143. * @cb_v: cb value vertical offset
  144. * @cr_h: cr value horizontal offset
  145. * @cr_v: cr value vertical offset
  146. */
  147. struct fimc_dma_offset {
  148. int y_h;
  149. int y_v;
  150. int cb_h;
  151. int cb_v;
  152. int cr_h;
  153. int cr_v;
  154. };
  155. /**
  156. * struct fimc_effect - color effect information
  157. * @type: effect type
  158. * @pat_cb: cr value when type is "arbitrary"
  159. * @pat_cr: cr value when type is "arbitrary"
  160. */
  161. struct fimc_effect {
  162. u32 type;
  163. u8 pat_cb;
  164. u8 pat_cr;
  165. };
  166. /**
  167. * struct fimc_scaler - the configuration data for FIMC inetrnal scaler
  168. * @scaleup_h: flag indicating scaling up horizontally
  169. * @scaleup_v: flag indicating scaling up vertically
  170. * @copy_mode: flag indicating transparent DMA transfer (no scaling
  171. * and color format conversion)
  172. * @enabled: flag indicating if the scaler is used
  173. * @hfactor: horizontal shift factor
  174. * @vfactor: vertical shift factor
  175. * @pre_hratio: horizontal ratio of the prescaler
  176. * @pre_vratio: vertical ratio of the prescaler
  177. * @pre_dst_width: the prescaler's destination width
  178. * @pre_dst_height: the prescaler's destination height
  179. * @main_hratio: the main scaler's horizontal ratio
  180. * @main_vratio: the main scaler's vertical ratio
  181. * @real_width: source pixel (width - offset)
  182. * @real_height: source pixel (height - offset)
  183. */
  184. struct fimc_scaler {
  185. unsigned int scaleup_h:1;
  186. unsigned int scaleup_v:1;
  187. unsigned int copy_mode:1;
  188. unsigned int enabled:1;
  189. u32 hfactor;
  190. u32 vfactor;
  191. u32 pre_hratio;
  192. u32 pre_vratio;
  193. u32 pre_dst_width;
  194. u32 pre_dst_height;
  195. u32 main_hratio;
  196. u32 main_vratio;
  197. u32 real_width;
  198. u32 real_height;
  199. };
  200. /**
  201. * struct fimc_addr - the FIMC physical address set for DMA
  202. * @y: luminance plane physical address
  203. * @cb: Cb plane physical address
  204. * @cr: Cr plane physical address
  205. */
  206. struct fimc_addr {
  207. u32 y;
  208. u32 cb;
  209. u32 cr;
  210. };
  211. /**
  212. * struct fimc_vid_buffer - the driver's video buffer
  213. * @vb: v4l videobuf buffer
  214. * @list: linked list structure for buffer queue
  215. * @paddr: precalculated physical address set
  216. * @index: buffer index for the output DMA engine
  217. */
  218. struct fimc_vid_buffer {
  219. struct vb2_buffer vb;
  220. struct list_head list;
  221. struct fimc_addr paddr;
  222. int index;
  223. };
  224. /**
  225. * struct fimc_frame - source/target frame properties
  226. * @f_width: image full width (virtual screen size)
  227. * @f_height: image full height (virtual screen size)
  228. * @o_width: original image width as set by S_FMT
  229. * @o_height: original image height as set by S_FMT
  230. * @offs_h: image horizontal pixel offset
  231. * @offs_v: image vertical pixel offset
  232. * @width: image pixel width
  233. * @height: image pixel weight
  234. * @payload: image size in bytes (w x h x bpp)
  235. * @paddr: image frame buffer physical addresses
  236. * @dma_offset: DMA offset in bytes
  237. * @fmt: fimc color format pointer
  238. */
  239. struct fimc_frame {
  240. u32 f_width;
  241. u32 f_height;
  242. u32 o_width;
  243. u32 o_height;
  244. u32 offs_h;
  245. u32 offs_v;
  246. u32 width;
  247. u32 height;
  248. unsigned long payload[VIDEO_MAX_PLANES];
  249. struct fimc_addr paddr;
  250. struct fimc_dma_offset dma_offset;
  251. struct fimc_fmt *fmt;
  252. };
  253. /**
  254. * struct fimc_m2m_device - v4l2 memory-to-memory device data
  255. * @vfd: the video device node for v4l2 m2m mode
  256. * @v4l2_dev: v4l2 device for m2m mode
  257. * @m2m_dev: v4l2 memory-to-memory device data
  258. * @ctx: hardware context data
  259. * @refcnt: the reference counter
  260. */
  261. struct fimc_m2m_device {
  262. struct video_device *vfd;
  263. struct v4l2_device v4l2_dev;
  264. struct v4l2_m2m_dev *m2m_dev;
  265. struct fimc_ctx *ctx;
  266. int refcnt;
  267. };
  268. /**
  269. * struct fimc_vid_cap - camera capture device information
  270. * @ctx: hardware context data
  271. * @vfd: video device node for camera capture mode
  272. * @v4l2_dev: v4l2_device struct to manage subdevs
  273. * @sd: pointer to camera sensor subdevice currently in use
  274. * @vd_pad: fimc video capture node pad
  275. * @fmt: Media Bus format configured at selected image sensor
  276. * @pending_buf_q: the pending buffer queue head
  277. * @active_buf_q: the queue head of buffers scheduled in hardware
  278. * @vbq: the capture am video buffer queue
  279. * @active_buf_cnt: number of video buffers scheduled in hardware
  280. * @buf_index: index for managing the output DMA buffers
  281. * @frame_count: the frame counter for statistics
  282. * @reqbufs_count: the number of buffers requested in REQBUFS ioctl
  283. * @input_index: input (camera sensor) index
  284. * @refcnt: driver's private reference counter
  285. */
  286. struct fimc_vid_cap {
  287. struct fimc_ctx *ctx;
  288. struct vb2_alloc_ctx *alloc_ctx;
  289. struct video_device *vfd;
  290. struct v4l2_device v4l2_dev;
  291. struct v4l2_subdev *sd;;
  292. struct media_pad vd_pad;
  293. struct v4l2_mbus_framefmt fmt;
  294. struct list_head pending_buf_q;
  295. struct list_head active_buf_q;
  296. struct vb2_queue vbq;
  297. int active_buf_cnt;
  298. int buf_index;
  299. unsigned int frame_count;
  300. unsigned int reqbufs_count;
  301. int input_index;
  302. int refcnt;
  303. };
  304. /**
  305. * struct fimc_pix_limit - image pixel size limits in various IP configurations
  306. *
  307. * @scaler_en_w: max input pixel width when the scaler is enabled
  308. * @scaler_dis_w: max input pixel width when the scaler is disabled
  309. * @in_rot_en_h: max input width with the input rotator is on
  310. * @in_rot_dis_w: max input width with the input rotator is off
  311. * @out_rot_en_w: max output width with the output rotator on
  312. * @out_rot_dis_w: max output width with the output rotator off
  313. */
  314. struct fimc_pix_limit {
  315. u16 scaler_en_w;
  316. u16 scaler_dis_w;
  317. u16 in_rot_en_h;
  318. u16 in_rot_dis_w;
  319. u16 out_rot_en_w;
  320. u16 out_rot_dis_w;
  321. };
  322. /**
  323. * struct samsung_fimc_variant - camera interface variant information
  324. *
  325. * @pix_hoff: indicate whether horizontal offset is in pixels or in bytes
  326. * @has_inp_rot: set if has input rotator
  327. * @has_out_rot: set if has output rotator
  328. * @has_cistatus2: 1 if CISTATUS2 register is present in this IP revision
  329. * @has_mainscaler_ext: 1 if extended mainscaler ratios in CIEXTEN register
  330. * are present in this IP revision
  331. * @pix_limit: pixel size constraints for the scaler
  332. * @min_inp_pixsize: minimum input pixel size
  333. * @min_out_pixsize: minimum output pixel size
  334. * @hor_offs_align: horizontal pixel offset aligment
  335. * @out_buf_count: the number of buffers in output DMA sequence
  336. */
  337. struct samsung_fimc_variant {
  338. unsigned int pix_hoff:1;
  339. unsigned int has_inp_rot:1;
  340. unsigned int has_out_rot:1;
  341. unsigned int has_cistatus2:1;
  342. unsigned int has_mainscaler_ext:1;
  343. struct fimc_pix_limit *pix_limit;
  344. u16 min_inp_pixsize;
  345. u16 min_out_pixsize;
  346. u16 hor_offs_align;
  347. u16 out_buf_count;
  348. };
  349. /**
  350. * struct samsung_fimc_driverdata - per device type driver data for init time.
  351. *
  352. * @variant: the variant information for this driver.
  353. * @dev_cnt: number of fimc sub-devices available in SoC
  354. * @lclk_frequency: fimc bus clock frequency
  355. */
  356. struct samsung_fimc_driverdata {
  357. struct samsung_fimc_variant *variant[FIMC_MAX_DEVS];
  358. unsigned long lclk_frequency;
  359. int num_entities;
  360. };
  361. struct fimc_ctx;
  362. /**
  363. * struct fimc_dev - abstraction for FIMC entity
  364. * @slock: the spinlock protecting this data structure
  365. * @lock: the mutex protecting this data structure
  366. * @pdev: pointer to the FIMC platform device
  367. * @pdata: pointer to the device platform data
  368. * @variant: the IP variant information
  369. * @id: FIMC device index (0..FIMC_MAX_DEVS)
  370. * @num_clocks: the number of clocks managed by this device instance
  371. * @clock: clocks required for FIMC operation
  372. * @regs: the mapped hardware registers
  373. * @regs_res: the resource claimed for IO registers
  374. * @irq: FIMC interrupt number
  375. * @irq_queue: interrupt handler waitqueue
  376. * @m2m: memory-to-memory V4L2 device information
  377. * @vid_cap: camera capture device information
  378. * @state: flags used to synchronize m2m and capture mode operation
  379. * @alloc_ctx: videobuf2 memory allocator context
  380. */
  381. struct fimc_dev {
  382. spinlock_t slock;
  383. struct mutex lock;
  384. struct platform_device *pdev;
  385. struct s5p_platform_fimc *pdata;
  386. struct samsung_fimc_variant *variant;
  387. u16 id;
  388. u16 num_clocks;
  389. struct clk *clock[MAX_FIMC_CLOCKS];
  390. void __iomem *regs;
  391. struct resource *regs_res;
  392. int irq;
  393. wait_queue_head_t irq_queue;
  394. struct fimc_m2m_device m2m;
  395. struct fimc_vid_cap vid_cap;
  396. unsigned long state;
  397. struct vb2_alloc_ctx *alloc_ctx;
  398. };
  399. /**
  400. * fimc_ctx - the device context data
  401. * @slock: spinlock protecting this data structure
  402. * @s_frame: source frame properties
  403. * @d_frame: destination frame properties
  404. * @out_order_1p: output 1-plane YCBCR order
  405. * @out_order_2p: output 2-plane YCBCR order
  406. * @in_order_1p input 1-plane YCBCR order
  407. * @in_order_2p: input 2-plane YCBCR order
  408. * @in_path: input mode (DMA or camera)
  409. * @out_path: output mode (DMA or FIFO)
  410. * @scaler: image scaler properties
  411. * @effect: image effect
  412. * @rotation: image clockwise rotation in degrees
  413. * @flip: image flip mode
  414. * @flags: additional flags for image conversion
  415. * @state: flags to keep track of user configuration
  416. * @fimc_dev: the FIMC device this context applies to
  417. * @m2m_ctx: memory-to-memory device context
  418. */
  419. struct fimc_ctx {
  420. spinlock_t slock;
  421. struct fimc_frame s_frame;
  422. struct fimc_frame d_frame;
  423. u32 out_order_1p;
  424. u32 out_order_2p;
  425. u32 in_order_1p;
  426. u32 in_order_2p;
  427. enum fimc_datapath in_path;
  428. enum fimc_datapath out_path;
  429. struct fimc_scaler scaler;
  430. struct fimc_effect effect;
  431. int rotation;
  432. u32 flip;
  433. u32 flags;
  434. u32 state;
  435. struct fimc_dev *fimc_dev;
  436. struct v4l2_m2m_ctx *m2m_ctx;
  437. };
  438. static inline bool fimc_capture_active(struct fimc_dev *fimc)
  439. {
  440. unsigned long flags;
  441. bool ret;
  442. spin_lock_irqsave(&fimc->slock, flags);
  443. ret = !!(fimc->state & (1 << ST_CAPT_RUN) ||
  444. fimc->state & (1 << ST_CAPT_PEND));
  445. spin_unlock_irqrestore(&fimc->slock, flags);
  446. return ret;
  447. }
  448. static inline void fimc_ctx_state_lock_set(u32 state, struct fimc_ctx *ctx)
  449. {
  450. unsigned long flags;
  451. spin_lock_irqsave(&ctx->slock, flags);
  452. ctx->state |= state;
  453. spin_unlock_irqrestore(&ctx->slock, flags);
  454. }
  455. static inline bool fimc_ctx_state_is_set(u32 mask, struct fimc_ctx *ctx)
  456. {
  457. unsigned long flags;
  458. bool ret;
  459. spin_lock_irqsave(&ctx->slock, flags);
  460. ret = (ctx->state & mask) == mask;
  461. spin_unlock_irqrestore(&ctx->slock, flags);
  462. return ret;
  463. }
  464. static inline int tiled_fmt(struct fimc_fmt *fmt)
  465. {
  466. return fmt->fourcc == V4L2_PIX_FMT_NV12MT;
  467. }
  468. static inline void fimc_hw_clear_irq(struct fimc_dev *dev)
  469. {
  470. u32 cfg = readl(dev->regs + S5P_CIGCTRL);
  471. cfg |= S5P_CIGCTRL_IRQ_CLR;
  472. writel(cfg, dev->regs + S5P_CIGCTRL);
  473. }
  474. static inline void fimc_hw_enable_scaler(struct fimc_dev *dev, bool on)
  475. {
  476. u32 cfg = readl(dev->regs + S5P_CISCCTRL);
  477. if (on)
  478. cfg |= S5P_CISCCTRL_SCALERSTART;
  479. else
  480. cfg &= ~S5P_CISCCTRL_SCALERSTART;
  481. writel(cfg, dev->regs + S5P_CISCCTRL);
  482. }
  483. static inline void fimc_hw_activate_input_dma(struct fimc_dev *dev, bool on)
  484. {
  485. u32 cfg = readl(dev->regs + S5P_MSCTRL);
  486. if (on)
  487. cfg |= S5P_MSCTRL_ENVID;
  488. else
  489. cfg &= ~S5P_MSCTRL_ENVID;
  490. writel(cfg, dev->regs + S5P_MSCTRL);
  491. }
  492. static inline void fimc_hw_dis_capture(struct fimc_dev *dev)
  493. {
  494. u32 cfg = readl(dev->regs + S5P_CIIMGCPT);
  495. cfg &= ~(S5P_CIIMGCPT_IMGCPTEN | S5P_CIIMGCPT_IMGCPTEN_SC);
  496. writel(cfg, dev->regs + S5P_CIIMGCPT);
  497. }
  498. /**
  499. * fimc_hw_set_dma_seq - configure output DMA buffer sequence
  500. * @mask: each bit corresponds to one of 32 output buffer registers set
  501. * 1 to include buffer in the sequence, 0 to disable
  502. *
  503. * This function mask output DMA ring buffers, i.e. it allows to configure
  504. * which of the output buffer address registers will be used by the DMA
  505. * engine.
  506. */
  507. static inline void fimc_hw_set_dma_seq(struct fimc_dev *dev, u32 mask)
  508. {
  509. writel(mask, dev->regs + S5P_CIFCNTSEQ);
  510. }
  511. static inline struct fimc_frame *ctx_get_frame(struct fimc_ctx *ctx,
  512. enum v4l2_buf_type type)
  513. {
  514. struct fimc_frame *frame;
  515. if (V4L2_BUF_TYPE_VIDEO_OUTPUT_MPLANE == type) {
  516. if (fimc_ctx_state_is_set(FIMC_CTX_M2M, ctx))
  517. frame = &ctx->s_frame;
  518. else
  519. return ERR_PTR(-EINVAL);
  520. } else if (V4L2_BUF_TYPE_VIDEO_CAPTURE_MPLANE == type) {
  521. frame = &ctx->d_frame;
  522. } else {
  523. v4l2_err(&ctx->fimc_dev->m2m.v4l2_dev,
  524. "Wrong buffer/video queue type (%d)\n", type);
  525. return ERR_PTR(-EINVAL);
  526. }
  527. return frame;
  528. }
  529. /* Return an index to the buffer actually being written. */
  530. static inline u32 fimc_hw_get_frame_index(struct fimc_dev *dev)
  531. {
  532. u32 reg;
  533. if (dev->variant->has_cistatus2) {
  534. reg = readl(dev->regs + S5P_CISTATUS2) & 0x3F;
  535. return reg > 0 ? --reg : reg;
  536. } else {
  537. reg = readl(dev->regs + S5P_CISTATUS);
  538. return (reg & S5P_CISTATUS_FRAMECNT_MASK) >>
  539. S5P_CISTATUS_FRAMECNT_SHIFT;
  540. }
  541. }
  542. /* -----------------------------------------------------*/
  543. /* fimc-reg.c */
  544. void fimc_hw_reset(struct fimc_dev *fimc);
  545. void fimc_hw_set_rotation(struct fimc_ctx *ctx);
  546. void fimc_hw_set_target_format(struct fimc_ctx *ctx);
  547. void fimc_hw_set_out_dma(struct fimc_ctx *ctx);
  548. void fimc_hw_en_lastirq(struct fimc_dev *fimc, int enable);
  549. void fimc_hw_en_irq(struct fimc_dev *fimc, int enable);
  550. void fimc_hw_set_prescaler(struct fimc_ctx *ctx);
  551. void fimc_hw_set_mainscaler(struct fimc_ctx *ctx);
  552. void fimc_hw_en_capture(struct fimc_ctx *ctx);
  553. void fimc_hw_set_effect(struct fimc_ctx *ctx);
  554. void fimc_hw_set_in_dma(struct fimc_ctx *ctx);
  555. void fimc_hw_set_input_path(struct fimc_ctx *ctx);
  556. void fimc_hw_set_output_path(struct fimc_ctx *ctx);
  557. void fimc_hw_set_input_addr(struct fimc_dev *fimc, struct fimc_addr *paddr);
  558. void fimc_hw_set_output_addr(struct fimc_dev *fimc, struct fimc_addr *paddr,
  559. int index);
  560. int fimc_hw_set_camera_source(struct fimc_dev *fimc,
  561. struct s5p_fimc_isp_info *cam);
  562. int fimc_hw_set_camera_offset(struct fimc_dev *fimc, struct fimc_frame *f);
  563. int fimc_hw_set_camera_polarity(struct fimc_dev *fimc,
  564. struct s5p_fimc_isp_info *cam);
  565. int fimc_hw_set_camera_type(struct fimc_dev *fimc,
  566. struct s5p_fimc_isp_info *cam);
  567. /* -----------------------------------------------------*/
  568. /* fimc-core.c */
  569. int fimc_vidioc_enum_fmt_mplane(struct file *file, void *priv,
  570. struct v4l2_fmtdesc *f);
  571. int fimc_vidioc_g_fmt_mplane(struct file *file, void *priv,
  572. struct v4l2_format *f);
  573. int fimc_vidioc_try_fmt_mplane(struct file *file, void *priv,
  574. struct v4l2_format *f);
  575. int fimc_vidioc_queryctrl(struct file *file, void *priv,
  576. struct v4l2_queryctrl *qc);
  577. int fimc_vidioc_g_ctrl(struct file *file, void *priv,
  578. struct v4l2_control *ctrl);
  579. int fimc_try_crop(struct fimc_ctx *ctx, struct v4l2_crop *cr);
  580. int check_ctrl_val(struct fimc_ctx *ctx, struct v4l2_control *ctrl);
  581. int fimc_s_ctrl(struct fimc_ctx *ctx, struct v4l2_control *ctrl);
  582. struct fimc_fmt *find_format(struct v4l2_format *f, unsigned int mask);
  583. struct fimc_fmt *find_mbus_format(struct v4l2_mbus_framefmt *f,
  584. unsigned int mask);
  585. int fimc_check_scaler_ratio(int sw, int sh, int dw, int dh, int rot);
  586. int fimc_set_scaler_info(struct fimc_ctx *ctx);
  587. int fimc_prepare_config(struct fimc_ctx *ctx, u32 flags);
  588. int fimc_prepare_addr(struct fimc_ctx *ctx, struct vb2_buffer *vb,
  589. struct fimc_frame *frame, struct fimc_addr *paddr);
  590. int fimc_register_m2m_device(struct fimc_dev *fimc);
  591. /* -----------------------------------------------------*/
  592. /* fimc-capture.c */
  593. int fimc_register_capture_device(struct fimc_dev *fimc);
  594. void fimc_unregister_capture_device(struct fimc_dev *fimc);
  595. int fimc_vid_cap_buf_queue(struct fimc_dev *fimc,
  596. struct fimc_vid_buffer *fimc_vb);
  597. int fimc_capture_suspend(struct fimc_dev *fimc);
  598. int fimc_capture_resume(struct fimc_dev *fimc);
  599. /* Locking: the caller holds fimc->slock */
  600. static inline void fimc_activate_capture(struct fimc_ctx *ctx)
  601. {
  602. fimc_hw_enable_scaler(ctx->fimc_dev, ctx->scaler.enabled);
  603. fimc_hw_en_capture(ctx);
  604. }
  605. static inline void fimc_deactivate_capture(struct fimc_dev *fimc)
  606. {
  607. fimc_hw_en_lastirq(fimc, true);
  608. fimc_hw_dis_capture(fimc);
  609. fimc_hw_enable_scaler(fimc, false);
  610. fimc_hw_en_lastirq(fimc, false);
  611. }
  612. /*
  613. * Add buf to the capture active buffers queue.
  614. * Locking: Need to be called with fimc_dev::slock held.
  615. */
  616. static inline void active_queue_add(struct fimc_vid_cap *vid_cap,
  617. struct fimc_vid_buffer *buf)
  618. {
  619. list_add_tail(&buf->list, &vid_cap->active_buf_q);
  620. vid_cap->active_buf_cnt++;
  621. }
  622. /*
  623. * Pop a video buffer from the capture active buffers queue
  624. * Locking: Need to be called with fimc_dev::slock held.
  625. */
  626. static inline struct fimc_vid_buffer *
  627. active_queue_pop(struct fimc_vid_cap *vid_cap)
  628. {
  629. struct fimc_vid_buffer *buf;
  630. buf = list_entry(vid_cap->active_buf_q.next,
  631. struct fimc_vid_buffer, list);
  632. list_del(&buf->list);
  633. vid_cap->active_buf_cnt--;
  634. return buf;
  635. }
  636. /* Add video buffer to the capture pending buffers queue */
  637. static inline void fimc_pending_queue_add(struct fimc_vid_cap *vid_cap,
  638. struct fimc_vid_buffer *buf)
  639. {
  640. list_add_tail(&buf->list, &vid_cap->pending_buf_q);
  641. }
  642. /* Add video buffer to the capture pending buffers queue */
  643. static inline struct fimc_vid_buffer *
  644. pending_queue_pop(struct fimc_vid_cap *vid_cap)
  645. {
  646. struct fimc_vid_buffer *buf;
  647. buf = list_entry(vid_cap->pending_buf_q.next,
  648. struct fimc_vid_buffer, list);
  649. list_del(&buf->list);
  650. return buf;
  651. }
  652. #endif /* FIMC_CORE_H_ */