intel_hdmi.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include "drmP.h"
  32. #include "drm.h"
  33. #include "drm_crtc.h"
  34. #include "drm_edid.h"
  35. #include "intel_drv.h"
  36. #include "i915_drm.h"
  37. #include "i915_drv.h"
  38. struct intel_hdmi {
  39. struct intel_encoder base;
  40. u32 sdvox_reg;
  41. int ddc_bus;
  42. uint32_t color_range;
  43. bool has_hdmi_sink;
  44. bool has_audio;
  45. int force_audio;
  46. void (*write_infoframe)(struct drm_encoder *encoder,
  47. struct dip_infoframe *frame);
  48. };
  49. static struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  50. {
  51. return container_of(encoder, struct intel_hdmi, base.base);
  52. }
  53. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  54. {
  55. return container_of(intel_attached_encoder(connector),
  56. struct intel_hdmi, base);
  57. }
  58. void intel_dip_infoframe_csum(struct dip_infoframe *frame)
  59. {
  60. uint8_t *data = (uint8_t *)frame;
  61. uint8_t sum = 0;
  62. unsigned i;
  63. frame->checksum = 0;
  64. frame->ecc = 0;
  65. for (i = 0; i < frame->len + DIP_HEADER_SIZE; i++)
  66. sum += data[i];
  67. frame->checksum = 0x100 - sum;
  68. }
  69. static u32 intel_infoframe_index(struct dip_infoframe *frame)
  70. {
  71. u32 flags = 0;
  72. switch (frame->type) {
  73. case DIP_TYPE_AVI:
  74. flags |= VIDEO_DIP_SELECT_AVI;
  75. break;
  76. case DIP_TYPE_SPD:
  77. flags |= VIDEO_DIP_SELECT_SPD;
  78. break;
  79. default:
  80. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  81. break;
  82. }
  83. return flags;
  84. }
  85. static u32 intel_infoframe_flags(struct dip_infoframe *frame)
  86. {
  87. u32 flags = 0;
  88. switch (frame->type) {
  89. case DIP_TYPE_AVI:
  90. flags |= VIDEO_DIP_ENABLE_AVI | VIDEO_DIP_FREQ_VSYNC;
  91. break;
  92. case DIP_TYPE_SPD:
  93. flags |= VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_FREQ_VSYNC;
  94. break;
  95. default:
  96. DRM_DEBUG_DRIVER("unknown info frame type %d\n", frame->type);
  97. break;
  98. }
  99. return flags;
  100. }
  101. static void i9xx_write_infoframe(struct drm_encoder *encoder,
  102. struct dip_infoframe *frame)
  103. {
  104. uint32_t *data = (uint32_t *)frame;
  105. struct drm_device *dev = encoder->dev;
  106. struct drm_i915_private *dev_priv = dev->dev_private;
  107. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  108. u32 port, flags, val = I915_READ(VIDEO_DIP_CTL);
  109. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  110. /* XXX first guess at handling video port, is this corrent? */
  111. if (intel_hdmi->sdvox_reg == SDVOB)
  112. port = VIDEO_DIP_PORT_B;
  113. else if (intel_hdmi->sdvox_reg == SDVOC)
  114. port = VIDEO_DIP_PORT_C;
  115. else
  116. return;
  117. flags = intel_infoframe_index(frame);
  118. val &= ~VIDEO_DIP_SELECT_MASK;
  119. I915_WRITE(VIDEO_DIP_CTL, val | port | flags);
  120. for (i = 0; i < len; i += 4) {
  121. I915_WRITE(VIDEO_DIP_DATA, *data);
  122. data++;
  123. }
  124. flags |= intel_infoframe_flags(frame);
  125. I915_WRITE(VIDEO_DIP_CTL, VIDEO_DIP_ENABLE | val | port | flags);
  126. }
  127. static void ironlake_write_infoframe(struct drm_encoder *encoder,
  128. struct dip_infoframe *frame)
  129. {
  130. uint32_t *data = (uint32_t *)frame;
  131. struct drm_device *dev = encoder->dev;
  132. struct drm_i915_private *dev_priv = dev->dev_private;
  133. struct drm_crtc *crtc = encoder->crtc;
  134. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  135. int reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  136. unsigned i, len = DIP_HEADER_SIZE + frame->len;
  137. u32 flags, val = I915_READ(reg);
  138. intel_wait_for_vblank(dev, intel_crtc->pipe);
  139. flags = intel_infoframe_index(frame);
  140. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  141. I915_WRITE(reg, VIDEO_DIP_ENABLE | val | flags);
  142. for (i = 0; i < len; i += 4) {
  143. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  144. data++;
  145. }
  146. flags |= intel_infoframe_flags(frame);
  147. I915_WRITE(reg, VIDEO_DIP_ENABLE | val | flags);
  148. }
  149. static void intel_set_infoframe(struct drm_encoder *encoder,
  150. struct dip_infoframe *frame)
  151. {
  152. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  153. if (!intel_hdmi->has_hdmi_sink)
  154. return;
  155. intel_dip_infoframe_csum(frame);
  156. intel_hdmi->write_infoframe(encoder, frame);
  157. }
  158. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder)
  159. {
  160. struct dip_infoframe avi_if = {
  161. .type = DIP_TYPE_AVI,
  162. .ver = DIP_VERSION_AVI,
  163. .len = DIP_LEN_AVI,
  164. };
  165. intel_set_infoframe(encoder, &avi_if);
  166. }
  167. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder)
  168. {
  169. struct dip_infoframe spd_if;
  170. memset(&spd_if, 0, sizeof(spd_if));
  171. spd_if.type = DIP_TYPE_SPD;
  172. spd_if.ver = DIP_VERSION_SPD;
  173. spd_if.len = DIP_LEN_SPD;
  174. strcpy(spd_if.body.spd.vn, "Intel");
  175. strcpy(spd_if.body.spd.pd, "Integrated gfx");
  176. spd_if.body.spd.sdi = DIP_SPD_PC;
  177. intel_set_infoframe(encoder, &spd_if);
  178. }
  179. static void intel_hdmi_mode_set(struct drm_encoder *encoder,
  180. struct drm_display_mode *mode,
  181. struct drm_display_mode *adjusted_mode)
  182. {
  183. struct drm_device *dev = encoder->dev;
  184. struct drm_i915_private *dev_priv = dev->dev_private;
  185. struct drm_crtc *crtc = encoder->crtc;
  186. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  187. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  188. u32 sdvox;
  189. sdvox = SDVO_ENCODING_HDMI | SDVO_BORDER_ENABLE;
  190. if (!HAS_PCH_SPLIT(dev))
  191. sdvox |= intel_hdmi->color_range;
  192. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  193. sdvox |= SDVO_VSYNC_ACTIVE_HIGH;
  194. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  195. sdvox |= SDVO_HSYNC_ACTIVE_HIGH;
  196. if (intel_crtc->bpp > 24)
  197. sdvox |= COLOR_FORMAT_12bpc;
  198. else
  199. sdvox |= COLOR_FORMAT_8bpc;
  200. /* Required on CPT */
  201. if (intel_hdmi->has_hdmi_sink && HAS_PCH_CPT(dev))
  202. sdvox |= HDMI_MODE_SELECT;
  203. if (intel_hdmi->has_audio) {
  204. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  205. pipe_name(intel_crtc->pipe));
  206. sdvox |= SDVO_AUDIO_ENABLE;
  207. sdvox |= SDVO_NULL_PACKETS_DURING_VSYNC;
  208. intel_write_eld(encoder, adjusted_mode);
  209. }
  210. if (HAS_PCH_CPT(dev))
  211. sdvox |= PORT_TRANS_SEL_CPT(intel_crtc->pipe);
  212. else if (intel_crtc->pipe == 1)
  213. sdvox |= SDVO_PIPE_B_SELECT;
  214. I915_WRITE(intel_hdmi->sdvox_reg, sdvox);
  215. POSTING_READ(intel_hdmi->sdvox_reg);
  216. intel_hdmi_set_avi_infoframe(encoder);
  217. intel_hdmi_set_spd_infoframe(encoder);
  218. }
  219. static void intel_hdmi_dpms(struct drm_encoder *encoder, int mode)
  220. {
  221. struct drm_device *dev = encoder->dev;
  222. struct drm_i915_private *dev_priv = dev->dev_private;
  223. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  224. u32 temp;
  225. u32 enable_bits = SDVO_ENABLE;
  226. if (intel_hdmi->has_audio)
  227. enable_bits |= SDVO_AUDIO_ENABLE;
  228. temp = I915_READ(intel_hdmi->sdvox_reg);
  229. /* HW workaround, need to toggle enable bit off and on for 12bpc, but
  230. * we do this anyway which shows more stable in testing.
  231. */
  232. if (HAS_PCH_SPLIT(dev)) {
  233. I915_WRITE(intel_hdmi->sdvox_reg, temp & ~SDVO_ENABLE);
  234. POSTING_READ(intel_hdmi->sdvox_reg);
  235. }
  236. if (mode != DRM_MODE_DPMS_ON) {
  237. temp &= ~enable_bits;
  238. } else {
  239. temp |= enable_bits;
  240. }
  241. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  242. POSTING_READ(intel_hdmi->sdvox_reg);
  243. /* HW workaround, need to write this twice for issue that may result
  244. * in first write getting masked.
  245. */
  246. if (HAS_PCH_SPLIT(dev)) {
  247. I915_WRITE(intel_hdmi->sdvox_reg, temp);
  248. POSTING_READ(intel_hdmi->sdvox_reg);
  249. }
  250. }
  251. static int intel_hdmi_mode_valid(struct drm_connector *connector,
  252. struct drm_display_mode *mode)
  253. {
  254. if (mode->clock > 165000)
  255. return MODE_CLOCK_HIGH;
  256. if (mode->clock < 20000)
  257. return MODE_CLOCK_LOW;
  258. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  259. return MODE_NO_DBLESCAN;
  260. return MODE_OK;
  261. }
  262. static bool intel_hdmi_mode_fixup(struct drm_encoder *encoder,
  263. struct drm_display_mode *mode,
  264. struct drm_display_mode *adjusted_mode)
  265. {
  266. return true;
  267. }
  268. static enum drm_connector_status
  269. intel_hdmi_detect(struct drm_connector *connector, bool force)
  270. {
  271. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  272. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  273. struct edid *edid;
  274. enum drm_connector_status status = connector_status_disconnected;
  275. intel_hdmi->has_hdmi_sink = false;
  276. intel_hdmi->has_audio = false;
  277. edid = drm_get_edid(connector,
  278. &dev_priv->gmbus[intel_hdmi->ddc_bus].adapter);
  279. if (edid) {
  280. if (edid->input & DRM_EDID_INPUT_DIGITAL) {
  281. status = connector_status_connected;
  282. intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
  283. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  284. }
  285. connector->display_info.raw_edid = NULL;
  286. kfree(edid);
  287. }
  288. if (status == connector_status_connected) {
  289. if (intel_hdmi->force_audio)
  290. intel_hdmi->has_audio = intel_hdmi->force_audio > 0;
  291. }
  292. return status;
  293. }
  294. static int intel_hdmi_get_modes(struct drm_connector *connector)
  295. {
  296. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  297. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  298. /* We should parse the EDID data and find out if it's an HDMI sink so
  299. * we can send audio to it.
  300. */
  301. return intel_ddc_get_modes(connector,
  302. &dev_priv->gmbus[intel_hdmi->ddc_bus].adapter);
  303. }
  304. static bool
  305. intel_hdmi_detect_audio(struct drm_connector *connector)
  306. {
  307. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  308. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  309. struct edid *edid;
  310. bool has_audio = false;
  311. edid = drm_get_edid(connector,
  312. &dev_priv->gmbus[intel_hdmi->ddc_bus].adapter);
  313. if (edid) {
  314. if (edid->input & DRM_EDID_INPUT_DIGITAL)
  315. has_audio = drm_detect_monitor_audio(edid);
  316. connector->display_info.raw_edid = NULL;
  317. kfree(edid);
  318. }
  319. return has_audio;
  320. }
  321. static int
  322. intel_hdmi_set_property(struct drm_connector *connector,
  323. struct drm_property *property,
  324. uint64_t val)
  325. {
  326. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  327. struct drm_i915_private *dev_priv = connector->dev->dev_private;
  328. int ret;
  329. ret = drm_connector_property_set_value(connector, property, val);
  330. if (ret)
  331. return ret;
  332. if (property == dev_priv->force_audio_property) {
  333. int i = val;
  334. bool has_audio;
  335. if (i == intel_hdmi->force_audio)
  336. return 0;
  337. intel_hdmi->force_audio = i;
  338. if (i == 0)
  339. has_audio = intel_hdmi_detect_audio(connector);
  340. else
  341. has_audio = i > 0;
  342. if (has_audio == intel_hdmi->has_audio)
  343. return 0;
  344. intel_hdmi->has_audio = has_audio;
  345. goto done;
  346. }
  347. if (property == dev_priv->broadcast_rgb_property) {
  348. if (val == !!intel_hdmi->color_range)
  349. return 0;
  350. intel_hdmi->color_range = val ? SDVO_COLOR_RANGE_16_235 : 0;
  351. goto done;
  352. }
  353. return -EINVAL;
  354. done:
  355. if (intel_hdmi->base.base.crtc) {
  356. struct drm_crtc *crtc = intel_hdmi->base.base.crtc;
  357. drm_crtc_helper_set_mode(crtc, &crtc->mode,
  358. crtc->x, crtc->y,
  359. crtc->fb);
  360. }
  361. return 0;
  362. }
  363. static void intel_hdmi_destroy(struct drm_connector *connector)
  364. {
  365. drm_sysfs_connector_remove(connector);
  366. drm_connector_cleanup(connector);
  367. kfree(connector);
  368. }
  369. static const struct drm_encoder_helper_funcs intel_hdmi_helper_funcs = {
  370. .dpms = intel_hdmi_dpms,
  371. .mode_fixup = intel_hdmi_mode_fixup,
  372. .prepare = intel_encoder_prepare,
  373. .mode_set = intel_hdmi_mode_set,
  374. .commit = intel_encoder_commit,
  375. };
  376. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  377. .dpms = drm_helper_connector_dpms,
  378. .detect = intel_hdmi_detect,
  379. .fill_modes = drm_helper_probe_single_connector_modes,
  380. .set_property = intel_hdmi_set_property,
  381. .destroy = intel_hdmi_destroy,
  382. };
  383. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  384. .get_modes = intel_hdmi_get_modes,
  385. .mode_valid = intel_hdmi_mode_valid,
  386. .best_encoder = intel_best_encoder,
  387. };
  388. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  389. .destroy = intel_encoder_destroy,
  390. };
  391. static void
  392. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  393. {
  394. intel_attach_force_audio_property(connector);
  395. intel_attach_broadcast_rgb_property(connector);
  396. }
  397. void intel_hdmi_init(struct drm_device *dev, int sdvox_reg)
  398. {
  399. struct drm_i915_private *dev_priv = dev->dev_private;
  400. struct drm_connector *connector;
  401. struct intel_encoder *intel_encoder;
  402. struct intel_connector *intel_connector;
  403. struct intel_hdmi *intel_hdmi;
  404. int i;
  405. intel_hdmi = kzalloc(sizeof(struct intel_hdmi), GFP_KERNEL);
  406. if (!intel_hdmi)
  407. return;
  408. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  409. if (!intel_connector) {
  410. kfree(intel_hdmi);
  411. return;
  412. }
  413. intel_encoder = &intel_hdmi->base;
  414. drm_encoder_init(dev, &intel_encoder->base, &intel_hdmi_enc_funcs,
  415. DRM_MODE_ENCODER_TMDS);
  416. connector = &intel_connector->base;
  417. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  418. DRM_MODE_CONNECTOR_HDMIA);
  419. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  420. intel_encoder->type = INTEL_OUTPUT_HDMI;
  421. connector->polled = DRM_CONNECTOR_POLL_HPD;
  422. connector->interlace_allowed = 0;
  423. connector->doublescan_allowed = 0;
  424. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  425. /* Set up the DDC bus. */
  426. if (sdvox_reg == SDVOB) {
  427. intel_encoder->clone_mask = (1 << INTEL_HDMIB_CLONE_BIT);
  428. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  429. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  430. } else if (sdvox_reg == SDVOC) {
  431. intel_encoder->clone_mask = (1 << INTEL_HDMIC_CLONE_BIT);
  432. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  433. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  434. } else if (sdvox_reg == HDMIB) {
  435. intel_encoder->clone_mask = (1 << INTEL_HDMID_CLONE_BIT);
  436. intel_hdmi->ddc_bus = GMBUS_PORT_DPB;
  437. dev_priv->hotplug_supported_mask |= HDMIB_HOTPLUG_INT_STATUS;
  438. } else if (sdvox_reg == HDMIC) {
  439. intel_encoder->clone_mask = (1 << INTEL_HDMIE_CLONE_BIT);
  440. intel_hdmi->ddc_bus = GMBUS_PORT_DPC;
  441. dev_priv->hotplug_supported_mask |= HDMIC_HOTPLUG_INT_STATUS;
  442. } else if (sdvox_reg == HDMID) {
  443. intel_encoder->clone_mask = (1 << INTEL_HDMIF_CLONE_BIT);
  444. intel_hdmi->ddc_bus = GMBUS_PORT_DPD;
  445. dev_priv->hotplug_supported_mask |= HDMID_HOTPLUG_INT_STATUS;
  446. }
  447. intel_hdmi->sdvox_reg = sdvox_reg;
  448. if (!HAS_PCH_SPLIT(dev)) {
  449. intel_hdmi->write_infoframe = i9xx_write_infoframe;
  450. I915_WRITE(VIDEO_DIP_CTL, 0);
  451. } else {
  452. intel_hdmi->write_infoframe = ironlake_write_infoframe;
  453. for_each_pipe(i)
  454. I915_WRITE(TVIDEO_DIP_CTL(i), 0);
  455. }
  456. drm_encoder_helper_add(&intel_encoder->base, &intel_hdmi_helper_funcs);
  457. intel_hdmi_add_properties(intel_hdmi, connector);
  458. intel_connector_attach_encoder(intel_connector, intel_encoder);
  459. drm_sysfs_connector_add(connector);
  460. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  461. * 0xd. Failure to do so will result in spurious interrupts being
  462. * generated on the port when a cable is not attached.
  463. */
  464. if (IS_G4X(dev) && !IS_GM45(dev)) {
  465. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  466. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  467. }
  468. }