i915_irq.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. /* For display hotplug interrupt */
  60. static void
  61. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  62. {
  63. if ((dev_priv->irq_mask & mask) != 0) {
  64. dev_priv->irq_mask &= ~mask;
  65. I915_WRITE(DEIMR, dev_priv->irq_mask);
  66. POSTING_READ(DEIMR);
  67. }
  68. }
  69. static inline void
  70. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  71. {
  72. if ((dev_priv->irq_mask & mask) != mask) {
  73. dev_priv->irq_mask |= mask;
  74. I915_WRITE(DEIMR, dev_priv->irq_mask);
  75. POSTING_READ(DEIMR);
  76. }
  77. }
  78. void
  79. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  80. {
  81. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  82. u32 reg = PIPESTAT(pipe);
  83. dev_priv->pipestat[pipe] |= mask;
  84. /* Enable the interrupt, clear any pending status */
  85. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  86. POSTING_READ(reg);
  87. }
  88. }
  89. void
  90. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  91. {
  92. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  93. u32 reg = PIPESTAT(pipe);
  94. dev_priv->pipestat[pipe] &= ~mask;
  95. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  96. POSTING_READ(reg);
  97. }
  98. }
  99. /**
  100. * intel_enable_asle - enable ASLE interrupt for OpRegion
  101. */
  102. void intel_enable_asle(struct drm_device *dev)
  103. {
  104. drm_i915_private_t *dev_priv = dev->dev_private;
  105. unsigned long irqflags;
  106. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  107. if (HAS_PCH_SPLIT(dev))
  108. ironlake_enable_display_irq(dev_priv, DE_GSE);
  109. else {
  110. i915_enable_pipestat(dev_priv, 1,
  111. PIPE_LEGACY_BLC_EVENT_ENABLE);
  112. if (INTEL_INFO(dev)->gen >= 4)
  113. i915_enable_pipestat(dev_priv, 0,
  114. PIPE_LEGACY_BLC_EVENT_ENABLE);
  115. }
  116. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  117. }
  118. /**
  119. * i915_pipe_enabled - check if a pipe is enabled
  120. * @dev: DRM device
  121. * @pipe: pipe to check
  122. *
  123. * Reading certain registers when the pipe is disabled can hang the chip.
  124. * Use this routine to make sure the PLL is running and the pipe is active
  125. * before reading such registers if unsure.
  126. */
  127. static int
  128. i915_pipe_enabled(struct drm_device *dev, int pipe)
  129. {
  130. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  131. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  132. }
  133. /* Called from drm generic code, passed a 'crtc', which
  134. * we use as a pipe index
  135. */
  136. static u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  137. {
  138. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  139. unsigned long high_frame;
  140. unsigned long low_frame;
  141. u32 high1, high2, low;
  142. if (!i915_pipe_enabled(dev, pipe)) {
  143. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  144. "pipe %c\n", pipe_name(pipe));
  145. return 0;
  146. }
  147. high_frame = PIPEFRAME(pipe);
  148. low_frame = PIPEFRAMEPIXEL(pipe);
  149. /*
  150. * High & low register fields aren't synchronized, so make sure
  151. * we get a low value that's stable across two reads of the high
  152. * register.
  153. */
  154. do {
  155. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  156. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  157. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  158. } while (high1 != high2);
  159. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  160. low >>= PIPE_FRAME_LOW_SHIFT;
  161. return (high1 << 8) | low;
  162. }
  163. static u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  164. {
  165. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  166. int reg = PIPE_FRMCOUNT_GM45(pipe);
  167. if (!i915_pipe_enabled(dev, pipe)) {
  168. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  169. "pipe %c\n", pipe_name(pipe));
  170. return 0;
  171. }
  172. return I915_READ(reg);
  173. }
  174. static int i915_get_crtc_scanoutpos(struct drm_device *dev, int pipe,
  175. int *vpos, int *hpos)
  176. {
  177. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  178. u32 vbl = 0, position = 0;
  179. int vbl_start, vbl_end, htotal, vtotal;
  180. bool in_vbl = true;
  181. int ret = 0;
  182. if (!i915_pipe_enabled(dev, pipe)) {
  183. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  184. "pipe %c\n", pipe_name(pipe));
  185. return 0;
  186. }
  187. /* Get vtotal. */
  188. vtotal = 1 + ((I915_READ(VTOTAL(pipe)) >> 16) & 0x1fff);
  189. if (INTEL_INFO(dev)->gen >= 4) {
  190. /* No obvious pixelcount register. Only query vertical
  191. * scanout position from Display scan line register.
  192. */
  193. position = I915_READ(PIPEDSL(pipe));
  194. /* Decode into vertical scanout position. Don't have
  195. * horizontal scanout position.
  196. */
  197. *vpos = position & 0x1fff;
  198. *hpos = 0;
  199. } else {
  200. /* Have access to pixelcount since start of frame.
  201. * We can split this into vertical and horizontal
  202. * scanout position.
  203. */
  204. position = (I915_READ(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  205. htotal = 1 + ((I915_READ(HTOTAL(pipe)) >> 16) & 0x1fff);
  206. *vpos = position / htotal;
  207. *hpos = position - (*vpos * htotal);
  208. }
  209. /* Query vblank area. */
  210. vbl = I915_READ(VBLANK(pipe));
  211. /* Test position against vblank region. */
  212. vbl_start = vbl & 0x1fff;
  213. vbl_end = (vbl >> 16) & 0x1fff;
  214. if ((*vpos < vbl_start) || (*vpos > vbl_end))
  215. in_vbl = false;
  216. /* Inside "upper part" of vblank area? Apply corrective offset: */
  217. if (in_vbl && (*vpos >= vbl_start))
  218. *vpos = *vpos - vtotal;
  219. /* Readouts valid? */
  220. if (vbl > 0)
  221. ret |= DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE;
  222. /* In vblank? */
  223. if (in_vbl)
  224. ret |= DRM_SCANOUTPOS_INVBL;
  225. return ret;
  226. }
  227. static int i915_get_vblank_timestamp(struct drm_device *dev, int pipe,
  228. int *max_error,
  229. struct timeval *vblank_time,
  230. unsigned flags)
  231. {
  232. struct drm_i915_private *dev_priv = dev->dev_private;
  233. struct drm_crtc *crtc;
  234. if (pipe < 0 || pipe >= dev_priv->num_pipe) {
  235. DRM_ERROR("Invalid crtc %d\n", pipe);
  236. return -EINVAL;
  237. }
  238. /* Get drm_crtc to timestamp: */
  239. crtc = intel_get_crtc_for_pipe(dev, pipe);
  240. if (crtc == NULL) {
  241. DRM_ERROR("Invalid crtc %d\n", pipe);
  242. return -EINVAL;
  243. }
  244. if (!crtc->enabled) {
  245. DRM_DEBUG_KMS("crtc %d is disabled\n", pipe);
  246. return -EBUSY;
  247. }
  248. /* Helper routine in DRM core does all the work: */
  249. return drm_calc_vbltimestamp_from_scanoutpos(dev, pipe, max_error,
  250. vblank_time, flags,
  251. crtc);
  252. }
  253. /*
  254. * Handle hotplug events outside the interrupt handler proper.
  255. */
  256. static void i915_hotplug_work_func(struct work_struct *work)
  257. {
  258. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  259. hotplug_work);
  260. struct drm_device *dev = dev_priv->dev;
  261. struct drm_mode_config *mode_config = &dev->mode_config;
  262. struct intel_encoder *encoder;
  263. mutex_lock(&mode_config->mutex);
  264. DRM_DEBUG_KMS("running encoder hotplug functions\n");
  265. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  266. if (encoder->hot_plug)
  267. encoder->hot_plug(encoder);
  268. mutex_unlock(&mode_config->mutex);
  269. /* Just fire off a uevent and let userspace tell us what to do */
  270. drm_helper_hpd_irq_event(dev);
  271. }
  272. static void i915_handle_rps_change(struct drm_device *dev)
  273. {
  274. drm_i915_private_t *dev_priv = dev->dev_private;
  275. u32 busy_up, busy_down, max_avg, min_avg;
  276. u8 new_delay = dev_priv->cur_delay;
  277. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  278. busy_up = I915_READ(RCPREVBSYTUPAVG);
  279. busy_down = I915_READ(RCPREVBSYTDNAVG);
  280. max_avg = I915_READ(RCBMAXAVG);
  281. min_avg = I915_READ(RCBMINAVG);
  282. /* Handle RCS change request from hw */
  283. if (busy_up > max_avg) {
  284. if (dev_priv->cur_delay != dev_priv->max_delay)
  285. new_delay = dev_priv->cur_delay - 1;
  286. if (new_delay < dev_priv->max_delay)
  287. new_delay = dev_priv->max_delay;
  288. } else if (busy_down < min_avg) {
  289. if (dev_priv->cur_delay != dev_priv->min_delay)
  290. new_delay = dev_priv->cur_delay + 1;
  291. if (new_delay > dev_priv->min_delay)
  292. new_delay = dev_priv->min_delay;
  293. }
  294. if (ironlake_set_drps(dev, new_delay))
  295. dev_priv->cur_delay = new_delay;
  296. return;
  297. }
  298. static void notify_ring(struct drm_device *dev,
  299. struct intel_ring_buffer *ring)
  300. {
  301. struct drm_i915_private *dev_priv = dev->dev_private;
  302. u32 seqno;
  303. if (ring->obj == NULL)
  304. return;
  305. seqno = ring->get_seqno(ring);
  306. trace_i915_gem_request_complete(ring, seqno);
  307. ring->irq_seqno = seqno;
  308. wake_up_all(&ring->irq_queue);
  309. if (i915_enable_hangcheck) {
  310. dev_priv->hangcheck_count = 0;
  311. mod_timer(&dev_priv->hangcheck_timer,
  312. jiffies +
  313. msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  314. }
  315. }
  316. static void gen6_pm_rps_work(struct work_struct *work)
  317. {
  318. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  319. rps_work);
  320. u8 new_delay = dev_priv->cur_delay;
  321. u32 pm_iir, pm_imr;
  322. spin_lock_irq(&dev_priv->rps_lock);
  323. pm_iir = dev_priv->pm_iir;
  324. dev_priv->pm_iir = 0;
  325. pm_imr = I915_READ(GEN6_PMIMR);
  326. I915_WRITE(GEN6_PMIMR, 0);
  327. spin_unlock_irq(&dev_priv->rps_lock);
  328. if (!pm_iir)
  329. return;
  330. mutex_lock(&dev_priv->dev->struct_mutex);
  331. if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  332. if (dev_priv->cur_delay != dev_priv->max_delay)
  333. new_delay = dev_priv->cur_delay + 1;
  334. if (new_delay > dev_priv->max_delay)
  335. new_delay = dev_priv->max_delay;
  336. } else if (pm_iir & (GEN6_PM_RP_DOWN_THRESHOLD | GEN6_PM_RP_DOWN_TIMEOUT)) {
  337. gen6_gt_force_wake_get(dev_priv);
  338. if (dev_priv->cur_delay != dev_priv->min_delay)
  339. new_delay = dev_priv->cur_delay - 1;
  340. if (new_delay < dev_priv->min_delay) {
  341. new_delay = dev_priv->min_delay;
  342. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  343. I915_READ(GEN6_RP_INTERRUPT_LIMITS) |
  344. ((new_delay << 16) & 0x3f0000));
  345. } else {
  346. /* Make sure we continue to get down interrupts
  347. * until we hit the minimum frequency */
  348. I915_WRITE(GEN6_RP_INTERRUPT_LIMITS,
  349. I915_READ(GEN6_RP_INTERRUPT_LIMITS) & ~0x3f0000);
  350. }
  351. gen6_gt_force_wake_put(dev_priv);
  352. }
  353. gen6_set_rps(dev_priv->dev, new_delay);
  354. dev_priv->cur_delay = new_delay;
  355. /*
  356. * rps_lock not held here because clearing is non-destructive. There is
  357. * an *extremely* unlikely race with gen6_rps_enable() that is prevented
  358. * by holding struct_mutex for the duration of the write.
  359. */
  360. mutex_unlock(&dev_priv->dev->struct_mutex);
  361. }
  362. static void pch_irq_handler(struct drm_device *dev)
  363. {
  364. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  365. u32 pch_iir;
  366. int pipe;
  367. pch_iir = I915_READ(SDEIIR);
  368. if (pch_iir & SDE_AUDIO_POWER_MASK)
  369. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  370. (pch_iir & SDE_AUDIO_POWER_MASK) >>
  371. SDE_AUDIO_POWER_SHIFT);
  372. if (pch_iir & SDE_GMBUS)
  373. DRM_DEBUG_DRIVER("PCH GMBUS interrupt\n");
  374. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  375. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  376. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  377. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  378. if (pch_iir & SDE_POISON)
  379. DRM_ERROR("PCH poison interrupt\n");
  380. if (pch_iir & SDE_FDI_MASK)
  381. for_each_pipe(pipe)
  382. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  383. pipe_name(pipe),
  384. I915_READ(FDI_RX_IIR(pipe)));
  385. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  386. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  387. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  388. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  389. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  390. DRM_DEBUG_DRIVER("PCH transcoder B underrun interrupt\n");
  391. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  392. DRM_DEBUG_DRIVER("PCH transcoder A underrun interrupt\n");
  393. }
  394. static irqreturn_t ivybridge_irq_handler(DRM_IRQ_ARGS)
  395. {
  396. struct drm_device *dev = (struct drm_device *) arg;
  397. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  398. int ret = IRQ_NONE;
  399. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  400. struct drm_i915_master_private *master_priv;
  401. atomic_inc(&dev_priv->irq_received);
  402. /* disable master interrupt before clearing iir */
  403. de_ier = I915_READ(DEIER);
  404. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  405. POSTING_READ(DEIER);
  406. de_iir = I915_READ(DEIIR);
  407. gt_iir = I915_READ(GTIIR);
  408. pch_iir = I915_READ(SDEIIR);
  409. pm_iir = I915_READ(GEN6_PMIIR);
  410. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 && pm_iir == 0)
  411. goto done;
  412. ret = IRQ_HANDLED;
  413. if (dev->primary->master) {
  414. master_priv = dev->primary->master->driver_priv;
  415. if (master_priv->sarea_priv)
  416. master_priv->sarea_priv->last_dispatch =
  417. READ_BREADCRUMB(dev_priv);
  418. }
  419. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  420. notify_ring(dev, &dev_priv->ring[RCS]);
  421. if (gt_iir & GT_GEN6_BSD_USER_INTERRUPT)
  422. notify_ring(dev, &dev_priv->ring[VCS]);
  423. if (gt_iir & GT_BLT_USER_INTERRUPT)
  424. notify_ring(dev, &dev_priv->ring[BCS]);
  425. if (de_iir & DE_GSE_IVB)
  426. intel_opregion_gse_intr(dev);
  427. if (de_iir & DE_PLANEA_FLIP_DONE_IVB) {
  428. intel_prepare_page_flip(dev, 0);
  429. intel_finish_page_flip_plane(dev, 0);
  430. }
  431. if (de_iir & DE_PLANEB_FLIP_DONE_IVB) {
  432. intel_prepare_page_flip(dev, 1);
  433. intel_finish_page_flip_plane(dev, 1);
  434. }
  435. if (de_iir & DE_PIPEA_VBLANK_IVB)
  436. drm_handle_vblank(dev, 0);
  437. if (de_iir & DE_PIPEB_VBLANK_IVB)
  438. drm_handle_vblank(dev, 1);
  439. /* check event from PCH */
  440. if (de_iir & DE_PCH_EVENT_IVB) {
  441. if (pch_iir & SDE_HOTPLUG_MASK_CPT)
  442. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  443. pch_irq_handler(dev);
  444. }
  445. if (pm_iir & GEN6_PM_DEFERRED_EVENTS) {
  446. unsigned long flags;
  447. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  448. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  449. dev_priv->pm_iir |= pm_iir;
  450. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  451. POSTING_READ(GEN6_PMIMR);
  452. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  453. queue_work(dev_priv->wq, &dev_priv->rps_work);
  454. }
  455. /* should clear PCH hotplug event before clear CPU irq */
  456. I915_WRITE(SDEIIR, pch_iir);
  457. I915_WRITE(GTIIR, gt_iir);
  458. I915_WRITE(DEIIR, de_iir);
  459. I915_WRITE(GEN6_PMIIR, pm_iir);
  460. done:
  461. I915_WRITE(DEIER, de_ier);
  462. POSTING_READ(DEIER);
  463. return ret;
  464. }
  465. static irqreturn_t ironlake_irq_handler(DRM_IRQ_ARGS)
  466. {
  467. struct drm_device *dev = (struct drm_device *) arg;
  468. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  469. int ret = IRQ_NONE;
  470. u32 de_iir, gt_iir, de_ier, pch_iir, pm_iir;
  471. u32 hotplug_mask;
  472. struct drm_i915_master_private *master_priv;
  473. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  474. atomic_inc(&dev_priv->irq_received);
  475. if (IS_GEN6(dev))
  476. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  477. /* disable master interrupt before clearing iir */
  478. de_ier = I915_READ(DEIER);
  479. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  480. POSTING_READ(DEIER);
  481. de_iir = I915_READ(DEIIR);
  482. gt_iir = I915_READ(GTIIR);
  483. pch_iir = I915_READ(SDEIIR);
  484. pm_iir = I915_READ(GEN6_PMIIR);
  485. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0 &&
  486. (!IS_GEN6(dev) || pm_iir == 0))
  487. goto done;
  488. if (HAS_PCH_CPT(dev))
  489. hotplug_mask = SDE_HOTPLUG_MASK_CPT;
  490. else
  491. hotplug_mask = SDE_HOTPLUG_MASK;
  492. ret = IRQ_HANDLED;
  493. if (dev->primary->master) {
  494. master_priv = dev->primary->master->driver_priv;
  495. if (master_priv->sarea_priv)
  496. master_priv->sarea_priv->last_dispatch =
  497. READ_BREADCRUMB(dev_priv);
  498. }
  499. if (gt_iir & (GT_USER_INTERRUPT | GT_PIPE_NOTIFY))
  500. notify_ring(dev, &dev_priv->ring[RCS]);
  501. if (gt_iir & bsd_usr_interrupt)
  502. notify_ring(dev, &dev_priv->ring[VCS]);
  503. if (gt_iir & GT_BLT_USER_INTERRUPT)
  504. notify_ring(dev, &dev_priv->ring[BCS]);
  505. if (de_iir & DE_GSE)
  506. intel_opregion_gse_intr(dev);
  507. if (de_iir & DE_PLANEA_FLIP_DONE) {
  508. intel_prepare_page_flip(dev, 0);
  509. intel_finish_page_flip_plane(dev, 0);
  510. }
  511. if (de_iir & DE_PLANEB_FLIP_DONE) {
  512. intel_prepare_page_flip(dev, 1);
  513. intel_finish_page_flip_plane(dev, 1);
  514. }
  515. if (de_iir & DE_PIPEA_VBLANK)
  516. drm_handle_vblank(dev, 0);
  517. if (de_iir & DE_PIPEB_VBLANK)
  518. drm_handle_vblank(dev, 1);
  519. /* check event from PCH */
  520. if (de_iir & DE_PCH_EVENT) {
  521. if (pch_iir & hotplug_mask)
  522. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  523. pch_irq_handler(dev);
  524. }
  525. if (de_iir & DE_PCU_EVENT) {
  526. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  527. i915_handle_rps_change(dev);
  528. }
  529. if (IS_GEN6(dev) && pm_iir & GEN6_PM_DEFERRED_EVENTS) {
  530. /*
  531. * IIR bits should never already be set because IMR should
  532. * prevent an interrupt from being shown in IIR. The warning
  533. * displays a case where we've unsafely cleared
  534. * dev_priv->pm_iir. Although missing an interrupt of the same
  535. * type is not a problem, it displays a problem in the logic.
  536. *
  537. * The mask bit in IMR is cleared by rps_work.
  538. */
  539. unsigned long flags;
  540. spin_lock_irqsave(&dev_priv->rps_lock, flags);
  541. WARN(dev_priv->pm_iir & pm_iir, "Missed a PM interrupt\n");
  542. dev_priv->pm_iir |= pm_iir;
  543. I915_WRITE(GEN6_PMIMR, dev_priv->pm_iir);
  544. POSTING_READ(GEN6_PMIMR);
  545. spin_unlock_irqrestore(&dev_priv->rps_lock, flags);
  546. queue_work(dev_priv->wq, &dev_priv->rps_work);
  547. }
  548. /* should clear PCH hotplug event before clear CPU irq */
  549. I915_WRITE(SDEIIR, pch_iir);
  550. I915_WRITE(GTIIR, gt_iir);
  551. I915_WRITE(DEIIR, de_iir);
  552. I915_WRITE(GEN6_PMIIR, pm_iir);
  553. done:
  554. I915_WRITE(DEIER, de_ier);
  555. POSTING_READ(DEIER);
  556. return ret;
  557. }
  558. /**
  559. * i915_error_work_func - do process context error handling work
  560. * @work: work struct
  561. *
  562. * Fire an error uevent so userspace can see that a hang or error
  563. * was detected.
  564. */
  565. static void i915_error_work_func(struct work_struct *work)
  566. {
  567. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  568. error_work);
  569. struct drm_device *dev = dev_priv->dev;
  570. char *error_event[] = { "ERROR=1", NULL };
  571. char *reset_event[] = { "RESET=1", NULL };
  572. char *reset_done_event[] = { "ERROR=0", NULL };
  573. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  574. if (atomic_read(&dev_priv->mm.wedged)) {
  575. DRM_DEBUG_DRIVER("resetting chip\n");
  576. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  577. if (!i915_reset(dev, GRDOM_RENDER)) {
  578. atomic_set(&dev_priv->mm.wedged, 0);
  579. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  580. }
  581. complete_all(&dev_priv->error_completion);
  582. }
  583. }
  584. #ifdef CONFIG_DEBUG_FS
  585. static struct drm_i915_error_object *
  586. i915_error_object_create(struct drm_i915_private *dev_priv,
  587. struct drm_i915_gem_object *src)
  588. {
  589. struct drm_i915_error_object *dst;
  590. int page, page_count;
  591. u32 reloc_offset;
  592. if (src == NULL || src->pages == NULL)
  593. return NULL;
  594. page_count = src->base.size / PAGE_SIZE;
  595. dst = kmalloc(sizeof(*dst) + page_count * sizeof(u32 *), GFP_ATOMIC);
  596. if (dst == NULL)
  597. return NULL;
  598. reloc_offset = src->gtt_offset;
  599. for (page = 0; page < page_count; page++) {
  600. unsigned long flags;
  601. void __iomem *s;
  602. void *d;
  603. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  604. if (d == NULL)
  605. goto unwind;
  606. local_irq_save(flags);
  607. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  608. reloc_offset);
  609. memcpy_fromio(d, s, PAGE_SIZE);
  610. io_mapping_unmap_atomic(s);
  611. local_irq_restore(flags);
  612. dst->pages[page] = d;
  613. reloc_offset += PAGE_SIZE;
  614. }
  615. dst->page_count = page_count;
  616. dst->gtt_offset = src->gtt_offset;
  617. return dst;
  618. unwind:
  619. while (page--)
  620. kfree(dst->pages[page]);
  621. kfree(dst);
  622. return NULL;
  623. }
  624. static void
  625. i915_error_object_free(struct drm_i915_error_object *obj)
  626. {
  627. int page;
  628. if (obj == NULL)
  629. return;
  630. for (page = 0; page < obj->page_count; page++)
  631. kfree(obj->pages[page]);
  632. kfree(obj);
  633. }
  634. static void
  635. i915_error_state_free(struct drm_device *dev,
  636. struct drm_i915_error_state *error)
  637. {
  638. int i;
  639. for (i = 0; i < ARRAY_SIZE(error->batchbuffer); i++)
  640. i915_error_object_free(error->batchbuffer[i]);
  641. for (i = 0; i < ARRAY_SIZE(error->ringbuffer); i++)
  642. i915_error_object_free(error->ringbuffer[i]);
  643. kfree(error->active_bo);
  644. kfree(error->overlay);
  645. kfree(error);
  646. }
  647. static u32 capture_bo_list(struct drm_i915_error_buffer *err,
  648. int count,
  649. struct list_head *head)
  650. {
  651. struct drm_i915_gem_object *obj;
  652. int i = 0;
  653. list_for_each_entry(obj, head, mm_list) {
  654. err->size = obj->base.size;
  655. err->name = obj->base.name;
  656. err->seqno = obj->last_rendering_seqno;
  657. err->gtt_offset = obj->gtt_offset;
  658. err->read_domains = obj->base.read_domains;
  659. err->write_domain = obj->base.write_domain;
  660. err->fence_reg = obj->fence_reg;
  661. err->pinned = 0;
  662. if (obj->pin_count > 0)
  663. err->pinned = 1;
  664. if (obj->user_pin_count > 0)
  665. err->pinned = -1;
  666. err->tiling = obj->tiling_mode;
  667. err->dirty = obj->dirty;
  668. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  669. err->ring = obj->ring ? obj->ring->id : 0;
  670. err->cache_level = obj->cache_level;
  671. if (++i == count)
  672. break;
  673. err++;
  674. }
  675. return i;
  676. }
  677. static void i915_gem_record_fences(struct drm_device *dev,
  678. struct drm_i915_error_state *error)
  679. {
  680. struct drm_i915_private *dev_priv = dev->dev_private;
  681. int i;
  682. /* Fences */
  683. switch (INTEL_INFO(dev)->gen) {
  684. case 7:
  685. case 6:
  686. for (i = 0; i < 16; i++)
  687. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  688. break;
  689. case 5:
  690. case 4:
  691. for (i = 0; i < 16; i++)
  692. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  693. break;
  694. case 3:
  695. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  696. for (i = 0; i < 8; i++)
  697. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  698. case 2:
  699. for (i = 0; i < 8; i++)
  700. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  701. break;
  702. }
  703. }
  704. static struct drm_i915_error_object *
  705. i915_error_first_batchbuffer(struct drm_i915_private *dev_priv,
  706. struct intel_ring_buffer *ring)
  707. {
  708. struct drm_i915_gem_object *obj;
  709. u32 seqno;
  710. if (!ring->get_seqno)
  711. return NULL;
  712. seqno = ring->get_seqno(ring);
  713. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list) {
  714. if (obj->ring != ring)
  715. continue;
  716. if (i915_seqno_passed(seqno, obj->last_rendering_seqno))
  717. continue;
  718. if ((obj->base.read_domains & I915_GEM_DOMAIN_COMMAND) == 0)
  719. continue;
  720. /* We need to copy these to an anonymous buffer as the simplest
  721. * method to avoid being overwritten by userspace.
  722. */
  723. return i915_error_object_create(dev_priv, obj);
  724. }
  725. return NULL;
  726. }
  727. /**
  728. * i915_capture_error_state - capture an error record for later analysis
  729. * @dev: drm device
  730. *
  731. * Should be called when an error is detected (either a hang or an error
  732. * interrupt) to capture error state from the time of the error. Fills
  733. * out a structure which becomes available in debugfs for user level tools
  734. * to pick up.
  735. */
  736. static void i915_capture_error_state(struct drm_device *dev)
  737. {
  738. struct drm_i915_private *dev_priv = dev->dev_private;
  739. struct drm_i915_gem_object *obj;
  740. struct drm_i915_error_state *error;
  741. unsigned long flags;
  742. int i, pipe;
  743. spin_lock_irqsave(&dev_priv->error_lock, flags);
  744. error = dev_priv->first_error;
  745. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  746. if (error)
  747. return;
  748. /* Account for pipe specific data like PIPE*STAT */
  749. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  750. if (!error) {
  751. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  752. return;
  753. }
  754. DRM_INFO("capturing error event; look for more information in /debug/dri/%d/i915_error_state\n",
  755. dev->primary->index);
  756. error->seqno = dev_priv->ring[RCS].get_seqno(&dev_priv->ring[RCS]);
  757. error->eir = I915_READ(EIR);
  758. error->pgtbl_er = I915_READ(PGTBL_ER);
  759. for_each_pipe(pipe)
  760. error->pipestat[pipe] = I915_READ(PIPESTAT(pipe));
  761. error->instpm = I915_READ(INSTPM);
  762. error->error = 0;
  763. if (INTEL_INFO(dev)->gen >= 6) {
  764. error->error = I915_READ(ERROR_GEN6);
  765. error->bcs_acthd = I915_READ(BCS_ACTHD);
  766. error->bcs_ipehr = I915_READ(BCS_IPEHR);
  767. error->bcs_ipeir = I915_READ(BCS_IPEIR);
  768. error->bcs_instdone = I915_READ(BCS_INSTDONE);
  769. error->bcs_seqno = 0;
  770. if (dev_priv->ring[BCS].get_seqno)
  771. error->bcs_seqno = dev_priv->ring[BCS].get_seqno(&dev_priv->ring[BCS]);
  772. error->vcs_acthd = I915_READ(VCS_ACTHD);
  773. error->vcs_ipehr = I915_READ(VCS_IPEHR);
  774. error->vcs_ipeir = I915_READ(VCS_IPEIR);
  775. error->vcs_instdone = I915_READ(VCS_INSTDONE);
  776. error->vcs_seqno = 0;
  777. if (dev_priv->ring[VCS].get_seqno)
  778. error->vcs_seqno = dev_priv->ring[VCS].get_seqno(&dev_priv->ring[VCS]);
  779. }
  780. if (INTEL_INFO(dev)->gen >= 4) {
  781. error->ipeir = I915_READ(IPEIR_I965);
  782. error->ipehr = I915_READ(IPEHR_I965);
  783. error->instdone = I915_READ(INSTDONE_I965);
  784. error->instps = I915_READ(INSTPS);
  785. error->instdone1 = I915_READ(INSTDONE1);
  786. error->acthd = I915_READ(ACTHD_I965);
  787. error->bbaddr = I915_READ64(BB_ADDR);
  788. } else {
  789. error->ipeir = I915_READ(IPEIR);
  790. error->ipehr = I915_READ(IPEHR);
  791. error->instdone = I915_READ(INSTDONE);
  792. error->acthd = I915_READ(ACTHD);
  793. error->bbaddr = 0;
  794. }
  795. i915_gem_record_fences(dev, error);
  796. /* Record the active batch and ring buffers */
  797. for (i = 0; i < I915_NUM_RINGS; i++) {
  798. error->batchbuffer[i] =
  799. i915_error_first_batchbuffer(dev_priv,
  800. &dev_priv->ring[i]);
  801. error->ringbuffer[i] =
  802. i915_error_object_create(dev_priv,
  803. dev_priv->ring[i].obj);
  804. }
  805. /* Record buffers on the active and pinned lists. */
  806. error->active_bo = NULL;
  807. error->pinned_bo = NULL;
  808. i = 0;
  809. list_for_each_entry(obj, &dev_priv->mm.active_list, mm_list)
  810. i++;
  811. error->active_bo_count = i;
  812. list_for_each_entry(obj, &dev_priv->mm.pinned_list, mm_list)
  813. i++;
  814. error->pinned_bo_count = i - error->active_bo_count;
  815. error->active_bo = NULL;
  816. error->pinned_bo = NULL;
  817. if (i) {
  818. error->active_bo = kmalloc(sizeof(*error->active_bo)*i,
  819. GFP_ATOMIC);
  820. if (error->active_bo)
  821. error->pinned_bo =
  822. error->active_bo + error->active_bo_count;
  823. }
  824. if (error->active_bo)
  825. error->active_bo_count =
  826. capture_bo_list(error->active_bo,
  827. error->active_bo_count,
  828. &dev_priv->mm.active_list);
  829. if (error->pinned_bo)
  830. error->pinned_bo_count =
  831. capture_bo_list(error->pinned_bo,
  832. error->pinned_bo_count,
  833. &dev_priv->mm.pinned_list);
  834. do_gettimeofday(&error->time);
  835. error->overlay = intel_overlay_capture_error_state(dev);
  836. error->display = intel_display_capture_error_state(dev);
  837. spin_lock_irqsave(&dev_priv->error_lock, flags);
  838. if (dev_priv->first_error == NULL) {
  839. dev_priv->first_error = error;
  840. error = NULL;
  841. }
  842. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  843. if (error)
  844. i915_error_state_free(dev, error);
  845. }
  846. void i915_destroy_error_state(struct drm_device *dev)
  847. {
  848. struct drm_i915_private *dev_priv = dev->dev_private;
  849. struct drm_i915_error_state *error;
  850. spin_lock(&dev_priv->error_lock);
  851. error = dev_priv->first_error;
  852. dev_priv->first_error = NULL;
  853. spin_unlock(&dev_priv->error_lock);
  854. if (error)
  855. i915_error_state_free(dev, error);
  856. }
  857. #else
  858. #define i915_capture_error_state(x)
  859. #endif
  860. static void i915_report_and_clear_eir(struct drm_device *dev)
  861. {
  862. struct drm_i915_private *dev_priv = dev->dev_private;
  863. u32 eir = I915_READ(EIR);
  864. int pipe;
  865. if (!eir)
  866. return;
  867. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  868. eir);
  869. if (IS_G4X(dev)) {
  870. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  871. u32 ipeir = I915_READ(IPEIR_I965);
  872. printk(KERN_ERR " IPEIR: 0x%08x\n",
  873. I915_READ(IPEIR_I965));
  874. printk(KERN_ERR " IPEHR: 0x%08x\n",
  875. I915_READ(IPEHR_I965));
  876. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  877. I915_READ(INSTDONE_I965));
  878. printk(KERN_ERR " INSTPS: 0x%08x\n",
  879. I915_READ(INSTPS));
  880. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  881. I915_READ(INSTDONE1));
  882. printk(KERN_ERR " ACTHD: 0x%08x\n",
  883. I915_READ(ACTHD_I965));
  884. I915_WRITE(IPEIR_I965, ipeir);
  885. POSTING_READ(IPEIR_I965);
  886. }
  887. if (eir & GM45_ERROR_PAGE_TABLE) {
  888. u32 pgtbl_err = I915_READ(PGTBL_ER);
  889. printk(KERN_ERR "page table error\n");
  890. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  891. pgtbl_err);
  892. I915_WRITE(PGTBL_ER, pgtbl_err);
  893. POSTING_READ(PGTBL_ER);
  894. }
  895. }
  896. if (!IS_GEN2(dev)) {
  897. if (eir & I915_ERROR_PAGE_TABLE) {
  898. u32 pgtbl_err = I915_READ(PGTBL_ER);
  899. printk(KERN_ERR "page table error\n");
  900. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  901. pgtbl_err);
  902. I915_WRITE(PGTBL_ER, pgtbl_err);
  903. POSTING_READ(PGTBL_ER);
  904. }
  905. }
  906. if (eir & I915_ERROR_MEMORY_REFRESH) {
  907. printk(KERN_ERR "memory refresh error:\n");
  908. for_each_pipe(pipe)
  909. printk(KERN_ERR "pipe %c stat: 0x%08x\n",
  910. pipe_name(pipe), I915_READ(PIPESTAT(pipe)));
  911. /* pipestat has already been acked */
  912. }
  913. if (eir & I915_ERROR_INSTRUCTION) {
  914. printk(KERN_ERR "instruction error\n");
  915. printk(KERN_ERR " INSTPM: 0x%08x\n",
  916. I915_READ(INSTPM));
  917. if (INTEL_INFO(dev)->gen < 4) {
  918. u32 ipeir = I915_READ(IPEIR);
  919. printk(KERN_ERR " IPEIR: 0x%08x\n",
  920. I915_READ(IPEIR));
  921. printk(KERN_ERR " IPEHR: 0x%08x\n",
  922. I915_READ(IPEHR));
  923. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  924. I915_READ(INSTDONE));
  925. printk(KERN_ERR " ACTHD: 0x%08x\n",
  926. I915_READ(ACTHD));
  927. I915_WRITE(IPEIR, ipeir);
  928. POSTING_READ(IPEIR);
  929. } else {
  930. u32 ipeir = I915_READ(IPEIR_I965);
  931. printk(KERN_ERR " IPEIR: 0x%08x\n",
  932. I915_READ(IPEIR_I965));
  933. printk(KERN_ERR " IPEHR: 0x%08x\n",
  934. I915_READ(IPEHR_I965));
  935. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  936. I915_READ(INSTDONE_I965));
  937. printk(KERN_ERR " INSTPS: 0x%08x\n",
  938. I915_READ(INSTPS));
  939. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  940. I915_READ(INSTDONE1));
  941. printk(KERN_ERR " ACTHD: 0x%08x\n",
  942. I915_READ(ACTHD_I965));
  943. I915_WRITE(IPEIR_I965, ipeir);
  944. POSTING_READ(IPEIR_I965);
  945. }
  946. }
  947. I915_WRITE(EIR, eir);
  948. POSTING_READ(EIR);
  949. eir = I915_READ(EIR);
  950. if (eir) {
  951. /*
  952. * some errors might have become stuck,
  953. * mask them.
  954. */
  955. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  956. I915_WRITE(EMR, I915_READ(EMR) | eir);
  957. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  958. }
  959. }
  960. /**
  961. * i915_handle_error - handle an error interrupt
  962. * @dev: drm device
  963. *
  964. * Do some basic checking of regsiter state at error interrupt time and
  965. * dump it to the syslog. Also call i915_capture_error_state() to make
  966. * sure we get a record and make it available in debugfs. Fire a uevent
  967. * so userspace knows something bad happened (should trigger collection
  968. * of a ring dump etc.).
  969. */
  970. void i915_handle_error(struct drm_device *dev, bool wedged)
  971. {
  972. struct drm_i915_private *dev_priv = dev->dev_private;
  973. i915_capture_error_state(dev);
  974. i915_report_and_clear_eir(dev);
  975. if (wedged) {
  976. INIT_COMPLETION(dev_priv->error_completion);
  977. atomic_set(&dev_priv->mm.wedged, 1);
  978. /*
  979. * Wakeup waiting processes so they don't hang
  980. */
  981. wake_up_all(&dev_priv->ring[RCS].irq_queue);
  982. if (HAS_BSD(dev))
  983. wake_up_all(&dev_priv->ring[VCS].irq_queue);
  984. if (HAS_BLT(dev))
  985. wake_up_all(&dev_priv->ring[BCS].irq_queue);
  986. }
  987. queue_work(dev_priv->wq, &dev_priv->error_work);
  988. }
  989. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  990. {
  991. drm_i915_private_t *dev_priv = dev->dev_private;
  992. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  993. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  994. struct drm_i915_gem_object *obj;
  995. struct intel_unpin_work *work;
  996. unsigned long flags;
  997. bool stall_detected;
  998. /* Ignore early vblank irqs */
  999. if (intel_crtc == NULL)
  1000. return;
  1001. spin_lock_irqsave(&dev->event_lock, flags);
  1002. work = intel_crtc->unpin_work;
  1003. if (work == NULL || work->pending || !work->enable_stall_check) {
  1004. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  1005. spin_unlock_irqrestore(&dev->event_lock, flags);
  1006. return;
  1007. }
  1008. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  1009. obj = work->pending_flip_obj;
  1010. if (INTEL_INFO(dev)->gen >= 4) {
  1011. int dspsurf = DSPSURF(intel_crtc->plane);
  1012. stall_detected = I915_READ(dspsurf) == obj->gtt_offset;
  1013. } else {
  1014. int dspaddr = DSPADDR(intel_crtc->plane);
  1015. stall_detected = I915_READ(dspaddr) == (obj->gtt_offset +
  1016. crtc->y * crtc->fb->pitches[0] +
  1017. crtc->x * crtc->fb->bits_per_pixel/8);
  1018. }
  1019. spin_unlock_irqrestore(&dev->event_lock, flags);
  1020. if (stall_detected) {
  1021. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  1022. intel_prepare_page_flip(dev, intel_crtc->plane);
  1023. }
  1024. }
  1025. static irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  1026. {
  1027. struct drm_device *dev = (struct drm_device *) arg;
  1028. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1029. struct drm_i915_master_private *master_priv;
  1030. u32 iir, new_iir;
  1031. u32 pipe_stats[I915_MAX_PIPES];
  1032. u32 vblank_status;
  1033. int vblank = 0;
  1034. unsigned long irqflags;
  1035. int irq_received;
  1036. int ret = IRQ_NONE, pipe;
  1037. bool blc_event = false;
  1038. atomic_inc(&dev_priv->irq_received);
  1039. iir = I915_READ(IIR);
  1040. if (INTEL_INFO(dev)->gen >= 4)
  1041. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  1042. else
  1043. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  1044. for (;;) {
  1045. irq_received = iir != 0;
  1046. /* Can't rely on pipestat interrupt bit in iir as it might
  1047. * have been cleared after the pipestat interrupt was received.
  1048. * It doesn't set the bit in iir again, but it still produces
  1049. * interrupts (for non-MSI).
  1050. */
  1051. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1052. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  1053. i915_handle_error(dev, false);
  1054. for_each_pipe(pipe) {
  1055. int reg = PIPESTAT(pipe);
  1056. pipe_stats[pipe] = I915_READ(reg);
  1057. /*
  1058. * Clear the PIPE*STAT regs before the IIR
  1059. */
  1060. if (pipe_stats[pipe] & 0x8000ffff) {
  1061. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1062. DRM_DEBUG_DRIVER("pipe %c underrun\n",
  1063. pipe_name(pipe));
  1064. I915_WRITE(reg, pipe_stats[pipe]);
  1065. irq_received = 1;
  1066. }
  1067. }
  1068. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1069. if (!irq_received)
  1070. break;
  1071. ret = IRQ_HANDLED;
  1072. /* Consume port. Then clear IIR or we'll miss events */
  1073. if ((I915_HAS_HOTPLUG(dev)) &&
  1074. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  1075. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  1076. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  1077. hotplug_status);
  1078. if (hotplug_status & dev_priv->hotplug_supported_mask)
  1079. queue_work(dev_priv->wq,
  1080. &dev_priv->hotplug_work);
  1081. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1082. I915_READ(PORT_HOTPLUG_STAT);
  1083. }
  1084. I915_WRITE(IIR, iir);
  1085. new_iir = I915_READ(IIR); /* Flush posted writes */
  1086. if (dev->primary->master) {
  1087. master_priv = dev->primary->master->driver_priv;
  1088. if (master_priv->sarea_priv)
  1089. master_priv->sarea_priv->last_dispatch =
  1090. READ_BREADCRUMB(dev_priv);
  1091. }
  1092. if (iir & I915_USER_INTERRUPT)
  1093. notify_ring(dev, &dev_priv->ring[RCS]);
  1094. if (iir & I915_BSD_USER_INTERRUPT)
  1095. notify_ring(dev, &dev_priv->ring[VCS]);
  1096. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  1097. intel_prepare_page_flip(dev, 0);
  1098. if (dev_priv->flip_pending_is_done)
  1099. intel_finish_page_flip_plane(dev, 0);
  1100. }
  1101. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  1102. intel_prepare_page_flip(dev, 1);
  1103. if (dev_priv->flip_pending_is_done)
  1104. intel_finish_page_flip_plane(dev, 1);
  1105. }
  1106. for_each_pipe(pipe) {
  1107. if (pipe_stats[pipe] & vblank_status &&
  1108. drm_handle_vblank(dev, pipe)) {
  1109. vblank++;
  1110. if (!dev_priv->flip_pending_is_done) {
  1111. i915_pageflip_stall_check(dev, pipe);
  1112. intel_finish_page_flip(dev, pipe);
  1113. }
  1114. }
  1115. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1116. blc_event = true;
  1117. }
  1118. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1119. intel_opregion_asle_intr(dev);
  1120. /* With MSI, interrupts are only generated when iir
  1121. * transitions from zero to nonzero. If another bit got
  1122. * set while we were handling the existing iir bits, then
  1123. * we would never get another interrupt.
  1124. *
  1125. * This is fine on non-MSI as well, as if we hit this path
  1126. * we avoid exiting the interrupt handler only to generate
  1127. * another one.
  1128. *
  1129. * Note that for MSI this could cause a stray interrupt report
  1130. * if an interrupt landed in the time between writing IIR and
  1131. * the posting read. This should be rare enough to never
  1132. * trigger the 99% of 100,000 interrupts test for disabling
  1133. * stray interrupts.
  1134. */
  1135. iir = new_iir;
  1136. }
  1137. return ret;
  1138. }
  1139. static int i915_emit_irq(struct drm_device * dev)
  1140. {
  1141. drm_i915_private_t *dev_priv = dev->dev_private;
  1142. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1143. i915_kernel_lost_context(dev);
  1144. DRM_DEBUG_DRIVER("\n");
  1145. dev_priv->counter++;
  1146. if (dev_priv->counter > 0x7FFFFFFFUL)
  1147. dev_priv->counter = 1;
  1148. if (master_priv->sarea_priv)
  1149. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  1150. if (BEGIN_LP_RING(4) == 0) {
  1151. OUT_RING(MI_STORE_DWORD_INDEX);
  1152. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  1153. OUT_RING(dev_priv->counter);
  1154. OUT_RING(MI_USER_INTERRUPT);
  1155. ADVANCE_LP_RING();
  1156. }
  1157. return dev_priv->counter;
  1158. }
  1159. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  1160. {
  1161. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1162. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  1163. int ret = 0;
  1164. struct intel_ring_buffer *ring = LP_RING(dev_priv);
  1165. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  1166. READ_BREADCRUMB(dev_priv));
  1167. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  1168. if (master_priv->sarea_priv)
  1169. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  1170. return 0;
  1171. }
  1172. if (master_priv->sarea_priv)
  1173. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  1174. if (ring->irq_get(ring)) {
  1175. DRM_WAIT_ON(ret, ring->irq_queue, 3 * DRM_HZ,
  1176. READ_BREADCRUMB(dev_priv) >= irq_nr);
  1177. ring->irq_put(ring);
  1178. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  1179. ret = -EBUSY;
  1180. if (ret == -EBUSY) {
  1181. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  1182. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  1183. }
  1184. return ret;
  1185. }
  1186. /* Needs the lock as it touches the ring.
  1187. */
  1188. int i915_irq_emit(struct drm_device *dev, void *data,
  1189. struct drm_file *file_priv)
  1190. {
  1191. drm_i915_private_t *dev_priv = dev->dev_private;
  1192. drm_i915_irq_emit_t *emit = data;
  1193. int result;
  1194. if (!dev_priv || !LP_RING(dev_priv)->virtual_start) {
  1195. DRM_ERROR("called with no initialization\n");
  1196. return -EINVAL;
  1197. }
  1198. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  1199. mutex_lock(&dev->struct_mutex);
  1200. result = i915_emit_irq(dev);
  1201. mutex_unlock(&dev->struct_mutex);
  1202. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  1203. DRM_ERROR("copy_to_user\n");
  1204. return -EFAULT;
  1205. }
  1206. return 0;
  1207. }
  1208. /* Doesn't need the hardware lock.
  1209. */
  1210. int i915_irq_wait(struct drm_device *dev, void *data,
  1211. struct drm_file *file_priv)
  1212. {
  1213. drm_i915_private_t *dev_priv = dev->dev_private;
  1214. drm_i915_irq_wait_t *irqwait = data;
  1215. if (!dev_priv) {
  1216. DRM_ERROR("called with no initialization\n");
  1217. return -EINVAL;
  1218. }
  1219. return i915_wait_irq(dev, irqwait->irq_seq);
  1220. }
  1221. /* Called from drm generic code, passed 'crtc' which
  1222. * we use as a pipe index
  1223. */
  1224. static int i915_enable_vblank(struct drm_device *dev, int pipe)
  1225. {
  1226. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1227. unsigned long irqflags;
  1228. if (!i915_pipe_enabled(dev, pipe))
  1229. return -EINVAL;
  1230. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1231. if (INTEL_INFO(dev)->gen >= 4)
  1232. i915_enable_pipestat(dev_priv, pipe,
  1233. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1234. else
  1235. i915_enable_pipestat(dev_priv, pipe,
  1236. PIPE_VBLANK_INTERRUPT_ENABLE);
  1237. /* maintain vblank delivery even in deep C-states */
  1238. if (dev_priv->info->gen == 3)
  1239. I915_WRITE(INSTPM, INSTPM_AGPBUSY_DIS << 16);
  1240. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1241. return 0;
  1242. }
  1243. static int ironlake_enable_vblank(struct drm_device *dev, int pipe)
  1244. {
  1245. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1246. unsigned long irqflags;
  1247. if (!i915_pipe_enabled(dev, pipe))
  1248. return -EINVAL;
  1249. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1250. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1251. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1252. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1253. return 0;
  1254. }
  1255. static int ivybridge_enable_vblank(struct drm_device *dev, int pipe)
  1256. {
  1257. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1258. unsigned long irqflags;
  1259. if (!i915_pipe_enabled(dev, pipe))
  1260. return -EINVAL;
  1261. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1262. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1263. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1264. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1265. return 0;
  1266. }
  1267. /* Called from drm generic code, passed 'crtc' which
  1268. * we use as a pipe index
  1269. */
  1270. static void i915_disable_vblank(struct drm_device *dev, int pipe)
  1271. {
  1272. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1273. unsigned long irqflags;
  1274. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1275. if (dev_priv->info->gen == 3)
  1276. I915_WRITE(INSTPM,
  1277. INSTPM_AGPBUSY_DIS << 16 | INSTPM_AGPBUSY_DIS);
  1278. i915_disable_pipestat(dev_priv, pipe,
  1279. PIPE_VBLANK_INTERRUPT_ENABLE |
  1280. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1281. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1282. }
  1283. static void ironlake_disable_vblank(struct drm_device *dev, int pipe)
  1284. {
  1285. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1286. unsigned long irqflags;
  1287. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1288. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1289. DE_PIPEA_VBLANK : DE_PIPEB_VBLANK);
  1290. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1291. }
  1292. static void ivybridge_disable_vblank(struct drm_device *dev, int pipe)
  1293. {
  1294. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1295. unsigned long irqflags;
  1296. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  1297. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1298. DE_PIPEA_VBLANK_IVB : DE_PIPEB_VBLANK_IVB);
  1299. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  1300. }
  1301. /* Set the vblank monitor pipe
  1302. */
  1303. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1304. struct drm_file *file_priv)
  1305. {
  1306. drm_i915_private_t *dev_priv = dev->dev_private;
  1307. if (!dev_priv) {
  1308. DRM_ERROR("called with no initialization\n");
  1309. return -EINVAL;
  1310. }
  1311. return 0;
  1312. }
  1313. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1314. struct drm_file *file_priv)
  1315. {
  1316. drm_i915_private_t *dev_priv = dev->dev_private;
  1317. drm_i915_vblank_pipe_t *pipe = data;
  1318. if (!dev_priv) {
  1319. DRM_ERROR("called with no initialization\n");
  1320. return -EINVAL;
  1321. }
  1322. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1323. return 0;
  1324. }
  1325. /**
  1326. * Schedule buffer swap at given vertical blank.
  1327. */
  1328. int i915_vblank_swap(struct drm_device *dev, void *data,
  1329. struct drm_file *file_priv)
  1330. {
  1331. /* The delayed swap mechanism was fundamentally racy, and has been
  1332. * removed. The model was that the client requested a delayed flip/swap
  1333. * from the kernel, then waited for vblank before continuing to perform
  1334. * rendering. The problem was that the kernel might wake the client
  1335. * up before it dispatched the vblank swap (since the lock has to be
  1336. * held while touching the ringbuffer), in which case the client would
  1337. * clear and start the next frame before the swap occurred, and
  1338. * flicker would occur in addition to likely missing the vblank.
  1339. *
  1340. * In the absence of this ioctl, userland falls back to a correct path
  1341. * of waiting for a vblank, then dispatching the swap on its own.
  1342. * Context switching to userland and back is plenty fast enough for
  1343. * meeting the requirements of vblank swapping.
  1344. */
  1345. return -EINVAL;
  1346. }
  1347. static u32
  1348. ring_last_seqno(struct intel_ring_buffer *ring)
  1349. {
  1350. return list_entry(ring->request_list.prev,
  1351. struct drm_i915_gem_request, list)->seqno;
  1352. }
  1353. static bool i915_hangcheck_ring_idle(struct intel_ring_buffer *ring, bool *err)
  1354. {
  1355. if (list_empty(&ring->request_list) ||
  1356. i915_seqno_passed(ring->get_seqno(ring), ring_last_seqno(ring))) {
  1357. /* Issue a wake-up to catch stuck h/w. */
  1358. if (ring->waiting_seqno && waitqueue_active(&ring->irq_queue)) {
  1359. DRM_ERROR("Hangcheck timer elapsed... %s idle [waiting on %d, at %d], missed IRQ?\n",
  1360. ring->name,
  1361. ring->waiting_seqno,
  1362. ring->get_seqno(ring));
  1363. wake_up_all(&ring->irq_queue);
  1364. *err = true;
  1365. }
  1366. return true;
  1367. }
  1368. return false;
  1369. }
  1370. static bool kick_ring(struct intel_ring_buffer *ring)
  1371. {
  1372. struct drm_device *dev = ring->dev;
  1373. struct drm_i915_private *dev_priv = dev->dev_private;
  1374. u32 tmp = I915_READ_CTL(ring);
  1375. if (tmp & RING_WAIT) {
  1376. DRM_ERROR("Kicking stuck wait on %s\n",
  1377. ring->name);
  1378. I915_WRITE_CTL(ring, tmp);
  1379. return true;
  1380. }
  1381. if (IS_GEN6(dev) &&
  1382. (tmp & RING_WAIT_SEMAPHORE)) {
  1383. DRM_ERROR("Kicking stuck semaphore on %s\n",
  1384. ring->name);
  1385. I915_WRITE_CTL(ring, tmp);
  1386. return true;
  1387. }
  1388. return false;
  1389. }
  1390. /**
  1391. * This is called when the chip hasn't reported back with completed
  1392. * batchbuffers in a long time. The first time this is called we simply record
  1393. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1394. * again, we assume the chip is wedged and try to fix it.
  1395. */
  1396. void i915_hangcheck_elapsed(unsigned long data)
  1397. {
  1398. struct drm_device *dev = (struct drm_device *)data;
  1399. drm_i915_private_t *dev_priv = dev->dev_private;
  1400. uint32_t acthd, instdone, instdone1, acthd_bsd, acthd_blt;
  1401. bool err = false;
  1402. if (!i915_enable_hangcheck)
  1403. return;
  1404. /* If all work is done then ACTHD clearly hasn't advanced. */
  1405. if (i915_hangcheck_ring_idle(&dev_priv->ring[RCS], &err) &&
  1406. i915_hangcheck_ring_idle(&dev_priv->ring[VCS], &err) &&
  1407. i915_hangcheck_ring_idle(&dev_priv->ring[BCS], &err)) {
  1408. dev_priv->hangcheck_count = 0;
  1409. if (err)
  1410. goto repeat;
  1411. return;
  1412. }
  1413. if (INTEL_INFO(dev)->gen < 4) {
  1414. instdone = I915_READ(INSTDONE);
  1415. instdone1 = 0;
  1416. } else {
  1417. instdone = I915_READ(INSTDONE_I965);
  1418. instdone1 = I915_READ(INSTDONE1);
  1419. }
  1420. acthd = intel_ring_get_active_head(&dev_priv->ring[RCS]);
  1421. acthd_bsd = HAS_BSD(dev) ?
  1422. intel_ring_get_active_head(&dev_priv->ring[VCS]) : 0;
  1423. acthd_blt = HAS_BLT(dev) ?
  1424. intel_ring_get_active_head(&dev_priv->ring[BCS]) : 0;
  1425. if (dev_priv->last_acthd == acthd &&
  1426. dev_priv->last_acthd_bsd == acthd_bsd &&
  1427. dev_priv->last_acthd_blt == acthd_blt &&
  1428. dev_priv->last_instdone == instdone &&
  1429. dev_priv->last_instdone1 == instdone1) {
  1430. if (dev_priv->hangcheck_count++ > 1) {
  1431. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1432. if (!IS_GEN2(dev)) {
  1433. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1434. * If so we can simply poke the RB_WAIT bit
  1435. * and break the hang. This should work on
  1436. * all but the second generation chipsets.
  1437. */
  1438. if (kick_ring(&dev_priv->ring[RCS]))
  1439. goto repeat;
  1440. if (HAS_BSD(dev) &&
  1441. kick_ring(&dev_priv->ring[VCS]))
  1442. goto repeat;
  1443. if (HAS_BLT(dev) &&
  1444. kick_ring(&dev_priv->ring[BCS]))
  1445. goto repeat;
  1446. }
  1447. i915_handle_error(dev, true);
  1448. return;
  1449. }
  1450. } else {
  1451. dev_priv->hangcheck_count = 0;
  1452. dev_priv->last_acthd = acthd;
  1453. dev_priv->last_acthd_bsd = acthd_bsd;
  1454. dev_priv->last_acthd_blt = acthd_blt;
  1455. dev_priv->last_instdone = instdone;
  1456. dev_priv->last_instdone1 = instdone1;
  1457. }
  1458. repeat:
  1459. /* Reset timer case chip hangs without another request being added */
  1460. mod_timer(&dev_priv->hangcheck_timer,
  1461. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1462. }
  1463. /* drm_dma.h hooks
  1464. */
  1465. static void ironlake_irq_preinstall(struct drm_device *dev)
  1466. {
  1467. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1468. atomic_set(&dev_priv->irq_received, 0);
  1469. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1470. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1471. if (IS_GEN6(dev) || IS_IVYBRIDGE(dev))
  1472. INIT_WORK(&dev_priv->rps_work, gen6_pm_rps_work);
  1473. I915_WRITE(HWSTAM, 0xeffe);
  1474. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  1475. /* Workaround stalls observed on Sandy Bridge GPUs by
  1476. * making the blitter command streamer generate a
  1477. * write to the Hardware Status Page for
  1478. * MI_USER_INTERRUPT. This appears to serialize the
  1479. * previous seqno write out before the interrupt
  1480. * happens.
  1481. */
  1482. I915_WRITE(GEN6_BLITTER_HWSTAM, ~GEN6_BLITTER_USER_INTERRUPT);
  1483. I915_WRITE(GEN6_BSD_HWSTAM, ~GEN6_BSD_USER_INTERRUPT);
  1484. }
  1485. /* XXX hotplug from PCH */
  1486. I915_WRITE(DEIMR, 0xffffffff);
  1487. I915_WRITE(DEIER, 0x0);
  1488. POSTING_READ(DEIER);
  1489. /* and GT */
  1490. I915_WRITE(GTIMR, 0xffffffff);
  1491. I915_WRITE(GTIER, 0x0);
  1492. POSTING_READ(GTIER);
  1493. /* south display irq */
  1494. I915_WRITE(SDEIMR, 0xffffffff);
  1495. I915_WRITE(SDEIER, 0x0);
  1496. POSTING_READ(SDEIER);
  1497. }
  1498. /*
  1499. * Enable digital hotplug on the PCH, and configure the DP short pulse
  1500. * duration to 2ms (which is the minimum in the Display Port spec)
  1501. *
  1502. * This register is the same on all known PCH chips.
  1503. */
  1504. static void ironlake_enable_pch_hotplug(struct drm_device *dev)
  1505. {
  1506. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1507. u32 hotplug;
  1508. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  1509. hotplug &= ~(PORTD_PULSE_DURATION_MASK|PORTC_PULSE_DURATION_MASK|PORTB_PULSE_DURATION_MASK);
  1510. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  1511. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  1512. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  1513. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  1514. }
  1515. static int ironlake_irq_postinstall(struct drm_device *dev)
  1516. {
  1517. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1518. /* enable kind of interrupts always enabled */
  1519. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1520. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1521. u32 render_irqs;
  1522. u32 hotplug_mask;
  1523. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1524. if (HAS_BSD(dev))
  1525. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1526. if (HAS_BLT(dev))
  1527. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1528. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1529. dev_priv->irq_mask = ~display_mask;
  1530. /* should always can generate irq */
  1531. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1532. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1533. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK);
  1534. POSTING_READ(DEIER);
  1535. dev_priv->gt_irq_mask = ~0;
  1536. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1537. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1538. if (IS_GEN6(dev))
  1539. render_irqs =
  1540. GT_USER_INTERRUPT |
  1541. GT_GEN6_BSD_USER_INTERRUPT |
  1542. GT_BLT_USER_INTERRUPT;
  1543. else
  1544. render_irqs =
  1545. GT_USER_INTERRUPT |
  1546. GT_PIPE_NOTIFY |
  1547. GT_BSD_USER_INTERRUPT;
  1548. I915_WRITE(GTIER, render_irqs);
  1549. POSTING_READ(GTIER);
  1550. if (HAS_PCH_CPT(dev)) {
  1551. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1552. SDE_PORTB_HOTPLUG_CPT |
  1553. SDE_PORTC_HOTPLUG_CPT |
  1554. SDE_PORTD_HOTPLUG_CPT);
  1555. } else {
  1556. hotplug_mask = (SDE_CRT_HOTPLUG |
  1557. SDE_PORTB_HOTPLUG |
  1558. SDE_PORTC_HOTPLUG |
  1559. SDE_PORTD_HOTPLUG |
  1560. SDE_AUX_MASK);
  1561. }
  1562. dev_priv->pch_irq_mask = ~hotplug_mask;
  1563. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1564. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1565. I915_WRITE(SDEIER, hotplug_mask);
  1566. POSTING_READ(SDEIER);
  1567. ironlake_enable_pch_hotplug(dev);
  1568. if (IS_IRONLAKE_M(dev)) {
  1569. /* Clear & enable PCU event interrupts */
  1570. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1571. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1572. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1573. }
  1574. return 0;
  1575. }
  1576. static int ivybridge_irq_postinstall(struct drm_device *dev)
  1577. {
  1578. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1579. /* enable kind of interrupts always enabled */
  1580. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  1581. DE_PCH_EVENT_IVB | DE_PLANEA_FLIP_DONE_IVB |
  1582. DE_PLANEB_FLIP_DONE_IVB;
  1583. u32 render_irqs;
  1584. u32 hotplug_mask;
  1585. DRM_INIT_WAITQUEUE(&dev_priv->ring[RCS].irq_queue);
  1586. if (HAS_BSD(dev))
  1587. DRM_INIT_WAITQUEUE(&dev_priv->ring[VCS].irq_queue);
  1588. if (HAS_BLT(dev))
  1589. DRM_INIT_WAITQUEUE(&dev_priv->ring[BCS].irq_queue);
  1590. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1591. dev_priv->irq_mask = ~display_mask;
  1592. /* should always can generate irq */
  1593. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1594. I915_WRITE(DEIMR, dev_priv->irq_mask);
  1595. I915_WRITE(DEIER, display_mask | DE_PIPEA_VBLANK_IVB |
  1596. DE_PIPEB_VBLANK_IVB);
  1597. POSTING_READ(DEIER);
  1598. dev_priv->gt_irq_mask = ~0;
  1599. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1600. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  1601. render_irqs = GT_USER_INTERRUPT | GT_GEN6_BSD_USER_INTERRUPT |
  1602. GT_BLT_USER_INTERRUPT;
  1603. I915_WRITE(GTIER, render_irqs);
  1604. POSTING_READ(GTIER);
  1605. hotplug_mask = (SDE_CRT_HOTPLUG_CPT |
  1606. SDE_PORTB_HOTPLUG_CPT |
  1607. SDE_PORTC_HOTPLUG_CPT |
  1608. SDE_PORTD_HOTPLUG_CPT);
  1609. dev_priv->pch_irq_mask = ~hotplug_mask;
  1610. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1611. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask);
  1612. I915_WRITE(SDEIER, hotplug_mask);
  1613. POSTING_READ(SDEIER);
  1614. ironlake_enable_pch_hotplug(dev);
  1615. return 0;
  1616. }
  1617. static void i915_driver_irq_preinstall(struct drm_device * dev)
  1618. {
  1619. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1620. int pipe;
  1621. atomic_set(&dev_priv->irq_received, 0);
  1622. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1623. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1624. if (I915_HAS_HOTPLUG(dev)) {
  1625. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1626. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1627. }
  1628. I915_WRITE(HWSTAM, 0xeffe);
  1629. for_each_pipe(pipe)
  1630. I915_WRITE(PIPESTAT(pipe), 0);
  1631. I915_WRITE(IMR, 0xffffffff);
  1632. I915_WRITE(IER, 0x0);
  1633. POSTING_READ(IER);
  1634. }
  1635. /*
  1636. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1637. * enabled correctly.
  1638. */
  1639. static int i915_driver_irq_postinstall(struct drm_device *dev)
  1640. {
  1641. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1642. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1643. u32 error_mask;
  1644. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1645. /* Unmask the interrupts that we always want on. */
  1646. dev_priv->irq_mask = ~I915_INTERRUPT_ENABLE_FIX;
  1647. dev_priv->pipestat[0] = 0;
  1648. dev_priv->pipestat[1] = 0;
  1649. if (I915_HAS_HOTPLUG(dev)) {
  1650. /* Enable in IER... */
  1651. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1652. /* and unmask in IMR */
  1653. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  1654. }
  1655. /*
  1656. * Enable some error detection, note the instruction error mask
  1657. * bit is reserved, so we leave it masked.
  1658. */
  1659. if (IS_G4X(dev)) {
  1660. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1661. GM45_ERROR_MEM_PRIV |
  1662. GM45_ERROR_CP_PRIV |
  1663. I915_ERROR_MEMORY_REFRESH);
  1664. } else {
  1665. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1666. I915_ERROR_MEMORY_REFRESH);
  1667. }
  1668. I915_WRITE(EMR, error_mask);
  1669. I915_WRITE(IMR, dev_priv->irq_mask);
  1670. I915_WRITE(IER, enable_mask);
  1671. POSTING_READ(IER);
  1672. if (I915_HAS_HOTPLUG(dev)) {
  1673. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1674. /* Note HDMI and DP share bits */
  1675. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1676. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1677. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1678. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1679. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1680. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1681. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1682. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1683. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1684. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1685. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1686. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1687. /* Programming the CRT detection parameters tends
  1688. to generate a spurious hotplug event about three
  1689. seconds later. So just do it once.
  1690. */
  1691. if (IS_G4X(dev))
  1692. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1693. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1694. }
  1695. /* Ignore TV since it's buggy */
  1696. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1697. }
  1698. intel_opregion_enable_asle(dev);
  1699. return 0;
  1700. }
  1701. static void ironlake_irq_uninstall(struct drm_device *dev)
  1702. {
  1703. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1704. if (!dev_priv)
  1705. return;
  1706. dev_priv->vblank_pipe = 0;
  1707. I915_WRITE(HWSTAM, 0xffffffff);
  1708. I915_WRITE(DEIMR, 0xffffffff);
  1709. I915_WRITE(DEIER, 0x0);
  1710. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1711. I915_WRITE(GTIMR, 0xffffffff);
  1712. I915_WRITE(GTIER, 0x0);
  1713. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1714. I915_WRITE(SDEIMR, 0xffffffff);
  1715. I915_WRITE(SDEIER, 0x0);
  1716. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1717. }
  1718. static void i915_driver_irq_uninstall(struct drm_device * dev)
  1719. {
  1720. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1721. int pipe;
  1722. if (!dev_priv)
  1723. return;
  1724. dev_priv->vblank_pipe = 0;
  1725. if (I915_HAS_HOTPLUG(dev)) {
  1726. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1727. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1728. }
  1729. I915_WRITE(HWSTAM, 0xffffffff);
  1730. for_each_pipe(pipe)
  1731. I915_WRITE(PIPESTAT(pipe), 0);
  1732. I915_WRITE(IMR, 0xffffffff);
  1733. I915_WRITE(IER, 0x0);
  1734. for_each_pipe(pipe)
  1735. I915_WRITE(PIPESTAT(pipe),
  1736. I915_READ(PIPESTAT(pipe)) & 0x8000ffff);
  1737. I915_WRITE(IIR, I915_READ(IIR));
  1738. }
  1739. void intel_irq_init(struct drm_device *dev)
  1740. {
  1741. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  1742. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  1743. if (IS_G4X(dev) || IS_GEN5(dev) || IS_GEN6(dev) || IS_IVYBRIDGE(dev)) {
  1744. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  1745. dev->driver->get_vblank_counter = gm45_get_vblank_counter;
  1746. }
  1747. if (drm_core_check_feature(dev, DRIVER_MODESET))
  1748. dev->driver->get_vblank_timestamp = i915_get_vblank_timestamp;
  1749. else
  1750. dev->driver->get_vblank_timestamp = NULL;
  1751. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  1752. if (IS_IVYBRIDGE(dev)) {
  1753. /* Share pre & uninstall handlers with ILK/SNB */
  1754. dev->driver->irq_handler = ivybridge_irq_handler;
  1755. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  1756. dev->driver->irq_postinstall = ivybridge_irq_postinstall;
  1757. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  1758. dev->driver->enable_vblank = ivybridge_enable_vblank;
  1759. dev->driver->disable_vblank = ivybridge_disable_vblank;
  1760. } else if (HAS_PCH_SPLIT(dev)) {
  1761. dev->driver->irq_handler = ironlake_irq_handler;
  1762. dev->driver->irq_preinstall = ironlake_irq_preinstall;
  1763. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  1764. dev->driver->irq_uninstall = ironlake_irq_uninstall;
  1765. dev->driver->enable_vblank = ironlake_enable_vblank;
  1766. dev->driver->disable_vblank = ironlake_disable_vblank;
  1767. } else {
  1768. dev->driver->irq_preinstall = i915_driver_irq_preinstall;
  1769. dev->driver->irq_postinstall = i915_driver_irq_postinstall;
  1770. dev->driver->irq_uninstall = i915_driver_irq_uninstall;
  1771. dev->driver->irq_handler = i915_driver_irq_handler;
  1772. dev->driver->enable_vblank = i915_enable_vblank;
  1773. dev->driver->disable_vblank = i915_disable_vblank;
  1774. }
  1775. }