pm34xx.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935
  1. /*
  2. * OMAP3 Power Management Routines
  3. *
  4. * Copyright (C) 2006-2008 Nokia Corporation
  5. * Tony Lindgren <tony@atomide.com>
  6. * Jouni Hogander
  7. *
  8. * Copyright (C) 2007 Texas Instruments, Inc.
  9. * Rajendra Nayak <rnayak@ti.com>
  10. *
  11. * Copyright (C) 2005 Texas Instruments, Inc.
  12. * Richard Woodruff <r-woodruff2@ti.com>
  13. *
  14. * Based on pm.c for omap1
  15. *
  16. * This program is free software; you can redistribute it and/or modify
  17. * it under the terms of the GNU General Public License version 2 as
  18. * published by the Free Software Foundation.
  19. */
  20. #include <linux/pm.h>
  21. #include <linux/suspend.h>
  22. #include <linux/interrupt.h>
  23. #include <linux/module.h>
  24. #include <linux/list.h>
  25. #include <linux/err.h>
  26. #include <linux/gpio.h>
  27. #include <linux/clk.h>
  28. #include <linux/delay.h>
  29. #include <linux/slab.h>
  30. #include <linux/console.h>
  31. #include <trace/events/power.h>
  32. #include <asm/suspend.h>
  33. #include <plat/sram.h>
  34. #include "clockdomain.h"
  35. #include "powerdomain.h"
  36. #include <plat/serial.h>
  37. #include <plat/sdrc.h>
  38. #include <plat/prcm.h>
  39. #include <plat/gpmc.h>
  40. #include <plat/dma.h>
  41. #include "cm2xxx_3xxx.h"
  42. #include "cm-regbits-34xx.h"
  43. #include "prm-regbits-34xx.h"
  44. #include "prm2xxx_3xxx.h"
  45. #include "pm.h"
  46. #include "sdrc.h"
  47. #include "control.h"
  48. #ifdef CONFIG_SUSPEND
  49. static suspend_state_t suspend_state = PM_SUSPEND_ON;
  50. static inline bool is_suspending(void)
  51. {
  52. return (suspend_state != PM_SUSPEND_ON) && console_suspend_enabled;
  53. }
  54. #else
  55. static inline bool is_suspending(void)
  56. {
  57. return false;
  58. }
  59. #endif
  60. /* pm34xx errata defined in pm.h */
  61. u16 pm34xx_errata;
  62. struct power_state {
  63. struct powerdomain *pwrdm;
  64. u32 next_state;
  65. #ifdef CONFIG_SUSPEND
  66. u32 saved_state;
  67. #endif
  68. struct list_head node;
  69. };
  70. static LIST_HEAD(pwrst_list);
  71. static int (*_omap_save_secure_sram)(u32 *addr);
  72. void (*omap3_do_wfi_sram)(void);
  73. static struct powerdomain *mpu_pwrdm, *neon_pwrdm;
  74. static struct powerdomain *core_pwrdm, *per_pwrdm;
  75. static struct powerdomain *cam_pwrdm;
  76. static inline void omap3_per_save_context(void)
  77. {
  78. omap_gpio_save_context();
  79. }
  80. static inline void omap3_per_restore_context(void)
  81. {
  82. omap_gpio_restore_context();
  83. }
  84. static void omap3_enable_io_chain(void)
  85. {
  86. int timeout = 0;
  87. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  88. PM_WKEN);
  89. /* Do a readback to assure write has been done */
  90. omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN);
  91. while (!(omap2_prm_read_mod_reg(WKUP_MOD, PM_WKEN) &
  92. OMAP3430_ST_IO_CHAIN_MASK)) {
  93. timeout++;
  94. if (timeout > 1000) {
  95. pr_err("Wake up daisy chain activation failed.\n");
  96. return;
  97. }
  98. omap2_prm_set_mod_reg_bits(OMAP3430_ST_IO_CHAIN_MASK,
  99. WKUP_MOD, PM_WKEN);
  100. }
  101. }
  102. static void omap3_disable_io_chain(void)
  103. {
  104. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_CHAIN_MASK, WKUP_MOD,
  105. PM_WKEN);
  106. }
  107. static void omap3_core_save_context(void)
  108. {
  109. omap3_ctrl_save_padconf();
  110. /*
  111. * Force write last pad into memory, as this can fail in some
  112. * cases according to errata 1.157, 1.185
  113. */
  114. omap_ctrl_writel(omap_ctrl_readl(OMAP343X_PADCONF_ETK_D14),
  115. OMAP343X_CONTROL_MEM_WKUP + 0x2a0);
  116. /* Save the Interrupt controller context */
  117. omap_intc_save_context();
  118. /* Save the GPMC context */
  119. omap3_gpmc_save_context();
  120. /* Save the system control module context, padconf already save above*/
  121. omap3_control_save_context();
  122. omap_dma_global_context_save();
  123. }
  124. static void omap3_core_restore_context(void)
  125. {
  126. /* Restore the control module context, padconf restored by h/w */
  127. omap3_control_restore_context();
  128. /* Restore the GPMC context */
  129. omap3_gpmc_restore_context();
  130. /* Restore the interrupt controller context */
  131. omap_intc_restore_context();
  132. omap_dma_global_context_restore();
  133. }
  134. /*
  135. * FIXME: This function should be called before entering off-mode after
  136. * OMAP3 secure services have been accessed. Currently it is only called
  137. * once during boot sequence, but this works as we are not using secure
  138. * services.
  139. */
  140. static void omap3_save_secure_ram_context(void)
  141. {
  142. u32 ret;
  143. int mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  144. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  145. /*
  146. * MPU next state must be set to POWER_ON temporarily,
  147. * otherwise the WFI executed inside the ROM code
  148. * will hang the system.
  149. */
  150. pwrdm_set_next_pwrst(mpu_pwrdm, PWRDM_POWER_ON);
  151. ret = _omap_save_secure_sram((u32 *)
  152. __pa(omap3_secure_ram_storage));
  153. pwrdm_set_next_pwrst(mpu_pwrdm, mpu_next_state);
  154. /* Following is for error tracking, it should not happen */
  155. if (ret) {
  156. printk(KERN_ERR "save_secure_sram() returns %08x\n",
  157. ret);
  158. while (1)
  159. ;
  160. }
  161. }
  162. }
  163. /*
  164. * PRCM Interrupt Handler Helper Function
  165. *
  166. * The purpose of this function is to clear any wake-up events latched
  167. * in the PRCM PM_WKST_x registers. It is possible that a wake-up event
  168. * may occur whilst attempting to clear a PM_WKST_x register and thus
  169. * set another bit in this register. A while loop is used to ensure
  170. * that any peripheral wake-up events occurring while attempting to
  171. * clear the PM_WKST_x are detected and cleared.
  172. */
  173. static int prcm_clear_mod_irqs(s16 module, u8 regs, u32 ignore_bits)
  174. {
  175. u32 wkst, fclk, iclk, clken;
  176. u16 wkst_off = (regs == 3) ? OMAP3430ES2_PM_WKST3 : PM_WKST1;
  177. u16 fclk_off = (regs == 3) ? OMAP3430ES2_CM_FCLKEN3 : CM_FCLKEN1;
  178. u16 iclk_off = (regs == 3) ? CM_ICLKEN3 : CM_ICLKEN1;
  179. u16 grpsel_off = (regs == 3) ?
  180. OMAP3430ES2_PM_MPUGRPSEL3 : OMAP3430_PM_MPUGRPSEL;
  181. int c = 0;
  182. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  183. wkst &= omap2_prm_read_mod_reg(module, grpsel_off);
  184. wkst &= ~ignore_bits;
  185. if (wkst) {
  186. iclk = omap2_cm_read_mod_reg(module, iclk_off);
  187. fclk = omap2_cm_read_mod_reg(module, fclk_off);
  188. while (wkst) {
  189. clken = wkst;
  190. omap2_cm_set_mod_reg_bits(clken, module, iclk_off);
  191. /*
  192. * For USBHOST, we don't know whether HOST1 or
  193. * HOST2 woke us up, so enable both f-clocks
  194. */
  195. if (module == OMAP3430ES2_USBHOST_MOD)
  196. clken |= 1 << OMAP3430ES2_EN_USBHOST2_SHIFT;
  197. omap2_cm_set_mod_reg_bits(clken, module, fclk_off);
  198. omap2_prm_write_mod_reg(wkst, module, wkst_off);
  199. wkst = omap2_prm_read_mod_reg(module, wkst_off);
  200. wkst &= ~ignore_bits;
  201. c++;
  202. }
  203. omap2_cm_write_mod_reg(iclk, module, iclk_off);
  204. omap2_cm_write_mod_reg(fclk, module, fclk_off);
  205. }
  206. return c;
  207. }
  208. static irqreturn_t _prcm_int_handle_io(int irq, void *unused)
  209. {
  210. int c;
  211. c = prcm_clear_mod_irqs(WKUP_MOD, 1,
  212. ~(OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK));
  213. return c ? IRQ_HANDLED : IRQ_NONE;
  214. }
  215. static irqreturn_t _prcm_int_handle_wakeup(int irq, void *unused)
  216. {
  217. int c;
  218. /*
  219. * Clear all except ST_IO and ST_IO_CHAIN for wkup module,
  220. * these are handled in a separate handler to avoid acking
  221. * IO events before parsing in mux code
  222. */
  223. c = prcm_clear_mod_irqs(WKUP_MOD, 1,
  224. OMAP3430_ST_IO_MASK | OMAP3430_ST_IO_CHAIN_MASK);
  225. c += prcm_clear_mod_irqs(CORE_MOD, 1, 0);
  226. c += prcm_clear_mod_irqs(OMAP3430_PER_MOD, 1, 0);
  227. if (omap_rev() > OMAP3430_REV_ES1_0) {
  228. c += prcm_clear_mod_irqs(CORE_MOD, 3, 0);
  229. c += prcm_clear_mod_irqs(OMAP3430ES2_USBHOST_MOD, 1, 0);
  230. }
  231. return c ? IRQ_HANDLED : IRQ_NONE;
  232. }
  233. static void omap34xx_save_context(u32 *save)
  234. {
  235. u32 val;
  236. /* Read Auxiliary Control Register */
  237. asm("mrc p15, 0, %0, c1, c0, 1" : "=r" (val));
  238. *save++ = 1;
  239. *save++ = val;
  240. /* Read L2 AUX ctrl register */
  241. asm("mrc p15, 1, %0, c9, c0, 2" : "=r" (val));
  242. *save++ = 1;
  243. *save++ = val;
  244. }
  245. static int omap34xx_do_sram_idle(unsigned long save_state)
  246. {
  247. omap34xx_cpu_suspend(save_state);
  248. return 0;
  249. }
  250. void omap_sram_idle(void)
  251. {
  252. /* Variable to tell what needs to be saved and restored
  253. * in omap_sram_idle*/
  254. /* save_state = 0 => Nothing to save and restored */
  255. /* save_state = 1 => Only L1 and logic lost */
  256. /* save_state = 2 => Only L2 lost */
  257. /* save_state = 3 => L1, L2 and logic lost */
  258. int save_state = 0;
  259. int mpu_next_state = PWRDM_POWER_ON;
  260. int per_next_state = PWRDM_POWER_ON;
  261. int core_next_state = PWRDM_POWER_ON;
  262. int per_going_off;
  263. int core_prev_state, per_prev_state;
  264. u32 sdrc_pwr = 0;
  265. pwrdm_clear_all_prev_pwrst(mpu_pwrdm);
  266. pwrdm_clear_all_prev_pwrst(neon_pwrdm);
  267. pwrdm_clear_all_prev_pwrst(core_pwrdm);
  268. pwrdm_clear_all_prev_pwrst(per_pwrdm);
  269. mpu_next_state = pwrdm_read_next_pwrst(mpu_pwrdm);
  270. switch (mpu_next_state) {
  271. case PWRDM_POWER_ON:
  272. case PWRDM_POWER_RET:
  273. /* No need to save context */
  274. save_state = 0;
  275. break;
  276. case PWRDM_POWER_OFF:
  277. save_state = 3;
  278. break;
  279. default:
  280. /* Invalid state */
  281. printk(KERN_ERR "Invalid mpu state in sram_idle\n");
  282. return;
  283. }
  284. /* NEON control */
  285. if (pwrdm_read_pwrst(neon_pwrdm) == PWRDM_POWER_ON)
  286. pwrdm_set_next_pwrst(neon_pwrdm, mpu_next_state);
  287. /* Enable IO-PAD and IO-CHAIN wakeups */
  288. per_next_state = pwrdm_read_next_pwrst(per_pwrdm);
  289. core_next_state = pwrdm_read_next_pwrst(core_pwrdm);
  290. if (omap3_has_io_wakeup() &&
  291. (per_next_state < PWRDM_POWER_ON ||
  292. core_next_state < PWRDM_POWER_ON)) {
  293. omap2_prm_set_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD, PM_WKEN);
  294. if (omap3_has_io_chain_ctrl())
  295. omap3_enable_io_chain();
  296. }
  297. /* Block console output in case it is on one of the OMAP UARTs */
  298. if (!is_suspending())
  299. if (per_next_state < PWRDM_POWER_ON ||
  300. core_next_state < PWRDM_POWER_ON)
  301. if (!console_trylock())
  302. goto console_still_active;
  303. pwrdm_pre_transition();
  304. /* PER */
  305. if (per_next_state < PWRDM_POWER_ON) {
  306. per_going_off = (per_next_state == PWRDM_POWER_OFF) ? 1 : 0;
  307. omap_uart_prepare_idle(2);
  308. omap_uart_prepare_idle(3);
  309. omap2_gpio_prepare_for_idle(per_going_off);
  310. if (per_next_state == PWRDM_POWER_OFF)
  311. omap3_per_save_context();
  312. }
  313. /* CORE */
  314. if (core_next_state < PWRDM_POWER_ON) {
  315. omap_uart_prepare_idle(0);
  316. omap_uart_prepare_idle(1);
  317. if (core_next_state == PWRDM_POWER_OFF) {
  318. omap3_core_save_context();
  319. omap3_cm_save_context();
  320. }
  321. }
  322. omap3_intc_prepare_idle();
  323. /*
  324. * On EMU/HS devices ROM code restores a SRDC value
  325. * from scratchpad which has automatic self refresh on timeout
  326. * of AUTO_CNT = 1 enabled. This takes care of erratum ID i443.
  327. * Hence store/restore the SDRC_POWER register here.
  328. */
  329. if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
  330. (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
  331. omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
  332. core_next_state == PWRDM_POWER_OFF)
  333. sdrc_pwr = sdrc_read_reg(SDRC_POWER);
  334. /*
  335. * omap3_arm_context is the location where some ARM context
  336. * get saved. The rest is placed on the stack, and restored
  337. * from there before resuming.
  338. */
  339. if (save_state)
  340. omap34xx_save_context(omap3_arm_context);
  341. if (save_state == 1 || save_state == 3)
  342. cpu_suspend(save_state, omap34xx_do_sram_idle);
  343. else
  344. omap34xx_do_sram_idle(save_state);
  345. /* Restore normal SDRC POWER settings */
  346. if (cpu_is_omap3430() && omap_rev() >= OMAP3430_REV_ES3_0 &&
  347. (omap_type() == OMAP2_DEVICE_TYPE_EMU ||
  348. omap_type() == OMAP2_DEVICE_TYPE_SEC) &&
  349. core_next_state == PWRDM_POWER_OFF)
  350. sdrc_write_reg(sdrc_pwr, SDRC_POWER);
  351. /* CORE */
  352. if (core_next_state < PWRDM_POWER_ON) {
  353. core_prev_state = pwrdm_read_prev_pwrst(core_pwrdm);
  354. if (core_prev_state == PWRDM_POWER_OFF) {
  355. omap3_core_restore_context();
  356. omap3_cm_restore_context();
  357. omap3_sram_restore_context();
  358. omap2_sms_restore_context();
  359. }
  360. omap_uart_resume_idle(0);
  361. omap_uart_resume_idle(1);
  362. if (core_next_state == PWRDM_POWER_OFF)
  363. omap2_prm_clear_mod_reg_bits(OMAP3430_AUTO_OFF_MASK,
  364. OMAP3430_GR_MOD,
  365. OMAP3_PRM_VOLTCTRL_OFFSET);
  366. }
  367. omap3_intc_resume_idle();
  368. pwrdm_post_transition();
  369. /* PER */
  370. if (per_next_state < PWRDM_POWER_ON) {
  371. per_prev_state = pwrdm_read_prev_pwrst(per_pwrdm);
  372. omap2_gpio_resume_after_idle();
  373. if (per_prev_state == PWRDM_POWER_OFF)
  374. omap3_per_restore_context();
  375. omap_uart_resume_idle(2);
  376. omap_uart_resume_idle(3);
  377. }
  378. if (!is_suspending())
  379. console_unlock();
  380. console_still_active:
  381. /* Disable IO-PAD and IO-CHAIN wakeup */
  382. if (omap3_has_io_wakeup() &&
  383. (per_next_state < PWRDM_POWER_ON ||
  384. core_next_state < PWRDM_POWER_ON)) {
  385. omap2_prm_clear_mod_reg_bits(OMAP3430_EN_IO_MASK, WKUP_MOD,
  386. PM_WKEN);
  387. if (omap3_has_io_chain_ctrl())
  388. omap3_disable_io_chain();
  389. }
  390. clkdm_allow_idle(mpu_pwrdm->pwrdm_clkdms[0]);
  391. }
  392. int omap3_can_sleep(void)
  393. {
  394. if (!omap_uart_can_sleep())
  395. return 0;
  396. return 1;
  397. }
  398. static void omap3_pm_idle(void)
  399. {
  400. local_irq_disable();
  401. local_fiq_disable();
  402. if (!omap3_can_sleep())
  403. goto out;
  404. if (omap_irq_pending() || need_resched())
  405. goto out;
  406. trace_power_start(POWER_CSTATE, 1, smp_processor_id());
  407. trace_cpu_idle(1, smp_processor_id());
  408. omap_sram_idle();
  409. trace_power_end(smp_processor_id());
  410. trace_cpu_idle(PWR_EVENT_EXIT, smp_processor_id());
  411. out:
  412. local_fiq_enable();
  413. local_irq_enable();
  414. }
  415. #ifdef CONFIG_SUSPEND
  416. static int omap3_pm_suspend(void)
  417. {
  418. struct power_state *pwrst;
  419. int state, ret = 0;
  420. /* Read current next_pwrsts */
  421. list_for_each_entry(pwrst, &pwrst_list, node)
  422. pwrst->saved_state = pwrdm_read_next_pwrst(pwrst->pwrdm);
  423. /* Set ones wanted by suspend */
  424. list_for_each_entry(pwrst, &pwrst_list, node) {
  425. if (omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state))
  426. goto restore;
  427. if (pwrdm_clear_all_prev_pwrst(pwrst->pwrdm))
  428. goto restore;
  429. }
  430. omap_uart_prepare_suspend();
  431. omap3_intc_suspend();
  432. omap_sram_idle();
  433. restore:
  434. /* Restore next_pwrsts */
  435. list_for_each_entry(pwrst, &pwrst_list, node) {
  436. state = pwrdm_read_prev_pwrst(pwrst->pwrdm);
  437. if (state > pwrst->next_state) {
  438. printk(KERN_INFO "Powerdomain (%s) didn't enter "
  439. "target state %d\n",
  440. pwrst->pwrdm->name, pwrst->next_state);
  441. ret = -1;
  442. }
  443. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->saved_state);
  444. }
  445. if (ret)
  446. printk(KERN_ERR "Could not enter target state in pm_suspend\n");
  447. else
  448. printk(KERN_INFO "Successfully put all powerdomains "
  449. "to target state\n");
  450. return ret;
  451. }
  452. static int omap3_pm_enter(suspend_state_t unused)
  453. {
  454. int ret = 0;
  455. switch (suspend_state) {
  456. case PM_SUSPEND_STANDBY:
  457. case PM_SUSPEND_MEM:
  458. ret = omap3_pm_suspend();
  459. break;
  460. default:
  461. ret = -EINVAL;
  462. }
  463. return ret;
  464. }
  465. /* Hooks to enable / disable UART interrupts during suspend */
  466. static int omap3_pm_begin(suspend_state_t state)
  467. {
  468. disable_hlt();
  469. suspend_state = state;
  470. omap_uart_enable_irqs(0);
  471. omap_prcm_irq_prepare();
  472. return 0;
  473. }
  474. static void omap3_pm_end(void)
  475. {
  476. suspend_state = PM_SUSPEND_ON;
  477. omap_uart_enable_irqs(1);
  478. enable_hlt();
  479. return;
  480. }
  481. static void omap3_pm_finish(void)
  482. {
  483. omap_prcm_irq_complete();
  484. }
  485. static const struct platform_suspend_ops omap_pm_ops = {
  486. .begin = omap3_pm_begin,
  487. .end = omap3_pm_end,
  488. .enter = omap3_pm_enter,
  489. .finish = omap3_pm_finish,
  490. .valid = suspend_valid_only_mem,
  491. };
  492. #endif /* CONFIG_SUSPEND */
  493. /**
  494. * omap3_iva_idle(): ensure IVA is in idle so it can be put into
  495. * retention
  496. *
  497. * In cases where IVA2 is activated by bootcode, it may prevent
  498. * full-chip retention or off-mode because it is not idle. This
  499. * function forces the IVA2 into idle state so it can go
  500. * into retention/off and thus allow full-chip retention/off.
  501. *
  502. **/
  503. static void __init omap3_iva_idle(void)
  504. {
  505. /* ensure IVA2 clock is disabled */
  506. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  507. /* if no clock activity, nothing else to do */
  508. if (!(omap2_cm_read_mod_reg(OMAP3430_IVA2_MOD, OMAP3430_CM_CLKSTST) &
  509. OMAP3430_CLKACTIVITY_IVA2_MASK))
  510. return;
  511. /* Reset IVA2 */
  512. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  513. OMAP3430_RST2_IVA2_MASK |
  514. OMAP3430_RST3_IVA2_MASK,
  515. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  516. /* Enable IVA2 clock */
  517. omap2_cm_write_mod_reg(OMAP3430_CM_FCLKEN_IVA2_EN_IVA2_MASK,
  518. OMAP3430_IVA2_MOD, CM_FCLKEN);
  519. /* Set IVA2 boot mode to 'idle' */
  520. omap_ctrl_writel(OMAP3_IVA2_BOOTMOD_IDLE,
  521. OMAP343X_CONTROL_IVA2_BOOTMOD);
  522. /* Un-reset IVA2 */
  523. omap2_prm_write_mod_reg(0, OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  524. /* Disable IVA2 clock */
  525. omap2_cm_write_mod_reg(0, OMAP3430_IVA2_MOD, CM_FCLKEN);
  526. /* Reset IVA2 */
  527. omap2_prm_write_mod_reg(OMAP3430_RST1_IVA2_MASK |
  528. OMAP3430_RST2_IVA2_MASK |
  529. OMAP3430_RST3_IVA2_MASK,
  530. OMAP3430_IVA2_MOD, OMAP2_RM_RSTCTRL);
  531. }
  532. static void __init omap3_d2d_idle(void)
  533. {
  534. u16 mask, padconf;
  535. /* In a stand alone OMAP3430 where there is not a stacked
  536. * modem for the D2D Idle Ack and D2D MStandby must be pulled
  537. * high. S CONTROL_PADCONF_SAD2D_IDLEACK and
  538. * CONTROL_PADCONF_SAD2D_MSTDBY to have a pull up. */
  539. mask = (1 << 4) | (1 << 3); /* pull-up, enabled */
  540. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_MSTANDBY);
  541. padconf |= mask;
  542. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_MSTANDBY);
  543. padconf = omap_ctrl_readw(OMAP3_PADCONF_SAD2D_IDLEACK);
  544. padconf |= mask;
  545. omap_ctrl_writew(padconf, OMAP3_PADCONF_SAD2D_IDLEACK);
  546. /* reset modem */
  547. omap2_prm_write_mod_reg(OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RSTPWRON_MASK |
  548. OMAP3430_RM_RSTCTRL_CORE_MODEM_SW_RST_MASK,
  549. CORE_MOD, OMAP2_RM_RSTCTRL);
  550. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP2_RM_RSTCTRL);
  551. }
  552. static void __init prcm_setup_regs(void)
  553. {
  554. u32 omap3630_en_uart4_mask = cpu_is_omap3630() ?
  555. OMAP3630_EN_UART4_MASK : 0;
  556. u32 omap3630_grpsel_uart4_mask = cpu_is_omap3630() ?
  557. OMAP3630_GRPSEL_UART4_MASK : 0;
  558. /* XXX This should be handled by hwmod code or SCM init code */
  559. omap_ctrl_writel(OMAP3430_AUTOIDLE_MASK, OMAP2_CONTROL_SYSCONFIG);
  560. /*
  561. * Enable control of expternal oscillator through
  562. * sys_clkreq. In the long run clock framework should
  563. * take care of this.
  564. */
  565. omap2_prm_rmw_mod_reg_bits(OMAP_AUTOEXTCLKMODE_MASK,
  566. 1 << OMAP_AUTOEXTCLKMODE_SHIFT,
  567. OMAP3430_GR_MOD,
  568. OMAP3_PRM_CLKSRC_CTRL_OFFSET);
  569. /* setup wakup source */
  570. omap2_prm_write_mod_reg(OMAP3430_EN_IO_MASK | OMAP3430_EN_GPIO1_MASK |
  571. OMAP3430_EN_GPT1_MASK | OMAP3430_EN_GPT12_MASK,
  572. WKUP_MOD, PM_WKEN);
  573. /* No need to write EN_IO, that is always enabled */
  574. omap2_prm_write_mod_reg(OMAP3430_GRPSEL_GPIO1_MASK |
  575. OMAP3430_GRPSEL_GPT1_MASK |
  576. OMAP3430_GRPSEL_GPT12_MASK,
  577. WKUP_MOD, OMAP3430_PM_MPUGRPSEL);
  578. /* Enable PM_WKEN to support DSS LPR */
  579. omap2_prm_write_mod_reg(OMAP3430_PM_WKEN_DSS_EN_DSS_MASK,
  580. OMAP3430_DSS_MOD, PM_WKEN);
  581. /* Enable wakeups in PER */
  582. omap2_prm_write_mod_reg(omap3630_en_uart4_mask |
  583. OMAP3430_EN_GPIO2_MASK | OMAP3430_EN_GPIO3_MASK |
  584. OMAP3430_EN_GPIO4_MASK | OMAP3430_EN_GPIO5_MASK |
  585. OMAP3430_EN_GPIO6_MASK | OMAP3430_EN_UART3_MASK |
  586. OMAP3430_EN_MCBSP2_MASK | OMAP3430_EN_MCBSP3_MASK |
  587. OMAP3430_EN_MCBSP4_MASK,
  588. OMAP3430_PER_MOD, PM_WKEN);
  589. /* and allow them to wake up MPU */
  590. omap2_prm_write_mod_reg(omap3630_grpsel_uart4_mask |
  591. OMAP3430_GRPSEL_GPIO2_MASK |
  592. OMAP3430_GRPSEL_GPIO3_MASK |
  593. OMAP3430_GRPSEL_GPIO4_MASK |
  594. OMAP3430_GRPSEL_GPIO5_MASK |
  595. OMAP3430_GRPSEL_GPIO6_MASK |
  596. OMAP3430_GRPSEL_UART3_MASK |
  597. OMAP3430_GRPSEL_MCBSP2_MASK |
  598. OMAP3430_GRPSEL_MCBSP3_MASK |
  599. OMAP3430_GRPSEL_MCBSP4_MASK,
  600. OMAP3430_PER_MOD, OMAP3430_PM_MPUGRPSEL);
  601. /* Don't attach IVA interrupts */
  602. omap2_prm_write_mod_reg(0, WKUP_MOD, OMAP3430_PM_IVAGRPSEL);
  603. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430_PM_IVAGRPSEL1);
  604. omap2_prm_write_mod_reg(0, CORE_MOD, OMAP3430ES2_PM_IVAGRPSEL3);
  605. omap2_prm_write_mod_reg(0, OMAP3430_PER_MOD, OMAP3430_PM_IVAGRPSEL);
  606. /* Clear any pending 'reset' flags */
  607. omap2_prm_write_mod_reg(0xffffffff, MPU_MOD, OMAP2_RM_RSTST);
  608. omap2_prm_write_mod_reg(0xffffffff, CORE_MOD, OMAP2_RM_RSTST);
  609. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_PER_MOD, OMAP2_RM_RSTST);
  610. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_EMU_MOD, OMAP2_RM_RSTST);
  611. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_NEON_MOD, OMAP2_RM_RSTST);
  612. omap2_prm_write_mod_reg(0xffffffff, OMAP3430_DSS_MOD, OMAP2_RM_RSTST);
  613. omap2_prm_write_mod_reg(0xffffffff, OMAP3430ES2_USBHOST_MOD, OMAP2_RM_RSTST);
  614. /* Clear any pending PRCM interrupts */
  615. omap2_prm_write_mod_reg(0, OCP_MOD, OMAP3_PRM_IRQSTATUS_MPU_OFFSET);
  616. omap3_iva_idle();
  617. omap3_d2d_idle();
  618. }
  619. void omap3_pm_off_mode_enable(int enable)
  620. {
  621. struct power_state *pwrst;
  622. u32 state;
  623. if (enable)
  624. state = PWRDM_POWER_OFF;
  625. else
  626. state = PWRDM_POWER_RET;
  627. list_for_each_entry(pwrst, &pwrst_list, node) {
  628. if (IS_PM34XX_ERRATUM(PM_SDRC_WAKEUP_ERRATUM_i583) &&
  629. pwrst->pwrdm == core_pwrdm &&
  630. state == PWRDM_POWER_OFF) {
  631. pwrst->next_state = PWRDM_POWER_RET;
  632. pr_warn("%s: Core OFF disabled due to errata i583\n",
  633. __func__);
  634. } else {
  635. pwrst->next_state = state;
  636. }
  637. omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  638. }
  639. }
  640. int omap3_pm_get_suspend_state(struct powerdomain *pwrdm)
  641. {
  642. struct power_state *pwrst;
  643. list_for_each_entry(pwrst, &pwrst_list, node) {
  644. if (pwrst->pwrdm == pwrdm)
  645. return pwrst->next_state;
  646. }
  647. return -EINVAL;
  648. }
  649. int omap3_pm_set_suspend_state(struct powerdomain *pwrdm, int state)
  650. {
  651. struct power_state *pwrst;
  652. list_for_each_entry(pwrst, &pwrst_list, node) {
  653. if (pwrst->pwrdm == pwrdm) {
  654. pwrst->next_state = state;
  655. return 0;
  656. }
  657. }
  658. return -EINVAL;
  659. }
  660. static int __init pwrdms_setup(struct powerdomain *pwrdm, void *unused)
  661. {
  662. struct power_state *pwrst;
  663. if (!pwrdm->pwrsts)
  664. return 0;
  665. pwrst = kmalloc(sizeof(struct power_state), GFP_ATOMIC);
  666. if (!pwrst)
  667. return -ENOMEM;
  668. pwrst->pwrdm = pwrdm;
  669. pwrst->next_state = PWRDM_POWER_RET;
  670. list_add(&pwrst->node, &pwrst_list);
  671. if (pwrdm_has_hdwr_sar(pwrdm))
  672. pwrdm_enable_hdwr_sar(pwrdm);
  673. return omap_set_pwrdm_state(pwrst->pwrdm, pwrst->next_state);
  674. }
  675. /*
  676. * Enable hw supervised mode for all clockdomains if it's
  677. * supported. Initiate sleep transition for other clockdomains, if
  678. * they are not used
  679. */
  680. static int __init clkdms_setup(struct clockdomain *clkdm, void *unused)
  681. {
  682. if (clkdm->flags & CLKDM_CAN_ENABLE_AUTO)
  683. clkdm_allow_idle(clkdm);
  684. else if (clkdm->flags & CLKDM_CAN_FORCE_SLEEP &&
  685. atomic_read(&clkdm->usecount) == 0)
  686. clkdm_sleep(clkdm);
  687. return 0;
  688. }
  689. /*
  690. * Push functions to SRAM
  691. *
  692. * The minimum set of functions is pushed to SRAM for execution:
  693. * - omap3_do_wfi for erratum i581 WA,
  694. * - save_secure_ram_context for security extensions.
  695. */
  696. void omap_push_sram_idle(void)
  697. {
  698. omap3_do_wfi_sram = omap_sram_push(omap3_do_wfi, omap3_do_wfi_sz);
  699. if (omap_type() != OMAP2_DEVICE_TYPE_GP)
  700. _omap_save_secure_sram = omap_sram_push(save_secure_ram_context,
  701. save_secure_ram_context_sz);
  702. }
  703. static void __init pm_errata_configure(void)
  704. {
  705. if (cpu_is_omap3630()) {
  706. pm34xx_errata |= PM_RTA_ERRATUM_i608;
  707. /* Enable the l2 cache toggling in sleep logic */
  708. enable_omap3630_toggle_l2_on_restore();
  709. if (omap_rev() < OMAP3630_REV_ES1_2)
  710. pm34xx_errata |= PM_SDRC_WAKEUP_ERRATUM_i583;
  711. }
  712. }
  713. static int __init omap3_pm_init(void)
  714. {
  715. struct power_state *pwrst, *tmp;
  716. struct clockdomain *neon_clkdm, *per_clkdm, *mpu_clkdm, *core_clkdm;
  717. int ret;
  718. if (!cpu_is_omap34xx())
  719. return -ENODEV;
  720. if (!omap3_has_io_chain_ctrl())
  721. pr_warning("PM: no software I/O chain control; some wakeups may be lost\n");
  722. pm_errata_configure();
  723. /* XXX prcm_setup_regs needs to be before enabling hw
  724. * supervised mode for powerdomains */
  725. prcm_setup_regs();
  726. ret = request_irq(omap_prcm_event_to_irq("wkup"),
  727. _prcm_int_handle_wakeup, IRQF_NO_SUSPEND, "pm_wkup", NULL);
  728. if (ret) {
  729. pr_err("pm: Failed to request pm_wkup irq\n");
  730. goto err1;
  731. }
  732. /* IO interrupt is shared with mux code */
  733. ret = request_irq(omap_prcm_event_to_irq("io"),
  734. _prcm_int_handle_io, IRQF_SHARED | IRQF_NO_SUSPEND, "pm_io",
  735. omap3_pm_init);
  736. if (ret) {
  737. pr_err("pm: Failed to request pm_io irq\n");
  738. goto err1;
  739. }
  740. ret = pwrdm_for_each(pwrdms_setup, NULL);
  741. if (ret) {
  742. printk(KERN_ERR "Failed to setup powerdomains\n");
  743. goto err2;
  744. }
  745. (void) clkdm_for_each(clkdms_setup, NULL);
  746. mpu_pwrdm = pwrdm_lookup("mpu_pwrdm");
  747. if (mpu_pwrdm == NULL) {
  748. printk(KERN_ERR "Failed to get mpu_pwrdm\n");
  749. goto err2;
  750. }
  751. neon_pwrdm = pwrdm_lookup("neon_pwrdm");
  752. per_pwrdm = pwrdm_lookup("per_pwrdm");
  753. core_pwrdm = pwrdm_lookup("core_pwrdm");
  754. cam_pwrdm = pwrdm_lookup("cam_pwrdm");
  755. neon_clkdm = clkdm_lookup("neon_clkdm");
  756. mpu_clkdm = clkdm_lookup("mpu_clkdm");
  757. per_clkdm = clkdm_lookup("per_clkdm");
  758. core_clkdm = clkdm_lookup("core_clkdm");
  759. #ifdef CONFIG_SUSPEND
  760. suspend_set_ops(&omap_pm_ops);
  761. #endif /* CONFIG_SUSPEND */
  762. pm_idle = omap3_pm_idle;
  763. omap3_idle_init();
  764. /*
  765. * RTA is disabled during initialization as per erratum i608
  766. * it is safer to disable RTA by the bootloader, but we would like
  767. * to be doubly sure here and prevent any mishaps.
  768. */
  769. if (IS_PM34XX_ERRATUM(PM_RTA_ERRATUM_i608))
  770. omap3630_ctrl_disable_rta();
  771. clkdm_add_wkdep(neon_clkdm, mpu_clkdm);
  772. if (omap_type() != OMAP2_DEVICE_TYPE_GP) {
  773. omap3_secure_ram_storage =
  774. kmalloc(0x803F, GFP_KERNEL);
  775. if (!omap3_secure_ram_storage)
  776. printk(KERN_ERR "Memory allocation failed when"
  777. "allocating for secure sram context\n");
  778. local_irq_disable();
  779. local_fiq_disable();
  780. omap_dma_global_context_save();
  781. omap3_save_secure_ram_context();
  782. omap_dma_global_context_restore();
  783. local_irq_enable();
  784. local_fiq_enable();
  785. }
  786. omap3_save_scratchpad_contents();
  787. err1:
  788. return ret;
  789. err2:
  790. free_irq(INT_34XX_PRCM_MPU_IRQ, NULL);
  791. list_for_each_entry_safe(pwrst, tmp, &pwrst_list, node) {
  792. list_del(&pwrst->node);
  793. kfree(pwrst);
  794. }
  795. return ret;
  796. }
  797. late_initcall(omap3_pm_init);