rs600.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include "drmP.h"
  39. #include "radeon.h"
  40. #include "atom.h"
  41. #include "rs600d.h"
  42. #include "rs600_reg_safe.h"
  43. void rs600_gpu_init(struct radeon_device *rdev);
  44. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  45. int rs600_mc_init(struct radeon_device *rdev)
  46. {
  47. /* read back the MC value from the hw */
  48. int r;
  49. u32 tmp;
  50. /* Setup GPU memory space */
  51. tmp = RREG32_MC(R_000004_MC_FB_LOCATION);
  52. rdev->mc.vram_location = G_000004_MC_FB_START(tmp) << 16;
  53. rdev->mc.gtt_location = 0xffffffffUL;
  54. r = radeon_mc_setup(rdev);
  55. if (r)
  56. return r;
  57. return 0;
  58. }
  59. /*
  60. * GART.
  61. */
  62. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  63. {
  64. uint32_t tmp;
  65. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  66. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  67. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  68. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  69. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) & S_000100_INVALIDATE_L2_CACHE(1);
  70. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  71. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  72. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  73. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  74. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  75. }
  76. int rs600_gart_init(struct radeon_device *rdev)
  77. {
  78. int r;
  79. if (rdev->gart.table.vram.robj) {
  80. WARN(1, "RS600 GART already initialized.\n");
  81. return 0;
  82. }
  83. /* Initialize common gart structure */
  84. r = radeon_gart_init(rdev);
  85. if (r) {
  86. return r;
  87. }
  88. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  89. return radeon_gart_table_vram_alloc(rdev);
  90. }
  91. int rs600_gart_enable(struct radeon_device *rdev)
  92. {
  93. u32 tmp;
  94. int r, i;
  95. if (rdev->gart.table.vram.robj == NULL) {
  96. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  97. return -EINVAL;
  98. }
  99. r = radeon_gart_table_vram_pin(rdev);
  100. if (r)
  101. return r;
  102. /* Enable bus master */
  103. tmp = RREG32(R_00004C_BUS_CNTL) & C_00004C_BUS_MASTER_DIS;
  104. WREG32(R_00004C_BUS_CNTL, tmp);
  105. /* FIXME: setup default page */
  106. WREG32_MC(R_000100_MC_PT0_CNTL,
  107. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  108. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  109. for (i = 0; i < 19; i++) {
  110. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  111. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  112. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  113. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  114. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  115. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  116. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  117. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  118. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  119. }
  120. /* enable first context */
  121. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  122. S_000102_ENABLE_PAGE_TABLE(1) |
  123. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  124. /* disable all other contexts */
  125. for (i = 1; i < 8; i++)
  126. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  127. /* setup the page table */
  128. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  129. rdev->gart.table_addr);
  130. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  131. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  132. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  133. /* System context maps to VRAM space */
  134. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  135. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  136. /* enable page tables */
  137. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  138. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  139. tmp = RREG32_MC(R_000009_MC_CNTL1);
  140. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  141. rs600_gart_tlb_flush(rdev);
  142. rdev->gart.ready = true;
  143. return 0;
  144. }
  145. void rs600_gart_disable(struct radeon_device *rdev)
  146. {
  147. u32 tmp;
  148. int r;
  149. /* FIXME: disable out of gart access */
  150. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  151. tmp = RREG32_MC(R_000009_MC_CNTL1);
  152. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  153. if (rdev->gart.table.vram.robj) {
  154. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  155. if (r == 0) {
  156. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  157. radeon_bo_unpin(rdev->gart.table.vram.robj);
  158. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  159. }
  160. }
  161. }
  162. void rs600_gart_fini(struct radeon_device *rdev)
  163. {
  164. rs600_gart_disable(rdev);
  165. radeon_gart_table_vram_free(rdev);
  166. radeon_gart_fini(rdev);
  167. }
  168. #define R600_PTE_VALID (1 << 0)
  169. #define R600_PTE_SYSTEM (1 << 1)
  170. #define R600_PTE_SNOOPED (1 << 2)
  171. #define R600_PTE_READABLE (1 << 5)
  172. #define R600_PTE_WRITEABLE (1 << 6)
  173. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  174. {
  175. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  176. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  177. return -EINVAL;
  178. }
  179. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  180. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  181. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  182. writeq(addr, ((void __iomem *)ptr) + (i * 8));
  183. return 0;
  184. }
  185. int rs600_irq_set(struct radeon_device *rdev)
  186. {
  187. uint32_t tmp = 0;
  188. uint32_t mode_int = 0;
  189. if (rdev->irq.sw_int) {
  190. tmp |= S_000040_SW_INT_EN(1);
  191. }
  192. if (rdev->irq.crtc_vblank_int[0]) {
  193. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  194. }
  195. if (rdev->irq.crtc_vblank_int[1]) {
  196. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  197. }
  198. WREG32(R_000040_GEN_INT_CNTL, tmp);
  199. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  200. return 0;
  201. }
  202. static inline uint32_t rs600_irq_ack(struct radeon_device *rdev, u32 *r500_disp_int)
  203. {
  204. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  205. uint32_t irq_mask = ~C_000044_SW_INT;
  206. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  207. *r500_disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  208. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(*r500_disp_int)) {
  209. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  210. S_006534_D1MODE_VBLANK_ACK(1));
  211. }
  212. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(*r500_disp_int)) {
  213. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  214. S_006D34_D2MODE_VBLANK_ACK(1));
  215. }
  216. } else {
  217. *r500_disp_int = 0;
  218. }
  219. if (irqs) {
  220. WREG32(R_000044_GEN_INT_STATUS, irqs);
  221. }
  222. return irqs & irq_mask;
  223. }
  224. void rs600_irq_disable(struct radeon_device *rdev)
  225. {
  226. u32 tmp;
  227. WREG32(R_000040_GEN_INT_CNTL, 0);
  228. WREG32(R_006540_DxMODE_INT_MASK, 0);
  229. /* Wait and acknowledge irq */
  230. mdelay(1);
  231. rs600_irq_ack(rdev, &tmp);
  232. }
  233. int rs600_irq_process(struct radeon_device *rdev)
  234. {
  235. uint32_t status, msi_rearm;
  236. uint32_t r500_disp_int;
  237. status = rs600_irq_ack(rdev, &r500_disp_int);
  238. if (!status && !r500_disp_int) {
  239. return IRQ_NONE;
  240. }
  241. while (status || r500_disp_int) {
  242. /* SW interrupt */
  243. if (G_000040_SW_INT_EN(status))
  244. radeon_fence_process(rdev);
  245. /* Vertical blank interrupts */
  246. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(r500_disp_int))
  247. drm_handle_vblank(rdev->ddev, 0);
  248. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(r500_disp_int))
  249. drm_handle_vblank(rdev->ddev, 1);
  250. status = rs600_irq_ack(rdev, &r500_disp_int);
  251. }
  252. if (rdev->msi_enabled) {
  253. switch (rdev->family) {
  254. case CHIP_RS600:
  255. case CHIP_RS690:
  256. case CHIP_RS740:
  257. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  258. WREG32(RADEON_BUS_CNTL, msi_rearm);
  259. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  260. break;
  261. default:
  262. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  263. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  264. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  265. break;
  266. }
  267. }
  268. return IRQ_HANDLED;
  269. }
  270. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  271. {
  272. if (crtc == 0)
  273. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  274. else
  275. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  276. }
  277. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  278. {
  279. unsigned i;
  280. for (i = 0; i < rdev->usec_timeout; i++) {
  281. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  282. return 0;
  283. udelay(1);
  284. }
  285. return -1;
  286. }
  287. void rs600_gpu_init(struct radeon_device *rdev)
  288. {
  289. r100_hdp_reset(rdev);
  290. r420_pipes_init(rdev);
  291. /* Wait for mc idle */
  292. if (rs600_mc_wait_for_idle(rdev))
  293. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  294. }
  295. void rs600_vram_info(struct radeon_device *rdev)
  296. {
  297. rdev->mc.vram_is_ddr = true;
  298. rdev->mc.vram_width = 128;
  299. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  300. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  301. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  302. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  303. if (rdev->mc.mc_vram_size > rdev->mc.aper_size)
  304. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  305. if (rdev->mc.real_vram_size > rdev->mc.aper_size)
  306. rdev->mc.real_vram_size = rdev->mc.aper_size;
  307. }
  308. void rs600_bandwidth_update(struct radeon_device *rdev)
  309. {
  310. /* FIXME: implement, should this be like rs690 ? */
  311. }
  312. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  313. {
  314. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  315. S_000070_MC_IND_CITF_ARB0(1));
  316. return RREG32(R_000074_MC_IND_DATA);
  317. }
  318. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  319. {
  320. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  321. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  322. WREG32(R_000074_MC_IND_DATA, v);
  323. }
  324. void rs600_debugfs(struct radeon_device *rdev)
  325. {
  326. if (r100_debugfs_rbbm_init(rdev))
  327. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  328. }
  329. void rs600_set_safe_registers(struct radeon_device *rdev)
  330. {
  331. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  332. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  333. }
  334. static void rs600_mc_program(struct radeon_device *rdev)
  335. {
  336. struct rv515_mc_save save;
  337. /* Stops all mc clients */
  338. rv515_mc_stop(rdev, &save);
  339. /* Wait for mc idle */
  340. if (rs600_mc_wait_for_idle(rdev))
  341. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  342. /* FIXME: What does AGP means for such chipset ? */
  343. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  344. WREG32_MC(R_000006_AGP_BASE, 0);
  345. WREG32_MC(R_000007_AGP_BASE_2, 0);
  346. /* Program MC */
  347. WREG32_MC(R_000004_MC_FB_LOCATION,
  348. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  349. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  350. WREG32(R_000134_HDP_FB_LOCATION,
  351. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  352. rv515_mc_resume(rdev, &save);
  353. }
  354. static int rs600_startup(struct radeon_device *rdev)
  355. {
  356. int r;
  357. rs600_mc_program(rdev);
  358. /* Resume clock */
  359. rv515_clock_startup(rdev);
  360. /* Initialize GPU configuration (# pipes, ...) */
  361. rs600_gpu_init(rdev);
  362. /* Initialize GART (initialize after TTM so we can allocate
  363. * memory through TTM but finalize after TTM) */
  364. r = rs600_gart_enable(rdev);
  365. if (r)
  366. return r;
  367. /* Enable IRQ */
  368. rs600_irq_set(rdev);
  369. /* 1M ring buffer */
  370. r = r100_cp_init(rdev, 1024 * 1024);
  371. if (r) {
  372. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  373. return r;
  374. }
  375. r = r100_wb_init(rdev);
  376. if (r)
  377. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  378. r = r100_ib_init(rdev);
  379. if (r) {
  380. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  381. return r;
  382. }
  383. return 0;
  384. }
  385. int rs600_resume(struct radeon_device *rdev)
  386. {
  387. /* Make sur GART are not working */
  388. rs600_gart_disable(rdev);
  389. /* Resume clock before doing reset */
  390. rv515_clock_startup(rdev);
  391. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  392. if (radeon_gpu_reset(rdev)) {
  393. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  394. RREG32(R_000E40_RBBM_STATUS),
  395. RREG32(R_0007C0_CP_STAT));
  396. }
  397. /* post */
  398. atom_asic_init(rdev->mode_info.atom_context);
  399. /* Resume clock after posting */
  400. rv515_clock_startup(rdev);
  401. return rs600_startup(rdev);
  402. }
  403. int rs600_suspend(struct radeon_device *rdev)
  404. {
  405. r100_cp_disable(rdev);
  406. r100_wb_disable(rdev);
  407. rs600_irq_disable(rdev);
  408. rs600_gart_disable(rdev);
  409. return 0;
  410. }
  411. void rs600_fini(struct radeon_device *rdev)
  412. {
  413. rs600_suspend(rdev);
  414. r100_cp_fini(rdev);
  415. r100_wb_fini(rdev);
  416. r100_ib_fini(rdev);
  417. radeon_gem_fini(rdev);
  418. rs600_gart_fini(rdev);
  419. radeon_irq_kms_fini(rdev);
  420. radeon_fence_driver_fini(rdev);
  421. radeon_bo_fini(rdev);
  422. radeon_atombios_fini(rdev);
  423. kfree(rdev->bios);
  424. rdev->bios = NULL;
  425. }
  426. int rs600_init(struct radeon_device *rdev)
  427. {
  428. int r;
  429. /* Disable VGA */
  430. rv515_vga_render_disable(rdev);
  431. /* Initialize scratch registers */
  432. radeon_scratch_init(rdev);
  433. /* Initialize surface registers */
  434. radeon_surface_init(rdev);
  435. /* BIOS */
  436. if (!radeon_get_bios(rdev)) {
  437. if (ASIC_IS_AVIVO(rdev))
  438. return -EINVAL;
  439. }
  440. if (rdev->is_atom_bios) {
  441. r = radeon_atombios_init(rdev);
  442. if (r)
  443. return r;
  444. } else {
  445. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  446. return -EINVAL;
  447. }
  448. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  449. if (radeon_gpu_reset(rdev)) {
  450. dev_warn(rdev->dev,
  451. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  452. RREG32(R_000E40_RBBM_STATUS),
  453. RREG32(R_0007C0_CP_STAT));
  454. }
  455. /* check if cards are posted or not */
  456. if (radeon_boot_test_post_card(rdev) == false)
  457. return -EINVAL;
  458. /* Initialize clocks */
  459. radeon_get_clock_info(rdev->ddev);
  460. /* Initialize power management */
  461. radeon_pm_init(rdev);
  462. /* Get vram informations */
  463. rs600_vram_info(rdev);
  464. /* Initialize memory controller (also test AGP) */
  465. r = rs600_mc_init(rdev);
  466. if (r)
  467. return r;
  468. rs600_debugfs(rdev);
  469. /* Fence driver */
  470. r = radeon_fence_driver_init(rdev);
  471. if (r)
  472. return r;
  473. r = radeon_irq_kms_init(rdev);
  474. if (r)
  475. return r;
  476. /* Memory manager */
  477. r = radeon_bo_init(rdev);
  478. if (r)
  479. return r;
  480. r = rs600_gart_init(rdev);
  481. if (r)
  482. return r;
  483. rs600_set_safe_registers(rdev);
  484. rdev->accel_working = true;
  485. r = rs600_startup(rdev);
  486. if (r) {
  487. /* Somethings want wront with the accel init stop accel */
  488. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  489. rs600_suspend(rdev);
  490. r100_cp_fini(rdev);
  491. r100_wb_fini(rdev);
  492. r100_ib_fini(rdev);
  493. rs600_gart_fini(rdev);
  494. radeon_irq_kms_fini(rdev);
  495. rdev->accel_working = false;
  496. }
  497. return 0;
  498. }