Kconfig 64 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254
  1. config ARM
  2. bool
  3. default y
  4. select HAVE_AOUT
  5. select HAVE_DMA_API_DEBUG
  6. select HAVE_IDE if PCI || ISA || PCMCIA
  7. select HAVE_MEMBLOCK
  8. select RTC_LIB
  9. select SYS_SUPPORTS_APM_EMULATION
  10. select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
  11. select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
  12. select HAVE_ARCH_KGDB
  13. select HAVE_KPROBES if !XIP_KERNEL
  14. select HAVE_KRETPROBES if (HAVE_KPROBES)
  15. select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
  16. select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
  17. select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
  18. select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
  19. select HAVE_GENERIC_DMA_COHERENT
  20. select HAVE_KERNEL_GZIP
  21. select HAVE_KERNEL_LZO
  22. select HAVE_KERNEL_LZMA
  23. select HAVE_IRQ_WORK
  24. select HAVE_PERF_EVENTS
  25. select PERF_USE_VMALLOC
  26. select HAVE_REGS_AND_STACK_ACCESS_API
  27. select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
  28. select HAVE_C_RECORDMCOUNT
  29. select HAVE_GENERIC_HARDIRQS
  30. select HAVE_SPARSE_IRQ
  31. select GENERIC_IRQ_SHOW
  32. select CPU_PM if (SUSPEND || CPU_IDLE)
  33. help
  34. The ARM series is a line of low-power-consumption RISC chip designs
  35. licensed by ARM Ltd and targeted at embedded applications and
  36. handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
  37. manufactured, but legacy ARM-based PC hardware remains popular in
  38. Europe. There is an ARM Linux project with a web page at
  39. <http://www.arm.linux.org.uk/>.
  40. config ARM_HAS_SG_CHAIN
  41. bool
  42. config HAVE_PWM
  43. bool
  44. config MIGHT_HAVE_PCI
  45. bool
  46. config SYS_SUPPORTS_APM_EMULATION
  47. bool
  48. config HAVE_SCHED_CLOCK
  49. bool
  50. config GENERIC_GPIO
  51. bool
  52. config ARCH_USES_GETTIMEOFFSET
  53. bool
  54. default n
  55. config GENERIC_CLOCKEVENTS
  56. bool
  57. config GENERIC_CLOCKEVENTS_BROADCAST
  58. bool
  59. depends on GENERIC_CLOCKEVENTS
  60. default y if SMP
  61. config KTIME_SCALAR
  62. bool
  63. default y
  64. config HAVE_TCM
  65. bool
  66. select GENERIC_ALLOCATOR
  67. config HAVE_PROC_CPU
  68. bool
  69. config NO_IOPORT
  70. bool
  71. config EISA
  72. bool
  73. ---help---
  74. The Extended Industry Standard Architecture (EISA) bus was
  75. developed as an open alternative to the IBM MicroChannel bus.
  76. The EISA bus provided some of the features of the IBM MicroChannel
  77. bus while maintaining backward compatibility with cards made for
  78. the older ISA bus. The EISA bus saw limited use between 1988 and
  79. 1995 when it was made obsolete by the PCI bus.
  80. Say Y here if you are building a kernel for an EISA-based machine.
  81. Otherwise, say N.
  82. config SBUS
  83. bool
  84. config MCA
  85. bool
  86. help
  87. MicroChannel Architecture is found in some IBM PS/2 machines and
  88. laptops. It is a bus system similar to PCI or ISA. See
  89. <file:Documentation/mca.txt> (and especially the web page given
  90. there) before attempting to build an MCA bus kernel.
  91. config STACKTRACE_SUPPORT
  92. bool
  93. default y
  94. config HAVE_LATENCYTOP_SUPPORT
  95. bool
  96. depends on !SMP
  97. default y
  98. config LOCKDEP_SUPPORT
  99. bool
  100. default y
  101. config TRACE_IRQFLAGS_SUPPORT
  102. bool
  103. default y
  104. config HARDIRQS_SW_RESEND
  105. bool
  106. default y
  107. config GENERIC_IRQ_PROBE
  108. bool
  109. default y
  110. config GENERIC_LOCKBREAK
  111. bool
  112. default y
  113. depends on SMP && PREEMPT
  114. config RWSEM_GENERIC_SPINLOCK
  115. bool
  116. default y
  117. config RWSEM_XCHGADD_ALGORITHM
  118. bool
  119. config ARCH_HAS_ILOG2_U32
  120. bool
  121. config ARCH_HAS_ILOG2_U64
  122. bool
  123. config ARCH_HAS_CPUFREQ
  124. bool
  125. help
  126. Internal node to signify that the ARCH has CPUFREQ support
  127. and that the relevant menu configurations are displayed for
  128. it.
  129. config ARCH_HAS_CPU_IDLE_WAIT
  130. def_bool y
  131. config GENERIC_HWEIGHT
  132. bool
  133. default y
  134. config GENERIC_CALIBRATE_DELAY
  135. bool
  136. default y
  137. config ARCH_MAY_HAVE_PC_FDC
  138. bool
  139. config ZONE_DMA
  140. bool
  141. config NEED_DMA_MAP_STATE
  142. def_bool y
  143. config GENERIC_ISA_DMA
  144. bool
  145. config FIQ
  146. bool
  147. config ARCH_MTD_XIP
  148. bool
  149. config VECTORS_BASE
  150. hex
  151. default 0xffff0000 if MMU || CPU_HIGH_VECTOR
  152. default DRAM_BASE if REMAP_VECTORS_TO_RAM
  153. default 0x00000000
  154. help
  155. The base address of exception vectors.
  156. config ARM_PATCH_PHYS_VIRT
  157. bool "Patch physical to virtual translations at runtime" if EMBEDDED
  158. default y
  159. depends on !XIP_KERNEL && MMU
  160. depends on !ARCH_REALVIEW || !SPARSEMEM
  161. help
  162. Patch phys-to-virt and virt-to-phys translation functions at
  163. boot and module load time according to the position of the
  164. kernel in system memory.
  165. This can only be used with non-XIP MMU kernels where the base
  166. of physical memory is at a 16MB boundary.
  167. Only disable this option if you know that you do not require
  168. this feature (eg, building a kernel for a single machine) and
  169. you need to shrink the kernel to the minimal size.
  170. config NEED_MACH_MEMORY_H
  171. bool
  172. help
  173. Select this when mach/memory.h is required to provide special
  174. definitions for this platform. The need for mach/memory.h should
  175. be avoided when possible.
  176. config PHYS_OFFSET
  177. hex "Physical address of main memory"
  178. depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
  179. help
  180. Please provide the physical address corresponding to the
  181. location of main memory in your system.
  182. config GENERIC_BUG
  183. def_bool y
  184. depends on BUG
  185. source "init/Kconfig"
  186. source "kernel/Kconfig.freezer"
  187. menu "System Type"
  188. config MMU
  189. bool "MMU-based Paged Memory Management Support"
  190. default y
  191. help
  192. Select if you want MMU-based virtualised addressing space
  193. support by paged memory management. If unsure, say 'Y'.
  194. #
  195. # The "ARM system type" choice list is ordered alphabetically by option
  196. # text. Please add new entries in the option alphabetic order.
  197. #
  198. choice
  199. prompt "ARM system type"
  200. default ARCH_VERSATILE
  201. config ARCH_INTEGRATOR
  202. bool "ARM Ltd. Integrator family"
  203. select ARM_AMBA
  204. select ARCH_HAS_CPUFREQ
  205. select CLKDEV_LOOKUP
  206. select HAVE_MACH_CLKDEV
  207. select ICST
  208. select GENERIC_CLOCKEVENTS
  209. select PLAT_VERSATILE
  210. select PLAT_VERSATILE_FPGA_IRQ
  211. select NEED_MACH_MEMORY_H
  212. help
  213. Support for ARM's Integrator platform.
  214. config ARCH_REALVIEW
  215. bool "ARM Ltd. RealView family"
  216. select ARM_AMBA
  217. select CLKDEV_LOOKUP
  218. select HAVE_MACH_CLKDEV
  219. select ICST
  220. select GENERIC_CLOCKEVENTS
  221. select ARCH_WANT_OPTIONAL_GPIOLIB
  222. select PLAT_VERSATILE
  223. select PLAT_VERSATILE_CLCD
  224. select ARM_TIMER_SP804
  225. select GPIO_PL061 if GPIOLIB
  226. select NEED_MACH_MEMORY_H
  227. help
  228. This enables support for ARM Ltd RealView boards.
  229. config ARCH_VERSATILE
  230. bool "ARM Ltd. Versatile family"
  231. select ARM_AMBA
  232. select ARM_VIC
  233. select CLKDEV_LOOKUP
  234. select HAVE_MACH_CLKDEV
  235. select ICST
  236. select GENERIC_CLOCKEVENTS
  237. select ARCH_WANT_OPTIONAL_GPIOLIB
  238. select PLAT_VERSATILE
  239. select PLAT_VERSATILE_CLCD
  240. select PLAT_VERSATILE_FPGA_IRQ
  241. select ARM_TIMER_SP804
  242. help
  243. This enables support for ARM Ltd Versatile board.
  244. config ARCH_VEXPRESS
  245. bool "ARM Ltd. Versatile Express family"
  246. select ARCH_WANT_OPTIONAL_GPIOLIB
  247. select ARM_AMBA
  248. select ARM_TIMER_SP804
  249. select CLKDEV_LOOKUP
  250. select HAVE_MACH_CLKDEV
  251. select GENERIC_CLOCKEVENTS
  252. select HAVE_CLK
  253. select HAVE_PATA_PLATFORM
  254. select ICST
  255. select PLAT_VERSATILE
  256. select PLAT_VERSATILE_CLCD
  257. help
  258. This enables support for the ARM Ltd Versatile Express boards.
  259. config ARCH_AT91
  260. bool "Atmel AT91"
  261. select ARCH_REQUIRE_GPIOLIB
  262. select HAVE_CLK
  263. select CLKDEV_LOOKUP
  264. help
  265. This enables support for systems based on the Atmel AT91RM9200,
  266. AT91SAM9 and AT91CAP9 processors.
  267. config ARCH_BCMRING
  268. bool "Broadcom BCMRING"
  269. depends on MMU
  270. select CPU_V6
  271. select ARM_AMBA
  272. select ARM_TIMER_SP804
  273. select CLKDEV_LOOKUP
  274. select GENERIC_CLOCKEVENTS
  275. select ARCH_WANT_OPTIONAL_GPIOLIB
  276. help
  277. Support for Broadcom's BCMRing platform.
  278. config ARCH_HIGHBANK
  279. bool "Calxeda Highbank-based"
  280. select ARCH_WANT_OPTIONAL_GPIOLIB
  281. select ARM_AMBA
  282. select ARM_GIC
  283. select ARM_TIMER_SP804
  284. select CACHE_L2X0
  285. select CLKDEV_LOOKUP
  286. select CPU_V7
  287. select GENERIC_CLOCKEVENTS
  288. select HAVE_ARM_SCU
  289. select HAVE_SMP
  290. select USE_OF
  291. help
  292. Support for the Calxeda Highbank SoC based boards.
  293. config ARCH_CLPS711X
  294. bool "Cirrus Logic CLPS711x/EP721x-based"
  295. select CPU_ARM720T
  296. select ARCH_USES_GETTIMEOFFSET
  297. select NEED_MACH_MEMORY_H
  298. help
  299. Support for Cirrus Logic 711x/721x based boards.
  300. config ARCH_CNS3XXX
  301. bool "Cavium Networks CNS3XXX family"
  302. select CPU_V6K
  303. select GENERIC_CLOCKEVENTS
  304. select ARM_GIC
  305. select MIGHT_HAVE_CACHE_L2X0
  306. select MIGHT_HAVE_PCI
  307. select PCI_DOMAINS if PCI
  308. help
  309. Support for Cavium Networks CNS3XXX platform.
  310. config ARCH_GEMINI
  311. bool "Cortina Systems Gemini"
  312. select CPU_FA526
  313. select ARCH_REQUIRE_GPIOLIB
  314. select ARCH_USES_GETTIMEOFFSET
  315. help
  316. Support for the Cortina Systems Gemini family SoCs
  317. config ARCH_PRIMA2
  318. bool "CSR SiRFSoC PRIMA2 ARM Cortex A9 Platform"
  319. select CPU_V7
  320. select NO_IOPORT
  321. select GENERIC_CLOCKEVENTS
  322. select CLKDEV_LOOKUP
  323. select GENERIC_IRQ_CHIP
  324. select MIGHT_HAVE_CACHE_L2X0
  325. select USE_OF
  326. select ZONE_DMA
  327. help
  328. Support for CSR SiRFSoC ARM Cortex A9 Platform
  329. config ARCH_EBSA110
  330. bool "EBSA-110"
  331. select CPU_SA110
  332. select ISA
  333. select NO_IOPORT
  334. select ARCH_USES_GETTIMEOFFSET
  335. select NEED_MACH_MEMORY_H
  336. help
  337. This is an evaluation board for the StrongARM processor available
  338. from Digital. It has limited hardware on-board, including an
  339. Ethernet interface, two PCMCIA sockets, two serial ports and a
  340. parallel port.
  341. config ARCH_EP93XX
  342. bool "EP93xx-based"
  343. select CPU_ARM920T
  344. select ARM_AMBA
  345. select ARM_VIC
  346. select CLKDEV_LOOKUP
  347. select ARCH_REQUIRE_GPIOLIB
  348. select ARCH_HAS_HOLES_MEMORYMODEL
  349. select ARCH_USES_GETTIMEOFFSET
  350. select NEED_MACH_MEMORY_H
  351. help
  352. This enables support for the Cirrus EP93xx series of CPUs.
  353. config ARCH_FOOTBRIDGE
  354. bool "FootBridge"
  355. select CPU_SA110
  356. select FOOTBRIDGE
  357. select GENERIC_CLOCKEVENTS
  358. select HAVE_IDE
  359. select NEED_MACH_MEMORY_H
  360. help
  361. Support for systems based on the DC21285 companion chip
  362. ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
  363. config ARCH_MXC
  364. bool "Freescale MXC/iMX-based"
  365. select GENERIC_CLOCKEVENTS
  366. select ARCH_REQUIRE_GPIOLIB
  367. select CLKDEV_LOOKUP
  368. select CLKSRC_MMIO
  369. select GENERIC_IRQ_CHIP
  370. select HAVE_SCHED_CLOCK
  371. select MULTI_IRQ_HANDLER
  372. help
  373. Support for Freescale MXC/iMX-based family of processors
  374. config ARCH_MXS
  375. bool "Freescale MXS-based"
  376. select GENERIC_CLOCKEVENTS
  377. select ARCH_REQUIRE_GPIOLIB
  378. select CLKDEV_LOOKUP
  379. select CLKSRC_MMIO
  380. help
  381. Support for Freescale MXS-based family of processors
  382. config ARCH_NETX
  383. bool "Hilscher NetX based"
  384. select CLKSRC_MMIO
  385. select CPU_ARM926T
  386. select ARM_VIC
  387. select GENERIC_CLOCKEVENTS
  388. help
  389. This enables support for systems based on the Hilscher NetX Soc
  390. config ARCH_H720X
  391. bool "Hynix HMS720x-based"
  392. select CPU_ARM720T
  393. select ISA_DMA_API
  394. select ARCH_USES_GETTIMEOFFSET
  395. help
  396. This enables support for systems based on the Hynix HMS720x
  397. config ARCH_IOP13XX
  398. bool "IOP13xx-based"
  399. depends on MMU
  400. select CPU_XSC3
  401. select PLAT_IOP
  402. select PCI
  403. select ARCH_SUPPORTS_MSI
  404. select VMSPLIT_1G
  405. select NEED_MACH_MEMORY_H
  406. help
  407. Support for Intel's IOP13XX (XScale) family of processors.
  408. config ARCH_IOP32X
  409. bool "IOP32x-based"
  410. depends on MMU
  411. select CPU_XSCALE
  412. select PLAT_IOP
  413. select PCI
  414. select ARCH_REQUIRE_GPIOLIB
  415. help
  416. Support for Intel's 80219 and IOP32X (XScale) family of
  417. processors.
  418. config ARCH_IOP33X
  419. bool "IOP33x-based"
  420. depends on MMU
  421. select CPU_XSCALE
  422. select PLAT_IOP
  423. select PCI
  424. select ARCH_REQUIRE_GPIOLIB
  425. help
  426. Support for Intel's IOP33X (XScale) family of processors.
  427. config ARCH_IXP23XX
  428. bool "IXP23XX-based"
  429. depends on MMU
  430. select CPU_XSC3
  431. select PCI
  432. select ARCH_USES_GETTIMEOFFSET
  433. select NEED_MACH_MEMORY_H
  434. help
  435. Support for Intel's IXP23xx (XScale) family of processors.
  436. config ARCH_IXP2000
  437. bool "IXP2400/2800-based"
  438. depends on MMU
  439. select CPU_XSCALE
  440. select PCI
  441. select ARCH_USES_GETTIMEOFFSET
  442. select NEED_MACH_MEMORY_H
  443. help
  444. Support for Intel's IXP2400/2800 (XScale) family of processors.
  445. config ARCH_IXP4XX
  446. bool "IXP4xx-based"
  447. depends on MMU
  448. select CLKSRC_MMIO
  449. select CPU_XSCALE
  450. select GENERIC_GPIO
  451. select GENERIC_CLOCKEVENTS
  452. select HAVE_SCHED_CLOCK
  453. select MIGHT_HAVE_PCI
  454. select DMABOUNCE if PCI
  455. help
  456. Support for Intel's IXP4XX (XScale) family of processors.
  457. config ARCH_DOVE
  458. bool "Marvell Dove"
  459. select CPU_V7
  460. select PCI
  461. select ARCH_REQUIRE_GPIOLIB
  462. select GENERIC_CLOCKEVENTS
  463. select PLAT_ORION
  464. help
  465. Support for the Marvell Dove SoC 88AP510
  466. config ARCH_KIRKWOOD
  467. bool "Marvell Kirkwood"
  468. select CPU_FEROCEON
  469. select PCI
  470. select ARCH_REQUIRE_GPIOLIB
  471. select GENERIC_CLOCKEVENTS
  472. select PLAT_ORION
  473. help
  474. Support for the following Marvell Kirkwood series SoCs:
  475. 88F6180, 88F6192 and 88F6281.
  476. config ARCH_LPC32XX
  477. bool "NXP LPC32XX"
  478. select CLKSRC_MMIO
  479. select CPU_ARM926T
  480. select ARCH_REQUIRE_GPIOLIB
  481. select HAVE_IDE
  482. select ARM_AMBA
  483. select USB_ARCH_HAS_OHCI
  484. select CLKDEV_LOOKUP
  485. select GENERIC_CLOCKEVENTS
  486. help
  487. Support for the NXP LPC32XX family of processors
  488. config ARCH_MV78XX0
  489. bool "Marvell MV78xx0"
  490. select CPU_FEROCEON
  491. select PCI
  492. select ARCH_REQUIRE_GPIOLIB
  493. select GENERIC_CLOCKEVENTS
  494. select PLAT_ORION
  495. help
  496. Support for the following Marvell MV78xx0 series SoCs:
  497. MV781x0, MV782x0.
  498. config ARCH_ORION5X
  499. bool "Marvell Orion"
  500. depends on MMU
  501. select CPU_FEROCEON
  502. select PCI
  503. select ARCH_REQUIRE_GPIOLIB
  504. select GENERIC_CLOCKEVENTS
  505. select PLAT_ORION
  506. help
  507. Support for the following Marvell Orion 5x series SoCs:
  508. Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
  509. Orion-2 (5281), Orion-1-90 (6183).
  510. config ARCH_MMP
  511. bool "Marvell PXA168/910/MMP2"
  512. depends on MMU
  513. select ARCH_REQUIRE_GPIOLIB
  514. select CLKDEV_LOOKUP
  515. select GENERIC_CLOCKEVENTS
  516. select HAVE_SCHED_CLOCK
  517. select TICK_ONESHOT
  518. select PLAT_PXA
  519. select SPARSE_IRQ
  520. select GENERIC_ALLOCATOR
  521. help
  522. Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
  523. config ARCH_KS8695
  524. bool "Micrel/Kendin KS8695"
  525. select CPU_ARM922T
  526. select ARCH_REQUIRE_GPIOLIB
  527. select ARCH_USES_GETTIMEOFFSET
  528. select NEED_MACH_MEMORY_H
  529. help
  530. Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
  531. System-on-Chip devices.
  532. config ARCH_W90X900
  533. bool "Nuvoton W90X900 CPU"
  534. select CPU_ARM926T
  535. select ARCH_REQUIRE_GPIOLIB
  536. select CLKDEV_LOOKUP
  537. select CLKSRC_MMIO
  538. select GENERIC_CLOCKEVENTS
  539. help
  540. Support for Nuvoton (Winbond logic dept.) ARM9 processor,
  541. At present, the w90x900 has been renamed nuc900, regarding
  542. the ARM series product line, you can login the following
  543. link address to know more.
  544. <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
  545. ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
  546. config ARCH_TEGRA
  547. bool "NVIDIA Tegra"
  548. select CLKDEV_LOOKUP
  549. select CLKSRC_MMIO
  550. select GENERIC_CLOCKEVENTS
  551. select GENERIC_GPIO
  552. select HAVE_CLK
  553. select HAVE_SCHED_CLOCK
  554. select HAVE_SMP
  555. select MIGHT_HAVE_CACHE_L2X0
  556. select ARCH_HAS_CPUFREQ
  557. help
  558. This enables support for NVIDIA Tegra based systems (Tegra APX,
  559. Tegra 6xx and Tegra 2 series).
  560. config ARCH_PICOXCELL
  561. bool "Picochip picoXcell"
  562. select ARCH_REQUIRE_GPIOLIB
  563. select ARM_PATCH_PHYS_VIRT
  564. select ARM_VIC
  565. select CPU_V6K
  566. select DW_APB_TIMER
  567. select GENERIC_CLOCKEVENTS
  568. select GENERIC_GPIO
  569. select HAVE_SCHED_CLOCK
  570. select HAVE_TCM
  571. select NO_IOPORT
  572. select USE_OF
  573. help
  574. This enables support for systems based on the Picochip picoXcell
  575. family of Femtocell devices. The picoxcell support requires device tree
  576. for all boards.
  577. config ARCH_PNX4008
  578. bool "Philips Nexperia PNX4008 Mobile"
  579. select CPU_ARM926T
  580. select CLKDEV_LOOKUP
  581. select ARCH_USES_GETTIMEOFFSET
  582. help
  583. This enables support for Philips PNX4008 mobile platform.
  584. config ARCH_PXA
  585. bool "PXA2xx/PXA3xx-based"
  586. depends on MMU
  587. select ARCH_MTD_XIP
  588. select ARCH_HAS_CPUFREQ
  589. select CLKDEV_LOOKUP
  590. select CLKSRC_MMIO
  591. select ARCH_REQUIRE_GPIOLIB
  592. select GENERIC_CLOCKEVENTS
  593. select HAVE_SCHED_CLOCK
  594. select TICK_ONESHOT
  595. select PLAT_PXA
  596. select SPARSE_IRQ
  597. select AUTO_ZRELADDR
  598. select MULTI_IRQ_HANDLER
  599. select ARM_CPU_SUSPEND if PM
  600. select HAVE_IDE
  601. help
  602. Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
  603. config ARCH_MSM
  604. bool "Qualcomm MSM"
  605. select HAVE_CLK
  606. select GENERIC_CLOCKEVENTS
  607. select ARCH_REQUIRE_GPIOLIB
  608. select CLKDEV_LOOKUP
  609. help
  610. Support for Qualcomm MSM/QSD based systems. This runs on the
  611. apps processor of the MSM/QSD and depends on a shared memory
  612. interface to the modem processor which runs the baseband
  613. stack and controls some vital subsystems
  614. (clock and power control, etc).
  615. config ARCH_SHMOBILE
  616. bool "Renesas SH-Mobile / R-Mobile"
  617. select HAVE_CLK
  618. select CLKDEV_LOOKUP
  619. select HAVE_MACH_CLKDEV
  620. select HAVE_SMP
  621. select GENERIC_CLOCKEVENTS
  622. select MIGHT_HAVE_CACHE_L2X0
  623. select NO_IOPORT
  624. select SPARSE_IRQ
  625. select MULTI_IRQ_HANDLER
  626. select PM_GENERIC_DOMAINS if PM
  627. select NEED_MACH_MEMORY_H
  628. help
  629. Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
  630. config ARCH_RPC
  631. bool "RiscPC"
  632. select ARCH_ACORN
  633. select FIQ
  634. select TIMER_ACORN
  635. select ARCH_MAY_HAVE_PC_FDC
  636. select HAVE_PATA_PLATFORM
  637. select ISA_DMA_API
  638. select NO_IOPORT
  639. select ARCH_SPARSEMEM_ENABLE
  640. select ARCH_USES_GETTIMEOFFSET
  641. select HAVE_IDE
  642. select NEED_MACH_MEMORY_H
  643. help
  644. On the Acorn Risc-PC, Linux can support the internal IDE disk and
  645. CD-ROM interface, serial and parallel port, and the floppy drive.
  646. config ARCH_SA1100
  647. bool "SA1100-based"
  648. select CLKSRC_MMIO
  649. select CPU_SA1100
  650. select ISA
  651. select ARCH_SPARSEMEM_ENABLE
  652. select ARCH_MTD_XIP
  653. select ARCH_HAS_CPUFREQ
  654. select CPU_FREQ
  655. select GENERIC_CLOCKEVENTS
  656. select HAVE_CLK
  657. select HAVE_SCHED_CLOCK
  658. select TICK_ONESHOT
  659. select ARCH_REQUIRE_GPIOLIB
  660. select HAVE_IDE
  661. select NEED_MACH_MEMORY_H
  662. help
  663. Support for StrongARM 11x0 based boards.
  664. config ARCH_S3C2410
  665. bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
  666. select GENERIC_GPIO
  667. select ARCH_HAS_CPUFREQ
  668. select HAVE_CLK
  669. select CLKDEV_LOOKUP
  670. select ARCH_USES_GETTIMEOFFSET
  671. select HAVE_S3C2410_I2C if I2C
  672. help
  673. Samsung S3C2410X CPU based systems, such as the Simtec Electronics
  674. BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
  675. the Samsung SMDK2410 development board (and derivatives).
  676. Note, the S3C2416 and the S3C2450 are so close that they even share
  677. the same SoC ID code. This means that there is no separate machine
  678. directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
  679. config ARCH_S3C64XX
  680. bool "Samsung S3C64XX"
  681. select PLAT_SAMSUNG
  682. select CPU_V6
  683. select ARM_VIC
  684. select HAVE_CLK
  685. select HAVE_TCM
  686. select CLKDEV_LOOKUP
  687. select NO_IOPORT
  688. select ARCH_USES_GETTIMEOFFSET
  689. select ARCH_HAS_CPUFREQ
  690. select ARCH_REQUIRE_GPIOLIB
  691. select SAMSUNG_CLKSRC
  692. select SAMSUNG_IRQ_VIC_TIMER
  693. select S3C_GPIO_TRACK
  694. select S3C_DEV_NAND
  695. select USB_ARCH_HAS_OHCI
  696. select SAMSUNG_GPIOLIB_4BIT
  697. select HAVE_S3C2410_I2C if I2C
  698. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  699. help
  700. Samsung S3C64XX series based systems
  701. config ARCH_S5P64X0
  702. bool "Samsung S5P6440 S5P6450"
  703. select CPU_V6
  704. select GENERIC_GPIO
  705. select HAVE_CLK
  706. select CLKDEV_LOOKUP
  707. select CLKSRC_MMIO
  708. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  709. select GENERIC_CLOCKEVENTS
  710. select HAVE_SCHED_CLOCK
  711. select HAVE_S3C2410_I2C if I2C
  712. select HAVE_S3C_RTC if RTC_CLASS
  713. help
  714. Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
  715. SMDK6450.
  716. config ARCH_S5PC100
  717. bool "Samsung S5PC100"
  718. select GENERIC_GPIO
  719. select HAVE_CLK
  720. select CLKDEV_LOOKUP
  721. select CPU_V7
  722. select ARM_L1_CACHE_SHIFT_6
  723. select ARCH_USES_GETTIMEOFFSET
  724. select HAVE_S3C2410_I2C if I2C
  725. select HAVE_S3C_RTC if RTC_CLASS
  726. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  727. help
  728. Samsung S5PC100 series based systems
  729. config ARCH_S5PV210
  730. bool "Samsung S5PV210/S5PC110"
  731. select CPU_V7
  732. select ARCH_SPARSEMEM_ENABLE
  733. select ARCH_HAS_HOLES_MEMORYMODEL
  734. select GENERIC_GPIO
  735. select HAVE_CLK
  736. select CLKDEV_LOOKUP
  737. select CLKSRC_MMIO
  738. select ARM_L1_CACHE_SHIFT_6
  739. select ARCH_HAS_CPUFREQ
  740. select GENERIC_CLOCKEVENTS
  741. select HAVE_SCHED_CLOCK
  742. select HAVE_S3C2410_I2C if I2C
  743. select HAVE_S3C_RTC if RTC_CLASS
  744. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  745. select NEED_MACH_MEMORY_H
  746. help
  747. Samsung S5PV210/S5PC110 series based systems
  748. config ARCH_EXYNOS
  749. bool "SAMSUNG EXYNOS"
  750. select CPU_V7
  751. select ARCH_SPARSEMEM_ENABLE
  752. select ARCH_HAS_HOLES_MEMORYMODEL
  753. select GENERIC_GPIO
  754. select HAVE_CLK
  755. select CLKDEV_LOOKUP
  756. select ARCH_HAS_CPUFREQ
  757. select GENERIC_CLOCKEVENTS
  758. select HAVE_S3C_RTC if RTC_CLASS
  759. select HAVE_S3C2410_I2C if I2C
  760. select HAVE_S3C2410_WATCHDOG if WATCHDOG
  761. select NEED_MACH_MEMORY_H
  762. help
  763. Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
  764. config ARCH_SHARK
  765. bool "Shark"
  766. select CPU_SA110
  767. select ISA
  768. select ISA_DMA
  769. select ZONE_DMA
  770. select PCI
  771. select ARCH_USES_GETTIMEOFFSET
  772. select NEED_MACH_MEMORY_H
  773. help
  774. Support for the StrongARM based Digital DNARD machine, also known
  775. as "Shark" (<http://www.shark-linux.de/shark.html>).
  776. config ARCH_TCC_926
  777. bool "Telechips TCC ARM926-based systems"
  778. select CLKSRC_MMIO
  779. select CPU_ARM926T
  780. select HAVE_CLK
  781. select CLKDEV_LOOKUP
  782. select GENERIC_CLOCKEVENTS
  783. help
  784. Support for Telechips TCC ARM926-based systems.
  785. config ARCH_U300
  786. bool "ST-Ericsson U300 Series"
  787. depends on MMU
  788. select CLKSRC_MMIO
  789. select CPU_ARM926T
  790. select HAVE_SCHED_CLOCK
  791. select HAVE_TCM
  792. select ARM_AMBA
  793. select ARM_PATCH_PHYS_VIRT
  794. select ARM_VIC
  795. select GENERIC_CLOCKEVENTS
  796. select CLKDEV_LOOKUP
  797. select HAVE_MACH_CLKDEV
  798. select GENERIC_GPIO
  799. select ARCH_REQUIRE_GPIOLIB
  800. select NEED_MACH_MEMORY_H
  801. help
  802. Support for ST-Ericsson U300 series mobile platforms.
  803. config ARCH_U8500
  804. bool "ST-Ericsson U8500 Series"
  805. select CPU_V7
  806. select ARM_AMBA
  807. select GENERIC_CLOCKEVENTS
  808. select CLKDEV_LOOKUP
  809. select ARCH_REQUIRE_GPIOLIB
  810. select ARCH_HAS_CPUFREQ
  811. select HAVE_SMP
  812. select MIGHT_HAVE_CACHE_L2X0
  813. help
  814. Support for ST-Ericsson's Ux500 architecture
  815. config ARCH_NOMADIK
  816. bool "STMicroelectronics Nomadik"
  817. select ARM_AMBA
  818. select ARM_VIC
  819. select CPU_ARM926T
  820. select CLKDEV_LOOKUP
  821. select GENERIC_CLOCKEVENTS
  822. select MIGHT_HAVE_CACHE_L2X0
  823. select ARCH_REQUIRE_GPIOLIB
  824. help
  825. Support for the Nomadik platform by ST-Ericsson
  826. config ARCH_DAVINCI
  827. bool "TI DaVinci"
  828. select GENERIC_CLOCKEVENTS
  829. select ARCH_REQUIRE_GPIOLIB
  830. select ZONE_DMA
  831. select HAVE_IDE
  832. select CLKDEV_LOOKUP
  833. select GENERIC_ALLOCATOR
  834. select GENERIC_IRQ_CHIP
  835. select ARCH_HAS_HOLES_MEMORYMODEL
  836. help
  837. Support for TI's DaVinci platform.
  838. config ARCH_OMAP
  839. bool "TI OMAP"
  840. select HAVE_CLK
  841. select ARCH_REQUIRE_GPIOLIB
  842. select ARCH_HAS_CPUFREQ
  843. select CLKSRC_MMIO
  844. select GENERIC_CLOCKEVENTS
  845. select HAVE_SCHED_CLOCK
  846. select ARCH_HAS_HOLES_MEMORYMODEL
  847. help
  848. Support for TI's OMAP platform (OMAP1/2/3/4).
  849. config PLAT_SPEAR
  850. bool "ST SPEAr"
  851. select ARM_AMBA
  852. select ARCH_REQUIRE_GPIOLIB
  853. select CLKDEV_LOOKUP
  854. select CLKSRC_MMIO
  855. select GENERIC_CLOCKEVENTS
  856. select HAVE_CLK
  857. help
  858. Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
  859. config ARCH_VT8500
  860. bool "VIA/WonderMedia 85xx"
  861. select CPU_ARM926T
  862. select GENERIC_GPIO
  863. select ARCH_HAS_CPUFREQ
  864. select GENERIC_CLOCKEVENTS
  865. select ARCH_REQUIRE_GPIOLIB
  866. select HAVE_PWM
  867. help
  868. Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
  869. config ARCH_ZYNQ
  870. bool "Xilinx Zynq ARM Cortex A9 Platform"
  871. select CPU_V7
  872. select GENERIC_CLOCKEVENTS
  873. select CLKDEV_LOOKUP
  874. select ARM_GIC
  875. select ARM_AMBA
  876. select ICST
  877. select MIGHT_HAVE_CACHE_L2X0
  878. select USE_OF
  879. help
  880. Support for Xilinx Zynq ARM Cortex A9 Platform
  881. endchoice
  882. #
  883. # This is sorted alphabetically by mach-* pathname. However, plat-*
  884. # Kconfigs may be included either alphabetically (according to the
  885. # plat- suffix) or along side the corresponding mach-* source.
  886. #
  887. source "arch/arm/mach-at91/Kconfig"
  888. source "arch/arm/mach-bcmring/Kconfig"
  889. source "arch/arm/mach-clps711x/Kconfig"
  890. source "arch/arm/mach-cns3xxx/Kconfig"
  891. source "arch/arm/mach-davinci/Kconfig"
  892. source "arch/arm/mach-dove/Kconfig"
  893. source "arch/arm/mach-ep93xx/Kconfig"
  894. source "arch/arm/mach-footbridge/Kconfig"
  895. source "arch/arm/mach-gemini/Kconfig"
  896. source "arch/arm/mach-h720x/Kconfig"
  897. source "arch/arm/mach-integrator/Kconfig"
  898. source "arch/arm/mach-iop32x/Kconfig"
  899. source "arch/arm/mach-iop33x/Kconfig"
  900. source "arch/arm/mach-iop13xx/Kconfig"
  901. source "arch/arm/mach-ixp4xx/Kconfig"
  902. source "arch/arm/mach-ixp2000/Kconfig"
  903. source "arch/arm/mach-ixp23xx/Kconfig"
  904. source "arch/arm/mach-kirkwood/Kconfig"
  905. source "arch/arm/mach-ks8695/Kconfig"
  906. source "arch/arm/mach-lpc32xx/Kconfig"
  907. source "arch/arm/mach-msm/Kconfig"
  908. source "arch/arm/mach-mv78xx0/Kconfig"
  909. source "arch/arm/plat-mxc/Kconfig"
  910. source "arch/arm/mach-mxs/Kconfig"
  911. source "arch/arm/mach-netx/Kconfig"
  912. source "arch/arm/mach-nomadik/Kconfig"
  913. source "arch/arm/plat-nomadik/Kconfig"
  914. source "arch/arm/plat-omap/Kconfig"
  915. source "arch/arm/mach-omap1/Kconfig"
  916. source "arch/arm/mach-omap2/Kconfig"
  917. source "arch/arm/mach-orion5x/Kconfig"
  918. source "arch/arm/mach-pxa/Kconfig"
  919. source "arch/arm/plat-pxa/Kconfig"
  920. source "arch/arm/mach-mmp/Kconfig"
  921. source "arch/arm/mach-realview/Kconfig"
  922. source "arch/arm/mach-sa1100/Kconfig"
  923. source "arch/arm/plat-samsung/Kconfig"
  924. source "arch/arm/plat-s3c24xx/Kconfig"
  925. source "arch/arm/plat-s5p/Kconfig"
  926. source "arch/arm/plat-spear/Kconfig"
  927. source "arch/arm/plat-tcc/Kconfig"
  928. if ARCH_S3C2410
  929. source "arch/arm/mach-s3c2410/Kconfig"
  930. source "arch/arm/mach-s3c2412/Kconfig"
  931. source "arch/arm/mach-s3c2416/Kconfig"
  932. source "arch/arm/mach-s3c2440/Kconfig"
  933. source "arch/arm/mach-s3c2443/Kconfig"
  934. endif
  935. if ARCH_S3C64XX
  936. source "arch/arm/mach-s3c64xx/Kconfig"
  937. endif
  938. source "arch/arm/mach-s5p64x0/Kconfig"
  939. source "arch/arm/mach-s5pc100/Kconfig"
  940. source "arch/arm/mach-s5pv210/Kconfig"
  941. source "arch/arm/mach-exynos/Kconfig"
  942. source "arch/arm/mach-shmobile/Kconfig"
  943. source "arch/arm/mach-tegra/Kconfig"
  944. source "arch/arm/mach-u300/Kconfig"
  945. source "arch/arm/mach-ux500/Kconfig"
  946. source "arch/arm/mach-versatile/Kconfig"
  947. source "arch/arm/mach-vexpress/Kconfig"
  948. source "arch/arm/plat-versatile/Kconfig"
  949. source "arch/arm/mach-vt8500/Kconfig"
  950. source "arch/arm/mach-w90x900/Kconfig"
  951. # Definitions to make life easier
  952. config ARCH_ACORN
  953. bool
  954. config PLAT_IOP
  955. bool
  956. select GENERIC_CLOCKEVENTS
  957. select HAVE_SCHED_CLOCK
  958. config PLAT_ORION
  959. bool
  960. select CLKSRC_MMIO
  961. select GENERIC_IRQ_CHIP
  962. select HAVE_SCHED_CLOCK
  963. config PLAT_PXA
  964. bool
  965. config PLAT_VERSATILE
  966. bool
  967. config ARM_TIMER_SP804
  968. bool
  969. select CLKSRC_MMIO
  970. source arch/arm/mm/Kconfig
  971. config IWMMXT
  972. bool "Enable iWMMXt support"
  973. depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
  974. default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
  975. help
  976. Enable support for iWMMXt context switching at run time if
  977. running on a CPU that supports it.
  978. # bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
  979. config XSCALE_PMU
  980. bool
  981. depends on CPU_XSCALE && !XSCALE_PMU_TIMER
  982. default y
  983. config CPU_HAS_PMU
  984. depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
  985. (!ARCH_OMAP3 || OMAP3_EMU)
  986. default y
  987. bool
  988. config MULTI_IRQ_HANDLER
  989. bool
  990. help
  991. Allow each machine to specify it's own IRQ handler at run time.
  992. if !MMU
  993. source "arch/arm/Kconfig-nommu"
  994. endif
  995. config ARM_ERRATA_411920
  996. bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
  997. depends on CPU_V6 || CPU_V6K
  998. help
  999. Invalidation of the Instruction Cache operation can
  1000. fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
  1001. It does not affect the MPCore. This option enables the ARM Ltd.
  1002. recommended workaround.
  1003. config ARM_ERRATA_430973
  1004. bool "ARM errata: Stale prediction on replaced interworking branch"
  1005. depends on CPU_V7
  1006. help
  1007. This option enables the workaround for the 430973 Cortex-A8
  1008. (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
  1009. interworking branch is replaced with another code sequence at the
  1010. same virtual address, whether due to self-modifying code or virtual
  1011. to physical address re-mapping, Cortex-A8 does not recover from the
  1012. stale interworking branch prediction. This results in Cortex-A8
  1013. executing the new code sequence in the incorrect ARM or Thumb state.
  1014. The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
  1015. and also flushes the branch target cache at every context switch.
  1016. Note that setting specific bits in the ACTLR register may not be
  1017. available in non-secure mode.
  1018. config ARM_ERRATA_458693
  1019. bool "ARM errata: Processor deadlock when a false hazard is created"
  1020. depends on CPU_V7
  1021. help
  1022. This option enables the workaround for the 458693 Cortex-A8 (r2p0)
  1023. erratum. For very specific sequences of memory operations, it is
  1024. possible for a hazard condition intended for a cache line to instead
  1025. be incorrectly associated with a different cache line. This false
  1026. hazard might then cause a processor deadlock. The workaround enables
  1027. the L1 caching of the NEON accesses and disables the PLD instruction
  1028. in the ACTLR register. Note that setting specific bits in the ACTLR
  1029. register may not be available in non-secure mode.
  1030. config ARM_ERRATA_460075
  1031. bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
  1032. depends on CPU_V7
  1033. help
  1034. This option enables the workaround for the 460075 Cortex-A8 (r2p0)
  1035. erratum. Any asynchronous access to the L2 cache may encounter a
  1036. situation in which recent store transactions to the L2 cache are lost
  1037. and overwritten with stale memory contents from external memory. The
  1038. workaround disables the write-allocate mode for the L2 cache via the
  1039. ACTLR register. Note that setting specific bits in the ACTLR register
  1040. may not be available in non-secure mode.
  1041. config ARM_ERRATA_742230
  1042. bool "ARM errata: DMB operation may be faulty"
  1043. depends on CPU_V7 && SMP
  1044. help
  1045. This option enables the workaround for the 742230 Cortex-A9
  1046. (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
  1047. between two write operations may not ensure the correct visibility
  1048. ordering of the two writes. This workaround sets a specific bit in
  1049. the diagnostic register of the Cortex-A9 which causes the DMB
  1050. instruction to behave as a DSB, ensuring the correct behaviour of
  1051. the two writes.
  1052. config ARM_ERRATA_742231
  1053. bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
  1054. depends on CPU_V7 && SMP
  1055. help
  1056. This option enables the workaround for the 742231 Cortex-A9
  1057. (r2p0..r2p2) erratum. Under certain conditions, specific to the
  1058. Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
  1059. accessing some data located in the same cache line, may get corrupted
  1060. data due to bad handling of the address hazard when the line gets
  1061. replaced from one of the CPUs at the same time as another CPU is
  1062. accessing it. This workaround sets specific bits in the diagnostic
  1063. register of the Cortex-A9 which reduces the linefill issuing
  1064. capabilities of the processor.
  1065. config PL310_ERRATA_588369
  1066. bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
  1067. depends on CACHE_L2X0
  1068. help
  1069. The PL310 L2 cache controller implements three types of Clean &
  1070. Invalidate maintenance operations: by Physical Address
  1071. (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
  1072. They are architecturally defined to behave as the execution of a
  1073. clean operation followed immediately by an invalidate operation,
  1074. both performing to the same memory location. This functionality
  1075. is not correctly implemented in PL310 as clean lines are not
  1076. invalidated as a result of these operations.
  1077. config ARM_ERRATA_720789
  1078. bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
  1079. depends on CPU_V7 && SMP
  1080. help
  1081. This option enables the workaround for the 720789 Cortex-A9 (prior to
  1082. r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
  1083. broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
  1084. As a consequence of this erratum, some TLB entries which should be
  1085. invalidated are not, resulting in an incoherency in the system page
  1086. tables. The workaround changes the TLB flushing routines to invalidate
  1087. entries regardless of the ASID.
  1088. config PL310_ERRATA_727915
  1089. bool "Background Clean & Invalidate by Way operation can cause data corruption"
  1090. depends on CACHE_L2X0
  1091. help
  1092. PL310 implements the Clean & Invalidate by Way L2 cache maintenance
  1093. operation (offset 0x7FC). This operation runs in background so that
  1094. PL310 can handle normal accesses while it is in progress. Under very
  1095. rare circumstances, due to this erratum, write data can be lost when
  1096. PL310 treats a cacheable write transaction during a Clean &
  1097. Invalidate by Way operation.
  1098. config ARM_ERRATA_743622
  1099. bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
  1100. depends on CPU_V7
  1101. help
  1102. This option enables the workaround for the 743622 Cortex-A9
  1103. (r2p0..r2p2) erratum. Under very rare conditions, a faulty
  1104. optimisation in the Cortex-A9 Store Buffer may lead to data
  1105. corruption. This workaround sets a specific bit in the diagnostic
  1106. register of the Cortex-A9 which disables the Store Buffer
  1107. optimisation, preventing the defect from occurring. This has no
  1108. visible impact on the overall performance or power consumption of the
  1109. processor.
  1110. config ARM_ERRATA_751472
  1111. bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
  1112. depends on CPU_V7 && SMP
  1113. help
  1114. This option enables the workaround for the 751472 Cortex-A9 (prior
  1115. to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
  1116. completion of a following broadcasted operation if the second
  1117. operation is received by a CPU before the ICIALLUIS has completed,
  1118. potentially leading to corrupted entries in the cache or TLB.
  1119. config ARM_ERRATA_753970
  1120. bool "ARM errata: cache sync operation may be faulty"
  1121. depends on CACHE_PL310
  1122. help
  1123. This option enables the workaround for the 753970 PL310 (r3p0) erratum.
  1124. Under some condition the effect of cache sync operation on
  1125. the store buffer still remains when the operation completes.
  1126. This means that the store buffer is always asked to drain and
  1127. this prevents it from merging any further writes. The workaround
  1128. is to replace the normal offset of cache sync operation (0x730)
  1129. by another offset targeting an unmapped PL310 register 0x740.
  1130. This has the same effect as the cache sync operation: store buffer
  1131. drain and waiting for all buffers empty.
  1132. config ARM_ERRATA_754322
  1133. bool "ARM errata: possible faulty MMU translations following an ASID switch"
  1134. depends on CPU_V7
  1135. help
  1136. This option enables the workaround for the 754322 Cortex-A9 (r2p*,
  1137. r3p*) erratum. A speculative memory access may cause a page table walk
  1138. which starts prior to an ASID switch but completes afterwards. This
  1139. can populate the micro-TLB with a stale entry which may be hit with
  1140. the new ASID. This workaround places two dsb instructions in the mm
  1141. switching code so that no page table walks can cross the ASID switch.
  1142. config ARM_ERRATA_754327
  1143. bool "ARM errata: no automatic Store Buffer drain"
  1144. depends on CPU_V7 && SMP
  1145. help
  1146. This option enables the workaround for the 754327 Cortex-A9 (prior to
  1147. r2p0) erratum. The Store Buffer does not have any automatic draining
  1148. mechanism and therefore a livelock may occur if an external agent
  1149. continuously polls a memory location waiting to observe an update.
  1150. This workaround defines cpu_relax() as smp_mb(), preventing correctly
  1151. written polling loops from denying visibility of updates to memory.
  1152. config ARM_ERRATA_364296
  1153. bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
  1154. depends on CPU_V6 && !SMP
  1155. help
  1156. This options enables the workaround for the 364296 ARM1136
  1157. r0p2 erratum (possible cache data corruption with
  1158. hit-under-miss enabled). It sets the undocumented bit 31 in
  1159. the auxiliary control register and the FI bit in the control
  1160. register, thus disabling hit-under-miss without putting the
  1161. processor into full low interrupt latency mode. ARM11MPCore
  1162. is not affected.
  1163. config ARM_ERRATA_764369
  1164. bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
  1165. depends on CPU_V7 && SMP
  1166. help
  1167. This option enables the workaround for erratum 764369
  1168. affecting Cortex-A9 MPCore with two or more processors (all
  1169. current revisions). Under certain timing circumstances, a data
  1170. cache line maintenance operation by MVA targeting an Inner
  1171. Shareable memory region may fail to proceed up to either the
  1172. Point of Coherency or to the Point of Unification of the
  1173. system. This workaround adds a DSB instruction before the
  1174. relevant cache maintenance functions and sets a specific bit
  1175. in the diagnostic control register of the SCU.
  1176. endmenu
  1177. source "arch/arm/common/Kconfig"
  1178. menu "Bus support"
  1179. config ARM_AMBA
  1180. bool
  1181. config ISA
  1182. bool
  1183. help
  1184. Find out whether you have ISA slots on your motherboard. ISA is the
  1185. name of a bus system, i.e. the way the CPU talks to the other stuff
  1186. inside your box. Other bus systems are PCI, EISA, MicroChannel
  1187. (MCA) or VESA. ISA is an older system, now being displaced by PCI;
  1188. newer boards don't support it. If you have ISA, say Y, otherwise N.
  1189. # Select ISA DMA controller support
  1190. config ISA_DMA
  1191. bool
  1192. select ISA_DMA_API
  1193. # Select ISA DMA interface
  1194. config ISA_DMA_API
  1195. bool
  1196. config PCI
  1197. bool "PCI support" if MIGHT_HAVE_PCI
  1198. help
  1199. Find out whether you have a PCI motherboard. PCI is the name of a
  1200. bus system, i.e. the way the CPU talks to the other stuff inside
  1201. your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
  1202. VESA. If you have PCI, say Y, otherwise N.
  1203. config PCI_DOMAINS
  1204. bool
  1205. depends on PCI
  1206. config PCI_NANOENGINE
  1207. bool "BSE nanoEngine PCI support"
  1208. depends on SA1100_NANOENGINE
  1209. help
  1210. Enable PCI on the BSE nanoEngine board.
  1211. config PCI_SYSCALL
  1212. def_bool PCI
  1213. # Select the host bridge type
  1214. config PCI_HOST_VIA82C505
  1215. bool
  1216. depends on PCI && ARCH_SHARK
  1217. default y
  1218. config PCI_HOST_ITE8152
  1219. bool
  1220. depends on PCI && MACH_ARMCORE
  1221. default y
  1222. select DMABOUNCE
  1223. source "drivers/pci/Kconfig"
  1224. source "drivers/pcmcia/Kconfig"
  1225. endmenu
  1226. menu "Kernel Features"
  1227. source "kernel/time/Kconfig"
  1228. config HAVE_SMP
  1229. bool
  1230. help
  1231. This option should be selected by machines which have an SMP-
  1232. capable CPU.
  1233. The only effect of this option is to make the SMP-related
  1234. options available to the user for configuration.
  1235. config SMP
  1236. bool "Symmetric Multi-Processing"
  1237. depends on CPU_V6K || CPU_V7
  1238. depends on GENERIC_CLOCKEVENTS
  1239. depends on HAVE_SMP
  1240. depends on MMU
  1241. select USE_GENERIC_SMP_HELPERS
  1242. select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
  1243. help
  1244. This enables support for systems with more than one CPU. If you have
  1245. a system with only one CPU, like most personal computers, say N. If
  1246. you have a system with more than one CPU, say Y.
  1247. If you say N here, the kernel will run on single and multiprocessor
  1248. machines, but will use only one CPU of a multiprocessor machine. If
  1249. you say Y here, the kernel will run on many, but not all, single
  1250. processor machines. On a single processor machine, the kernel will
  1251. run faster if you say N here.
  1252. See also <file:Documentation/x86/i386/IO-APIC.txt>,
  1253. <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
  1254. <http://tldp.org/HOWTO/SMP-HOWTO.html>.
  1255. If you don't know what to do here, say N.
  1256. config SMP_ON_UP
  1257. bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
  1258. depends on EXPERIMENTAL
  1259. depends on SMP && !XIP_KERNEL
  1260. default y
  1261. help
  1262. SMP kernels contain instructions which fail on non-SMP processors.
  1263. Enabling this option allows the kernel to modify itself to make
  1264. these instructions safe. Disabling it allows about 1K of space
  1265. savings.
  1266. If you don't know what to do here, say Y.
  1267. config ARM_CPU_TOPOLOGY
  1268. bool "Support cpu topology definition"
  1269. depends on SMP && CPU_V7
  1270. default y
  1271. help
  1272. Support ARM cpu topology definition. The MPIDR register defines
  1273. affinity between processors which is then used to describe the cpu
  1274. topology of an ARM System.
  1275. config SCHED_MC
  1276. bool "Multi-core scheduler support"
  1277. depends on ARM_CPU_TOPOLOGY
  1278. help
  1279. Multi-core scheduler support improves the CPU scheduler's decision
  1280. making when dealing with multi-core CPU chips at a cost of slightly
  1281. increased overhead in some places. If unsure say N here.
  1282. config SCHED_SMT
  1283. bool "SMT scheduler support"
  1284. depends on ARM_CPU_TOPOLOGY
  1285. help
  1286. Improves the CPU scheduler's decision making when dealing with
  1287. MultiThreading at a cost of slightly increased overhead in some
  1288. places. If unsure say N here.
  1289. config HAVE_ARM_SCU
  1290. bool
  1291. help
  1292. This option enables support for the ARM system coherency unit
  1293. config HAVE_ARM_TWD
  1294. bool
  1295. depends on SMP
  1296. select TICK_ONESHOT
  1297. help
  1298. This options enables support for the ARM timer and watchdog unit
  1299. choice
  1300. prompt "Memory split"
  1301. default VMSPLIT_3G
  1302. help
  1303. Select the desired split between kernel and user memory.
  1304. If you are not absolutely sure what you are doing, leave this
  1305. option alone!
  1306. config VMSPLIT_3G
  1307. bool "3G/1G user/kernel split"
  1308. config VMSPLIT_2G
  1309. bool "2G/2G user/kernel split"
  1310. config VMSPLIT_1G
  1311. bool "1G/3G user/kernel split"
  1312. endchoice
  1313. config PAGE_OFFSET
  1314. hex
  1315. default 0x40000000 if VMSPLIT_1G
  1316. default 0x80000000 if VMSPLIT_2G
  1317. default 0xC0000000
  1318. config NR_CPUS
  1319. int "Maximum number of CPUs (2-32)"
  1320. range 2 32
  1321. depends on SMP
  1322. default "4"
  1323. config HOTPLUG_CPU
  1324. bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
  1325. depends on SMP && HOTPLUG && EXPERIMENTAL
  1326. help
  1327. Say Y here to experiment with turning CPUs off and on. CPUs
  1328. can be controlled through /sys/devices/system/cpu.
  1329. config LOCAL_TIMERS
  1330. bool "Use local timer interrupts"
  1331. depends on SMP
  1332. default y
  1333. select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
  1334. help
  1335. Enable support for local timers on SMP platforms, rather then the
  1336. legacy IPI broadcast method. Local timers allows the system
  1337. accounting to be spread across the timer interval, preventing a
  1338. "thundering herd" at every timer tick.
  1339. source kernel/Kconfig.preempt
  1340. config HZ
  1341. int
  1342. default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
  1343. ARCH_S5PV210 || ARCH_EXYNOS4
  1344. default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
  1345. default AT91_TIMER_HZ if ARCH_AT91
  1346. default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
  1347. default 100
  1348. config THUMB2_KERNEL
  1349. bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
  1350. depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
  1351. select AEABI
  1352. select ARM_ASM_UNIFIED
  1353. select ARM_UNWIND
  1354. help
  1355. By enabling this option, the kernel will be compiled in
  1356. Thumb-2 mode. A compiler/assembler that understand the unified
  1357. ARM-Thumb syntax is needed.
  1358. If unsure, say N.
  1359. config THUMB2_AVOID_R_ARM_THM_JUMP11
  1360. bool "Work around buggy Thumb-2 short branch relocations in gas"
  1361. depends on THUMB2_KERNEL && MODULES
  1362. default y
  1363. help
  1364. Various binutils versions can resolve Thumb-2 branches to
  1365. locally-defined, preemptible global symbols as short-range "b.n"
  1366. branch instructions.
  1367. This is a problem, because there's no guarantee the final
  1368. destination of the symbol, or any candidate locations for a
  1369. trampoline, are within range of the branch. For this reason, the
  1370. kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
  1371. relocation in modules at all, and it makes little sense to add
  1372. support.
  1373. The symptom is that the kernel fails with an "unsupported
  1374. relocation" error when loading some modules.
  1375. Until fixed tools are available, passing
  1376. -fno-optimize-sibling-calls to gcc should prevent gcc generating
  1377. code which hits this problem, at the cost of a bit of extra runtime
  1378. stack usage in some cases.
  1379. The problem is described in more detail at:
  1380. https://bugs.launchpad.net/binutils-linaro/+bug/725126
  1381. Only Thumb-2 kernels are affected.
  1382. Unless you are sure your tools don't have this problem, say Y.
  1383. config ARM_ASM_UNIFIED
  1384. bool
  1385. config AEABI
  1386. bool "Use the ARM EABI to compile the kernel"
  1387. help
  1388. This option allows for the kernel to be compiled using the latest
  1389. ARM ABI (aka EABI). This is only useful if you are using a user
  1390. space environment that is also compiled with EABI.
  1391. Since there are major incompatibilities between the legacy ABI and
  1392. EABI, especially with regard to structure member alignment, this
  1393. option also changes the kernel syscall calling convention to
  1394. disambiguate both ABIs and allow for backward compatibility support
  1395. (selected with CONFIG_OABI_COMPAT).
  1396. To use this you need GCC version 4.0.0 or later.
  1397. config OABI_COMPAT
  1398. bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
  1399. depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
  1400. default y
  1401. help
  1402. This option preserves the old syscall interface along with the
  1403. new (ARM EABI) one. It also provides a compatibility layer to
  1404. intercept syscalls that have structure arguments which layout
  1405. in memory differs between the legacy ABI and the new ARM EABI
  1406. (only for non "thumb" binaries). This option adds a tiny
  1407. overhead to all syscalls and produces a slightly larger kernel.
  1408. If you know you'll be using only pure EABI user space then you
  1409. can say N here. If this option is not selected and you attempt
  1410. to execute a legacy ABI binary then the result will be
  1411. UNPREDICTABLE (in fact it can be predicted that it won't work
  1412. at all). If in doubt say Y.
  1413. config ARCH_HAS_HOLES_MEMORYMODEL
  1414. bool
  1415. config ARCH_SPARSEMEM_ENABLE
  1416. bool
  1417. config ARCH_SPARSEMEM_DEFAULT
  1418. def_bool ARCH_SPARSEMEM_ENABLE
  1419. config ARCH_SELECT_MEMORY_MODEL
  1420. def_bool ARCH_SPARSEMEM_ENABLE
  1421. config HAVE_ARCH_PFN_VALID
  1422. def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
  1423. config HIGHMEM
  1424. bool "High Memory Support"
  1425. depends on MMU
  1426. help
  1427. The address space of ARM processors is only 4 Gigabytes large
  1428. and it has to accommodate user address space, kernel address
  1429. space as well as some memory mapped IO. That means that, if you
  1430. have a large amount of physical memory and/or IO, not all of the
  1431. memory can be "permanently mapped" by the kernel. The physical
  1432. memory that is not permanently mapped is called "high memory".
  1433. Depending on the selected kernel/user memory split, minimum
  1434. vmalloc space and actual amount of RAM, you may not need this
  1435. option which should result in a slightly faster kernel.
  1436. If unsure, say n.
  1437. config HIGHPTE
  1438. bool "Allocate 2nd-level pagetables from highmem"
  1439. depends on HIGHMEM
  1440. config HW_PERF_EVENTS
  1441. bool "Enable hardware performance counter support for perf events"
  1442. depends on PERF_EVENTS && CPU_HAS_PMU
  1443. default y
  1444. help
  1445. Enable hardware performance counter support for perf events. If
  1446. disabled, perf events will use software events only.
  1447. source "mm/Kconfig"
  1448. config FORCE_MAX_ZONEORDER
  1449. int "Maximum zone order" if ARCH_SHMOBILE
  1450. range 11 64 if ARCH_SHMOBILE
  1451. default "9" if SA1111
  1452. default "11"
  1453. help
  1454. The kernel memory allocator divides physically contiguous memory
  1455. blocks into "zones", where each zone is a power of two number of
  1456. pages. This option selects the largest power of two that the kernel
  1457. keeps in the memory allocator. If you need to allocate very large
  1458. blocks of physically contiguous memory, then you may need to
  1459. increase this value.
  1460. This config option is actually maximum order plus one. For example,
  1461. a value of 11 means that the largest free memory block is 2^10 pages.
  1462. config LEDS
  1463. bool "Timer and CPU usage LEDs"
  1464. depends on ARCH_CDB89712 || ARCH_EBSA110 || \
  1465. ARCH_EBSA285 || ARCH_INTEGRATOR || \
  1466. ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
  1467. ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
  1468. ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
  1469. ARCH_AT91 || ARCH_DAVINCI || \
  1470. ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
  1471. help
  1472. If you say Y here, the LEDs on your machine will be used
  1473. to provide useful information about your current system status.
  1474. If you are compiling a kernel for a NetWinder or EBSA-285, you will
  1475. be able to select which LEDs are active using the options below. If
  1476. you are compiling a kernel for the EBSA-110 or the LART however, the
  1477. red LED will simply flash regularly to indicate that the system is
  1478. still functional. It is safe to say Y here if you have a CATS
  1479. system, but the driver will do nothing.
  1480. config LEDS_TIMER
  1481. bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
  1482. OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1483. || MACH_OMAP_PERSEUS2
  1484. depends on LEDS
  1485. depends on !GENERIC_CLOCKEVENTS
  1486. default y if ARCH_EBSA110
  1487. help
  1488. If you say Y here, one of the system LEDs (the green one on the
  1489. NetWinder, the amber one on the EBSA285, or the red one on the LART)
  1490. will flash regularly to indicate that the system is still
  1491. operational. This is mainly useful to kernel hackers who are
  1492. debugging unstable kernels.
  1493. The LART uses the same LED for both Timer LED and CPU usage LED
  1494. functions. You may choose to use both, but the Timer LED function
  1495. will overrule the CPU usage LED.
  1496. config LEDS_CPU
  1497. bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
  1498. !ARCH_OMAP) \
  1499. || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
  1500. || MACH_OMAP_PERSEUS2
  1501. depends on LEDS
  1502. help
  1503. If you say Y here, the red LED will be used to give a good real
  1504. time indication of CPU usage, by lighting whenever the idle task
  1505. is not currently executing.
  1506. The LART uses the same LED for both Timer LED and CPU usage LED
  1507. functions. You may choose to use both, but the Timer LED function
  1508. will overrule the CPU usage LED.
  1509. config ALIGNMENT_TRAP
  1510. bool
  1511. depends on CPU_CP15_MMU
  1512. default y if !ARCH_EBSA110
  1513. select HAVE_PROC_CPU if PROC_FS
  1514. help
  1515. ARM processors cannot fetch/store information which is not
  1516. naturally aligned on the bus, i.e., a 4 byte fetch must start at an
  1517. address divisible by 4. On 32-bit ARM processors, these non-aligned
  1518. fetch/store instructions will be emulated in software if you say
  1519. here, which has a severe performance impact. This is necessary for
  1520. correct operation of some network protocols. With an IP-only
  1521. configuration it is safe to say N, otherwise say Y.
  1522. config UACCESS_WITH_MEMCPY
  1523. bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
  1524. depends on MMU && EXPERIMENTAL
  1525. default y if CPU_FEROCEON
  1526. help
  1527. Implement faster copy_to_user and clear_user methods for CPU
  1528. cores where a 8-word STM instruction give significantly higher
  1529. memory write throughput than a sequence of individual 32bit stores.
  1530. A possible side effect is a slight increase in scheduling latency
  1531. between threads sharing the same address space if they invoke
  1532. such copy operations with large buffers.
  1533. However, if the CPU data cache is using a write-allocate mode,
  1534. this option is unlikely to provide any performance gain.
  1535. config SECCOMP
  1536. bool
  1537. prompt "Enable seccomp to safely compute untrusted bytecode"
  1538. ---help---
  1539. This kernel feature is useful for number crunching applications
  1540. that may need to compute untrusted bytecode during their
  1541. execution. By using pipes or other transports made available to
  1542. the process as file descriptors supporting the read/write
  1543. syscalls, it's possible to isolate those applications in
  1544. their own address space using seccomp. Once seccomp is
  1545. enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
  1546. and the task is only allowed to execute a few safe syscalls
  1547. defined by each seccomp mode.
  1548. config CC_STACKPROTECTOR
  1549. bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
  1550. depends on EXPERIMENTAL
  1551. help
  1552. This option turns on the -fstack-protector GCC feature. This
  1553. feature puts, at the beginning of functions, a canary value on
  1554. the stack just before the return address, and validates
  1555. the value just before actually returning. Stack based buffer
  1556. overflows (that need to overwrite this return address) now also
  1557. overwrite the canary, which gets detected and the attack is then
  1558. neutralized via a kernel panic.
  1559. This feature requires gcc version 4.2 or above.
  1560. config DEPRECATED_PARAM_STRUCT
  1561. bool "Provide old way to pass kernel parameters"
  1562. help
  1563. This was deprecated in 2001 and announced to live on for 5 years.
  1564. Some old boot loaders still use this way.
  1565. endmenu
  1566. menu "Boot options"
  1567. config USE_OF
  1568. bool "Flattened Device Tree support"
  1569. select OF
  1570. select OF_EARLY_FLATTREE
  1571. select IRQ_DOMAIN
  1572. help
  1573. Include support for flattened device tree machine descriptions.
  1574. # Compressed boot loader in ROM. Yes, we really want to ask about
  1575. # TEXT and BSS so we preserve their values in the config files.
  1576. config ZBOOT_ROM_TEXT
  1577. hex "Compressed ROM boot loader base address"
  1578. default "0"
  1579. help
  1580. The physical address at which the ROM-able zImage is to be
  1581. placed in the target. Platforms which normally make use of
  1582. ROM-able zImage formats normally set this to a suitable
  1583. value in their defconfig file.
  1584. If ZBOOT_ROM is not enabled, this has no effect.
  1585. config ZBOOT_ROM_BSS
  1586. hex "Compressed ROM boot loader BSS address"
  1587. default "0"
  1588. help
  1589. The base address of an area of read/write memory in the target
  1590. for the ROM-able zImage which must be available while the
  1591. decompressor is running. It must be large enough to hold the
  1592. entire decompressed kernel plus an additional 128 KiB.
  1593. Platforms which normally make use of ROM-able zImage formats
  1594. normally set this to a suitable value in their defconfig file.
  1595. If ZBOOT_ROM is not enabled, this has no effect.
  1596. config ZBOOT_ROM
  1597. bool "Compressed boot loader in ROM/flash"
  1598. depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
  1599. help
  1600. Say Y here if you intend to execute your compressed kernel image
  1601. (zImage) directly from ROM or flash. If unsure, say N.
  1602. choice
  1603. prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
  1604. depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
  1605. default ZBOOT_ROM_NONE
  1606. help
  1607. Include experimental SD/MMC loading code in the ROM-able zImage.
  1608. With this enabled it is possible to write the the ROM-able zImage
  1609. kernel image to an MMC or SD card and boot the kernel straight
  1610. from the reset vector. At reset the processor Mask ROM will load
  1611. the first part of the the ROM-able zImage which in turn loads the
  1612. rest the kernel image to RAM.
  1613. config ZBOOT_ROM_NONE
  1614. bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
  1615. help
  1616. Do not load image from SD or MMC
  1617. config ZBOOT_ROM_MMCIF
  1618. bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
  1619. help
  1620. Load image from MMCIF hardware block.
  1621. config ZBOOT_ROM_SH_MOBILE_SDHI
  1622. bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
  1623. help
  1624. Load image from SDHI hardware block
  1625. endchoice
  1626. config ARM_APPENDED_DTB
  1627. bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
  1628. depends on OF && !ZBOOT_ROM && EXPERIMENTAL
  1629. help
  1630. With this option, the boot code will look for a device tree binary
  1631. (DTB) appended to zImage
  1632. (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
  1633. This is meant as a backward compatibility convenience for those
  1634. systems with a bootloader that can't be upgraded to accommodate
  1635. the documented boot protocol using a device tree.
  1636. Beware that there is very little in terms of protection against
  1637. this option being confused by leftover garbage in memory that might
  1638. look like a DTB header after a reboot if no actual DTB is appended
  1639. to zImage. Do not leave this option active in a production kernel
  1640. if you don't intend to always append a DTB. Proper passing of the
  1641. location into r2 of a bootloader provided DTB is always preferable
  1642. to this option.
  1643. config ARM_ATAG_DTB_COMPAT
  1644. bool "Supplement the appended DTB with traditional ATAG information"
  1645. depends on ARM_APPENDED_DTB
  1646. help
  1647. Some old bootloaders can't be updated to a DTB capable one, yet
  1648. they provide ATAGs with memory configuration, the ramdisk address,
  1649. the kernel cmdline string, etc. Such information is dynamically
  1650. provided by the bootloader and can't always be stored in a static
  1651. DTB. To allow a device tree enabled kernel to be used with such
  1652. bootloaders, this option allows zImage to extract the information
  1653. from the ATAG list and store it at run time into the appended DTB.
  1654. config CMDLINE
  1655. string "Default kernel command string"
  1656. default ""
  1657. help
  1658. On some architectures (EBSA110 and CATS), there is currently no way
  1659. for the boot loader to pass arguments to the kernel. For these
  1660. architectures, you should supply some command-line options at build
  1661. time by entering them here. As a minimum, you should specify the
  1662. memory size and the root device (e.g., mem=64M root=/dev/nfs).
  1663. choice
  1664. prompt "Kernel command line type" if CMDLINE != ""
  1665. default CMDLINE_FROM_BOOTLOADER
  1666. config CMDLINE_FROM_BOOTLOADER
  1667. bool "Use bootloader kernel arguments if available"
  1668. help
  1669. Uses the command-line options passed by the boot loader. If
  1670. the boot loader doesn't provide any, the default kernel command
  1671. string provided in CMDLINE will be used.
  1672. config CMDLINE_EXTEND
  1673. bool "Extend bootloader kernel arguments"
  1674. help
  1675. The command-line arguments provided by the boot loader will be
  1676. appended to the default kernel command string.
  1677. config CMDLINE_FORCE
  1678. bool "Always use the default kernel command string"
  1679. help
  1680. Always use the default kernel command string, even if the boot
  1681. loader passes other arguments to the kernel.
  1682. This is useful if you cannot or don't want to change the
  1683. command-line options your boot loader passes to the kernel.
  1684. endchoice
  1685. config XIP_KERNEL
  1686. bool "Kernel Execute-In-Place from ROM"
  1687. depends on !ZBOOT_ROM
  1688. help
  1689. Execute-In-Place allows the kernel to run from non-volatile storage
  1690. directly addressable by the CPU, such as NOR flash. This saves RAM
  1691. space since the text section of the kernel is not loaded from flash
  1692. to RAM. Read-write sections, such as the data section and stack,
  1693. are still copied to RAM. The XIP kernel is not compressed since
  1694. it has to run directly from flash, so it will take more space to
  1695. store it. The flash address used to link the kernel object files,
  1696. and for storing it, is configuration dependent. Therefore, if you
  1697. say Y here, you must know the proper physical address where to
  1698. store the kernel image depending on your own flash memory usage.
  1699. Also note that the make target becomes "make xipImage" rather than
  1700. "make zImage" or "make Image". The final kernel binary to put in
  1701. ROM memory will be arch/arm/boot/xipImage.
  1702. If unsure, say N.
  1703. config XIP_PHYS_ADDR
  1704. hex "XIP Kernel Physical Location"
  1705. depends on XIP_KERNEL
  1706. default "0x00080000"
  1707. help
  1708. This is the physical address in your flash memory the kernel will
  1709. be linked for and stored to. This address is dependent on your
  1710. own flash usage.
  1711. config KEXEC
  1712. bool "Kexec system call (EXPERIMENTAL)"
  1713. depends on EXPERIMENTAL
  1714. help
  1715. kexec is a system call that implements the ability to shutdown your
  1716. current kernel, and to start another kernel. It is like a reboot
  1717. but it is independent of the system firmware. And like a reboot
  1718. you can start any kernel with it, not just Linux.
  1719. It is an ongoing process to be certain the hardware in a machine
  1720. is properly shutdown, so do not be surprised if this code does not
  1721. initially work for you. It may help to enable device hotplugging
  1722. support.
  1723. config ATAGS_PROC
  1724. bool "Export atags in procfs"
  1725. depends on KEXEC
  1726. default y
  1727. help
  1728. Should the atags used to boot the kernel be exported in an "atags"
  1729. file in procfs. Useful with kexec.
  1730. config CRASH_DUMP
  1731. bool "Build kdump crash kernel (EXPERIMENTAL)"
  1732. depends on EXPERIMENTAL
  1733. help
  1734. Generate crash dump after being started by kexec. This should
  1735. be normally only set in special crash dump kernels which are
  1736. loaded in the main kernel with kexec-tools into a specially
  1737. reserved region and then later executed after a crash by
  1738. kdump/kexec. The crash dump kernel must be compiled to a
  1739. memory address not used by the main kernel
  1740. For more details see Documentation/kdump/kdump.txt
  1741. config AUTO_ZRELADDR
  1742. bool "Auto calculation of the decompressed kernel image address"
  1743. depends on !ZBOOT_ROM && !ARCH_U300
  1744. help
  1745. ZRELADDR is the physical address where the decompressed kernel
  1746. image will be placed. If AUTO_ZRELADDR is selected, the address
  1747. will be determined at run-time by masking the current IP with
  1748. 0xf8000000. This assumes the zImage being placed in the first 128MB
  1749. from start of memory.
  1750. endmenu
  1751. menu "CPU Power Management"
  1752. if ARCH_HAS_CPUFREQ
  1753. source "drivers/cpufreq/Kconfig"
  1754. config CPU_FREQ_IMX
  1755. tristate "CPUfreq driver for i.MX CPUs"
  1756. depends on ARCH_MXC && CPU_FREQ
  1757. help
  1758. This enables the CPUfreq driver for i.MX CPUs.
  1759. config CPU_FREQ_SA1100
  1760. bool
  1761. config CPU_FREQ_SA1110
  1762. bool
  1763. config CPU_FREQ_INTEGRATOR
  1764. tristate "CPUfreq driver for ARM Integrator CPUs"
  1765. depends on ARCH_INTEGRATOR && CPU_FREQ
  1766. default y
  1767. help
  1768. This enables the CPUfreq driver for ARM Integrator CPUs.
  1769. For details, take a look at <file:Documentation/cpu-freq>.
  1770. If in doubt, say Y.
  1771. config CPU_FREQ_PXA
  1772. bool
  1773. depends on CPU_FREQ && ARCH_PXA && PXA25x
  1774. default y
  1775. select CPU_FREQ_TABLE
  1776. select CPU_FREQ_DEFAULT_GOV_USERSPACE
  1777. config CPU_FREQ_S3C
  1778. bool
  1779. help
  1780. Internal configuration node for common cpufreq on Samsung SoC
  1781. config CPU_FREQ_S3C24XX
  1782. bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
  1783. depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
  1784. select CPU_FREQ_S3C
  1785. help
  1786. This enables the CPUfreq driver for the Samsung S3C24XX family
  1787. of CPUs.
  1788. For details, take a look at <file:Documentation/cpu-freq>.
  1789. If in doubt, say N.
  1790. config CPU_FREQ_S3C24XX_PLL
  1791. bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
  1792. depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
  1793. help
  1794. Compile in support for changing the PLL frequency from the
  1795. S3C24XX series CPUfreq driver. The PLL takes time to settle
  1796. after a frequency change, so by default it is not enabled.
  1797. This also means that the PLL tables for the selected CPU(s) will
  1798. be built which may increase the size of the kernel image.
  1799. config CPU_FREQ_S3C24XX_DEBUG
  1800. bool "Debug CPUfreq Samsung driver core"
  1801. depends on CPU_FREQ_S3C24XX
  1802. help
  1803. Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
  1804. config CPU_FREQ_S3C24XX_IODEBUG
  1805. bool "Debug CPUfreq Samsung driver IO timing"
  1806. depends on CPU_FREQ_S3C24XX
  1807. help
  1808. Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
  1809. config CPU_FREQ_S3C24XX_DEBUGFS
  1810. bool "Export debugfs for CPUFreq"
  1811. depends on CPU_FREQ_S3C24XX && DEBUG_FS
  1812. help
  1813. Export status information via debugfs.
  1814. endif
  1815. source "drivers/cpuidle/Kconfig"
  1816. endmenu
  1817. menu "Floating point emulation"
  1818. comment "At least one emulation must be selected"
  1819. config FPE_NWFPE
  1820. bool "NWFPE math emulation"
  1821. depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
  1822. ---help---
  1823. Say Y to include the NWFPE floating point emulator in the kernel.
  1824. This is necessary to run most binaries. Linux does not currently
  1825. support floating point hardware so you need to say Y here even if
  1826. your machine has an FPA or floating point co-processor podule.
  1827. You may say N here if you are going to load the Acorn FPEmulator
  1828. early in the bootup.
  1829. config FPE_NWFPE_XP
  1830. bool "Support extended precision"
  1831. depends on FPE_NWFPE
  1832. help
  1833. Say Y to include 80-bit support in the kernel floating-point
  1834. emulator. Otherwise, only 32 and 64-bit support is compiled in.
  1835. Note that gcc does not generate 80-bit operations by default,
  1836. so in most cases this option only enlarges the size of the
  1837. floating point emulator without any good reason.
  1838. You almost surely want to say N here.
  1839. config FPE_FASTFPE
  1840. bool "FastFPE math emulation (EXPERIMENTAL)"
  1841. depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
  1842. ---help---
  1843. Say Y here to include the FAST floating point emulator in the kernel.
  1844. This is an experimental much faster emulator which now also has full
  1845. precision for the mantissa. It does not support any exceptions.
  1846. It is very simple, and approximately 3-6 times faster than NWFPE.
  1847. It should be sufficient for most programs. It may be not suitable
  1848. for scientific calculations, but you have to check this for yourself.
  1849. If you do not feel you need a faster FP emulation you should better
  1850. choose NWFPE.
  1851. config VFP
  1852. bool "VFP-format floating point maths"
  1853. depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
  1854. help
  1855. Say Y to include VFP support code in the kernel. This is needed
  1856. if your hardware includes a VFP unit.
  1857. Please see <file:Documentation/arm/VFP/release-notes.txt> for
  1858. release notes and additional status information.
  1859. Say N if your target does not have VFP hardware.
  1860. config VFPv3
  1861. bool
  1862. depends on VFP
  1863. default y if CPU_V7
  1864. config NEON
  1865. bool "Advanced SIMD (NEON) Extension support"
  1866. depends on VFPv3 && CPU_V7
  1867. help
  1868. Say Y to include support code for NEON, the ARMv7 Advanced SIMD
  1869. Extension.
  1870. endmenu
  1871. menu "Userspace binary formats"
  1872. source "fs/Kconfig.binfmt"
  1873. config ARTHUR
  1874. tristate "RISC OS personality"
  1875. depends on !AEABI
  1876. help
  1877. Say Y here to include the kernel code necessary if you want to run
  1878. Acorn RISC OS/Arthur binaries under Linux. This code is still very
  1879. experimental; if this sounds frightening, say N and sleep in peace.
  1880. You can also say M here to compile this support as a module (which
  1881. will be called arthur).
  1882. endmenu
  1883. menu "Power management options"
  1884. source "kernel/power/Kconfig"
  1885. config ARCH_SUSPEND_POSSIBLE
  1886. depends on !ARCH_S5PC100
  1887. depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
  1888. CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
  1889. def_bool y
  1890. config ARM_CPU_SUSPEND
  1891. def_bool PM_SLEEP
  1892. endmenu
  1893. source "net/Kconfig"
  1894. source "drivers/Kconfig"
  1895. source "fs/Kconfig"
  1896. source "arch/arm/Kconfig.debug"
  1897. source "security/Kconfig"
  1898. source "crypto/Kconfig"
  1899. source "lib/Kconfig"