wm8850.dtsi 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226
  1. /*
  2. * wm8850.dtsi - Device tree file for Wondermedia WM8850 SoC
  3. *
  4. * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
  5. *
  6. * Licensed under GPLv2 or later
  7. */
  8. /include/ "skeleton.dtsi"
  9. / {
  10. compatible = "wm,wm8850";
  11. aliases {
  12. serial0 = &uart0;
  13. serial1 = &uart1;
  14. serial2 = &uart2;
  15. serial3 = &uart3;
  16. };
  17. soc {
  18. #address-cells = <1>;
  19. #size-cells = <1>;
  20. compatible = "simple-bus";
  21. ranges;
  22. interrupt-parent = <&intc0>;
  23. intc0: interrupt-controller@d8140000 {
  24. compatible = "via,vt8500-intc";
  25. interrupt-controller;
  26. reg = <0xd8140000 0x10000>;
  27. #interrupt-cells = <1>;
  28. };
  29. /* Secondary IC cascaded to intc0 */
  30. intc1: interrupt-controller@d8150000 {
  31. compatible = "via,vt8500-intc";
  32. interrupt-controller;
  33. #interrupt-cells = <1>;
  34. reg = <0xD8150000 0x10000>;
  35. interrupts = <56 57 58 59 60 61 62 63>;
  36. };
  37. pinctrl: pinctrl@d8110000 {
  38. compatible = "wm,wm8850-pinctrl";
  39. reg = <0xd8110000 0x10000>;
  40. interrupt-controller;
  41. #interrupt-cells = <2>;
  42. gpio-controller;
  43. #gpio-cells = <2>;
  44. };
  45. pmc@d8130000 {
  46. compatible = "via,vt8500-pmc";
  47. reg = <0xd8130000 0x1000>;
  48. clocks {
  49. #address-cells = <1>;
  50. #size-cells = <0>;
  51. ref25: ref25M {
  52. #clock-cells = <0>;
  53. compatible = "fixed-clock";
  54. clock-frequency = <25000000>;
  55. };
  56. ref24: ref24M {
  57. #clock-cells = <0>;
  58. compatible = "fixed-clock";
  59. clock-frequency = <24000000>;
  60. };
  61. plla: plla {
  62. #clock-cells = <0>;
  63. compatible = "wm,wm8750-pll-clock";
  64. clocks = <&ref25>;
  65. reg = <0x200>;
  66. };
  67. pllb: pllb {
  68. #clock-cells = <0>;
  69. compatible = "wm,wm8750-pll-clock";
  70. clocks = <&ref25>;
  71. reg = <0x204>;
  72. };
  73. clkuart0: uart0 {
  74. #clock-cells = <0>;
  75. compatible = "via,vt8500-device-clock";
  76. clocks = <&ref24>;
  77. enable-reg = <0x254>;
  78. enable-bit = <24>;
  79. };
  80. clkuart1: uart1 {
  81. #clock-cells = <0>;
  82. compatible = "via,vt8500-device-clock";
  83. clocks = <&ref24>;
  84. enable-reg = <0x254>;
  85. enable-bit = <25>;
  86. };
  87. clkuart2: uart2 {
  88. #clock-cells = <0>;
  89. compatible = "via,vt8500-device-clock";
  90. clocks = <&ref24>;
  91. enable-reg = <0x254>;
  92. enable-bit = <26>;
  93. };
  94. clkuart3: uart3 {
  95. #clock-cells = <0>;
  96. compatible = "via,vt8500-device-clock";
  97. clocks = <&ref24>;
  98. enable-reg = <0x254>;
  99. enable-bit = <27>;
  100. };
  101. clkpwm: pwm {
  102. #clock-cells = <0>;
  103. compatible = "via,vt8500-device-clock";
  104. clocks = <&pllb>;
  105. divisor-reg = <0x350>;
  106. enable-reg = <0x250>;
  107. enable-bit = <17>;
  108. };
  109. clksdhc: sdhc {
  110. #clock-cells = <0>;
  111. compatible = "via,vt8500-device-clock";
  112. clocks = <&pllb>;
  113. divisor-reg = <0x330>;
  114. divisor-mask = <0x3f>;
  115. enable-reg = <0x250>;
  116. enable-bit = <0>;
  117. };
  118. };
  119. };
  120. fb@d8051700 {
  121. compatible = "wm,wm8505-fb";
  122. reg = <0xd8051700 0x200>;
  123. display = <&display>;
  124. default-mode = <&mode0>;
  125. };
  126. ge_rops@d8050400 {
  127. compatible = "wm,prizm-ge-rops";
  128. reg = <0xd8050400 0x100>;
  129. };
  130. pwm: pwm@d8220000 {
  131. #pwm-cells = <3>;
  132. compatible = "via,vt8500-pwm";
  133. reg = <0xd8220000 0x100>;
  134. clocks = <&clkpwm>;
  135. };
  136. timer@d8130100 {
  137. compatible = "via,vt8500-timer";
  138. reg = <0xd8130100 0x28>;
  139. interrupts = <36>;
  140. };
  141. ehci@d8007900 {
  142. compatible = "via,vt8500-ehci";
  143. reg = <0xd8007900 0x200>;
  144. interrupts = <26>;
  145. };
  146. uhci@d8007b00 {
  147. compatible = "platform-uhci";
  148. reg = <0xd8007b00 0x200>;
  149. interrupts = <26>;
  150. };
  151. uhci@d8008d00 {
  152. compatible = "platform-uhci";
  153. reg = <0xd8008d00 0x200>;
  154. interrupts = <26>;
  155. };
  156. uart0: uart@d8200000 {
  157. compatible = "via,vt8500-uart";
  158. reg = <0xd8200000 0x1040>;
  159. interrupts = <32>;
  160. clocks = <&clkuart0>;
  161. };
  162. uart1: uart@d82b0000 {
  163. compatible = "via,vt8500-uart";
  164. reg = <0xd82b0000 0x1040>;
  165. interrupts = <33>;
  166. clocks = <&clkuart1>;
  167. };
  168. uart2: uart@d8210000 {
  169. compatible = "via,vt8500-uart";
  170. reg = <0xd8210000 0x1040>;
  171. interrupts = <47>;
  172. clocks = <&clkuart2>;
  173. };
  174. uart3: uart@d82c0000 {
  175. compatible = "via,vt8500-uart";
  176. reg = <0xd82c0000 0x1040>;
  177. interrupts = <50>;
  178. clocks = <&clkuart3>;
  179. };
  180. rtc@d8100000 {
  181. compatible = "via,vt8500-rtc";
  182. reg = <0xd8100000 0x10000>;
  183. interrupts = <48>;
  184. };
  185. sdhc@d800a000 {
  186. compatible = "wm,wm8505-sdhc";
  187. reg = <0xd800a000 0x1000>;
  188. interrupts = <20 21>;
  189. clocks = <&clksdhc>;
  190. bus-width = <4>;
  191. sdon-inverted;
  192. };
  193. };
  194. };