ehci-hcd.c 37 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384
  1. /*
  2. * Copyright (c) 2000-2004 by David Brownell
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms of the GNU General Public License as published by the
  6. * Free Software Foundation; either version 2 of the License, or (at your
  7. * option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful, but
  10. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  11. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software Foundation,
  16. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/pci.h>
  20. #include <linux/dmapool.h>
  21. #include <linux/kernel.h>
  22. #include <linux/delay.h>
  23. #include <linux/ioport.h>
  24. #include <linux/sched.h>
  25. #include <linux/vmalloc.h>
  26. #include <linux/errno.h>
  27. #include <linux/init.h>
  28. #include <linux/timer.h>
  29. #include <linux/ktime.h>
  30. #include <linux/list.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/usb.h>
  33. #include <linux/usb/hcd.h>
  34. #include <linux/moduleparam.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/debugfs.h>
  37. #include <linux/slab.h>
  38. #include <linux/uaccess.h>
  39. #include <asm/byteorder.h>
  40. #include <asm/io.h>
  41. #include <asm/irq.h>
  42. #include <asm/system.h>
  43. #include <asm/unaligned.h>
  44. /*-------------------------------------------------------------------------*/
  45. /*
  46. * EHCI hc_driver implementation ... experimental, incomplete.
  47. * Based on the final 1.0 register interface specification.
  48. *
  49. * USB 2.0 shows up in upcoming www.pcmcia.org technology.
  50. * First was PCMCIA, like ISA; then CardBus, which is PCI.
  51. * Next comes "CardBay", using USB 2.0 signals.
  52. *
  53. * Contains additional contributions by Brad Hards, Rory Bolt, and others.
  54. * Special thanks to Intel and VIA for providing host controllers to
  55. * test this driver on, and Cypress (including In-System Design) for
  56. * providing early devices for those host controllers to talk to!
  57. */
  58. #define DRIVER_AUTHOR "David Brownell"
  59. #define DRIVER_DESC "USB 2.0 'Enhanced' Host Controller (EHCI) Driver"
  60. static const char hcd_name [] = "ehci_hcd";
  61. #undef VERBOSE_DEBUG
  62. #undef EHCI_URB_TRACE
  63. #ifdef DEBUG
  64. #define EHCI_STATS
  65. #endif
  66. /* magic numbers that can affect system performance */
  67. #define EHCI_TUNE_CERR 3 /* 0-3 qtd retries; 0 == don't stop */
  68. #define EHCI_TUNE_RL_HS 4 /* nak throttle; see 4.9 */
  69. #define EHCI_TUNE_RL_TT 0
  70. #define EHCI_TUNE_MULT_HS 1 /* 1-3 transactions/uframe; 4.10.3 */
  71. #define EHCI_TUNE_MULT_TT 1
  72. /*
  73. * Some drivers think it's safe to schedule isochronous transfers more than
  74. * 256 ms into the future (partly as a result of an old bug in the scheduling
  75. * code). In an attempt to avoid trouble, we will use a minimum scheduling
  76. * length of 512 frames instead of 256.
  77. */
  78. #define EHCI_TUNE_FLS 1 /* (medium) 512-frame schedule */
  79. #define EHCI_IAA_MSECS 10 /* arbitrary */
  80. #define EHCI_IO_JIFFIES (HZ/10) /* io watchdog > irq_thresh */
  81. #define EHCI_ASYNC_JIFFIES (HZ/20) /* async idle timeout */
  82. #define EHCI_SHRINK_FRAMES 5 /* async qh unlink delay */
  83. /* Initial IRQ latency: faster than hw default */
  84. static int log2_irq_thresh = 0; // 0 to 6
  85. module_param (log2_irq_thresh, int, S_IRUGO);
  86. MODULE_PARM_DESC (log2_irq_thresh, "log2 IRQ latency, 1-64 microframes");
  87. /* initial park setting: slower than hw default */
  88. static unsigned park = 0;
  89. module_param (park, uint, S_IRUGO);
  90. MODULE_PARM_DESC (park, "park setting; 1-3 back-to-back async packets");
  91. /* for flakey hardware, ignore overcurrent indicators */
  92. static int ignore_oc = 0;
  93. module_param (ignore_oc, bool, S_IRUGO);
  94. MODULE_PARM_DESC (ignore_oc, "ignore bogus hardware overcurrent indications");
  95. /* for link power management(LPM) feature */
  96. static unsigned int hird;
  97. module_param(hird, int, S_IRUGO);
  98. MODULE_PARM_DESC(hird, "host initiated resume duration, +1 for each 75us\n");
  99. #define INTR_MASK (STS_IAA | STS_FATAL | STS_PCD | STS_ERR | STS_INT)
  100. /* for ASPM quirk of ISOC on AMD SB800 */
  101. static struct pci_dev *amd_nb_dev;
  102. /*-------------------------------------------------------------------------*/
  103. #include "ehci.h"
  104. #include "ehci-dbg.c"
  105. /*-------------------------------------------------------------------------*/
  106. static void
  107. timer_action(struct ehci_hcd *ehci, enum ehci_timer_action action)
  108. {
  109. /* Don't override timeouts which shrink or (later) disable
  110. * the async ring; just the I/O watchdog. Note that if a
  111. * SHRINK were pending, OFF would never be requested.
  112. */
  113. if (timer_pending(&ehci->watchdog)
  114. && ((BIT(TIMER_ASYNC_SHRINK) | BIT(TIMER_ASYNC_OFF))
  115. & ehci->actions))
  116. return;
  117. if (!test_and_set_bit(action, &ehci->actions)) {
  118. unsigned long t;
  119. switch (action) {
  120. case TIMER_IO_WATCHDOG:
  121. if (!ehci->need_io_watchdog)
  122. return;
  123. t = EHCI_IO_JIFFIES;
  124. break;
  125. case TIMER_ASYNC_OFF:
  126. t = EHCI_ASYNC_JIFFIES;
  127. break;
  128. /* case TIMER_ASYNC_SHRINK: */
  129. default:
  130. /* add a jiffie since we synch against the
  131. * 8 KHz uframe counter.
  132. */
  133. t = DIV_ROUND_UP(EHCI_SHRINK_FRAMES * HZ, 1000) + 1;
  134. break;
  135. }
  136. mod_timer(&ehci->watchdog, t + jiffies);
  137. }
  138. }
  139. /*-------------------------------------------------------------------------*/
  140. /*
  141. * handshake - spin reading hc until handshake completes or fails
  142. * @ptr: address of hc register to be read
  143. * @mask: bits to look at in result of read
  144. * @done: value of those bits when handshake succeeds
  145. * @usec: timeout in microseconds
  146. *
  147. * Returns negative errno, or zero on success
  148. *
  149. * Success happens when the "mask" bits have the specified value (hardware
  150. * handshake done). There are two failure modes: "usec" have passed (major
  151. * hardware flakeout), or the register reads as all-ones (hardware removed).
  152. *
  153. * That last failure should_only happen in cases like physical cardbus eject
  154. * before driver shutdown. But it also seems to be caused by bugs in cardbus
  155. * bridge shutdown: shutting down the bridge before the devices using it.
  156. */
  157. static int handshake (struct ehci_hcd *ehci, void __iomem *ptr,
  158. u32 mask, u32 done, int usec)
  159. {
  160. u32 result;
  161. do {
  162. result = ehci_readl(ehci, ptr);
  163. if (result == ~(u32)0) /* card removed */
  164. return -ENODEV;
  165. result &= mask;
  166. if (result == done)
  167. return 0;
  168. udelay (1);
  169. usec--;
  170. } while (usec > 0);
  171. return -ETIMEDOUT;
  172. }
  173. /* check TDI/ARC silicon is in host mode */
  174. static int tdi_in_host_mode (struct ehci_hcd *ehci)
  175. {
  176. u32 __iomem *reg_ptr;
  177. u32 tmp;
  178. reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
  179. tmp = ehci_readl(ehci, reg_ptr);
  180. return (tmp & 3) == USBMODE_CM_HC;
  181. }
  182. /* force HC to halt state from unknown (EHCI spec section 2.3) */
  183. static int ehci_halt (struct ehci_hcd *ehci)
  184. {
  185. u32 temp = ehci_readl(ehci, &ehci->regs->status);
  186. /* disable any irqs left enabled by previous code */
  187. ehci_writel(ehci, 0, &ehci->regs->intr_enable);
  188. if (ehci_is_TDI(ehci) && tdi_in_host_mode(ehci) == 0) {
  189. return 0;
  190. }
  191. if ((temp & STS_HALT) != 0)
  192. return 0;
  193. temp = ehci_readl(ehci, &ehci->regs->command);
  194. temp &= ~CMD_RUN;
  195. ehci_writel(ehci, temp, &ehci->regs->command);
  196. return handshake (ehci, &ehci->regs->status,
  197. STS_HALT, STS_HALT, 16 * 125);
  198. }
  199. static int handshake_on_error_set_halt(struct ehci_hcd *ehci, void __iomem *ptr,
  200. u32 mask, u32 done, int usec)
  201. {
  202. int error;
  203. error = handshake(ehci, ptr, mask, done, usec);
  204. if (error) {
  205. ehci_halt(ehci);
  206. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  207. ehci_err(ehci, "force halt; handshake %p %08x %08x -> %d\n",
  208. ptr, mask, done, error);
  209. }
  210. return error;
  211. }
  212. /* put TDI/ARC silicon into EHCI mode */
  213. static void tdi_reset (struct ehci_hcd *ehci)
  214. {
  215. u32 __iomem *reg_ptr;
  216. u32 tmp;
  217. reg_ptr = (u32 __iomem *)(((u8 __iomem *)ehci->regs) + USBMODE);
  218. tmp = ehci_readl(ehci, reg_ptr);
  219. tmp |= USBMODE_CM_HC;
  220. /* The default byte access to MMR space is LE after
  221. * controller reset. Set the required endian mode
  222. * for transfer buffers to match the host microprocessor
  223. */
  224. if (ehci_big_endian_mmio(ehci))
  225. tmp |= USBMODE_BE;
  226. ehci_writel(ehci, tmp, reg_ptr);
  227. }
  228. /* reset a non-running (STS_HALT == 1) controller */
  229. static int ehci_reset (struct ehci_hcd *ehci)
  230. {
  231. int retval;
  232. u32 command = ehci_readl(ehci, &ehci->regs->command);
  233. /* If the EHCI debug controller is active, special care must be
  234. * taken before and after a host controller reset */
  235. if (ehci->debug && !dbgp_reset_prep())
  236. ehci->debug = NULL;
  237. command |= CMD_RESET;
  238. dbg_cmd (ehci, "reset", command);
  239. ehci_writel(ehci, command, &ehci->regs->command);
  240. ehci_to_hcd(ehci)->state = HC_STATE_HALT;
  241. ehci->next_statechange = jiffies;
  242. retval = handshake (ehci, &ehci->regs->command,
  243. CMD_RESET, 0, 250 * 1000);
  244. if (ehci->has_hostpc) {
  245. ehci_writel(ehci, USBMODE_EX_HC | USBMODE_EX_VBPS,
  246. (u32 __iomem *)(((u8 *)ehci->regs) + USBMODE_EX));
  247. ehci_writel(ehci, TXFIFO_DEFAULT,
  248. (u32 __iomem *)(((u8 *)ehci->regs) + TXFILLTUNING));
  249. }
  250. if (retval)
  251. return retval;
  252. if (ehci_is_TDI(ehci))
  253. tdi_reset (ehci);
  254. if (ehci->debug)
  255. dbgp_external_startup();
  256. return retval;
  257. }
  258. /* idle the controller (from running) */
  259. static void ehci_quiesce (struct ehci_hcd *ehci)
  260. {
  261. u32 temp;
  262. #ifdef DEBUG
  263. if (!HC_IS_RUNNING (ehci_to_hcd(ehci)->state))
  264. BUG ();
  265. #endif
  266. /* wait for any schedule enables/disables to take effect */
  267. temp = ehci_readl(ehci, &ehci->regs->command) << 10;
  268. temp &= STS_ASS | STS_PSS;
  269. if (handshake_on_error_set_halt(ehci, &ehci->regs->status,
  270. STS_ASS | STS_PSS, temp, 16 * 125))
  271. return;
  272. /* then disable anything that's still active */
  273. temp = ehci_readl(ehci, &ehci->regs->command);
  274. temp &= ~(CMD_ASE | CMD_IAAD | CMD_PSE);
  275. ehci_writel(ehci, temp, &ehci->regs->command);
  276. /* hardware can take 16 microframes to turn off ... */
  277. handshake_on_error_set_halt(ehci, &ehci->regs->status,
  278. STS_ASS | STS_PSS, 0, 16 * 125);
  279. }
  280. /*-------------------------------------------------------------------------*/
  281. static void end_unlink_async(struct ehci_hcd *ehci);
  282. static void ehci_work(struct ehci_hcd *ehci);
  283. #include "ehci-hub.c"
  284. #include "ehci-lpm.c"
  285. #include "ehci-mem.c"
  286. #include "ehci-q.c"
  287. #include "ehci-sched.c"
  288. /*-------------------------------------------------------------------------*/
  289. static void ehci_iaa_watchdog(unsigned long param)
  290. {
  291. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  292. unsigned long flags;
  293. spin_lock_irqsave (&ehci->lock, flags);
  294. /* Lost IAA irqs wedge things badly; seen first with a vt8235.
  295. * So we need this watchdog, but must protect it against both
  296. * (a) SMP races against real IAA firing and retriggering, and
  297. * (b) clean HC shutdown, when IAA watchdog was pending.
  298. */
  299. if (ehci->reclaim
  300. && !timer_pending(&ehci->iaa_watchdog)
  301. && HC_IS_RUNNING(ehci_to_hcd(ehci)->state)) {
  302. u32 cmd, status;
  303. /* If we get here, IAA is *REALLY* late. It's barely
  304. * conceivable that the system is so busy that CMD_IAAD
  305. * is still legitimately set, so let's be sure it's
  306. * clear before we read STS_IAA. (The HC should clear
  307. * CMD_IAAD when it sets STS_IAA.)
  308. */
  309. cmd = ehci_readl(ehci, &ehci->regs->command);
  310. if (cmd & CMD_IAAD)
  311. ehci_writel(ehci, cmd & ~CMD_IAAD,
  312. &ehci->regs->command);
  313. /* If IAA is set here it either legitimately triggered
  314. * before we cleared IAAD above (but _way_ late, so we'll
  315. * still count it as lost) ... or a silicon erratum:
  316. * - VIA seems to set IAA without triggering the IRQ;
  317. * - IAAD potentially cleared without setting IAA.
  318. */
  319. status = ehci_readl(ehci, &ehci->regs->status);
  320. if ((status & STS_IAA) || !(cmd & CMD_IAAD)) {
  321. COUNT (ehci->stats.lost_iaa);
  322. ehci_writel(ehci, STS_IAA, &ehci->regs->status);
  323. }
  324. ehci_vdbg(ehci, "IAA watchdog: status %x cmd %x\n",
  325. status, cmd);
  326. end_unlink_async(ehci);
  327. }
  328. spin_unlock_irqrestore(&ehci->lock, flags);
  329. }
  330. static void ehci_watchdog(unsigned long param)
  331. {
  332. struct ehci_hcd *ehci = (struct ehci_hcd *) param;
  333. unsigned long flags;
  334. spin_lock_irqsave(&ehci->lock, flags);
  335. /* stop async processing after it's idled a bit */
  336. if (test_bit (TIMER_ASYNC_OFF, &ehci->actions))
  337. start_unlink_async (ehci, ehci->async);
  338. /* ehci could run by timer, without IRQs ... */
  339. ehci_work (ehci);
  340. spin_unlock_irqrestore (&ehci->lock, flags);
  341. }
  342. /* On some systems, leaving remote wakeup enabled prevents system shutdown.
  343. * The firmware seems to think that powering off is a wakeup event!
  344. * This routine turns off remote wakeup and everything else, on all ports.
  345. */
  346. static void ehci_turn_off_all_ports(struct ehci_hcd *ehci)
  347. {
  348. int port = HCS_N_PORTS(ehci->hcs_params);
  349. while (port--)
  350. ehci_writel(ehci, PORT_RWC_BITS,
  351. &ehci->regs->port_status[port]);
  352. }
  353. /*
  354. * Halt HC, turn off all ports, and let the BIOS use the companion controllers.
  355. * Should be called with ehci->lock held.
  356. */
  357. static void ehci_silence_controller(struct ehci_hcd *ehci)
  358. {
  359. ehci_halt(ehci);
  360. ehci_turn_off_all_ports(ehci);
  361. /* make BIOS/etc use companion controller during reboot */
  362. ehci_writel(ehci, 0, &ehci->regs->configured_flag);
  363. /* unblock posted writes */
  364. ehci_readl(ehci, &ehci->regs->configured_flag);
  365. }
  366. /* ehci_shutdown kick in for silicon on any bus (not just pci, etc).
  367. * This forcibly disables dma and IRQs, helping kexec and other cases
  368. * where the next system software may expect clean state.
  369. */
  370. static void ehci_shutdown(struct usb_hcd *hcd)
  371. {
  372. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  373. del_timer_sync(&ehci->watchdog);
  374. del_timer_sync(&ehci->iaa_watchdog);
  375. spin_lock_irq(&ehci->lock);
  376. ehci_silence_controller(ehci);
  377. spin_unlock_irq(&ehci->lock);
  378. }
  379. static void ehci_port_power (struct ehci_hcd *ehci, int is_on)
  380. {
  381. unsigned port;
  382. if (!HCS_PPC (ehci->hcs_params))
  383. return;
  384. ehci_dbg (ehci, "...power%s ports...\n", is_on ? "up" : "down");
  385. for (port = HCS_N_PORTS (ehci->hcs_params); port > 0; )
  386. (void) ehci_hub_control(ehci_to_hcd(ehci),
  387. is_on ? SetPortFeature : ClearPortFeature,
  388. USB_PORT_FEAT_POWER,
  389. port--, NULL, 0);
  390. /* Flush those writes */
  391. ehci_readl(ehci, &ehci->regs->command);
  392. msleep(20);
  393. }
  394. /*-------------------------------------------------------------------------*/
  395. /*
  396. * ehci_work is called from some interrupts, timers, and so on.
  397. * it calls driver completion functions, after dropping ehci->lock.
  398. */
  399. static void ehci_work (struct ehci_hcd *ehci)
  400. {
  401. timer_action_done (ehci, TIMER_IO_WATCHDOG);
  402. /* another CPU may drop ehci->lock during a schedule scan while
  403. * it reports urb completions. this flag guards against bogus
  404. * attempts at re-entrant schedule scanning.
  405. */
  406. if (ehci->scanning)
  407. return;
  408. ehci->scanning = 1;
  409. scan_async (ehci);
  410. if (ehci->next_uframe != -1)
  411. scan_periodic (ehci);
  412. ehci->scanning = 0;
  413. /* the IO watchdog guards against hardware or driver bugs that
  414. * misplace IRQs, and should let us run completely without IRQs.
  415. * such lossage has been observed on both VT6202 and VT8235.
  416. */
  417. if (HC_IS_RUNNING (ehci_to_hcd(ehci)->state) &&
  418. (ehci->async->qh_next.ptr != NULL ||
  419. ehci->periodic_sched != 0))
  420. timer_action (ehci, TIMER_IO_WATCHDOG);
  421. }
  422. /*
  423. * Called when the ehci_hcd module is removed.
  424. */
  425. static void ehci_stop (struct usb_hcd *hcd)
  426. {
  427. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  428. ehci_dbg (ehci, "stop\n");
  429. /* no more interrupts ... */
  430. del_timer_sync (&ehci->watchdog);
  431. del_timer_sync(&ehci->iaa_watchdog);
  432. spin_lock_irq(&ehci->lock);
  433. if (HC_IS_RUNNING (hcd->state))
  434. ehci_quiesce (ehci);
  435. ehci_silence_controller(ehci);
  436. ehci_reset (ehci);
  437. spin_unlock_irq(&ehci->lock);
  438. remove_companion_file(ehci);
  439. remove_debug_files (ehci);
  440. /* root hub is shut down separately (first, when possible) */
  441. spin_lock_irq (&ehci->lock);
  442. if (ehci->async)
  443. ehci_work (ehci);
  444. spin_unlock_irq (&ehci->lock);
  445. ehci_mem_cleanup (ehci);
  446. if (amd_nb_dev) {
  447. pci_dev_put(amd_nb_dev);
  448. amd_nb_dev = NULL;
  449. }
  450. #ifdef EHCI_STATS
  451. ehci_dbg (ehci, "irq normal %ld err %ld reclaim %ld (lost %ld)\n",
  452. ehci->stats.normal, ehci->stats.error, ehci->stats.reclaim,
  453. ehci->stats.lost_iaa);
  454. ehci_dbg (ehci, "complete %ld unlink %ld\n",
  455. ehci->stats.complete, ehci->stats.unlink);
  456. #endif
  457. dbg_status (ehci, "ehci_stop completed",
  458. ehci_readl(ehci, &ehci->regs->status));
  459. }
  460. /* one-time init, only for memory state */
  461. static int ehci_init(struct usb_hcd *hcd)
  462. {
  463. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  464. u32 temp;
  465. int retval;
  466. u32 hcc_params;
  467. struct ehci_qh_hw *hw;
  468. spin_lock_init(&ehci->lock);
  469. /*
  470. * keep io watchdog by default, those good HCDs could turn off it later
  471. */
  472. ehci->need_io_watchdog = 1;
  473. init_timer(&ehci->watchdog);
  474. ehci->watchdog.function = ehci_watchdog;
  475. ehci->watchdog.data = (unsigned long) ehci;
  476. init_timer(&ehci->iaa_watchdog);
  477. ehci->iaa_watchdog.function = ehci_iaa_watchdog;
  478. ehci->iaa_watchdog.data = (unsigned long) ehci;
  479. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  480. /*
  481. * hw default: 1K periodic list heads, one per frame.
  482. * periodic_size can shrink by USBCMD update if hcc_params allows.
  483. */
  484. ehci->periodic_size = DEFAULT_I_TDPS;
  485. INIT_LIST_HEAD(&ehci->cached_itd_list);
  486. INIT_LIST_HEAD(&ehci->cached_sitd_list);
  487. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  488. /* periodic schedule size can be smaller than default */
  489. switch (EHCI_TUNE_FLS) {
  490. case 0: ehci->periodic_size = 1024; break;
  491. case 1: ehci->periodic_size = 512; break;
  492. case 2: ehci->periodic_size = 256; break;
  493. default: BUG();
  494. }
  495. }
  496. if ((retval = ehci_mem_init(ehci, GFP_KERNEL)) < 0)
  497. return retval;
  498. /* controllers may cache some of the periodic schedule ... */
  499. if (HCC_ISOC_CACHE(hcc_params)) // full frame cache
  500. ehci->i_thresh = 2 + 8;
  501. else // N microframes cached
  502. ehci->i_thresh = 2 + HCC_ISOC_THRES(hcc_params);
  503. ehci->reclaim = NULL;
  504. ehci->next_uframe = -1;
  505. ehci->clock_frame = -1;
  506. /*
  507. * dedicate a qh for the async ring head, since we couldn't unlink
  508. * a 'real' qh without stopping the async schedule [4.8]. use it
  509. * as the 'reclamation list head' too.
  510. * its dummy is used in hw_alt_next of many tds, to prevent the qh
  511. * from automatically advancing to the next td after short reads.
  512. */
  513. ehci->async->qh_next.qh = NULL;
  514. hw = ehci->async->hw;
  515. hw->hw_next = QH_NEXT(ehci, ehci->async->qh_dma);
  516. hw->hw_info1 = cpu_to_hc32(ehci, QH_HEAD);
  517. hw->hw_token = cpu_to_hc32(ehci, QTD_STS_HALT);
  518. hw->hw_qtd_next = EHCI_LIST_END(ehci);
  519. ehci->async->qh_state = QH_STATE_LINKED;
  520. hw->hw_alt_next = QTD_NEXT(ehci, ehci->async->dummy->qtd_dma);
  521. /* clear interrupt enables, set irq latency */
  522. if (log2_irq_thresh < 0 || log2_irq_thresh > 6)
  523. log2_irq_thresh = 0;
  524. temp = 1 << (16 + log2_irq_thresh);
  525. if (HCC_PER_PORT_CHANGE_EVENT(hcc_params)) {
  526. ehci->has_ppcd = 1;
  527. ehci_dbg(ehci, "enable per-port change event\n");
  528. temp |= CMD_PPCEE;
  529. }
  530. if (HCC_CANPARK(hcc_params)) {
  531. /* HW default park == 3, on hardware that supports it (like
  532. * NVidia and ALI silicon), maximizes throughput on the async
  533. * schedule by avoiding QH fetches between transfers.
  534. *
  535. * With fast usb storage devices and NForce2, "park" seems to
  536. * make problems: throughput reduction (!), data errors...
  537. */
  538. if (park) {
  539. park = min(park, (unsigned) 3);
  540. temp |= CMD_PARK;
  541. temp |= park << 8;
  542. }
  543. ehci_dbg(ehci, "park %d\n", park);
  544. }
  545. if (HCC_PGM_FRAMELISTLEN(hcc_params)) {
  546. /* periodic schedule size can be smaller than default */
  547. temp &= ~(3 << 2);
  548. temp |= (EHCI_TUNE_FLS << 2);
  549. }
  550. if (HCC_LPM(hcc_params)) {
  551. /* support link power management EHCI 1.1 addendum */
  552. ehci_dbg(ehci, "support lpm\n");
  553. ehci->has_lpm = 1;
  554. if (hird > 0xf) {
  555. ehci_dbg(ehci, "hird %d invalid, use default 0",
  556. hird);
  557. hird = 0;
  558. }
  559. temp |= hird << 24;
  560. }
  561. ehci->command = temp;
  562. /* Accept arbitrarily long scatter-gather lists */
  563. if (!(hcd->driver->flags & HCD_LOCAL_MEM))
  564. hcd->self.sg_tablesize = ~0;
  565. return 0;
  566. }
  567. /* start HC running; it's halted, ehci_init() has been run (once) */
  568. static int ehci_run (struct usb_hcd *hcd)
  569. {
  570. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  571. int retval;
  572. u32 temp;
  573. u32 hcc_params;
  574. hcd->uses_new_polling = 1;
  575. /* EHCI spec section 4.1 */
  576. /*
  577. * TDI driver does the ehci_reset in their reset callback.
  578. * Don't reset here, because configuration settings will
  579. * vanish.
  580. */
  581. if (!ehci_is_TDI(ehci) && (retval = ehci_reset(ehci)) != 0) {
  582. ehci_mem_cleanup(ehci);
  583. return retval;
  584. }
  585. ehci_writel(ehci, ehci->periodic_dma, &ehci->regs->frame_list);
  586. ehci_writel(ehci, (u32)ehci->async->qh_dma, &ehci->regs->async_next);
  587. /*
  588. * hcc_params controls whether ehci->regs->segment must (!!!)
  589. * be used; it constrains QH/ITD/SITD and QTD locations.
  590. * pci_pool consistent memory always uses segment zero.
  591. * streaming mappings for I/O buffers, like pci_map_single(),
  592. * can return segments above 4GB, if the device allows.
  593. *
  594. * NOTE: the dma mask is visible through dma_supported(), so
  595. * drivers can pass this info along ... like NETIF_F_HIGHDMA,
  596. * Scsi_Host.highmem_io, and so forth. It's readonly to all
  597. * host side drivers though.
  598. */
  599. hcc_params = ehci_readl(ehci, &ehci->caps->hcc_params);
  600. if (HCC_64BIT_ADDR(hcc_params)) {
  601. ehci_writel(ehci, 0, &ehci->regs->segment);
  602. #if 0
  603. // this is deeply broken on almost all architectures
  604. if (!dma_set_mask(hcd->self.controller, DMA_BIT_MASK(64)))
  605. ehci_info(ehci, "enabled 64bit DMA\n");
  606. #endif
  607. }
  608. // Philips, Intel, and maybe others need CMD_RUN before the
  609. // root hub will detect new devices (why?); NEC doesn't
  610. ehci->command &= ~(CMD_LRESET|CMD_IAAD|CMD_PSE|CMD_ASE|CMD_RESET);
  611. ehci->command |= CMD_RUN;
  612. ehci_writel(ehci, ehci->command, &ehci->regs->command);
  613. dbg_cmd (ehci, "init", ehci->command);
  614. /*
  615. * Start, enabling full USB 2.0 functionality ... usb 1.1 devices
  616. * are explicitly handed to companion controller(s), so no TT is
  617. * involved with the root hub. (Except where one is integrated,
  618. * and there's no companion controller unless maybe for USB OTG.)
  619. *
  620. * Turning on the CF flag will transfer ownership of all ports
  621. * from the companions to the EHCI controller. If any of the
  622. * companions are in the middle of a port reset at the time, it
  623. * could cause trouble. Write-locking ehci_cf_port_reset_rwsem
  624. * guarantees that no resets are in progress. After we set CF,
  625. * a short delay lets the hardware catch up; new resets shouldn't
  626. * be started before the port switching actions could complete.
  627. */
  628. down_write(&ehci_cf_port_reset_rwsem);
  629. hcd->state = HC_STATE_RUNNING;
  630. ehci_writel(ehci, FLAG_CF, &ehci->regs->configured_flag);
  631. ehci_readl(ehci, &ehci->regs->command); /* unblock posted writes */
  632. msleep(5);
  633. up_write(&ehci_cf_port_reset_rwsem);
  634. ehci->last_periodic_enable = ktime_get_real();
  635. temp = HC_VERSION(ehci_readl(ehci, &ehci->caps->hc_capbase));
  636. ehci_info (ehci,
  637. "USB %x.%x started, EHCI %x.%02x%s\n",
  638. ((ehci->sbrn & 0xf0)>>4), (ehci->sbrn & 0x0f),
  639. temp >> 8, temp & 0xff,
  640. ignore_oc ? ", overcurrent ignored" : "");
  641. ehci_writel(ehci, INTR_MASK,
  642. &ehci->regs->intr_enable); /* Turn On Interrupts */
  643. /* GRR this is run-once init(), being done every time the HC starts.
  644. * So long as they're part of class devices, we can't do it init()
  645. * since the class device isn't created that early.
  646. */
  647. create_debug_files(ehci);
  648. create_companion_file(ehci);
  649. return 0;
  650. }
  651. /*-------------------------------------------------------------------------*/
  652. static irqreturn_t ehci_irq (struct usb_hcd *hcd)
  653. {
  654. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  655. u32 status, masked_status, pcd_status = 0, cmd;
  656. int bh;
  657. spin_lock (&ehci->lock);
  658. status = ehci_readl(ehci, &ehci->regs->status);
  659. /* e.g. cardbus physical eject */
  660. if (status == ~(u32) 0) {
  661. ehci_dbg (ehci, "device removed\n");
  662. goto dead;
  663. }
  664. masked_status = status & INTR_MASK;
  665. if (!masked_status) { /* irq sharing? */
  666. spin_unlock(&ehci->lock);
  667. return IRQ_NONE;
  668. }
  669. /* clear (just) interrupts */
  670. ehci_writel(ehci, masked_status, &ehci->regs->status);
  671. cmd = ehci_readl(ehci, &ehci->regs->command);
  672. bh = 0;
  673. #ifdef VERBOSE_DEBUG
  674. /* unrequested/ignored: Frame List Rollover */
  675. dbg_status (ehci, "irq", status);
  676. #endif
  677. /* INT, ERR, and IAA interrupt rates can be throttled */
  678. /* normal [4.15.1.2] or error [4.15.1.1] completion */
  679. if (likely ((status & (STS_INT|STS_ERR)) != 0)) {
  680. if (likely ((status & STS_ERR) == 0))
  681. COUNT (ehci->stats.normal);
  682. else
  683. COUNT (ehci->stats.error);
  684. bh = 1;
  685. }
  686. /* complete the unlinking of some qh [4.15.2.3] */
  687. if (status & STS_IAA) {
  688. /* guard against (alleged) silicon errata */
  689. if (cmd & CMD_IAAD) {
  690. ehci_writel(ehci, cmd & ~CMD_IAAD,
  691. &ehci->regs->command);
  692. ehci_dbg(ehci, "IAA with IAAD still set?\n");
  693. }
  694. if (ehci->reclaim) {
  695. COUNT(ehci->stats.reclaim);
  696. end_unlink_async(ehci);
  697. } else
  698. ehci_dbg(ehci, "IAA with nothing to reclaim?\n");
  699. }
  700. /* remote wakeup [4.3.1] */
  701. if (status & STS_PCD) {
  702. unsigned i = HCS_N_PORTS (ehci->hcs_params);
  703. u32 ppcd = 0;
  704. /* kick root hub later */
  705. pcd_status = status;
  706. /* resume root hub? */
  707. if (!(cmd & CMD_RUN))
  708. usb_hcd_resume_root_hub(hcd);
  709. /* get per-port change detect bits */
  710. if (ehci->has_ppcd)
  711. ppcd = status >> 16;
  712. while (i--) {
  713. int pstatus;
  714. /* leverage per-port change bits feature */
  715. if (ehci->has_ppcd && !(ppcd & (1 << i)))
  716. continue;
  717. pstatus = ehci_readl(ehci,
  718. &ehci->regs->port_status[i]);
  719. if (pstatus & PORT_OWNER)
  720. continue;
  721. if (!(test_bit(i, &ehci->suspended_ports) &&
  722. ((pstatus & PORT_RESUME) ||
  723. !(pstatus & PORT_SUSPEND)) &&
  724. (pstatus & PORT_PE) &&
  725. ehci->reset_done[i] == 0))
  726. continue;
  727. /* start 20 msec resume signaling from this port,
  728. * and make khubd collect PORT_STAT_C_SUSPEND to
  729. * stop that signaling. Use 5 ms extra for safety,
  730. * like usb_port_resume() does.
  731. */
  732. ehci->reset_done[i] = jiffies + msecs_to_jiffies(25);
  733. ehci_dbg (ehci, "port %d remote wakeup\n", i + 1);
  734. mod_timer(&hcd->rh_timer, ehci->reset_done[i]);
  735. }
  736. }
  737. /* PCI errors [4.15.2.4] */
  738. if (unlikely ((status & STS_FATAL) != 0)) {
  739. ehci_err(ehci, "fatal error\n");
  740. dbg_cmd(ehci, "fatal", cmd);
  741. dbg_status(ehci, "fatal", status);
  742. ehci_halt(ehci);
  743. dead:
  744. ehci_reset(ehci);
  745. ehci_writel(ehci, 0, &ehci->regs->configured_flag);
  746. /* generic layer kills/unlinks all urbs, then
  747. * uses ehci_stop to clean up the rest
  748. */
  749. bh = 1;
  750. }
  751. if (bh)
  752. ehci_work (ehci);
  753. spin_unlock (&ehci->lock);
  754. if (pcd_status)
  755. usb_hcd_poll_rh_status(hcd);
  756. return IRQ_HANDLED;
  757. }
  758. /*-------------------------------------------------------------------------*/
  759. /*
  760. * non-error returns are a promise to giveback() the urb later
  761. * we drop ownership so next owner (or urb unlink) can get it
  762. *
  763. * urb + dev is in hcd.self.controller.urb_list
  764. * we're queueing TDs onto software and hardware lists
  765. *
  766. * hcd-specific init for hcpriv hasn't been done yet
  767. *
  768. * NOTE: control, bulk, and interrupt share the same code to append TDs
  769. * to a (possibly active) QH, and the same QH scanning code.
  770. */
  771. static int ehci_urb_enqueue (
  772. struct usb_hcd *hcd,
  773. struct urb *urb,
  774. gfp_t mem_flags
  775. ) {
  776. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  777. struct list_head qtd_list;
  778. INIT_LIST_HEAD (&qtd_list);
  779. switch (usb_pipetype (urb->pipe)) {
  780. case PIPE_CONTROL:
  781. /* qh_completions() code doesn't handle all the fault cases
  782. * in multi-TD control transfers. Even 1KB is rare anyway.
  783. */
  784. if (urb->transfer_buffer_length > (16 * 1024))
  785. return -EMSGSIZE;
  786. /* FALLTHROUGH */
  787. /* case PIPE_BULK: */
  788. default:
  789. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  790. return -ENOMEM;
  791. return submit_async(ehci, urb, &qtd_list, mem_flags);
  792. case PIPE_INTERRUPT:
  793. if (!qh_urb_transaction (ehci, urb, &qtd_list, mem_flags))
  794. return -ENOMEM;
  795. return intr_submit(ehci, urb, &qtd_list, mem_flags);
  796. case PIPE_ISOCHRONOUS:
  797. if (urb->dev->speed == USB_SPEED_HIGH)
  798. return itd_submit (ehci, urb, mem_flags);
  799. else
  800. return sitd_submit (ehci, urb, mem_flags);
  801. }
  802. }
  803. static void unlink_async (struct ehci_hcd *ehci, struct ehci_qh *qh)
  804. {
  805. /* failfast */
  806. if (!HC_IS_RUNNING(ehci_to_hcd(ehci)->state) && ehci->reclaim)
  807. end_unlink_async(ehci);
  808. /* If the QH isn't linked then there's nothing we can do
  809. * unless we were called during a giveback, in which case
  810. * qh_completions() has to deal with it.
  811. */
  812. if (qh->qh_state != QH_STATE_LINKED) {
  813. if (qh->qh_state == QH_STATE_COMPLETING)
  814. qh->needs_rescan = 1;
  815. return;
  816. }
  817. /* defer till later if busy */
  818. if (ehci->reclaim) {
  819. struct ehci_qh *last;
  820. for (last = ehci->reclaim;
  821. last->reclaim;
  822. last = last->reclaim)
  823. continue;
  824. qh->qh_state = QH_STATE_UNLINK_WAIT;
  825. last->reclaim = qh;
  826. /* start IAA cycle */
  827. } else
  828. start_unlink_async (ehci, qh);
  829. }
  830. /* remove from hardware lists
  831. * completions normally happen asynchronously
  832. */
  833. static int ehci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
  834. {
  835. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  836. struct ehci_qh *qh;
  837. unsigned long flags;
  838. int rc;
  839. spin_lock_irqsave (&ehci->lock, flags);
  840. rc = usb_hcd_check_unlink_urb(hcd, urb, status);
  841. if (rc)
  842. goto done;
  843. switch (usb_pipetype (urb->pipe)) {
  844. // case PIPE_CONTROL:
  845. // case PIPE_BULK:
  846. default:
  847. qh = (struct ehci_qh *) urb->hcpriv;
  848. if (!qh)
  849. break;
  850. switch (qh->qh_state) {
  851. case QH_STATE_LINKED:
  852. case QH_STATE_COMPLETING:
  853. unlink_async(ehci, qh);
  854. break;
  855. case QH_STATE_UNLINK:
  856. case QH_STATE_UNLINK_WAIT:
  857. /* already started */
  858. break;
  859. case QH_STATE_IDLE:
  860. /* QH might be waiting for a Clear-TT-Buffer */
  861. qh_completions(ehci, qh);
  862. break;
  863. }
  864. break;
  865. case PIPE_INTERRUPT:
  866. qh = (struct ehci_qh *) urb->hcpriv;
  867. if (!qh)
  868. break;
  869. switch (qh->qh_state) {
  870. case QH_STATE_LINKED:
  871. case QH_STATE_COMPLETING:
  872. intr_deschedule (ehci, qh);
  873. break;
  874. case QH_STATE_IDLE:
  875. qh_completions (ehci, qh);
  876. break;
  877. default:
  878. ehci_dbg (ehci, "bogus qh %p state %d\n",
  879. qh, qh->qh_state);
  880. goto done;
  881. }
  882. break;
  883. case PIPE_ISOCHRONOUS:
  884. // itd or sitd ...
  885. // wait till next completion, do it then.
  886. // completion irqs can wait up to 1024 msec,
  887. break;
  888. }
  889. done:
  890. spin_unlock_irqrestore (&ehci->lock, flags);
  891. return rc;
  892. }
  893. /*-------------------------------------------------------------------------*/
  894. // bulk qh holds the data toggle
  895. static void
  896. ehci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  897. {
  898. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  899. unsigned long flags;
  900. struct ehci_qh *qh, *tmp;
  901. /* ASSERT: any requests/urbs are being unlinked */
  902. /* ASSERT: nobody can be submitting urbs for this any more */
  903. rescan:
  904. spin_lock_irqsave (&ehci->lock, flags);
  905. qh = ep->hcpriv;
  906. if (!qh)
  907. goto done;
  908. /* endpoints can be iso streams. for now, we don't
  909. * accelerate iso completions ... so spin a while.
  910. */
  911. if (qh->hw == NULL) {
  912. ehci_vdbg (ehci, "iso delay\n");
  913. goto idle_timeout;
  914. }
  915. if (!HC_IS_RUNNING (hcd->state))
  916. qh->qh_state = QH_STATE_IDLE;
  917. switch (qh->qh_state) {
  918. case QH_STATE_LINKED:
  919. case QH_STATE_COMPLETING:
  920. for (tmp = ehci->async->qh_next.qh;
  921. tmp && tmp != qh;
  922. tmp = tmp->qh_next.qh)
  923. continue;
  924. /* periodic qh self-unlinks on empty, and a COMPLETING qh
  925. * may already be unlinked.
  926. */
  927. if (tmp)
  928. unlink_async(ehci, qh);
  929. /* FALL THROUGH */
  930. case QH_STATE_UNLINK: /* wait for hw to finish? */
  931. case QH_STATE_UNLINK_WAIT:
  932. idle_timeout:
  933. spin_unlock_irqrestore (&ehci->lock, flags);
  934. schedule_timeout_uninterruptible(1);
  935. goto rescan;
  936. case QH_STATE_IDLE: /* fully unlinked */
  937. if (qh->clearing_tt)
  938. goto idle_timeout;
  939. if (list_empty (&qh->qtd_list)) {
  940. qh_put (qh);
  941. break;
  942. }
  943. /* else FALL THROUGH */
  944. default:
  945. /* caller was supposed to have unlinked any requests;
  946. * that's not our job. just leak this memory.
  947. */
  948. ehci_err (ehci, "qh %p (#%02x) state %d%s\n",
  949. qh, ep->desc.bEndpointAddress, qh->qh_state,
  950. list_empty (&qh->qtd_list) ? "" : "(has tds)");
  951. break;
  952. }
  953. ep->hcpriv = NULL;
  954. done:
  955. spin_unlock_irqrestore (&ehci->lock, flags);
  956. }
  957. static void
  958. ehci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep)
  959. {
  960. struct ehci_hcd *ehci = hcd_to_ehci(hcd);
  961. struct ehci_qh *qh;
  962. int eptype = usb_endpoint_type(&ep->desc);
  963. int epnum = usb_endpoint_num(&ep->desc);
  964. int is_out = usb_endpoint_dir_out(&ep->desc);
  965. unsigned long flags;
  966. if (eptype != USB_ENDPOINT_XFER_BULK && eptype != USB_ENDPOINT_XFER_INT)
  967. return;
  968. spin_lock_irqsave(&ehci->lock, flags);
  969. qh = ep->hcpriv;
  970. /* For Bulk and Interrupt endpoints we maintain the toggle state
  971. * in the hardware; the toggle bits in udev aren't used at all.
  972. * When an endpoint is reset by usb_clear_halt() we must reset
  973. * the toggle bit in the QH.
  974. */
  975. if (qh) {
  976. usb_settoggle(qh->dev, epnum, is_out, 0);
  977. if (!list_empty(&qh->qtd_list)) {
  978. WARN_ONCE(1, "clear_halt for a busy endpoint\n");
  979. } else if (qh->qh_state == QH_STATE_LINKED ||
  980. qh->qh_state == QH_STATE_COMPLETING) {
  981. /* The toggle value in the QH can't be updated
  982. * while the QH is active. Unlink it now;
  983. * re-linking will call qh_refresh().
  984. */
  985. if (eptype == USB_ENDPOINT_XFER_BULK)
  986. unlink_async(ehci, qh);
  987. else
  988. intr_deschedule(ehci, qh);
  989. }
  990. }
  991. spin_unlock_irqrestore(&ehci->lock, flags);
  992. }
  993. static int ehci_get_frame (struct usb_hcd *hcd)
  994. {
  995. struct ehci_hcd *ehci = hcd_to_ehci (hcd);
  996. return (ehci_readl(ehci, &ehci->regs->frame_index) >> 3) %
  997. ehci->periodic_size;
  998. }
  999. /*-------------------------------------------------------------------------*/
  1000. MODULE_DESCRIPTION(DRIVER_DESC);
  1001. MODULE_AUTHOR (DRIVER_AUTHOR);
  1002. MODULE_LICENSE ("GPL");
  1003. #ifdef CONFIG_PCI
  1004. #include "ehci-pci.c"
  1005. #define PCI_DRIVER ehci_pci_driver
  1006. #endif
  1007. #ifdef CONFIG_USB_EHCI_FSL
  1008. #include "ehci-fsl.c"
  1009. #define PLATFORM_DRIVER ehci_fsl_driver
  1010. #endif
  1011. #ifdef CONFIG_USB_EHCI_MXC
  1012. #include "ehci-mxc.c"
  1013. #define PLATFORM_DRIVER ehci_mxc_driver
  1014. #endif
  1015. #ifdef CONFIG_CPU_SUBTYPE_SH7786
  1016. #include "ehci-sh.c"
  1017. #define PLATFORM_DRIVER ehci_hcd_sh_driver
  1018. #endif
  1019. #ifdef CONFIG_SOC_AU1200
  1020. #include "ehci-au1xxx.c"
  1021. #define PLATFORM_DRIVER ehci_hcd_au1xxx_driver
  1022. #endif
  1023. #ifdef CONFIG_USB_EHCI_HCD_OMAP
  1024. #include "ehci-omap.c"
  1025. #define PLATFORM_DRIVER ehci_hcd_omap_driver
  1026. #endif
  1027. #ifdef CONFIG_PPC_PS3
  1028. #include "ehci-ps3.c"
  1029. #define PS3_SYSTEM_BUS_DRIVER ps3_ehci_driver
  1030. #endif
  1031. #ifdef CONFIG_USB_EHCI_HCD_PPC_OF
  1032. #include "ehci-ppc-of.c"
  1033. #define OF_PLATFORM_DRIVER ehci_hcd_ppc_of_driver
  1034. #endif
  1035. #ifdef CONFIG_XPS_USB_HCD_XILINX
  1036. #include "ehci-xilinx-of.c"
  1037. #define XILINX_OF_PLATFORM_DRIVER ehci_hcd_xilinx_of_driver
  1038. #endif
  1039. #ifdef CONFIG_PLAT_ORION
  1040. #include "ehci-orion.c"
  1041. #define PLATFORM_DRIVER ehci_orion_driver
  1042. #endif
  1043. #ifdef CONFIG_ARCH_IXP4XX
  1044. #include "ehci-ixp4xx.c"
  1045. #define PLATFORM_DRIVER ixp4xx_ehci_driver
  1046. #endif
  1047. #ifdef CONFIG_USB_W90X900_EHCI
  1048. #include "ehci-w90x900.c"
  1049. #define PLATFORM_DRIVER ehci_hcd_w90x900_driver
  1050. #endif
  1051. #ifdef CONFIG_ARCH_AT91
  1052. #include "ehci-atmel.c"
  1053. #define PLATFORM_DRIVER ehci_atmel_driver
  1054. #endif
  1055. #ifdef CONFIG_USB_OCTEON_EHCI
  1056. #include "ehci-octeon.c"
  1057. #define PLATFORM_DRIVER ehci_octeon_driver
  1058. #endif
  1059. #ifdef CONFIG_USB_CNS3XXX_EHCI
  1060. #include "ehci-cns3xxx.c"
  1061. #define PLATFORM_DRIVER cns3xxx_ehci_driver
  1062. #endif
  1063. #ifdef CONFIG_ARCH_VT8500
  1064. #include "ehci-vt8500.c"
  1065. #define PLATFORM_DRIVER vt8500_ehci_driver
  1066. #endif
  1067. #ifdef CONFIG_PLAT_SPEAR
  1068. #include "ehci-spear.c"
  1069. #define PLATFORM_DRIVER spear_ehci_hcd_driver
  1070. #endif
  1071. #ifdef CONFIG_USB_EHCI_MSM
  1072. #include "ehci-msm.c"
  1073. #define PLATFORM_DRIVER ehci_msm_driver
  1074. #endif
  1075. #ifdef CONFIG_USB_EHCI_HCD_PMC_MSP
  1076. #include "ehci-pmcmsp.c"
  1077. #define PLATFORM_DRIVER ehci_hcd_msp_driver
  1078. #endif
  1079. #if !defined(PCI_DRIVER) && !defined(PLATFORM_DRIVER) && \
  1080. !defined(PS3_SYSTEM_BUS_DRIVER) && !defined(OF_PLATFORM_DRIVER) && \
  1081. !defined(XILINX_OF_PLATFORM_DRIVER)
  1082. #error "missing bus glue for ehci-hcd"
  1083. #endif
  1084. static int __init ehci_hcd_init(void)
  1085. {
  1086. int retval = 0;
  1087. if (usb_disabled())
  1088. return -ENODEV;
  1089. printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
  1090. set_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1091. if (test_bit(USB_UHCI_LOADED, &usb_hcds_loaded) ||
  1092. test_bit(USB_OHCI_LOADED, &usb_hcds_loaded))
  1093. printk(KERN_WARNING "Warning! ehci_hcd should always be loaded"
  1094. " before uhci_hcd and ohci_hcd, not after\n");
  1095. pr_debug("%s: block sizes: qh %Zd qtd %Zd itd %Zd sitd %Zd\n",
  1096. hcd_name,
  1097. sizeof(struct ehci_qh), sizeof(struct ehci_qtd),
  1098. sizeof(struct ehci_itd), sizeof(struct ehci_sitd));
  1099. #ifdef DEBUG
  1100. ehci_debug_root = debugfs_create_dir("ehci", usb_debug_root);
  1101. if (!ehci_debug_root) {
  1102. retval = -ENOENT;
  1103. goto err_debug;
  1104. }
  1105. #endif
  1106. #ifdef PLATFORM_DRIVER
  1107. retval = platform_driver_register(&PLATFORM_DRIVER);
  1108. if (retval < 0)
  1109. goto clean0;
  1110. #endif
  1111. #ifdef PCI_DRIVER
  1112. retval = pci_register_driver(&PCI_DRIVER);
  1113. if (retval < 0)
  1114. goto clean1;
  1115. #endif
  1116. #ifdef PS3_SYSTEM_BUS_DRIVER
  1117. retval = ps3_ehci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
  1118. if (retval < 0)
  1119. goto clean2;
  1120. #endif
  1121. #ifdef OF_PLATFORM_DRIVER
  1122. retval = of_register_platform_driver(&OF_PLATFORM_DRIVER);
  1123. if (retval < 0)
  1124. goto clean3;
  1125. #endif
  1126. #ifdef XILINX_OF_PLATFORM_DRIVER
  1127. retval = of_register_platform_driver(&XILINX_OF_PLATFORM_DRIVER);
  1128. if (retval < 0)
  1129. goto clean4;
  1130. #endif
  1131. return retval;
  1132. #ifdef XILINX_OF_PLATFORM_DRIVER
  1133. /* of_unregister_platform_driver(&XILINX_OF_PLATFORM_DRIVER); */
  1134. clean4:
  1135. #endif
  1136. #ifdef OF_PLATFORM_DRIVER
  1137. of_unregister_platform_driver(&OF_PLATFORM_DRIVER);
  1138. clean3:
  1139. #endif
  1140. #ifdef PS3_SYSTEM_BUS_DRIVER
  1141. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1142. clean2:
  1143. #endif
  1144. #ifdef PCI_DRIVER
  1145. pci_unregister_driver(&PCI_DRIVER);
  1146. clean1:
  1147. #endif
  1148. #ifdef PLATFORM_DRIVER
  1149. platform_driver_unregister(&PLATFORM_DRIVER);
  1150. clean0:
  1151. #endif
  1152. #ifdef DEBUG
  1153. debugfs_remove(ehci_debug_root);
  1154. ehci_debug_root = NULL;
  1155. err_debug:
  1156. #endif
  1157. clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1158. return retval;
  1159. }
  1160. module_init(ehci_hcd_init);
  1161. static void __exit ehci_hcd_cleanup(void)
  1162. {
  1163. #ifdef XILINX_OF_PLATFORM_DRIVER
  1164. of_unregister_platform_driver(&XILINX_OF_PLATFORM_DRIVER);
  1165. #endif
  1166. #ifdef OF_PLATFORM_DRIVER
  1167. of_unregister_platform_driver(&OF_PLATFORM_DRIVER);
  1168. #endif
  1169. #ifdef PLATFORM_DRIVER
  1170. platform_driver_unregister(&PLATFORM_DRIVER);
  1171. #endif
  1172. #ifdef PCI_DRIVER
  1173. pci_unregister_driver(&PCI_DRIVER);
  1174. #endif
  1175. #ifdef PS3_SYSTEM_BUS_DRIVER
  1176. ps3_ehci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
  1177. #endif
  1178. #ifdef DEBUG
  1179. debugfs_remove(ehci_debug_root);
  1180. #endif
  1181. clear_bit(USB_EHCI_LOADED, &usb_hcds_loaded);
  1182. }
  1183. module_exit(ehci_hcd_cleanup);