ks8851_mll.c 42 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679
  1. /**
  2. * drivers/net/ks8851_mll.c
  3. * Copyright (c) 2009 Micrel Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  17. */
  18. /**
  19. * Supports:
  20. * KS8851 16bit MLL chip from Micrel Inc.
  21. */
  22. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  23. #include <linux/module.h>
  24. #include <linux/kernel.h>
  25. #include <linux/netdevice.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/ethtool.h>
  28. #include <linux/cache.h>
  29. #include <linux/crc32.h>
  30. #include <linux/mii.h>
  31. #include <linux/platform_device.h>
  32. #include <linux/delay.h>
  33. #define DRV_NAME "ks8851_mll"
  34. static u8 KS_DEFAULT_MAC_ADDRESS[] = { 0x00, 0x10, 0xA1, 0x86, 0x95, 0x11 };
  35. #define MAX_RECV_FRAMES 32
  36. #define MAX_BUF_SIZE 2048
  37. #define TX_BUF_SIZE 2000
  38. #define RX_BUF_SIZE 2000
  39. #define KS_CCR 0x08
  40. #define CCR_EEPROM (1 << 9)
  41. #define CCR_SPI (1 << 8)
  42. #define CCR_8BIT (1 << 7)
  43. #define CCR_16BIT (1 << 6)
  44. #define CCR_32BIT (1 << 5)
  45. #define CCR_SHARED (1 << 4)
  46. #define CCR_32PIN (1 << 0)
  47. /* MAC address registers */
  48. #define KS_MARL 0x10
  49. #define KS_MARM 0x12
  50. #define KS_MARH 0x14
  51. #define KS_OBCR 0x20
  52. #define OBCR_ODS_16MA (1 << 6)
  53. #define KS_EEPCR 0x22
  54. #define EEPCR_EESA (1 << 4)
  55. #define EEPCR_EESB (1 << 3)
  56. #define EEPCR_EEDO (1 << 2)
  57. #define EEPCR_EESCK (1 << 1)
  58. #define EEPCR_EECS (1 << 0)
  59. #define KS_MBIR 0x24
  60. #define MBIR_TXMBF (1 << 12)
  61. #define MBIR_TXMBFA (1 << 11)
  62. #define MBIR_RXMBF (1 << 4)
  63. #define MBIR_RXMBFA (1 << 3)
  64. #define KS_GRR 0x26
  65. #define GRR_QMU (1 << 1)
  66. #define GRR_GSR (1 << 0)
  67. #define KS_WFCR 0x2A
  68. #define WFCR_MPRXE (1 << 7)
  69. #define WFCR_WF3E (1 << 3)
  70. #define WFCR_WF2E (1 << 2)
  71. #define WFCR_WF1E (1 << 1)
  72. #define WFCR_WF0E (1 << 0)
  73. #define KS_WF0CRC0 0x30
  74. #define KS_WF0CRC1 0x32
  75. #define KS_WF0BM0 0x34
  76. #define KS_WF0BM1 0x36
  77. #define KS_WF0BM2 0x38
  78. #define KS_WF0BM3 0x3A
  79. #define KS_WF1CRC0 0x40
  80. #define KS_WF1CRC1 0x42
  81. #define KS_WF1BM0 0x44
  82. #define KS_WF1BM1 0x46
  83. #define KS_WF1BM2 0x48
  84. #define KS_WF1BM3 0x4A
  85. #define KS_WF2CRC0 0x50
  86. #define KS_WF2CRC1 0x52
  87. #define KS_WF2BM0 0x54
  88. #define KS_WF2BM1 0x56
  89. #define KS_WF2BM2 0x58
  90. #define KS_WF2BM3 0x5A
  91. #define KS_WF3CRC0 0x60
  92. #define KS_WF3CRC1 0x62
  93. #define KS_WF3BM0 0x64
  94. #define KS_WF3BM1 0x66
  95. #define KS_WF3BM2 0x68
  96. #define KS_WF3BM3 0x6A
  97. #define KS_TXCR 0x70
  98. #define TXCR_TCGICMP (1 << 8)
  99. #define TXCR_TCGUDP (1 << 7)
  100. #define TXCR_TCGTCP (1 << 6)
  101. #define TXCR_TCGIP (1 << 5)
  102. #define TXCR_FTXQ (1 << 4)
  103. #define TXCR_TXFCE (1 << 3)
  104. #define TXCR_TXPE (1 << 2)
  105. #define TXCR_TXCRC (1 << 1)
  106. #define TXCR_TXE (1 << 0)
  107. #define KS_TXSR 0x72
  108. #define TXSR_TXLC (1 << 13)
  109. #define TXSR_TXMC (1 << 12)
  110. #define TXSR_TXFID_MASK (0x3f << 0)
  111. #define TXSR_TXFID_SHIFT (0)
  112. #define TXSR_TXFID_GET(_v) (((_v) >> 0) & 0x3f)
  113. #define KS_RXCR1 0x74
  114. #define RXCR1_FRXQ (1 << 15)
  115. #define RXCR1_RXUDPFCC (1 << 14)
  116. #define RXCR1_RXTCPFCC (1 << 13)
  117. #define RXCR1_RXIPFCC (1 << 12)
  118. #define RXCR1_RXPAFMA (1 << 11)
  119. #define RXCR1_RXFCE (1 << 10)
  120. #define RXCR1_RXEFE (1 << 9)
  121. #define RXCR1_RXMAFMA (1 << 8)
  122. #define RXCR1_RXBE (1 << 7)
  123. #define RXCR1_RXME (1 << 6)
  124. #define RXCR1_RXUE (1 << 5)
  125. #define RXCR1_RXAE (1 << 4)
  126. #define RXCR1_RXINVF (1 << 1)
  127. #define RXCR1_RXE (1 << 0)
  128. #define RXCR1_FILTER_MASK (RXCR1_RXINVF | RXCR1_RXAE | \
  129. RXCR1_RXMAFMA | RXCR1_RXPAFMA)
  130. #define KS_RXCR2 0x76
  131. #define RXCR2_SRDBL_MASK (0x7 << 5)
  132. #define RXCR2_SRDBL_SHIFT (5)
  133. #define RXCR2_SRDBL_4B (0x0 << 5)
  134. #define RXCR2_SRDBL_8B (0x1 << 5)
  135. #define RXCR2_SRDBL_16B (0x2 << 5)
  136. #define RXCR2_SRDBL_32B (0x3 << 5)
  137. /* #define RXCR2_SRDBL_FRAME (0x4 << 5) */
  138. #define RXCR2_IUFFP (1 << 4)
  139. #define RXCR2_RXIUFCEZ (1 << 3)
  140. #define RXCR2_UDPLFE (1 << 2)
  141. #define RXCR2_RXICMPFCC (1 << 1)
  142. #define RXCR2_RXSAF (1 << 0)
  143. #define KS_TXMIR 0x78
  144. #define KS_RXFHSR 0x7C
  145. #define RXFSHR_RXFV (1 << 15)
  146. #define RXFSHR_RXICMPFCS (1 << 13)
  147. #define RXFSHR_RXIPFCS (1 << 12)
  148. #define RXFSHR_RXTCPFCS (1 << 11)
  149. #define RXFSHR_RXUDPFCS (1 << 10)
  150. #define RXFSHR_RXBF (1 << 7)
  151. #define RXFSHR_RXMF (1 << 6)
  152. #define RXFSHR_RXUF (1 << 5)
  153. #define RXFSHR_RXMR (1 << 4)
  154. #define RXFSHR_RXFT (1 << 3)
  155. #define RXFSHR_RXFTL (1 << 2)
  156. #define RXFSHR_RXRF (1 << 1)
  157. #define RXFSHR_RXCE (1 << 0)
  158. #define RXFSHR_ERR (RXFSHR_RXCE | RXFSHR_RXRF |\
  159. RXFSHR_RXFTL | RXFSHR_RXMR |\
  160. RXFSHR_RXICMPFCS | RXFSHR_RXIPFCS |\
  161. RXFSHR_RXTCPFCS)
  162. #define KS_RXFHBCR 0x7E
  163. #define RXFHBCR_CNT_MASK 0x0FFF
  164. #define KS_TXQCR 0x80
  165. #define TXQCR_AETFE (1 << 2)
  166. #define TXQCR_TXQMAM (1 << 1)
  167. #define TXQCR_METFE (1 << 0)
  168. #define KS_RXQCR 0x82
  169. #define RXQCR_RXDTTS (1 << 12)
  170. #define RXQCR_RXDBCTS (1 << 11)
  171. #define RXQCR_RXFCTS (1 << 10)
  172. #define RXQCR_RXIPHTOE (1 << 9)
  173. #define RXQCR_RXDTTE (1 << 7)
  174. #define RXQCR_RXDBCTE (1 << 6)
  175. #define RXQCR_RXFCTE (1 << 5)
  176. #define RXQCR_ADRFE (1 << 4)
  177. #define RXQCR_SDA (1 << 3)
  178. #define RXQCR_RRXEF (1 << 0)
  179. #define RXQCR_CMD_CNTL (RXQCR_RXFCTE|RXQCR_ADRFE)
  180. #define KS_TXFDPR 0x84
  181. #define TXFDPR_TXFPAI (1 << 14)
  182. #define TXFDPR_TXFP_MASK (0x7ff << 0)
  183. #define TXFDPR_TXFP_SHIFT (0)
  184. #define KS_RXFDPR 0x86
  185. #define RXFDPR_RXFPAI (1 << 14)
  186. #define KS_RXDTTR 0x8C
  187. #define KS_RXDBCTR 0x8E
  188. #define KS_IER 0x90
  189. #define KS_ISR 0x92
  190. #define IRQ_LCI (1 << 15)
  191. #define IRQ_TXI (1 << 14)
  192. #define IRQ_RXI (1 << 13)
  193. #define IRQ_RXOI (1 << 11)
  194. #define IRQ_TXPSI (1 << 9)
  195. #define IRQ_RXPSI (1 << 8)
  196. #define IRQ_TXSAI (1 << 6)
  197. #define IRQ_RXWFDI (1 << 5)
  198. #define IRQ_RXMPDI (1 << 4)
  199. #define IRQ_LDI (1 << 3)
  200. #define IRQ_EDI (1 << 2)
  201. #define IRQ_SPIBEI (1 << 1)
  202. #define IRQ_DEDI (1 << 0)
  203. #define KS_RXFCTR 0x9C
  204. #define RXFCTR_THRESHOLD_MASK 0x00FF
  205. #define KS_RXFC 0x9D
  206. #define RXFCTR_RXFC_MASK (0xff << 8)
  207. #define RXFCTR_RXFC_SHIFT (8)
  208. #define RXFCTR_RXFC_GET(_v) (((_v) >> 8) & 0xff)
  209. #define RXFCTR_RXFCT_MASK (0xff << 0)
  210. #define RXFCTR_RXFCT_SHIFT (0)
  211. #define KS_TXNTFSR 0x9E
  212. #define KS_MAHTR0 0xA0
  213. #define KS_MAHTR1 0xA2
  214. #define KS_MAHTR2 0xA4
  215. #define KS_MAHTR3 0xA6
  216. #define KS_FCLWR 0xB0
  217. #define KS_FCHWR 0xB2
  218. #define KS_FCOWR 0xB4
  219. #define KS_CIDER 0xC0
  220. #define CIDER_ID 0x8870
  221. #define CIDER_REV_MASK (0x7 << 1)
  222. #define CIDER_REV_SHIFT (1)
  223. #define CIDER_REV_GET(_v) (((_v) >> 1) & 0x7)
  224. #define KS_CGCR 0xC6
  225. #define KS_IACR 0xC8
  226. #define IACR_RDEN (1 << 12)
  227. #define IACR_TSEL_MASK (0x3 << 10)
  228. #define IACR_TSEL_SHIFT (10)
  229. #define IACR_TSEL_MIB (0x3 << 10)
  230. #define IACR_ADDR_MASK (0x1f << 0)
  231. #define IACR_ADDR_SHIFT (0)
  232. #define KS_IADLR 0xD0
  233. #define KS_IAHDR 0xD2
  234. #define KS_PMECR 0xD4
  235. #define PMECR_PME_DELAY (1 << 14)
  236. #define PMECR_PME_POL (1 << 12)
  237. #define PMECR_WOL_WAKEUP (1 << 11)
  238. #define PMECR_WOL_MAGICPKT (1 << 10)
  239. #define PMECR_WOL_LINKUP (1 << 9)
  240. #define PMECR_WOL_ENERGY (1 << 8)
  241. #define PMECR_AUTO_WAKE_EN (1 << 7)
  242. #define PMECR_WAKEUP_NORMAL (1 << 6)
  243. #define PMECR_WKEVT_MASK (0xf << 2)
  244. #define PMECR_WKEVT_SHIFT (2)
  245. #define PMECR_WKEVT_GET(_v) (((_v) >> 2) & 0xf)
  246. #define PMECR_WKEVT_ENERGY (0x1 << 2)
  247. #define PMECR_WKEVT_LINK (0x2 << 2)
  248. #define PMECR_WKEVT_MAGICPKT (0x4 << 2)
  249. #define PMECR_WKEVT_FRAME (0x8 << 2)
  250. #define PMECR_PM_MASK (0x3 << 0)
  251. #define PMECR_PM_SHIFT (0)
  252. #define PMECR_PM_NORMAL (0x0 << 0)
  253. #define PMECR_PM_ENERGY (0x1 << 0)
  254. #define PMECR_PM_SOFTDOWN (0x2 << 0)
  255. #define PMECR_PM_POWERSAVE (0x3 << 0)
  256. /* Standard MII PHY data */
  257. #define KS_P1MBCR 0xE4
  258. #define P1MBCR_FORCE_FDX (1 << 8)
  259. #define KS_P1MBSR 0xE6
  260. #define P1MBSR_AN_COMPLETE (1 << 5)
  261. #define P1MBSR_AN_CAPABLE (1 << 3)
  262. #define P1MBSR_LINK_UP (1 << 2)
  263. #define KS_PHY1ILR 0xE8
  264. #define KS_PHY1IHR 0xEA
  265. #define KS_P1ANAR 0xEC
  266. #define KS_P1ANLPR 0xEE
  267. #define KS_P1SCLMD 0xF4
  268. #define P1SCLMD_LEDOFF (1 << 15)
  269. #define P1SCLMD_TXIDS (1 << 14)
  270. #define P1SCLMD_RESTARTAN (1 << 13)
  271. #define P1SCLMD_DISAUTOMDIX (1 << 10)
  272. #define P1SCLMD_FORCEMDIX (1 << 9)
  273. #define P1SCLMD_AUTONEGEN (1 << 7)
  274. #define P1SCLMD_FORCE100 (1 << 6)
  275. #define P1SCLMD_FORCEFDX (1 << 5)
  276. #define P1SCLMD_ADV_FLOW (1 << 4)
  277. #define P1SCLMD_ADV_100BT_FDX (1 << 3)
  278. #define P1SCLMD_ADV_100BT_HDX (1 << 2)
  279. #define P1SCLMD_ADV_10BT_FDX (1 << 1)
  280. #define P1SCLMD_ADV_10BT_HDX (1 << 0)
  281. #define KS_P1CR 0xF6
  282. #define P1CR_HP_MDIX (1 << 15)
  283. #define P1CR_REV_POL (1 << 13)
  284. #define P1CR_OP_100M (1 << 10)
  285. #define P1CR_OP_FDX (1 << 9)
  286. #define P1CR_OP_MDI (1 << 7)
  287. #define P1CR_AN_DONE (1 << 6)
  288. #define P1CR_LINK_GOOD (1 << 5)
  289. #define P1CR_PNTR_FLOW (1 << 4)
  290. #define P1CR_PNTR_100BT_FDX (1 << 3)
  291. #define P1CR_PNTR_100BT_HDX (1 << 2)
  292. #define P1CR_PNTR_10BT_FDX (1 << 1)
  293. #define P1CR_PNTR_10BT_HDX (1 << 0)
  294. /* TX Frame control */
  295. #define TXFR_TXIC (1 << 15)
  296. #define TXFR_TXFID_MASK (0x3f << 0)
  297. #define TXFR_TXFID_SHIFT (0)
  298. #define KS_P1SR 0xF8
  299. #define P1SR_HP_MDIX (1 << 15)
  300. #define P1SR_REV_POL (1 << 13)
  301. #define P1SR_OP_100M (1 << 10)
  302. #define P1SR_OP_FDX (1 << 9)
  303. #define P1SR_OP_MDI (1 << 7)
  304. #define P1SR_AN_DONE (1 << 6)
  305. #define P1SR_LINK_GOOD (1 << 5)
  306. #define P1SR_PNTR_FLOW (1 << 4)
  307. #define P1SR_PNTR_100BT_FDX (1 << 3)
  308. #define P1SR_PNTR_100BT_HDX (1 << 2)
  309. #define P1SR_PNTR_10BT_FDX (1 << 1)
  310. #define P1SR_PNTR_10BT_HDX (1 << 0)
  311. #define ENUM_BUS_NONE 0
  312. #define ENUM_BUS_8BIT 1
  313. #define ENUM_BUS_16BIT 2
  314. #define ENUM_BUS_32BIT 3
  315. #define MAX_MCAST_LST 32
  316. #define HW_MCAST_SIZE 8
  317. /**
  318. * union ks_tx_hdr - tx header data
  319. * @txb: The header as bytes
  320. * @txw: The header as 16bit, little-endian words
  321. *
  322. * A dual representation of the tx header data to allow
  323. * access to individual bytes, and to allow 16bit accesses
  324. * with 16bit alignment.
  325. */
  326. union ks_tx_hdr {
  327. u8 txb[4];
  328. __le16 txw[2];
  329. };
  330. /**
  331. * struct ks_net - KS8851 driver private data
  332. * @net_device : The network device we're bound to
  333. * @hw_addr : start address of data register.
  334. * @hw_addr_cmd : start address of command register.
  335. * @txh : temporaly buffer to save status/length.
  336. * @lock : Lock to ensure that the device is not accessed when busy.
  337. * @pdev : Pointer to platform device.
  338. * @mii : The MII state information for the mii calls.
  339. * @frame_head_info : frame header information for multi-pkt rx.
  340. * @statelock : Lock on this structure for tx list.
  341. * @msg_enable : The message flags controlling driver output (see ethtool).
  342. * @frame_cnt : number of frames received.
  343. * @bus_width : i/o bus width.
  344. * @irq : irq number assigned to this device.
  345. * @rc_rxqcr : Cached copy of KS_RXQCR.
  346. * @rc_txcr : Cached copy of KS_TXCR.
  347. * @rc_ier : Cached copy of KS_IER.
  348. * @sharedbus : Multipex(addr and data bus) mode indicator.
  349. * @cmd_reg_cache : command register cached.
  350. * @cmd_reg_cache_int : command register cached. Used in the irq handler.
  351. * @promiscuous : promiscuous mode indicator.
  352. * @all_mcast : mutlicast indicator.
  353. * @mcast_lst_size : size of multicast list.
  354. * @mcast_lst : multicast list.
  355. * @mcast_bits : multicast enabed.
  356. * @mac_addr : MAC address assigned to this device.
  357. * @fid : frame id.
  358. * @extra_byte : number of extra byte prepended rx pkt.
  359. * @enabled : indicator this device works.
  360. *
  361. * The @lock ensures that the chip is protected when certain operations are
  362. * in progress. When the read or write packet transfer is in progress, most
  363. * of the chip registers are not accessible until the transfer is finished and
  364. * the DMA has been de-asserted.
  365. *
  366. * The @statelock is used to protect information in the structure which may
  367. * need to be accessed via several sources, such as the network driver layer
  368. * or one of the work queues.
  369. *
  370. */
  371. /* Receive multiplex framer header info */
  372. struct type_frame_head {
  373. u16 sts; /* Frame status */
  374. u16 len; /* Byte count */
  375. };
  376. struct ks_net {
  377. struct net_device *netdev;
  378. void __iomem *hw_addr;
  379. void __iomem *hw_addr_cmd;
  380. union ks_tx_hdr txh ____cacheline_aligned;
  381. struct mutex lock; /* spinlock to be interrupt safe */
  382. struct platform_device *pdev;
  383. struct mii_if_info mii;
  384. struct type_frame_head *frame_head_info;
  385. spinlock_t statelock;
  386. u32 msg_enable;
  387. u32 frame_cnt;
  388. int bus_width;
  389. int irq;
  390. u16 rc_rxqcr;
  391. u16 rc_txcr;
  392. u16 rc_ier;
  393. u16 sharedbus;
  394. u16 cmd_reg_cache;
  395. u16 cmd_reg_cache_int;
  396. u16 promiscuous;
  397. u16 all_mcast;
  398. u16 mcast_lst_size;
  399. u8 mcast_lst[MAX_MCAST_LST][ETH_ALEN];
  400. u8 mcast_bits[HW_MCAST_SIZE];
  401. u8 mac_addr[6];
  402. u8 fid;
  403. u8 extra_byte;
  404. u8 enabled;
  405. };
  406. static int msg_enable;
  407. #define BE3 0x8000 /* Byte Enable 3 */
  408. #define BE2 0x4000 /* Byte Enable 2 */
  409. #define BE1 0x2000 /* Byte Enable 1 */
  410. #define BE0 0x1000 /* Byte Enable 0 */
  411. /**
  412. * register read/write calls.
  413. *
  414. * All these calls issue transactions to access the chip's registers. They
  415. * all require that the necessary lock is held to prevent accesses when the
  416. * chip is busy transfering packet data (RX/TX FIFO accesses).
  417. */
  418. /**
  419. * ks_rdreg8 - read 8 bit register from device
  420. * @ks : The chip information
  421. * @offset: The register address
  422. *
  423. * Read a 8bit register from the chip, returning the result
  424. */
  425. static u8 ks_rdreg8(struct ks_net *ks, int offset)
  426. {
  427. u16 data;
  428. u8 shift_bit = offset & 0x03;
  429. u8 shift_data = (offset & 1) << 3;
  430. ks->cmd_reg_cache = (u16) offset | (u16)(BE0 << shift_bit);
  431. iowrite16(ks->cmd_reg_cache, ks->hw_addr_cmd);
  432. data = ioread16(ks->hw_addr);
  433. return (u8)(data >> shift_data);
  434. }
  435. /**
  436. * ks_rdreg16 - read 16 bit register from device
  437. * @ks : The chip information
  438. * @offset: The register address
  439. *
  440. * Read a 16bit register from the chip, returning the result
  441. */
  442. static u16 ks_rdreg16(struct ks_net *ks, int offset)
  443. {
  444. ks->cmd_reg_cache = (u16)offset | ((BE1 | BE0) << (offset & 0x02));
  445. iowrite16(ks->cmd_reg_cache, ks->hw_addr_cmd);
  446. return ioread16(ks->hw_addr);
  447. }
  448. /**
  449. * ks_wrreg8 - write 8bit register value to chip
  450. * @ks: The chip information
  451. * @offset: The register address
  452. * @value: The value to write
  453. *
  454. */
  455. static void ks_wrreg8(struct ks_net *ks, int offset, u8 value)
  456. {
  457. u8 shift_bit = (offset & 0x03);
  458. u16 value_write = (u16)(value << ((offset & 1) << 3));
  459. ks->cmd_reg_cache = (u16)offset | (BE0 << shift_bit);
  460. iowrite16(ks->cmd_reg_cache, ks->hw_addr_cmd);
  461. iowrite16(value_write, ks->hw_addr);
  462. }
  463. /**
  464. * ks_wrreg16 - write 16bit register value to chip
  465. * @ks: The chip information
  466. * @offset: The register address
  467. * @value: The value to write
  468. *
  469. */
  470. static void ks_wrreg16(struct ks_net *ks, int offset, u16 value)
  471. {
  472. ks->cmd_reg_cache = (u16)offset | ((BE1 | BE0) << (offset & 0x02));
  473. iowrite16(ks->cmd_reg_cache, ks->hw_addr_cmd);
  474. iowrite16(value, ks->hw_addr);
  475. }
  476. /**
  477. * ks_inblk - read a block of data from QMU. This is called after sudo DMA mode enabled.
  478. * @ks: The chip state
  479. * @wptr: buffer address to save data
  480. * @len: length in byte to read
  481. *
  482. */
  483. static inline void ks_inblk(struct ks_net *ks, u16 *wptr, u32 len)
  484. {
  485. len >>= 1;
  486. while (len--)
  487. *wptr++ = (u16)ioread16(ks->hw_addr);
  488. }
  489. /**
  490. * ks_outblk - write data to QMU. This is called after sudo DMA mode enabled.
  491. * @ks: The chip information
  492. * @wptr: buffer address
  493. * @len: length in byte to write
  494. *
  495. */
  496. static inline void ks_outblk(struct ks_net *ks, u16 *wptr, u32 len)
  497. {
  498. len >>= 1;
  499. while (len--)
  500. iowrite16(*wptr++, ks->hw_addr);
  501. }
  502. static void ks_disable_int(struct ks_net *ks)
  503. {
  504. ks_wrreg16(ks, KS_IER, 0x0000);
  505. } /* ks_disable_int */
  506. static void ks_enable_int(struct ks_net *ks)
  507. {
  508. ks_wrreg16(ks, KS_IER, ks->rc_ier);
  509. } /* ks_enable_int */
  510. /**
  511. * ks_tx_fifo_space - return the available hardware buffer size.
  512. * @ks: The chip information
  513. *
  514. */
  515. static inline u16 ks_tx_fifo_space(struct ks_net *ks)
  516. {
  517. return ks_rdreg16(ks, KS_TXMIR) & 0x1fff;
  518. }
  519. /**
  520. * ks_save_cmd_reg - save the command register from the cache.
  521. * @ks: The chip information
  522. *
  523. */
  524. static inline void ks_save_cmd_reg(struct ks_net *ks)
  525. {
  526. /*ks8851 MLL has a bug to read back the command register.
  527. * So rely on software to save the content of command register.
  528. */
  529. ks->cmd_reg_cache_int = ks->cmd_reg_cache;
  530. }
  531. /**
  532. * ks_restore_cmd_reg - restore the command register from the cache and
  533. * write to hardware register.
  534. * @ks: The chip information
  535. *
  536. */
  537. static inline void ks_restore_cmd_reg(struct ks_net *ks)
  538. {
  539. ks->cmd_reg_cache = ks->cmd_reg_cache_int;
  540. iowrite16(ks->cmd_reg_cache, ks->hw_addr_cmd);
  541. }
  542. /**
  543. * ks_set_powermode - set power mode of the device
  544. * @ks: The chip information
  545. * @pwrmode: The power mode value to write to KS_PMECR.
  546. *
  547. * Change the power mode of the chip.
  548. */
  549. static void ks_set_powermode(struct ks_net *ks, unsigned pwrmode)
  550. {
  551. unsigned pmecr;
  552. netif_dbg(ks, hw, ks->netdev, "setting power mode %d\n", pwrmode);
  553. ks_rdreg16(ks, KS_GRR);
  554. pmecr = ks_rdreg16(ks, KS_PMECR);
  555. pmecr &= ~PMECR_PM_MASK;
  556. pmecr |= pwrmode;
  557. ks_wrreg16(ks, KS_PMECR, pmecr);
  558. }
  559. /**
  560. * ks_read_config - read chip configuration of bus width.
  561. * @ks: The chip information
  562. *
  563. */
  564. static void ks_read_config(struct ks_net *ks)
  565. {
  566. u16 reg_data = 0;
  567. /* Regardless of bus width, 8 bit read should always work.*/
  568. reg_data = ks_rdreg8(ks, KS_CCR) & 0x00FF;
  569. reg_data |= ks_rdreg8(ks, KS_CCR+1) << 8;
  570. /* addr/data bus are multiplexed */
  571. ks->sharedbus = (reg_data & CCR_SHARED) == CCR_SHARED;
  572. /* There are garbage data when reading data from QMU,
  573. depending on bus-width.
  574. */
  575. if (reg_data & CCR_8BIT) {
  576. ks->bus_width = ENUM_BUS_8BIT;
  577. ks->extra_byte = 1;
  578. } else if (reg_data & CCR_16BIT) {
  579. ks->bus_width = ENUM_BUS_16BIT;
  580. ks->extra_byte = 2;
  581. } else {
  582. ks->bus_width = ENUM_BUS_32BIT;
  583. ks->extra_byte = 4;
  584. }
  585. }
  586. /**
  587. * ks_soft_reset - issue one of the soft reset to the device
  588. * @ks: The device state.
  589. * @op: The bit(s) to set in the GRR
  590. *
  591. * Issue the relevant soft-reset command to the device's GRR register
  592. * specified by @op.
  593. *
  594. * Note, the delays are in there as a caution to ensure that the reset
  595. * has time to take effect and then complete. Since the datasheet does
  596. * not currently specify the exact sequence, we have chosen something
  597. * that seems to work with our device.
  598. */
  599. static void ks_soft_reset(struct ks_net *ks, unsigned op)
  600. {
  601. /* Disable interrupt first */
  602. ks_wrreg16(ks, KS_IER, 0x0000);
  603. ks_wrreg16(ks, KS_GRR, op);
  604. mdelay(10); /* wait a short time to effect reset */
  605. ks_wrreg16(ks, KS_GRR, 0);
  606. mdelay(1); /* wait for condition to clear */
  607. }
  608. void ks_enable_qmu(struct ks_net *ks)
  609. {
  610. u16 w;
  611. w = ks_rdreg16(ks, KS_TXCR);
  612. /* Enables QMU Transmit (TXCR). */
  613. ks_wrreg16(ks, KS_TXCR, w | TXCR_TXE);
  614. /*
  615. * RX Frame Count Threshold Enable and Auto-Dequeue RXQ Frame
  616. * Enable
  617. */
  618. w = ks_rdreg16(ks, KS_RXQCR);
  619. ks_wrreg16(ks, KS_RXQCR, w | RXQCR_RXFCTE);
  620. /* Enables QMU Receive (RXCR1). */
  621. w = ks_rdreg16(ks, KS_RXCR1);
  622. ks_wrreg16(ks, KS_RXCR1, w | RXCR1_RXE);
  623. ks->enabled = true;
  624. } /* ks_enable_qmu */
  625. static void ks_disable_qmu(struct ks_net *ks)
  626. {
  627. u16 w;
  628. w = ks_rdreg16(ks, KS_TXCR);
  629. /* Disables QMU Transmit (TXCR). */
  630. w &= ~TXCR_TXE;
  631. ks_wrreg16(ks, KS_TXCR, w);
  632. /* Disables QMU Receive (RXCR1). */
  633. w = ks_rdreg16(ks, KS_RXCR1);
  634. w &= ~RXCR1_RXE ;
  635. ks_wrreg16(ks, KS_RXCR1, w);
  636. ks->enabled = false;
  637. } /* ks_disable_qmu */
  638. /**
  639. * ks_read_qmu - read 1 pkt data from the QMU.
  640. * @ks: The chip information
  641. * @buf: buffer address to save 1 pkt
  642. * @len: Pkt length
  643. * Here is the sequence to read 1 pkt:
  644. * 1. set sudo DMA mode
  645. * 2. read prepend data
  646. * 3. read pkt data
  647. * 4. reset sudo DMA Mode
  648. */
  649. static inline void ks_read_qmu(struct ks_net *ks, u16 *buf, u32 len)
  650. {
  651. u32 r = ks->extra_byte & 0x1 ;
  652. u32 w = ks->extra_byte - r;
  653. /* 1. set sudo DMA mode */
  654. ks_wrreg16(ks, KS_RXFDPR, RXFDPR_RXFPAI);
  655. ks_wrreg8(ks, KS_RXQCR, (ks->rc_rxqcr | RXQCR_SDA) & 0xff);
  656. /* 2. read prepend data */
  657. /**
  658. * read 4 + extra bytes and discard them.
  659. * extra bytes for dummy, 2 for status, 2 for len
  660. */
  661. /* use likely(r) for 8 bit access for performance */
  662. if (unlikely(r))
  663. ioread8(ks->hw_addr);
  664. ks_inblk(ks, buf, w + 2 + 2);
  665. /* 3. read pkt data */
  666. ks_inblk(ks, buf, ALIGN(len, 4));
  667. /* 4. reset sudo DMA Mode */
  668. ks_wrreg8(ks, KS_RXQCR, ks->rc_rxqcr);
  669. }
  670. /**
  671. * ks_rcv - read multiple pkts data from the QMU.
  672. * @ks: The chip information
  673. * @netdev: The network device being opened.
  674. *
  675. * Read all of header information before reading pkt content.
  676. * It is not allowed only port of pkts in QMU after issuing
  677. * interrupt ack.
  678. */
  679. static void ks_rcv(struct ks_net *ks, struct net_device *netdev)
  680. {
  681. u32 i;
  682. struct type_frame_head *frame_hdr = ks->frame_head_info;
  683. struct sk_buff *skb;
  684. ks->frame_cnt = ks_rdreg16(ks, KS_RXFCTR) >> 8;
  685. /* read all header information */
  686. for (i = 0; i < ks->frame_cnt; i++) {
  687. /* Checking Received packet status */
  688. frame_hdr->sts = ks_rdreg16(ks, KS_RXFHSR);
  689. /* Get packet len from hardware */
  690. frame_hdr->len = ks_rdreg16(ks, KS_RXFHBCR);
  691. frame_hdr++;
  692. }
  693. frame_hdr = ks->frame_head_info;
  694. while (ks->frame_cnt--) {
  695. skb = dev_alloc_skb(frame_hdr->len + 16);
  696. if (likely(skb && (frame_hdr->sts & RXFSHR_RXFV) &&
  697. (frame_hdr->len < RX_BUF_SIZE) && frame_hdr->len)) {
  698. skb_reserve(skb, 2);
  699. /* read data block including CRC 4 bytes */
  700. ks_read_qmu(ks, (u16 *)skb->data, frame_hdr->len);
  701. skb_put(skb, frame_hdr->len);
  702. skb->protocol = eth_type_trans(skb, netdev);
  703. netif_rx(skb);
  704. } else {
  705. pr_err("%s: err:skb alloc\n", __func__);
  706. ks_wrreg16(ks, KS_RXQCR, (ks->rc_rxqcr | RXQCR_RRXEF));
  707. if (skb)
  708. dev_kfree_skb_irq(skb);
  709. }
  710. frame_hdr++;
  711. }
  712. }
  713. /**
  714. * ks_update_link_status - link status update.
  715. * @netdev: The network device being opened.
  716. * @ks: The chip information
  717. *
  718. */
  719. static void ks_update_link_status(struct net_device *netdev, struct ks_net *ks)
  720. {
  721. /* check the status of the link */
  722. u32 link_up_status;
  723. if (ks_rdreg16(ks, KS_P1SR) & P1SR_LINK_GOOD) {
  724. netif_carrier_on(netdev);
  725. link_up_status = true;
  726. } else {
  727. netif_carrier_off(netdev);
  728. link_up_status = false;
  729. }
  730. netif_dbg(ks, link, ks->netdev,
  731. "%s: %s\n", __func__, link_up_status ? "UP" : "DOWN");
  732. }
  733. /**
  734. * ks_irq - device interrupt handler
  735. * @irq: Interrupt number passed from the IRQ hnalder.
  736. * @pw: The private word passed to register_irq(), our struct ks_net.
  737. *
  738. * This is the handler invoked to find out what happened
  739. *
  740. * Read the interrupt status, work out what needs to be done and then clear
  741. * any of the interrupts that are not needed.
  742. */
  743. static irqreturn_t ks_irq(int irq, void *pw)
  744. {
  745. struct net_device *netdev = pw;
  746. struct ks_net *ks = netdev_priv(netdev);
  747. u16 status;
  748. /*this should be the first in IRQ handler */
  749. ks_save_cmd_reg(ks);
  750. status = ks_rdreg16(ks, KS_ISR);
  751. if (unlikely(!status)) {
  752. ks_restore_cmd_reg(ks);
  753. return IRQ_NONE;
  754. }
  755. ks_wrreg16(ks, KS_ISR, status);
  756. if (likely(status & IRQ_RXI))
  757. ks_rcv(ks, netdev);
  758. if (unlikely(status & IRQ_LCI))
  759. ks_update_link_status(netdev, ks);
  760. if (unlikely(status & IRQ_TXI))
  761. netif_wake_queue(netdev);
  762. if (unlikely(status & IRQ_LDI)) {
  763. u16 pmecr = ks_rdreg16(ks, KS_PMECR);
  764. pmecr &= ~PMECR_WKEVT_MASK;
  765. ks_wrreg16(ks, KS_PMECR, pmecr | PMECR_WKEVT_LINK);
  766. }
  767. /* this should be the last in IRQ handler*/
  768. ks_restore_cmd_reg(ks);
  769. return IRQ_HANDLED;
  770. }
  771. /**
  772. * ks_net_open - open network device
  773. * @netdev: The network device being opened.
  774. *
  775. * Called when the network device is marked active, such as a user executing
  776. * 'ifconfig up' on the device.
  777. */
  778. static int ks_net_open(struct net_device *netdev)
  779. {
  780. struct ks_net *ks = netdev_priv(netdev);
  781. int err;
  782. #define KS_INT_FLAGS (IRQF_DISABLED|IRQF_TRIGGER_LOW)
  783. /* lock the card, even if we may not actually do anything
  784. * else at the moment.
  785. */
  786. netif_dbg(ks, ifup, ks->netdev, "%s - entry\n", __func__);
  787. /* reset the HW */
  788. err = request_irq(ks->irq, ks_irq, KS_INT_FLAGS, DRV_NAME, netdev);
  789. if (err) {
  790. pr_err("Failed to request IRQ: %d: %d\n", ks->irq, err);
  791. return err;
  792. }
  793. /* wake up powermode to normal mode */
  794. ks_set_powermode(ks, PMECR_PM_NORMAL);
  795. mdelay(1); /* wait for normal mode to take effect */
  796. ks_wrreg16(ks, KS_ISR, 0xffff);
  797. ks_enable_int(ks);
  798. ks_enable_qmu(ks);
  799. netif_start_queue(ks->netdev);
  800. netif_dbg(ks, ifup, ks->netdev, "network device up\n");
  801. return 0;
  802. }
  803. /**
  804. * ks_net_stop - close network device
  805. * @netdev: The device being closed.
  806. *
  807. * Called to close down a network device which has been active. Cancell any
  808. * work, shutdown the RX and TX process and then place the chip into a low
  809. * power state whilst it is not being used.
  810. */
  811. static int ks_net_stop(struct net_device *netdev)
  812. {
  813. struct ks_net *ks = netdev_priv(netdev);
  814. netif_info(ks, ifdown, netdev, "shutting down\n");
  815. netif_stop_queue(netdev);
  816. mutex_lock(&ks->lock);
  817. /* turn off the IRQs and ack any outstanding */
  818. ks_wrreg16(ks, KS_IER, 0x0000);
  819. ks_wrreg16(ks, KS_ISR, 0xffff);
  820. /* shutdown RX/TX QMU */
  821. ks_disable_qmu(ks);
  822. /* set powermode to soft power down to save power */
  823. ks_set_powermode(ks, PMECR_PM_SOFTDOWN);
  824. free_irq(ks->irq, netdev);
  825. mutex_unlock(&ks->lock);
  826. return 0;
  827. }
  828. /**
  829. * ks_write_qmu - write 1 pkt data to the QMU.
  830. * @ks: The chip information
  831. * @pdata: buffer address to save 1 pkt
  832. * @len: Pkt length in byte
  833. * Here is the sequence to write 1 pkt:
  834. * 1. set sudo DMA mode
  835. * 2. write status/length
  836. * 3. write pkt data
  837. * 4. reset sudo DMA Mode
  838. * 5. reset sudo DMA mode
  839. * 6. Wait until pkt is out
  840. */
  841. static void ks_write_qmu(struct ks_net *ks, u8 *pdata, u16 len)
  842. {
  843. /* start header at txb[0] to align txw entries */
  844. ks->txh.txw[0] = 0;
  845. ks->txh.txw[1] = cpu_to_le16(len);
  846. /* 1. set sudo-DMA mode */
  847. ks_wrreg8(ks, KS_RXQCR, (ks->rc_rxqcr | RXQCR_SDA) & 0xff);
  848. /* 2. write status/lenth info */
  849. ks_outblk(ks, ks->txh.txw, 4);
  850. /* 3. write pkt data */
  851. ks_outblk(ks, (u16 *)pdata, ALIGN(len, 4));
  852. /* 4. reset sudo-DMA mode */
  853. ks_wrreg8(ks, KS_RXQCR, ks->rc_rxqcr);
  854. /* 5. Enqueue Tx(move the pkt from TX buffer into TXQ) */
  855. ks_wrreg16(ks, KS_TXQCR, TXQCR_METFE);
  856. /* 6. wait until TXQCR_METFE is auto-cleared */
  857. while (ks_rdreg16(ks, KS_TXQCR) & TXQCR_METFE)
  858. ;
  859. }
  860. /**
  861. * ks_start_xmit - transmit packet
  862. * @skb : The buffer to transmit
  863. * @netdev : The device used to transmit the packet.
  864. *
  865. * Called by the network layer to transmit the @skb.
  866. * spin_lock_irqsave is required because tx and rx should be mutual exclusive.
  867. * So while tx is in-progress, prevent IRQ interrupt from happenning.
  868. */
  869. static int ks_start_xmit(struct sk_buff *skb, struct net_device *netdev)
  870. {
  871. int retv = NETDEV_TX_OK;
  872. struct ks_net *ks = netdev_priv(netdev);
  873. disable_irq(netdev->irq);
  874. ks_disable_int(ks);
  875. spin_lock(&ks->statelock);
  876. /* Extra space are required:
  877. * 4 byte for alignment, 4 for status/length, 4 for CRC
  878. */
  879. if (likely(ks_tx_fifo_space(ks) >= skb->len + 12)) {
  880. ks_write_qmu(ks, skb->data, skb->len);
  881. dev_kfree_skb(skb);
  882. } else
  883. retv = NETDEV_TX_BUSY;
  884. spin_unlock(&ks->statelock);
  885. ks_enable_int(ks);
  886. enable_irq(netdev->irq);
  887. return retv;
  888. }
  889. /**
  890. * ks_start_rx - ready to serve pkts
  891. * @ks : The chip information
  892. *
  893. */
  894. static void ks_start_rx(struct ks_net *ks)
  895. {
  896. u16 cntl;
  897. /* Enables QMU Receive (RXCR1). */
  898. cntl = ks_rdreg16(ks, KS_RXCR1);
  899. cntl |= RXCR1_RXE ;
  900. ks_wrreg16(ks, KS_RXCR1, cntl);
  901. } /* ks_start_rx */
  902. /**
  903. * ks_stop_rx - stop to serve pkts
  904. * @ks : The chip information
  905. *
  906. */
  907. static void ks_stop_rx(struct ks_net *ks)
  908. {
  909. u16 cntl;
  910. /* Disables QMU Receive (RXCR1). */
  911. cntl = ks_rdreg16(ks, KS_RXCR1);
  912. cntl &= ~RXCR1_RXE ;
  913. ks_wrreg16(ks, KS_RXCR1, cntl);
  914. } /* ks_stop_rx */
  915. static unsigned long const ethernet_polynomial = 0x04c11db7U;
  916. static unsigned long ether_gen_crc(int length, u8 *data)
  917. {
  918. long crc = -1;
  919. while (--length >= 0) {
  920. u8 current_octet = *data++;
  921. int bit;
  922. for (bit = 0; bit < 8; bit++, current_octet >>= 1) {
  923. crc = (crc << 1) ^
  924. ((crc < 0) ^ (current_octet & 1) ?
  925. ethernet_polynomial : 0);
  926. }
  927. }
  928. return (unsigned long)crc;
  929. } /* ether_gen_crc */
  930. /**
  931. * ks_set_grpaddr - set multicast information
  932. * @ks : The chip information
  933. */
  934. static void ks_set_grpaddr(struct ks_net *ks)
  935. {
  936. u8 i;
  937. u32 index, position, value;
  938. memset(ks->mcast_bits, 0, sizeof(u8) * HW_MCAST_SIZE);
  939. for (i = 0; i < ks->mcast_lst_size; i++) {
  940. position = (ether_gen_crc(6, ks->mcast_lst[i]) >> 26) & 0x3f;
  941. index = position >> 3;
  942. value = 1 << (position & 7);
  943. ks->mcast_bits[index] |= (u8)value;
  944. }
  945. for (i = 0; i < HW_MCAST_SIZE; i++) {
  946. if (i & 1) {
  947. ks_wrreg16(ks, (u16)((KS_MAHTR0 + i) & ~1),
  948. (ks->mcast_bits[i] << 8) |
  949. ks->mcast_bits[i - 1]);
  950. }
  951. }
  952. } /* ks_set_grpaddr */
  953. /*
  954. * ks_clear_mcast - clear multicast information
  955. *
  956. * @ks : The chip information
  957. * This routine removes all mcast addresses set in the hardware.
  958. */
  959. static void ks_clear_mcast(struct ks_net *ks)
  960. {
  961. u16 i, mcast_size;
  962. for (i = 0; i < HW_MCAST_SIZE; i++)
  963. ks->mcast_bits[i] = 0;
  964. mcast_size = HW_MCAST_SIZE >> 2;
  965. for (i = 0; i < mcast_size; i++)
  966. ks_wrreg16(ks, KS_MAHTR0 + (2*i), 0);
  967. }
  968. static void ks_set_promis(struct ks_net *ks, u16 promiscuous_mode)
  969. {
  970. u16 cntl;
  971. ks->promiscuous = promiscuous_mode;
  972. ks_stop_rx(ks); /* Stop receiving for reconfiguration */
  973. cntl = ks_rdreg16(ks, KS_RXCR1);
  974. cntl &= ~RXCR1_FILTER_MASK;
  975. if (promiscuous_mode)
  976. /* Enable Promiscuous mode */
  977. cntl |= RXCR1_RXAE | RXCR1_RXINVF;
  978. else
  979. /* Disable Promiscuous mode (default normal mode) */
  980. cntl |= RXCR1_RXPAFMA;
  981. ks_wrreg16(ks, KS_RXCR1, cntl);
  982. if (ks->enabled)
  983. ks_start_rx(ks);
  984. } /* ks_set_promis */
  985. static void ks_set_mcast(struct ks_net *ks, u16 mcast)
  986. {
  987. u16 cntl;
  988. ks->all_mcast = mcast;
  989. ks_stop_rx(ks); /* Stop receiving for reconfiguration */
  990. cntl = ks_rdreg16(ks, KS_RXCR1);
  991. cntl &= ~RXCR1_FILTER_MASK;
  992. if (mcast)
  993. /* Enable "Perfect with Multicast address passed mode" */
  994. cntl |= (RXCR1_RXAE | RXCR1_RXMAFMA | RXCR1_RXPAFMA);
  995. else
  996. /**
  997. * Disable "Perfect with Multicast address passed
  998. * mode" (normal mode).
  999. */
  1000. cntl |= RXCR1_RXPAFMA;
  1001. ks_wrreg16(ks, KS_RXCR1, cntl);
  1002. if (ks->enabled)
  1003. ks_start_rx(ks);
  1004. } /* ks_set_mcast */
  1005. static void ks_set_rx_mode(struct net_device *netdev)
  1006. {
  1007. struct ks_net *ks = netdev_priv(netdev);
  1008. struct netdev_hw_addr *ha;
  1009. /* Turn on/off promiscuous mode. */
  1010. if ((netdev->flags & IFF_PROMISC) == IFF_PROMISC)
  1011. ks_set_promis(ks,
  1012. (u16)((netdev->flags & IFF_PROMISC) == IFF_PROMISC));
  1013. /* Turn on/off all mcast mode. */
  1014. else if ((netdev->flags & IFF_ALLMULTI) == IFF_ALLMULTI)
  1015. ks_set_mcast(ks,
  1016. (u16)((netdev->flags & IFF_ALLMULTI) == IFF_ALLMULTI));
  1017. else
  1018. ks_set_promis(ks, false);
  1019. if ((netdev->flags & IFF_MULTICAST) && netdev_mc_count(netdev)) {
  1020. if (netdev_mc_count(netdev) <= MAX_MCAST_LST) {
  1021. int i = 0;
  1022. netdev_for_each_mc_addr(ha, netdev) {
  1023. if (!(*ha->addr & 1))
  1024. continue;
  1025. if (i >= MAX_MCAST_LST)
  1026. break;
  1027. memcpy(ks->mcast_lst[i++], ha->addr, ETH_ALEN);
  1028. }
  1029. ks->mcast_lst_size = (u8)i;
  1030. ks_set_grpaddr(ks);
  1031. } else {
  1032. /**
  1033. * List too big to support so
  1034. * turn on all mcast mode.
  1035. */
  1036. ks->mcast_lst_size = MAX_MCAST_LST;
  1037. ks_set_mcast(ks, true);
  1038. }
  1039. } else {
  1040. ks->mcast_lst_size = 0;
  1041. ks_clear_mcast(ks);
  1042. }
  1043. } /* ks_set_rx_mode */
  1044. static void ks_set_mac(struct ks_net *ks, u8 *data)
  1045. {
  1046. u16 *pw = (u16 *)data;
  1047. u16 w, u;
  1048. ks_stop_rx(ks); /* Stop receiving for reconfiguration */
  1049. u = *pw++;
  1050. w = ((u & 0xFF) << 8) | ((u >> 8) & 0xFF);
  1051. ks_wrreg16(ks, KS_MARH, w);
  1052. u = *pw++;
  1053. w = ((u & 0xFF) << 8) | ((u >> 8) & 0xFF);
  1054. ks_wrreg16(ks, KS_MARM, w);
  1055. u = *pw;
  1056. w = ((u & 0xFF) << 8) | ((u >> 8) & 0xFF);
  1057. ks_wrreg16(ks, KS_MARL, w);
  1058. memcpy(ks->mac_addr, data, 6);
  1059. if (ks->enabled)
  1060. ks_start_rx(ks);
  1061. }
  1062. static int ks_set_mac_address(struct net_device *netdev, void *paddr)
  1063. {
  1064. struct ks_net *ks = netdev_priv(netdev);
  1065. struct sockaddr *addr = paddr;
  1066. u8 *da;
  1067. memcpy(netdev->dev_addr, addr->sa_data, netdev->addr_len);
  1068. da = (u8 *)netdev->dev_addr;
  1069. ks_set_mac(ks, da);
  1070. return 0;
  1071. }
  1072. static int ks_net_ioctl(struct net_device *netdev, struct ifreq *req, int cmd)
  1073. {
  1074. struct ks_net *ks = netdev_priv(netdev);
  1075. if (!netif_running(netdev))
  1076. return -EINVAL;
  1077. return generic_mii_ioctl(&ks->mii, if_mii(req), cmd, NULL);
  1078. }
  1079. static const struct net_device_ops ks_netdev_ops = {
  1080. .ndo_open = ks_net_open,
  1081. .ndo_stop = ks_net_stop,
  1082. .ndo_do_ioctl = ks_net_ioctl,
  1083. .ndo_start_xmit = ks_start_xmit,
  1084. .ndo_set_mac_address = ks_set_mac_address,
  1085. .ndo_set_rx_mode = ks_set_rx_mode,
  1086. .ndo_change_mtu = eth_change_mtu,
  1087. .ndo_validate_addr = eth_validate_addr,
  1088. };
  1089. /* ethtool support */
  1090. static void ks_get_drvinfo(struct net_device *netdev,
  1091. struct ethtool_drvinfo *di)
  1092. {
  1093. strlcpy(di->driver, DRV_NAME, sizeof(di->driver));
  1094. strlcpy(di->version, "1.00", sizeof(di->version));
  1095. strlcpy(di->bus_info, dev_name(netdev->dev.parent),
  1096. sizeof(di->bus_info));
  1097. }
  1098. static u32 ks_get_msglevel(struct net_device *netdev)
  1099. {
  1100. struct ks_net *ks = netdev_priv(netdev);
  1101. return ks->msg_enable;
  1102. }
  1103. static void ks_set_msglevel(struct net_device *netdev, u32 to)
  1104. {
  1105. struct ks_net *ks = netdev_priv(netdev);
  1106. ks->msg_enable = to;
  1107. }
  1108. static int ks_get_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
  1109. {
  1110. struct ks_net *ks = netdev_priv(netdev);
  1111. return mii_ethtool_gset(&ks->mii, cmd);
  1112. }
  1113. static int ks_set_settings(struct net_device *netdev, struct ethtool_cmd *cmd)
  1114. {
  1115. struct ks_net *ks = netdev_priv(netdev);
  1116. return mii_ethtool_sset(&ks->mii, cmd);
  1117. }
  1118. static u32 ks_get_link(struct net_device *netdev)
  1119. {
  1120. struct ks_net *ks = netdev_priv(netdev);
  1121. return mii_link_ok(&ks->mii);
  1122. }
  1123. static int ks_nway_reset(struct net_device *netdev)
  1124. {
  1125. struct ks_net *ks = netdev_priv(netdev);
  1126. return mii_nway_restart(&ks->mii);
  1127. }
  1128. static const struct ethtool_ops ks_ethtool_ops = {
  1129. .get_drvinfo = ks_get_drvinfo,
  1130. .get_msglevel = ks_get_msglevel,
  1131. .set_msglevel = ks_set_msglevel,
  1132. .get_settings = ks_get_settings,
  1133. .set_settings = ks_set_settings,
  1134. .get_link = ks_get_link,
  1135. .nway_reset = ks_nway_reset,
  1136. };
  1137. /* MII interface controls */
  1138. /**
  1139. * ks_phy_reg - convert MII register into a KS8851 register
  1140. * @reg: MII register number.
  1141. *
  1142. * Return the KS8851 register number for the corresponding MII PHY register
  1143. * if possible. Return zero if the MII register has no direct mapping to the
  1144. * KS8851 register set.
  1145. */
  1146. static int ks_phy_reg(int reg)
  1147. {
  1148. switch (reg) {
  1149. case MII_BMCR:
  1150. return KS_P1MBCR;
  1151. case MII_BMSR:
  1152. return KS_P1MBSR;
  1153. case MII_PHYSID1:
  1154. return KS_PHY1ILR;
  1155. case MII_PHYSID2:
  1156. return KS_PHY1IHR;
  1157. case MII_ADVERTISE:
  1158. return KS_P1ANAR;
  1159. case MII_LPA:
  1160. return KS_P1ANLPR;
  1161. }
  1162. return 0x0;
  1163. }
  1164. /**
  1165. * ks_phy_read - MII interface PHY register read.
  1166. * @netdev: The network device the PHY is on.
  1167. * @phy_addr: Address of PHY (ignored as we only have one)
  1168. * @reg: The register to read.
  1169. *
  1170. * This call reads data from the PHY register specified in @reg. Since the
  1171. * device does not support all the MII registers, the non-existant values
  1172. * are always returned as zero.
  1173. *
  1174. * We return zero for unsupported registers as the MII code does not check
  1175. * the value returned for any error status, and simply returns it to the
  1176. * caller. The mii-tool that the driver was tested with takes any -ve error
  1177. * as real PHY capabilities, thus displaying incorrect data to the user.
  1178. */
  1179. static int ks_phy_read(struct net_device *netdev, int phy_addr, int reg)
  1180. {
  1181. struct ks_net *ks = netdev_priv(netdev);
  1182. int ksreg;
  1183. int result;
  1184. ksreg = ks_phy_reg(reg);
  1185. if (!ksreg)
  1186. return 0x0; /* no error return allowed, so use zero */
  1187. mutex_lock(&ks->lock);
  1188. result = ks_rdreg16(ks, ksreg);
  1189. mutex_unlock(&ks->lock);
  1190. return result;
  1191. }
  1192. static void ks_phy_write(struct net_device *netdev,
  1193. int phy, int reg, int value)
  1194. {
  1195. struct ks_net *ks = netdev_priv(netdev);
  1196. int ksreg;
  1197. ksreg = ks_phy_reg(reg);
  1198. if (ksreg) {
  1199. mutex_lock(&ks->lock);
  1200. ks_wrreg16(ks, ksreg, value);
  1201. mutex_unlock(&ks->lock);
  1202. }
  1203. }
  1204. /**
  1205. * ks_read_selftest - read the selftest memory info.
  1206. * @ks: The device state
  1207. *
  1208. * Read and check the TX/RX memory selftest information.
  1209. */
  1210. static int ks_read_selftest(struct ks_net *ks)
  1211. {
  1212. unsigned both_done = MBIR_TXMBF | MBIR_RXMBF;
  1213. int ret = 0;
  1214. unsigned rd;
  1215. rd = ks_rdreg16(ks, KS_MBIR);
  1216. if ((rd & both_done) != both_done) {
  1217. netdev_warn(ks->netdev, "Memory selftest not finished\n");
  1218. return 0;
  1219. }
  1220. if (rd & MBIR_TXMBFA) {
  1221. netdev_err(ks->netdev, "TX memory selftest fails\n");
  1222. ret |= 1;
  1223. }
  1224. if (rd & MBIR_RXMBFA) {
  1225. netdev_err(ks->netdev, "RX memory selftest fails\n");
  1226. ret |= 2;
  1227. }
  1228. netdev_info(ks->netdev, "the selftest passes\n");
  1229. return ret;
  1230. }
  1231. static void ks_setup(struct ks_net *ks)
  1232. {
  1233. u16 w;
  1234. /**
  1235. * Configure QMU Transmit
  1236. */
  1237. /* Setup Transmit Frame Data Pointer Auto-Increment (TXFDPR) */
  1238. ks_wrreg16(ks, KS_TXFDPR, TXFDPR_TXFPAI);
  1239. /* Setup Receive Frame Data Pointer Auto-Increment */
  1240. ks_wrreg16(ks, KS_RXFDPR, RXFDPR_RXFPAI);
  1241. /* Setup Receive Frame Threshold - 1 frame (RXFCTFC) */
  1242. ks_wrreg16(ks, KS_RXFCTR, 1 & RXFCTR_THRESHOLD_MASK);
  1243. /* Setup RxQ Command Control (RXQCR) */
  1244. ks->rc_rxqcr = RXQCR_CMD_CNTL;
  1245. ks_wrreg16(ks, KS_RXQCR, ks->rc_rxqcr);
  1246. /**
  1247. * set the force mode to half duplex, default is full duplex
  1248. * because if the auto-negotiation fails, most switch uses
  1249. * half-duplex.
  1250. */
  1251. w = ks_rdreg16(ks, KS_P1MBCR);
  1252. w &= ~P1MBCR_FORCE_FDX;
  1253. ks_wrreg16(ks, KS_P1MBCR, w);
  1254. w = TXCR_TXFCE | TXCR_TXPE | TXCR_TXCRC | TXCR_TCGIP;
  1255. ks_wrreg16(ks, KS_TXCR, w);
  1256. w = RXCR1_RXFCE | RXCR1_RXBE | RXCR1_RXUE | RXCR1_RXME | RXCR1_RXIPFCC;
  1257. if (ks->promiscuous) /* bPromiscuous */
  1258. w |= (RXCR1_RXAE | RXCR1_RXINVF);
  1259. else if (ks->all_mcast) /* Multicast address passed mode */
  1260. w |= (RXCR1_RXAE | RXCR1_RXMAFMA | RXCR1_RXPAFMA);
  1261. else /* Normal mode */
  1262. w |= RXCR1_RXPAFMA;
  1263. ks_wrreg16(ks, KS_RXCR1, w);
  1264. } /*ks_setup */
  1265. static void ks_setup_int(struct ks_net *ks)
  1266. {
  1267. ks->rc_ier = 0x00;
  1268. /* Clear the interrupts status of the hardware. */
  1269. ks_wrreg16(ks, KS_ISR, 0xffff);
  1270. /* Enables the interrupts of the hardware. */
  1271. ks->rc_ier = (IRQ_LCI | IRQ_TXI | IRQ_RXI);
  1272. } /* ks_setup_int */
  1273. static int ks_hw_init(struct ks_net *ks)
  1274. {
  1275. #define MHEADER_SIZE (sizeof(struct type_frame_head) * MAX_RECV_FRAMES)
  1276. ks->promiscuous = 0;
  1277. ks->all_mcast = 0;
  1278. ks->mcast_lst_size = 0;
  1279. ks->frame_head_info = (struct type_frame_head *) \
  1280. kmalloc(MHEADER_SIZE, GFP_KERNEL);
  1281. if (!ks->frame_head_info) {
  1282. pr_err("Error: Fail to allocate frame memory\n");
  1283. return false;
  1284. }
  1285. ks_set_mac(ks, KS_DEFAULT_MAC_ADDRESS);
  1286. return true;
  1287. }
  1288. static int __devinit ks8851_probe(struct platform_device *pdev)
  1289. {
  1290. int err = -ENOMEM;
  1291. struct resource *io_d, *io_c;
  1292. struct net_device *netdev;
  1293. struct ks_net *ks;
  1294. u16 id, data;
  1295. io_d = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1296. io_c = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  1297. if (!request_mem_region(io_d->start, resource_size(io_d), DRV_NAME))
  1298. goto err_mem_region;
  1299. if (!request_mem_region(io_c->start, resource_size(io_c), DRV_NAME))
  1300. goto err_mem_region1;
  1301. netdev = alloc_etherdev(sizeof(struct ks_net));
  1302. if (!netdev)
  1303. goto err_alloc_etherdev;
  1304. SET_NETDEV_DEV(netdev, &pdev->dev);
  1305. ks = netdev_priv(netdev);
  1306. ks->netdev = netdev;
  1307. ks->hw_addr = ioremap(io_d->start, resource_size(io_d));
  1308. if (!ks->hw_addr)
  1309. goto err_ioremap;
  1310. ks->hw_addr_cmd = ioremap(io_c->start, resource_size(io_c));
  1311. if (!ks->hw_addr_cmd)
  1312. goto err_ioremap1;
  1313. ks->irq = platform_get_irq(pdev, 0);
  1314. if (ks->irq < 0) {
  1315. err = ks->irq;
  1316. goto err_get_irq;
  1317. }
  1318. ks->pdev = pdev;
  1319. mutex_init(&ks->lock);
  1320. spin_lock_init(&ks->statelock);
  1321. netdev->netdev_ops = &ks_netdev_ops;
  1322. netdev->ethtool_ops = &ks_ethtool_ops;
  1323. /* setup mii state */
  1324. ks->mii.dev = netdev;
  1325. ks->mii.phy_id = 1,
  1326. ks->mii.phy_id_mask = 1;
  1327. ks->mii.reg_num_mask = 0xf;
  1328. ks->mii.mdio_read = ks_phy_read;
  1329. ks->mii.mdio_write = ks_phy_write;
  1330. netdev_info(netdev, "message enable is %d\n", msg_enable);
  1331. /* set the default message enable */
  1332. ks->msg_enable = netif_msg_init(msg_enable, (NETIF_MSG_DRV |
  1333. NETIF_MSG_PROBE |
  1334. NETIF_MSG_LINK));
  1335. ks_read_config(ks);
  1336. /* simple check for a valid chip being connected to the bus */
  1337. if ((ks_rdreg16(ks, KS_CIDER) & ~CIDER_REV_MASK) != CIDER_ID) {
  1338. netdev_err(netdev, "failed to read device ID\n");
  1339. err = -ENODEV;
  1340. goto err_register;
  1341. }
  1342. if (ks_read_selftest(ks)) {
  1343. netdev_err(netdev, "failed to read device ID\n");
  1344. err = -ENODEV;
  1345. goto err_register;
  1346. }
  1347. err = register_netdev(netdev);
  1348. if (err)
  1349. goto err_register;
  1350. platform_set_drvdata(pdev, netdev);
  1351. ks_soft_reset(ks, GRR_GSR);
  1352. ks_hw_init(ks);
  1353. ks_disable_qmu(ks);
  1354. ks_setup(ks);
  1355. ks_setup_int(ks);
  1356. memcpy(netdev->dev_addr, ks->mac_addr, 6);
  1357. data = ks_rdreg16(ks, KS_OBCR);
  1358. ks_wrreg16(ks, KS_OBCR, data | OBCR_ODS_16MA);
  1359. /**
  1360. * If you want to use the default MAC addr,
  1361. * comment out the 2 functions below.
  1362. */
  1363. random_ether_addr(netdev->dev_addr);
  1364. ks_set_mac(ks, netdev->dev_addr);
  1365. id = ks_rdreg16(ks, KS_CIDER);
  1366. netdev_info(netdev, "Found chip, family: 0x%x, id: 0x%x, rev: 0x%x\n",
  1367. (id >> 8) & 0xff, (id >> 4) & 0xf, (id >> 1) & 0x7);
  1368. return 0;
  1369. err_register:
  1370. err_get_irq:
  1371. iounmap(ks->hw_addr_cmd);
  1372. err_ioremap1:
  1373. iounmap(ks->hw_addr);
  1374. err_ioremap:
  1375. free_netdev(netdev);
  1376. err_alloc_etherdev:
  1377. release_mem_region(io_c->start, resource_size(io_c));
  1378. err_mem_region1:
  1379. release_mem_region(io_d->start, resource_size(io_d));
  1380. err_mem_region:
  1381. return err;
  1382. }
  1383. static int __devexit ks8851_remove(struct platform_device *pdev)
  1384. {
  1385. struct net_device *netdev = platform_get_drvdata(pdev);
  1386. struct ks_net *ks = netdev_priv(netdev);
  1387. struct resource *iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1388. kfree(ks->frame_head_info);
  1389. unregister_netdev(netdev);
  1390. iounmap(ks->hw_addr);
  1391. free_netdev(netdev);
  1392. release_mem_region(iomem->start, resource_size(iomem));
  1393. platform_set_drvdata(pdev, NULL);
  1394. return 0;
  1395. }
  1396. static struct platform_driver ks8851_platform_driver = {
  1397. .driver = {
  1398. .name = DRV_NAME,
  1399. .owner = THIS_MODULE,
  1400. },
  1401. .probe = ks8851_probe,
  1402. .remove = __devexit_p(ks8851_remove),
  1403. };
  1404. static int __init ks8851_init(void)
  1405. {
  1406. return platform_driver_register(&ks8851_platform_driver);
  1407. }
  1408. static void __exit ks8851_exit(void)
  1409. {
  1410. platform_driver_unregister(&ks8851_platform_driver);
  1411. }
  1412. module_init(ks8851_init);
  1413. module_exit(ks8851_exit);
  1414. MODULE_DESCRIPTION("KS8851 MLL Network driver");
  1415. MODULE_AUTHOR("David Choi <david.choi@micrel.com>");
  1416. MODULE_LICENSE("GPL");
  1417. module_param_named(message, msg_enable, int, 0);
  1418. MODULE_PARM_DESC(message, "Message verbosity level (0=none, 31=all)");