au1xxx-ide.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628
  1. /*
  2. * BRIEF MODULE DESCRIPTION
  3. * AMD Alchemy Au1xxx IDE interface routines over the Static Bus
  4. *
  5. * Copyright (c) 2003-2005 AMD, Personal Connectivity Solutions
  6. *
  7. * This program is free software; you can redistribute it and/or modify it under
  8. * the terms of the GNU General Public License as published by the Free Software
  9. * Foundation; either version 2 of the License, or (at your option) any later
  10. * version.
  11. *
  12. * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES,
  13. * INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND
  14. * FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR
  15. * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  16. * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  17. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  18. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  19. * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  20. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  21. * POSSIBILITY OF SUCH DAMAGE.
  22. *
  23. * You should have received a copy of the GNU General Public License along with
  24. * this program; if not, write to the Free Software Foundation, Inc.,
  25. * 675 Mass Ave, Cambridge, MA 02139, USA.
  26. *
  27. * Note: for more information, please refer "AMD Alchemy Au1200/Au1550 IDE
  28. * Interface and Linux Device Driver" Application Note.
  29. */
  30. #include <linux/types.h>
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/delay.h>
  34. #include <linux/platform_device.h>
  35. #include <linux/init.h>
  36. #include <linux/ide.h>
  37. #include <linux/scatterlist.h>
  38. #include <asm/mach-au1x00/au1xxx.h>
  39. #include <asm/mach-au1x00/au1xxx_dbdma.h>
  40. #include <asm/mach-au1x00/au1xxx_ide.h>
  41. #define DRV_NAME "au1200-ide"
  42. #define DRV_AUTHOR "Enrico Walther <enrico.walther@amd.com> / Pete Popov <ppopov@embeddedalley.com>"
  43. /* enable the burstmode in the dbdma */
  44. #define IDE_AU1XXX_BURSTMODE 1
  45. static _auide_hwif auide_hwif;
  46. #if defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
  47. void auide_insw(unsigned long port, void *addr, u32 count)
  48. {
  49. _auide_hwif *ahwif = &auide_hwif;
  50. chan_tab_t *ctp;
  51. au1x_ddma_desc_t *dp;
  52. if(!put_dest_flags(ahwif->rx_chan, (void*)addr, count << 1,
  53. DDMA_FLAGS_NOIE)) {
  54. printk(KERN_ERR "%s failed %d\n", __func__, __LINE__);
  55. return;
  56. }
  57. ctp = *((chan_tab_t **)ahwif->rx_chan);
  58. dp = ctp->cur_ptr;
  59. while (dp->dscr_cmd0 & DSCR_CMD0_V)
  60. ;
  61. ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
  62. }
  63. void auide_outsw(unsigned long port, void *addr, u32 count)
  64. {
  65. _auide_hwif *ahwif = &auide_hwif;
  66. chan_tab_t *ctp;
  67. au1x_ddma_desc_t *dp;
  68. if(!put_source_flags(ahwif->tx_chan, (void*)addr,
  69. count << 1, DDMA_FLAGS_NOIE)) {
  70. printk(KERN_ERR "%s failed %d\n", __func__, __LINE__);
  71. return;
  72. }
  73. ctp = *((chan_tab_t **)ahwif->tx_chan);
  74. dp = ctp->cur_ptr;
  75. while (dp->dscr_cmd0 & DSCR_CMD0_V)
  76. ;
  77. ctp->cur_ptr = au1xxx_ddma_get_nextptr_virt(dp);
  78. }
  79. static void au1xxx_input_data(ide_drive_t *drive, struct ide_cmd *cmd,
  80. void *buf, unsigned int len)
  81. {
  82. auide_insw(drive->hwif->io_ports.data_addr, buf, (len + 1) / 2);
  83. }
  84. static void au1xxx_output_data(ide_drive_t *drive, struct ide_cmd *cmd,
  85. void *buf, unsigned int len)
  86. {
  87. auide_outsw(drive->hwif->io_ports.data_addr, buf, (len + 1) / 2);
  88. }
  89. #endif
  90. static void au1xxx_set_pio_mode(ide_drive_t *drive, const u8 pio)
  91. {
  92. int mem_sttime = 0, mem_stcfg = au_readl(MEM_STCFG2);
  93. /* set pio mode! */
  94. switch(pio) {
  95. case 0:
  96. mem_sttime = SBC_IDE_TIMING(PIO0);
  97. /* set configuration for RCS2# */
  98. mem_stcfg |= TS_MASK;
  99. mem_stcfg &= ~TCSOE_MASK;
  100. mem_stcfg &= ~TOECS_MASK;
  101. mem_stcfg |= SBC_IDE_PIO0_TCSOE | SBC_IDE_PIO0_TOECS;
  102. break;
  103. case 1:
  104. mem_sttime = SBC_IDE_TIMING(PIO1);
  105. /* set configuration for RCS2# */
  106. mem_stcfg |= TS_MASK;
  107. mem_stcfg &= ~TCSOE_MASK;
  108. mem_stcfg &= ~TOECS_MASK;
  109. mem_stcfg |= SBC_IDE_PIO1_TCSOE | SBC_IDE_PIO1_TOECS;
  110. break;
  111. case 2:
  112. mem_sttime = SBC_IDE_TIMING(PIO2);
  113. /* set configuration for RCS2# */
  114. mem_stcfg &= ~TS_MASK;
  115. mem_stcfg &= ~TCSOE_MASK;
  116. mem_stcfg &= ~TOECS_MASK;
  117. mem_stcfg |= SBC_IDE_PIO2_TCSOE | SBC_IDE_PIO2_TOECS;
  118. break;
  119. case 3:
  120. mem_sttime = SBC_IDE_TIMING(PIO3);
  121. /* set configuration for RCS2# */
  122. mem_stcfg &= ~TS_MASK;
  123. mem_stcfg &= ~TCSOE_MASK;
  124. mem_stcfg &= ~TOECS_MASK;
  125. mem_stcfg |= SBC_IDE_PIO3_TCSOE | SBC_IDE_PIO3_TOECS;
  126. break;
  127. case 4:
  128. mem_sttime = SBC_IDE_TIMING(PIO4);
  129. /* set configuration for RCS2# */
  130. mem_stcfg &= ~TS_MASK;
  131. mem_stcfg &= ~TCSOE_MASK;
  132. mem_stcfg &= ~TOECS_MASK;
  133. mem_stcfg |= SBC_IDE_PIO4_TCSOE | SBC_IDE_PIO4_TOECS;
  134. break;
  135. }
  136. au_writel(mem_sttime,MEM_STTIME2);
  137. au_writel(mem_stcfg,MEM_STCFG2);
  138. }
  139. static void auide_set_dma_mode(ide_drive_t *drive, const u8 speed)
  140. {
  141. int mem_sttime = 0, mem_stcfg = au_readl(MEM_STCFG2);
  142. switch(speed) {
  143. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  144. case XFER_MW_DMA_2:
  145. mem_sttime = SBC_IDE_TIMING(MDMA2);
  146. /* set configuration for RCS2# */
  147. mem_stcfg &= ~TS_MASK;
  148. mem_stcfg &= ~TCSOE_MASK;
  149. mem_stcfg &= ~TOECS_MASK;
  150. mem_stcfg |= SBC_IDE_MDMA2_TCSOE | SBC_IDE_MDMA2_TOECS;
  151. break;
  152. case XFER_MW_DMA_1:
  153. mem_sttime = SBC_IDE_TIMING(MDMA1);
  154. /* set configuration for RCS2# */
  155. mem_stcfg &= ~TS_MASK;
  156. mem_stcfg &= ~TCSOE_MASK;
  157. mem_stcfg &= ~TOECS_MASK;
  158. mem_stcfg |= SBC_IDE_MDMA1_TCSOE | SBC_IDE_MDMA1_TOECS;
  159. break;
  160. case XFER_MW_DMA_0:
  161. mem_sttime = SBC_IDE_TIMING(MDMA0);
  162. /* set configuration for RCS2# */
  163. mem_stcfg |= TS_MASK;
  164. mem_stcfg &= ~TCSOE_MASK;
  165. mem_stcfg &= ~TOECS_MASK;
  166. mem_stcfg |= SBC_IDE_MDMA0_TCSOE | SBC_IDE_MDMA0_TOECS;
  167. break;
  168. #endif
  169. }
  170. au_writel(mem_sttime,MEM_STTIME2);
  171. au_writel(mem_stcfg,MEM_STCFG2);
  172. }
  173. /*
  174. * Multi-Word DMA + DbDMA functions
  175. */
  176. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  177. static int auide_build_dmatable(ide_drive_t *drive, struct ide_cmd *cmd)
  178. {
  179. ide_hwif_t *hwif = drive->hwif;
  180. _auide_hwif *ahwif = &auide_hwif;
  181. struct scatterlist *sg;
  182. int i = cmd->sg_nents, count = 0;
  183. int iswrite = !!(cmd->tf_flags & IDE_TFLAG_WRITE);
  184. /* Save for interrupt context */
  185. ahwif->drive = drive;
  186. /* fill the descriptors */
  187. sg = hwif->sg_table;
  188. while (i && sg_dma_len(sg)) {
  189. u32 cur_addr;
  190. u32 cur_len;
  191. cur_addr = sg_dma_address(sg);
  192. cur_len = sg_dma_len(sg);
  193. while (cur_len) {
  194. u32 flags = DDMA_FLAGS_NOIE;
  195. unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
  196. if (++count >= PRD_ENTRIES) {
  197. printk(KERN_WARNING "%s: DMA table too small\n",
  198. drive->name);
  199. goto use_pio_instead;
  200. }
  201. /* Lets enable intr for the last descriptor only */
  202. if (1==i)
  203. flags = DDMA_FLAGS_IE;
  204. else
  205. flags = DDMA_FLAGS_NOIE;
  206. if (iswrite) {
  207. if(!put_source_flags(ahwif->tx_chan,
  208. (void*) sg_virt(sg),
  209. tc, flags)) {
  210. printk(KERN_ERR "%s failed %d\n",
  211. __func__, __LINE__);
  212. }
  213. } else
  214. {
  215. if(!put_dest_flags(ahwif->rx_chan,
  216. (void*) sg_virt(sg),
  217. tc, flags)) {
  218. printk(KERN_ERR "%s failed %d\n",
  219. __func__, __LINE__);
  220. }
  221. }
  222. cur_addr += tc;
  223. cur_len -= tc;
  224. }
  225. sg = sg_next(sg);
  226. i--;
  227. }
  228. if (count)
  229. return 1;
  230. use_pio_instead:
  231. ide_destroy_dmatable(drive);
  232. return 0; /* revert to PIO for this request */
  233. }
  234. static int auide_dma_end(ide_drive_t *drive)
  235. {
  236. ide_destroy_dmatable(drive);
  237. return 0;
  238. }
  239. static void auide_dma_start(ide_drive_t *drive )
  240. {
  241. }
  242. static void auide_dma_exec_cmd(ide_drive_t *drive, u8 command)
  243. {
  244. /* issue cmd to drive */
  245. ide_execute_command(drive, command, &ide_dma_intr,
  246. (2*WAIT_CMD), NULL);
  247. }
  248. static int auide_dma_setup(ide_drive_t *drive, struct ide_cmd *cmd)
  249. {
  250. if (auide_build_dmatable(drive, cmd) == 0) {
  251. ide_map_sg(drive, cmd);
  252. return 1;
  253. }
  254. drive->waiting_for_dma = 1;
  255. return 0;
  256. }
  257. static int auide_dma_test_irq(ide_drive_t *drive)
  258. {
  259. /* If dbdma didn't execute the STOP command yet, the
  260. * active bit is still set
  261. */
  262. drive->waiting_for_dma++;
  263. if (drive->waiting_for_dma >= DMA_WAIT_TIMEOUT) {
  264. printk(KERN_WARNING "%s: timeout waiting for ddma to \
  265. complete\n", drive->name);
  266. return 1;
  267. }
  268. udelay(10);
  269. return 0;
  270. }
  271. static void auide_dma_host_set(ide_drive_t *drive, int on)
  272. {
  273. }
  274. static void auide_ddma_tx_callback(int irq, void *param)
  275. {
  276. _auide_hwif *ahwif = (_auide_hwif*)param;
  277. ahwif->drive->waiting_for_dma = 0;
  278. }
  279. static void auide_ddma_rx_callback(int irq, void *param)
  280. {
  281. _auide_hwif *ahwif = (_auide_hwif*)param;
  282. ahwif->drive->waiting_for_dma = 0;
  283. }
  284. #endif /* end CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA */
  285. static void auide_init_dbdma_dev(dbdev_tab_t *dev, u32 dev_id, u32 tsize, u32 devwidth, u32 flags)
  286. {
  287. dev->dev_id = dev_id;
  288. dev->dev_physaddr = (u32)IDE_PHYS_ADDR;
  289. dev->dev_intlevel = 0;
  290. dev->dev_intpolarity = 0;
  291. dev->dev_tsize = tsize;
  292. dev->dev_devwidth = devwidth;
  293. dev->dev_flags = flags;
  294. }
  295. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  296. static const struct ide_dma_ops au1xxx_dma_ops = {
  297. .dma_host_set = auide_dma_host_set,
  298. .dma_setup = auide_dma_setup,
  299. .dma_exec_cmd = auide_dma_exec_cmd,
  300. .dma_start = auide_dma_start,
  301. .dma_end = auide_dma_end,
  302. .dma_test_irq = auide_dma_test_irq,
  303. .dma_lost_irq = ide_dma_lost_irq,
  304. .dma_timeout = ide_dma_timeout,
  305. };
  306. static int auide_ddma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
  307. {
  308. _auide_hwif *auide = &auide_hwif;
  309. dbdev_tab_t source_dev_tab, target_dev_tab;
  310. u32 dev_id, tsize, devwidth, flags;
  311. dev_id = IDE_DDMA_REQ;
  312. tsize = 8; /* 1 */
  313. devwidth = 32; /* 16 */
  314. #ifdef IDE_AU1XXX_BURSTMODE
  315. flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
  316. #else
  317. flags = DEV_FLAGS_SYNC;
  318. #endif
  319. /* setup dev_tab for tx channel */
  320. auide_init_dbdma_dev( &source_dev_tab,
  321. dev_id,
  322. tsize, devwidth, DEV_FLAGS_OUT | flags);
  323. auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
  324. auide_init_dbdma_dev( &source_dev_tab,
  325. dev_id,
  326. tsize, devwidth, DEV_FLAGS_IN | flags);
  327. auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
  328. /* We also need to add a target device for the DMA */
  329. auide_init_dbdma_dev( &target_dev_tab,
  330. (u32)DSCR_CMD0_ALWAYS,
  331. tsize, devwidth, DEV_FLAGS_ANYUSE);
  332. auide->target_dev_id = au1xxx_ddma_add_device(&target_dev_tab);
  333. /* Get a channel for TX */
  334. auide->tx_chan = au1xxx_dbdma_chan_alloc(auide->target_dev_id,
  335. auide->tx_dev_id,
  336. auide_ddma_tx_callback,
  337. (void*)auide);
  338. /* Get a channel for RX */
  339. auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
  340. auide->target_dev_id,
  341. auide_ddma_rx_callback,
  342. (void*)auide);
  343. auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
  344. NUM_DESCRIPTORS);
  345. auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
  346. NUM_DESCRIPTORS);
  347. /* FIXME: check return value */
  348. (void)ide_allocate_dma_engine(hwif);
  349. au1xxx_dbdma_start( auide->tx_chan );
  350. au1xxx_dbdma_start( auide->rx_chan );
  351. return 0;
  352. }
  353. #else
  354. static int auide_ddma_init(ide_hwif_t *hwif, const struct ide_port_info *d)
  355. {
  356. _auide_hwif *auide = &auide_hwif;
  357. dbdev_tab_t source_dev_tab;
  358. int flags;
  359. #ifdef IDE_AU1XXX_BURSTMODE
  360. flags = DEV_FLAGS_SYNC | DEV_FLAGS_BURSTABLE;
  361. #else
  362. flags = DEV_FLAGS_SYNC;
  363. #endif
  364. /* setup dev_tab for tx channel */
  365. auide_init_dbdma_dev( &source_dev_tab,
  366. (u32)DSCR_CMD0_ALWAYS,
  367. 8, 32, DEV_FLAGS_OUT | flags);
  368. auide->tx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
  369. auide_init_dbdma_dev( &source_dev_tab,
  370. (u32)DSCR_CMD0_ALWAYS,
  371. 8, 32, DEV_FLAGS_IN | flags);
  372. auide->rx_dev_id = au1xxx_ddma_add_device( &source_dev_tab );
  373. /* Get a channel for TX */
  374. auide->tx_chan = au1xxx_dbdma_chan_alloc(DSCR_CMD0_ALWAYS,
  375. auide->tx_dev_id,
  376. NULL,
  377. (void*)auide);
  378. /* Get a channel for RX */
  379. auide->rx_chan = au1xxx_dbdma_chan_alloc(auide->rx_dev_id,
  380. DSCR_CMD0_ALWAYS,
  381. NULL,
  382. (void*)auide);
  383. auide->tx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->tx_chan,
  384. NUM_DESCRIPTORS);
  385. auide->rx_desc_head = (void*)au1xxx_dbdma_ring_alloc(auide->rx_chan,
  386. NUM_DESCRIPTORS);
  387. au1xxx_dbdma_start( auide->tx_chan );
  388. au1xxx_dbdma_start( auide->rx_chan );
  389. return 0;
  390. }
  391. #endif
  392. static void auide_setup_ports(hw_regs_t *hw, _auide_hwif *ahwif)
  393. {
  394. int i;
  395. unsigned long *ata_regs = hw->io_ports_array;
  396. /* FIXME? */
  397. for (i = 0; i < 8; i++)
  398. *ata_regs++ = ahwif->regbase + (i << IDE_REG_SHIFT);
  399. /* set the Alternative Status register */
  400. *ata_regs = ahwif->regbase + (14 << IDE_REG_SHIFT);
  401. }
  402. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
  403. static const struct ide_tp_ops au1xxx_tp_ops = {
  404. .exec_command = ide_exec_command,
  405. .read_status = ide_read_status,
  406. .read_altstatus = ide_read_altstatus,
  407. .set_irq = ide_set_irq,
  408. .tf_load = ide_tf_load,
  409. .tf_read = ide_tf_read,
  410. .input_data = au1xxx_input_data,
  411. .output_data = au1xxx_output_data,
  412. };
  413. #endif
  414. static const struct ide_port_ops au1xxx_port_ops = {
  415. .set_pio_mode = au1xxx_set_pio_mode,
  416. .set_dma_mode = auide_set_dma_mode,
  417. };
  418. static const struct ide_port_info au1xxx_port_info = {
  419. .init_dma = auide_ddma_init,
  420. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA
  421. .tp_ops = &au1xxx_tp_ops,
  422. #endif
  423. .port_ops = &au1xxx_port_ops,
  424. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  425. .dma_ops = &au1xxx_dma_ops,
  426. #endif
  427. .host_flags = IDE_HFLAG_POST_SET_MODE |
  428. IDE_HFLAG_NO_IO_32BIT |
  429. IDE_HFLAG_UNMASK_IRQS,
  430. .pio_mask = ATA_PIO4,
  431. #ifdef CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA
  432. .mwdma_mask = ATA_MWDMA2,
  433. #endif
  434. };
  435. static int au_ide_probe(struct platform_device *dev)
  436. {
  437. _auide_hwif *ahwif = &auide_hwif;
  438. struct resource *res;
  439. struct ide_host *host;
  440. int ret = 0;
  441. hw_regs_t hw, *hws[] = { &hw, NULL, NULL, NULL };
  442. #if defined(CONFIG_BLK_DEV_IDE_AU1XXX_MDMA2_DBDMA)
  443. char *mode = "MWDMA2";
  444. #elif defined(CONFIG_BLK_DEV_IDE_AU1XXX_PIO_DBDMA)
  445. char *mode = "PIO+DDMA(offload)";
  446. #endif
  447. memset(&auide_hwif, 0, sizeof(_auide_hwif));
  448. ahwif->irq = platform_get_irq(dev, 0);
  449. res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  450. if (res == NULL) {
  451. pr_debug("%s %d: no base address\n", DRV_NAME, dev->id);
  452. ret = -ENODEV;
  453. goto out;
  454. }
  455. if (ahwif->irq < 0) {
  456. pr_debug("%s %d: no IRQ\n", DRV_NAME, dev->id);
  457. ret = -ENODEV;
  458. goto out;
  459. }
  460. if (!request_mem_region(res->start, res->end - res->start + 1,
  461. dev->name)) {
  462. pr_debug("%s: request_mem_region failed\n", DRV_NAME);
  463. ret = -EBUSY;
  464. goto out;
  465. }
  466. ahwif->regbase = (u32)ioremap(res->start, res->end - res->start + 1);
  467. if (ahwif->regbase == 0) {
  468. ret = -ENOMEM;
  469. goto out;
  470. }
  471. memset(&hw, 0, sizeof(hw));
  472. auide_setup_ports(&hw, ahwif);
  473. hw.irq = ahwif->irq;
  474. hw.dev = &dev->dev;
  475. hw.chipset = ide_au1xxx;
  476. ret = ide_host_add(&au1xxx_port_info, hws, &host);
  477. if (ret)
  478. goto out;
  479. auide_hwif.hwif = host->ports[0];
  480. platform_set_drvdata(dev, host);
  481. printk(KERN_INFO "Au1xxx IDE(builtin) configured for %s\n", mode );
  482. out:
  483. return ret;
  484. }
  485. static int au_ide_remove(struct platform_device *dev)
  486. {
  487. struct resource *res;
  488. struct ide_host *host = platform_get_drvdata(dev);
  489. _auide_hwif *ahwif = &auide_hwif;
  490. ide_host_remove(host);
  491. iounmap((void *)ahwif->regbase);
  492. res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  493. release_mem_region(res->start, res->end - res->start + 1);
  494. return 0;
  495. }
  496. static struct platform_driver au1200_ide_driver = {
  497. .driver = {
  498. .name = "au1200-ide",
  499. .owner = THIS_MODULE,
  500. },
  501. .probe = au_ide_probe,
  502. .remove = au_ide_remove,
  503. };
  504. static int __init au_ide_init(void)
  505. {
  506. return platform_driver_register(&au1200_ide_driver);
  507. }
  508. static void __exit au_ide_exit(void)
  509. {
  510. platform_driver_unregister(&au1200_ide_driver);
  511. }
  512. MODULE_LICENSE("GPL");
  513. MODULE_DESCRIPTION("AU1200 IDE driver");
  514. module_init(au_ide_init);
  515. module_exit(au_ide_exit);