ata_piix.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163
  1. /*
  2. * ata_piix.c - Intel PATA/SATA controllers
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. *
  9. * Copyright 2003-2005 Red Hat Inc
  10. * Copyright 2003-2005 Jeff Garzik
  11. *
  12. *
  13. * Copyright header from piix.c:
  14. *
  15. * Copyright (C) 1998-1999 Andrzej Krzysztofowicz, Author and Maintainer
  16. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  17. * Copyright (C) 2003 Red Hat Inc <alan@redhat.com>
  18. *
  19. *
  20. * This program is free software; you can redistribute it and/or modify
  21. * it under the terms of the GNU General Public License as published by
  22. * the Free Software Foundation; either version 2, or (at your option)
  23. * any later version.
  24. *
  25. * This program is distributed in the hope that it will be useful,
  26. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  27. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  28. * GNU General Public License for more details.
  29. *
  30. * You should have received a copy of the GNU General Public License
  31. * along with this program; see the file COPYING. If not, write to
  32. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  33. *
  34. *
  35. * libata documentation is available via 'make {ps|pdf}docs',
  36. * as Documentation/DocBook/libata.*
  37. *
  38. * Hardware documentation available at http://developer.intel.com/
  39. *
  40. * Documentation
  41. * Publically available from Intel web site. Errata documentation
  42. * is also publically available. As an aide to anyone hacking on this
  43. * driver the list of errata that are relevant is below.going back to
  44. * PIIX4. Older device documentation is now a bit tricky to find.
  45. *
  46. * The chipsets all follow very much the same design. The orginal Triton
  47. * series chipsets do _not_ support independant device timings, but this
  48. * is fixed in Triton II. With the odd mobile exception the chips then
  49. * change little except in gaining more modes until SATA arrives. This
  50. * driver supports only the chips with independant timing (that is those
  51. * with SITRE and the 0x44 timing register). See pata_oldpiix and pata_mpiix
  52. * for the early chip drivers.
  53. *
  54. * Errata of note:
  55. *
  56. * Unfixable
  57. * PIIX4 errata #9 - Only on ultra obscure hw
  58. * ICH3 errata #13 - Not observed to affect real hw
  59. * by Intel
  60. *
  61. * Things we must deal with
  62. * PIIX4 errata #10 - BM IDE hang with non UDMA
  63. * (must stop/start dma to recover)
  64. * 440MX errata #15 - As PIIX4 errata #10
  65. * PIIX4 errata #15 - Must not read control registers
  66. * during a PIO transfer
  67. * 440MX errata #13 - As PIIX4 errata #15
  68. * ICH2 errata #21 - DMA mode 0 doesn't work right
  69. * ICH0/1 errata #55 - As ICH2 errata #21
  70. * ICH2 spec c #9 - Extra operations needed to handle
  71. * drive hotswap [NOT YET SUPPORTED]
  72. * ICH2 spec c #20 - IDE PRD must not cross a 64K boundary
  73. * and must be dword aligned
  74. * ICH2 spec c #24 - UDMA mode 4,5 t85/86 should be 6ns not 3.3
  75. *
  76. * Should have been BIOS fixed:
  77. * 450NX: errata #19 - DMA hangs on old 450NX
  78. * 450NX: errata #20 - DMA hangs on old 450NX
  79. * 450NX: errata #25 - Corruption with DMA on old 450NX
  80. * ICH3 errata #15 - IDE deadlock under high load
  81. * (BIOS must set dev 31 fn 0 bit 23)
  82. * ICH3 errata #18 - Don't use native mode
  83. */
  84. #include <linux/kernel.h>
  85. #include <linux/module.h>
  86. #include <linux/pci.h>
  87. #include <linux/init.h>
  88. #include <linux/blkdev.h>
  89. #include <linux/delay.h>
  90. #include <linux/device.h>
  91. #include <scsi/scsi_host.h>
  92. #include <linux/libata.h>
  93. #define DRV_NAME "ata_piix"
  94. #define DRV_VERSION "2.00ac7"
  95. enum {
  96. PIIX_IOCFG = 0x54, /* IDE I/O configuration register */
  97. ICH5_PMR = 0x90, /* port mapping register */
  98. ICH5_PCS = 0x92, /* port control and status */
  99. PIIX_SCC = 0x0A, /* sub-class code register */
  100. PIIX_FLAG_SCR = (1 << 26), /* SCR available */
  101. PIIX_FLAG_AHCI = (1 << 27), /* AHCI possible */
  102. PIIX_FLAG_CHECKINTR = (1 << 28), /* make sure PCI INTx enabled */
  103. PIIX_PATA_FLAGS = ATA_FLAG_SLAVE_POSS | ATA_FLAG_DETECT_POLLING,
  104. PIIX_SATA_FLAGS = ATA_FLAG_SATA | PIIX_FLAG_CHECKINTR |
  105. ATA_FLAG_DETECT_POLLING,
  106. /* combined mode. if set, PATA is channel 0.
  107. * if clear, PATA is channel 1.
  108. */
  109. PIIX_PORT_ENABLED = (1 << 0),
  110. PIIX_PORT_PRESENT = (1 << 4),
  111. PIIX_80C_PRI = (1 << 5) | (1 << 4),
  112. PIIX_80C_SEC = (1 << 7) | (1 << 6),
  113. /* controller IDs */
  114. piix_pata_33 = 0, /* PIIX3 or 4 at 33Mhz */
  115. ich_pata_33 = 1, /* ICH up to UDMA 33 only */
  116. ich_pata_66 = 2, /* ICH up to 66 Mhz */
  117. ich_pata_100 = 3, /* ICH up to UDMA 100 */
  118. ich_pata_133 = 4, /* ICH up to UDMA 133 */
  119. ich5_sata = 5,
  120. esb_sata = 6,
  121. ich6_sata = 7,
  122. ich6_sata_ahci = 8,
  123. ich6m_sata_ahci = 9,
  124. ich8_sata_ahci = 10,
  125. /* constants for mapping table */
  126. P0 = 0, /* port 0 */
  127. P1 = 1, /* port 1 */
  128. P2 = 2, /* port 2 */
  129. P3 = 3, /* port 3 */
  130. IDE = -1, /* IDE */
  131. NA = -2, /* not avaliable */
  132. RV = -3, /* reserved */
  133. PIIX_AHCI_DEVICE = 6,
  134. };
  135. struct piix_map_db {
  136. const u32 mask;
  137. const u16 port_enable;
  138. const int present_shift;
  139. const int map[][4];
  140. };
  141. struct piix_host_priv {
  142. const int *map;
  143. const struct piix_map_db *map_db;
  144. };
  145. static int piix_init_one (struct pci_dev *pdev,
  146. const struct pci_device_id *ent);
  147. static void piix_host_stop(struct ata_host *host);
  148. static void piix_pata_error_handler(struct ata_port *ap);
  149. static void ich_pata_error_handler(struct ata_port *ap);
  150. static void piix_sata_error_handler(struct ata_port *ap);
  151. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev);
  152. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  153. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev);
  154. static unsigned int in_module_init = 1;
  155. static const struct pci_device_id piix_pci_tbl[] = {
  156. #ifdef ATA_ENABLE_PATA
  157. /* Intel PIIX4 for the 430TX/440BX/MX chipset: UDMA 33 */
  158. /* Also PIIX4E (fn3 rev 2) and PIIX4M (fn3 rev 3) */
  159. { 0x8086, 0x7111, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  160. { 0x8086, 0x24db, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  161. { 0x8086, 0x25a2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  162. /* Intel PIIX4 */
  163. { 0x8086, 0x7199, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  164. /* Intel PIIX4 */
  165. { 0x8086, 0x7601, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  166. /* Intel PIIX */
  167. { 0x8086, 0x84CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, piix_pata_33 },
  168. /* Intel ICH (i810, i815, i840) UDMA 66*/
  169. { 0x8086, 0x2411, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_66 },
  170. /* Intel ICH0 : UDMA 33*/
  171. { 0x8086, 0x2421, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_33 },
  172. /* Intel ICH2M */
  173. { 0x8086, 0x244A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  174. /* Intel ICH2 (i810E2, i845, 850, 860) UDMA 100 */
  175. { 0x8086, 0x244B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  176. /* Intel ICH3M */
  177. { 0x8086, 0x248A, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  178. /* Intel ICH3 (E7500/1) UDMA 100 */
  179. { 0x8086, 0x248B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  180. /* Intel ICH4 (i845GV, i845E, i852, i855) UDMA 100 */
  181. { 0x8086, 0x24CA, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  182. { 0x8086, 0x24CB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  183. /* Intel ICH5 */
  184. { 0x8086, 0x24DB, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  185. /* C-ICH (i810E2) */
  186. { 0x8086, 0x245B, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  187. /* ESB (855GME/875P + 6300ESB) UDMA 100 */
  188. { 0x8086, 0x25A2, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  189. /* ICH6 (and 6) (i915) UDMA 100 */
  190. { 0x8086, 0x266F, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  191. /* ICH7/7-R (i945, i975) UDMA 100*/
  192. { 0x8086, 0x27DF, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_133 },
  193. { 0x8086, 0x269E, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich_pata_100 },
  194. #endif
  195. /* NOTE: The following PCI ids must be kept in sync with the
  196. * list in drivers/pci/quirks.c.
  197. */
  198. /* 82801EB (ICH5) */
  199. { 0x8086, 0x24d1, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  200. /* 82801EB (ICH5) */
  201. { 0x8086, 0x24df, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich5_sata },
  202. /* 6300ESB (ICH5 variant with broken PCS present bits) */
  203. { 0x8086, 0x25a3, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  204. /* 6300ESB pretending RAID */
  205. { 0x8086, 0x25b0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, esb_sata },
  206. /* 82801FB/FW (ICH6/ICH6W) */
  207. { 0x8086, 0x2651, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata },
  208. /* 82801FR/FRW (ICH6R/ICH6RW) */
  209. { 0x8086, 0x2652, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  210. /* 82801FBM ICH6M (ICH6R with only port 0 and 2 implemented) */
  211. { 0x8086, 0x2653, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  212. /* 82801GB/GR/GH (ICH7, identical to ICH6) */
  213. { 0x8086, 0x27c0, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  214. /* 2801GBM/GHM (ICH7M, identical to ICH6M) */
  215. { 0x8086, 0x27c4, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6m_sata_ahci },
  216. /* Enterprise Southbridge 2 (where's the datasheet?) */
  217. { 0x8086, 0x2680, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich6_sata_ahci },
  218. /* SATA Controller 1 IDE (ICH8, no datasheet yet) */
  219. { 0x8086, 0x2820, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  220. /* SATA Controller 2 IDE (ICH8, ditto) */
  221. { 0x8086, 0x2825, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  222. /* Mobile SATA Controller IDE (ICH8M, ditto) */
  223. { 0x8086, 0x2828, PCI_ANY_ID, PCI_ANY_ID, 0, 0, ich8_sata_ahci },
  224. { } /* terminate list */
  225. };
  226. static struct pci_driver piix_pci_driver = {
  227. .name = DRV_NAME,
  228. .id_table = piix_pci_tbl,
  229. .probe = piix_init_one,
  230. .remove = ata_pci_remove_one,
  231. .suspend = ata_pci_device_suspend,
  232. .resume = ata_pci_device_resume,
  233. };
  234. static struct scsi_host_template piix_sht = {
  235. .module = THIS_MODULE,
  236. .name = DRV_NAME,
  237. .ioctl = ata_scsi_ioctl,
  238. .queuecommand = ata_scsi_queuecmd,
  239. .can_queue = ATA_DEF_QUEUE,
  240. .this_id = ATA_SHT_THIS_ID,
  241. .sg_tablesize = LIBATA_MAX_PRD,
  242. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  243. .emulated = ATA_SHT_EMULATED,
  244. .use_clustering = ATA_SHT_USE_CLUSTERING,
  245. .proc_name = DRV_NAME,
  246. .dma_boundary = ATA_DMA_BOUNDARY,
  247. .slave_configure = ata_scsi_slave_config,
  248. .slave_destroy = ata_scsi_slave_destroy,
  249. .bios_param = ata_std_bios_param,
  250. .resume = ata_scsi_device_resume,
  251. .suspend = ata_scsi_device_suspend,
  252. };
  253. static const struct ata_port_operations piix_pata_ops = {
  254. .port_disable = ata_port_disable,
  255. .set_piomode = piix_set_piomode,
  256. .set_dmamode = piix_set_dmamode,
  257. .mode_filter = ata_pci_default_filter,
  258. .tf_load = ata_tf_load,
  259. .tf_read = ata_tf_read,
  260. .check_status = ata_check_status,
  261. .exec_command = ata_exec_command,
  262. .dev_select = ata_std_dev_select,
  263. .bmdma_setup = ata_bmdma_setup,
  264. .bmdma_start = ata_bmdma_start,
  265. .bmdma_stop = ata_bmdma_stop,
  266. .bmdma_status = ata_bmdma_status,
  267. .qc_prep = ata_qc_prep,
  268. .qc_issue = ata_qc_issue_prot,
  269. .data_xfer = ata_pio_data_xfer,
  270. .freeze = ata_bmdma_freeze,
  271. .thaw = ata_bmdma_thaw,
  272. .error_handler = piix_pata_error_handler,
  273. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  274. .irq_handler = ata_interrupt,
  275. .irq_clear = ata_bmdma_irq_clear,
  276. .port_start = ata_port_start,
  277. .port_stop = ata_port_stop,
  278. .host_stop = piix_host_stop,
  279. };
  280. static const struct ata_port_operations ich_pata_ops = {
  281. .port_disable = ata_port_disable,
  282. .set_piomode = piix_set_piomode,
  283. .set_dmamode = ich_set_dmamode,
  284. .mode_filter = ata_pci_default_filter,
  285. .tf_load = ata_tf_load,
  286. .tf_read = ata_tf_read,
  287. .check_status = ata_check_status,
  288. .exec_command = ata_exec_command,
  289. .dev_select = ata_std_dev_select,
  290. .bmdma_setup = ata_bmdma_setup,
  291. .bmdma_start = ata_bmdma_start,
  292. .bmdma_stop = ata_bmdma_stop,
  293. .bmdma_status = ata_bmdma_status,
  294. .qc_prep = ata_qc_prep,
  295. .qc_issue = ata_qc_issue_prot,
  296. .data_xfer = ata_pio_data_xfer,
  297. .freeze = ata_bmdma_freeze,
  298. .thaw = ata_bmdma_thaw,
  299. .error_handler = ich_pata_error_handler,
  300. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  301. .irq_handler = ata_interrupt,
  302. .irq_clear = ata_bmdma_irq_clear,
  303. .port_start = ata_port_start,
  304. .port_stop = ata_port_stop,
  305. .host_stop = ata_host_stop,
  306. };
  307. static const struct ata_port_operations piix_sata_ops = {
  308. .port_disable = ata_port_disable,
  309. .tf_load = ata_tf_load,
  310. .tf_read = ata_tf_read,
  311. .check_status = ata_check_status,
  312. .exec_command = ata_exec_command,
  313. .dev_select = ata_std_dev_select,
  314. .bmdma_setup = ata_bmdma_setup,
  315. .bmdma_start = ata_bmdma_start,
  316. .bmdma_stop = ata_bmdma_stop,
  317. .bmdma_status = ata_bmdma_status,
  318. .qc_prep = ata_qc_prep,
  319. .qc_issue = ata_qc_issue_prot,
  320. .data_xfer = ata_pio_data_xfer,
  321. .freeze = ata_bmdma_freeze,
  322. .thaw = ata_bmdma_thaw,
  323. .error_handler = piix_sata_error_handler,
  324. .post_internal_cmd = ata_bmdma_post_internal_cmd,
  325. .irq_handler = ata_interrupt,
  326. .irq_clear = ata_bmdma_irq_clear,
  327. .port_start = ata_port_start,
  328. .port_stop = ata_port_stop,
  329. .host_stop = piix_host_stop,
  330. };
  331. static const struct piix_map_db ich5_map_db = {
  332. .mask = 0x7,
  333. .port_enable = 0x3,
  334. .present_shift = 4,
  335. .map = {
  336. /* PM PS SM SS MAP */
  337. { P0, NA, P1, NA }, /* 000b */
  338. { P1, NA, P0, NA }, /* 001b */
  339. { RV, RV, RV, RV },
  340. { RV, RV, RV, RV },
  341. { P0, P1, IDE, IDE }, /* 100b */
  342. { P1, P0, IDE, IDE }, /* 101b */
  343. { IDE, IDE, P0, P1 }, /* 110b */
  344. { IDE, IDE, P1, P0 }, /* 111b */
  345. },
  346. };
  347. static const struct piix_map_db ich6_map_db = {
  348. .mask = 0x3,
  349. .port_enable = 0xf,
  350. .present_shift = 4,
  351. .map = {
  352. /* PM PS SM SS MAP */
  353. { P0, P2, P1, P3 }, /* 00b */
  354. { IDE, IDE, P1, P3 }, /* 01b */
  355. { P0, P2, IDE, IDE }, /* 10b */
  356. { RV, RV, RV, RV },
  357. },
  358. };
  359. static const struct piix_map_db ich6m_map_db = {
  360. .mask = 0x3,
  361. .port_enable = 0x5,
  362. .present_shift = 4,
  363. /* Map 01b isn't specified in the doc but some notebooks use
  364. * it anyway. MAP 01b have been spotted on both ICH6M and
  365. * ICH7M.
  366. */
  367. .map = {
  368. /* PM PS SM SS MAP */
  369. { P0, P2, RV, RV }, /* 00b */
  370. { IDE, IDE, P1, P3 }, /* 01b */
  371. { P0, P2, IDE, IDE }, /* 10b */
  372. { RV, RV, RV, RV },
  373. },
  374. };
  375. static const struct piix_map_db ich8_map_db = {
  376. .mask = 0x3,
  377. .port_enable = 0x3,
  378. .present_shift = 8,
  379. .map = {
  380. /* PM PS SM SS MAP */
  381. { P0, P2, P1, P3 }, /* 00b (hardwired when in AHCI) */
  382. { RV, RV, RV, RV },
  383. { IDE, IDE, NA, NA }, /* 10b (IDE mode) */
  384. { RV, RV, RV, RV },
  385. },
  386. };
  387. static const struct piix_map_db *piix_map_db_table[] = {
  388. [ich5_sata] = &ich5_map_db,
  389. [esb_sata] = &ich5_map_db,
  390. [ich6_sata] = &ich6_map_db,
  391. [ich6_sata_ahci] = &ich6_map_db,
  392. [ich6m_sata_ahci] = &ich6m_map_db,
  393. [ich8_sata_ahci] = &ich8_map_db,
  394. };
  395. static struct ata_port_info piix_port_info[] = {
  396. /* piix_pata_33: 0: PIIX3 or 4 at 33MHz */
  397. {
  398. .sht = &piix_sht,
  399. .flags = PIIX_PATA_FLAGS,
  400. .pio_mask = 0x1f, /* pio0-4 */
  401. .mwdma_mask = 0x06, /* mwdma1-2 ?? CHECK 0 should be ok but slow */
  402. .udma_mask = ATA_UDMA_MASK_40C,
  403. .port_ops = &piix_pata_ops,
  404. },
  405. /* ich_pata_33: 1 ICH0 - ICH at 33Mhz*/
  406. {
  407. .sht = &piix_sht,
  408. .flags = PIIX_PATA_FLAGS,
  409. .pio_mask = 0x1f, /* pio 0-4 */
  410. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  411. .udma_mask = ATA_UDMA2, /* UDMA33 */
  412. .port_ops = &ich_pata_ops,
  413. },
  414. /* ich_pata_66: 2 ICH controllers up to 66MHz */
  415. {
  416. .sht = &piix_sht,
  417. .flags = PIIX_PATA_FLAGS,
  418. .pio_mask = 0x1f, /* pio 0-4 */
  419. .mwdma_mask = 0x06, /* MWDMA0 is broken on chip */
  420. .udma_mask = ATA_UDMA4,
  421. .port_ops = &ich_pata_ops,
  422. },
  423. /* ich_pata_100: 3 */
  424. {
  425. .sht = &piix_sht,
  426. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  427. .pio_mask = 0x1f, /* pio0-4 */
  428. .mwdma_mask = 0x06, /* mwdma1-2 */
  429. .udma_mask = ATA_UDMA5, /* udma0-5 */
  430. .port_ops = &ich_pata_ops,
  431. },
  432. /* ich_pata_133: 4 ICH with full UDMA6 */
  433. {
  434. .sht = &piix_sht,
  435. .flags = PIIX_PATA_FLAGS | PIIX_FLAG_CHECKINTR,
  436. .pio_mask = 0x1f, /* pio 0-4 */
  437. .mwdma_mask = 0x06, /* Check: maybe 0x07 */
  438. .udma_mask = ATA_UDMA6, /* UDMA133 */
  439. .port_ops = &ich_pata_ops,
  440. },
  441. /* ich5_sata: 5 */
  442. {
  443. .sht = &piix_sht,
  444. .flags = PIIX_SATA_FLAGS,
  445. .pio_mask = 0x1f, /* pio0-4 */
  446. .mwdma_mask = 0x07, /* mwdma0-2 */
  447. .udma_mask = 0x7f, /* udma0-6 */
  448. .port_ops = &piix_sata_ops,
  449. },
  450. /* i6300esb_sata: 6 */
  451. {
  452. .sht = &piix_sht,
  453. .flags = PIIX_SATA_FLAGS,
  454. .pio_mask = 0x1f, /* pio0-4 */
  455. .mwdma_mask = 0x07, /* mwdma0-2 */
  456. .udma_mask = 0x7f, /* udma0-6 */
  457. .port_ops = &piix_sata_ops,
  458. },
  459. /* ich6_sata: 7 */
  460. {
  461. .sht = &piix_sht,
  462. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR,
  463. .pio_mask = 0x1f, /* pio0-4 */
  464. .mwdma_mask = 0x07, /* mwdma0-2 */
  465. .udma_mask = 0x7f, /* udma0-6 */
  466. .port_ops = &piix_sata_ops,
  467. },
  468. /* ich6_sata_ahci: 8 */
  469. {
  470. .sht = &piix_sht,
  471. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  472. PIIX_FLAG_AHCI,
  473. .pio_mask = 0x1f, /* pio0-4 */
  474. .mwdma_mask = 0x07, /* mwdma0-2 */
  475. .udma_mask = 0x7f, /* udma0-6 */
  476. .port_ops = &piix_sata_ops,
  477. },
  478. /* ich6m_sata_ahci: 9 */
  479. {
  480. .sht = &piix_sht,
  481. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  482. PIIX_FLAG_AHCI,
  483. .pio_mask = 0x1f, /* pio0-4 */
  484. .mwdma_mask = 0x07, /* mwdma0-2 */
  485. .udma_mask = 0x7f, /* udma0-6 */
  486. .port_ops = &piix_sata_ops,
  487. },
  488. /* ich8_sata_ahci: 10 */
  489. {
  490. .sht = &piix_sht,
  491. .flags = PIIX_SATA_FLAGS | PIIX_FLAG_SCR |
  492. PIIX_FLAG_AHCI,
  493. .pio_mask = 0x1f, /* pio0-4 */
  494. .mwdma_mask = 0x07, /* mwdma0-2 */
  495. .udma_mask = 0x7f, /* udma0-6 */
  496. .port_ops = &piix_sata_ops,
  497. },
  498. };
  499. static struct pci_bits piix_enable_bits[] = {
  500. { 0x41U, 1U, 0x80UL, 0x80UL }, /* port 0 */
  501. { 0x43U, 1U, 0x80UL, 0x80UL }, /* port 1 */
  502. };
  503. MODULE_AUTHOR("Andre Hedrick, Alan Cox, Andrzej Krzysztofowicz, Jeff Garzik");
  504. MODULE_DESCRIPTION("SCSI low-level driver for Intel PIIX/ICH ATA controllers");
  505. MODULE_LICENSE("GPL");
  506. MODULE_DEVICE_TABLE(pci, piix_pci_tbl);
  507. MODULE_VERSION(DRV_VERSION);
  508. struct ich_laptop {
  509. u16 device;
  510. u16 subvendor;
  511. u16 subdevice;
  512. };
  513. /*
  514. * List of laptops that use short cables rather than 80 wire
  515. */
  516. static const struct ich_laptop ich_laptop[] = {
  517. /* devid, subvendor, subdev */
  518. { 0x27DF, 0x0005, 0x0280 }, /* ICH7 on Acer 5602WLMi */
  519. /* end marker */
  520. { 0, }
  521. };
  522. /**
  523. * piix_pata_cbl_detect - Probe host controller cable detect info
  524. * @ap: Port for which cable detect info is desired
  525. *
  526. * Read 80c cable indicator from ATA PCI device's PCI config
  527. * register. This register is normally set by firmware (BIOS).
  528. *
  529. * LOCKING:
  530. * None (inherited from caller).
  531. */
  532. static void ich_pata_cbl_detect(struct ata_port *ap)
  533. {
  534. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  535. const struct ich_laptop *lap = &ich_laptop[0];
  536. u8 tmp, mask;
  537. /* no 80c support in host controller? */
  538. if ((ap->udma_mask & ~ATA_UDMA_MASK_40C) == 0)
  539. goto cbl40;
  540. /* Check for specials - Acer Aspire 5602WLMi */
  541. while (lap->device) {
  542. if (lap->device == pdev->device &&
  543. lap->subvendor == pdev->subsystem_vendor &&
  544. lap->subdevice == pdev->subsystem_device) {
  545. ap->cbl = ATA_CBL_PATA40_SHORT;
  546. return;
  547. }
  548. lap++;
  549. }
  550. /* check BIOS cable detect results */
  551. mask = ap->port_no == 0 ? PIIX_80C_PRI : PIIX_80C_SEC;
  552. pci_read_config_byte(pdev, PIIX_IOCFG, &tmp);
  553. if ((tmp & mask) == 0)
  554. goto cbl40;
  555. ap->cbl = ATA_CBL_PATA80;
  556. return;
  557. cbl40:
  558. ap->cbl = ATA_CBL_PATA40;
  559. }
  560. /**
  561. * piix_pata_prereset - prereset for PATA host controller
  562. * @ap: Target port
  563. *
  564. *
  565. * LOCKING:
  566. * None (inherited from caller).
  567. */
  568. static int piix_pata_prereset(struct ata_port *ap)
  569. {
  570. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  571. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no]))
  572. return -ENOENT;
  573. ap->cbl = ATA_CBL_PATA40;
  574. return ata_std_prereset(ap);
  575. }
  576. static void piix_pata_error_handler(struct ata_port *ap)
  577. {
  578. ata_bmdma_drive_eh(ap, piix_pata_prereset, ata_std_softreset, NULL,
  579. ata_std_postreset);
  580. }
  581. /**
  582. * ich_pata_prereset - prereset for PATA host controller
  583. * @ap: Target port
  584. *
  585. *
  586. * LOCKING:
  587. * None (inherited from caller).
  588. */
  589. static int ich_pata_prereset(struct ata_port *ap)
  590. {
  591. struct pci_dev *pdev = to_pci_dev(ap->host->dev);
  592. if (!pci_test_config_bits(pdev, &piix_enable_bits[ap->port_no])) {
  593. ata_port_printk(ap, KERN_INFO, "port disabled. ignoring.\n");
  594. ap->eh_context.i.action &= ~ATA_EH_RESET_MASK;
  595. return 0;
  596. }
  597. ich_pata_cbl_detect(ap);
  598. return ata_std_prereset(ap);
  599. }
  600. static void ich_pata_error_handler(struct ata_port *ap)
  601. {
  602. ata_bmdma_drive_eh(ap, ich_pata_prereset, ata_std_softreset, NULL,
  603. ata_std_postreset);
  604. }
  605. static void piix_sata_error_handler(struct ata_port *ap)
  606. {
  607. ata_bmdma_drive_eh(ap, ata_std_prereset, ata_std_softreset, NULL,
  608. ata_std_postreset);
  609. }
  610. /**
  611. * piix_set_piomode - Initialize host controller PATA PIO timings
  612. * @ap: Port whose timings we are configuring
  613. * @adev: um
  614. *
  615. * Set PIO mode for device, in host controller PCI config space.
  616. *
  617. * LOCKING:
  618. * None (inherited from caller).
  619. */
  620. static void piix_set_piomode (struct ata_port *ap, struct ata_device *adev)
  621. {
  622. unsigned int pio = adev->pio_mode - XFER_PIO_0;
  623. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  624. unsigned int is_slave = (adev->devno != 0);
  625. unsigned int master_port= ap->port_no ? 0x42 : 0x40;
  626. unsigned int slave_port = 0x44;
  627. u16 master_data;
  628. u8 slave_data;
  629. u8 udma_enable;
  630. int control = 0;
  631. /*
  632. * See Intel Document 298600-004 for the timing programing rules
  633. * for ICH controllers.
  634. */
  635. static const /* ISP RTC */
  636. u8 timings[][2] = { { 0, 0 },
  637. { 0, 0 },
  638. { 1, 0 },
  639. { 2, 1 },
  640. { 2, 3 }, };
  641. if (pio >= 2)
  642. control |= 1; /* TIME1 enable */
  643. if (ata_pio_need_iordy(adev))
  644. control |= 2; /* IE enable */
  645. /* Intel specifies that the PPE functionality is for disk only */
  646. if (adev->class == ATA_DEV_ATA)
  647. control |= 4; /* PPE enable */
  648. pci_read_config_word(dev, master_port, &master_data);
  649. if (is_slave) {
  650. /* Enable SITRE (seperate slave timing register) */
  651. master_data |= 0x4000;
  652. /* enable PPE1, IE1 and TIME1 as needed */
  653. master_data |= (control << 4);
  654. pci_read_config_byte(dev, slave_port, &slave_data);
  655. slave_data &= (ap->port_no ? 0x0f : 0xf0);
  656. /* Load the timing nibble for this slave */
  657. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  658. } else {
  659. /* Master keeps the bits in a different format */
  660. master_data &= 0xccf8;
  661. /* Enable PPE, IE and TIME as appropriate */
  662. master_data |= control;
  663. master_data |=
  664. (timings[pio][0] << 12) |
  665. (timings[pio][1] << 8);
  666. }
  667. pci_write_config_word(dev, master_port, master_data);
  668. if (is_slave)
  669. pci_write_config_byte(dev, slave_port, slave_data);
  670. /* Ensure the UDMA bit is off - it will be turned back on if
  671. UDMA is selected */
  672. if (ap->udma_mask) {
  673. pci_read_config_byte(dev, 0x48, &udma_enable);
  674. udma_enable &= ~(1 << (2 * ap->port_no + adev->devno));
  675. pci_write_config_byte(dev, 0x48, udma_enable);
  676. }
  677. }
  678. /**
  679. * do_pata_set_dmamode - Initialize host controller PATA PIO timings
  680. * @ap: Port whose timings we are configuring
  681. * @adev: Drive in question
  682. * @udma: udma mode, 0 - 6
  683. * @isich: set if the chip is an ICH device
  684. *
  685. * Set UDMA mode for device, in host controller PCI config space.
  686. *
  687. * LOCKING:
  688. * None (inherited from caller).
  689. */
  690. static void do_pata_set_dmamode (struct ata_port *ap, struct ata_device *adev, int isich)
  691. {
  692. struct pci_dev *dev = to_pci_dev(ap->host->dev);
  693. u8 master_port = ap->port_no ? 0x42 : 0x40;
  694. u16 master_data;
  695. u8 speed = adev->dma_mode;
  696. int devid = adev->devno + 2 * ap->port_no;
  697. u8 udma_enable;
  698. static const /* ISP RTC */
  699. u8 timings[][2] = { { 0, 0 },
  700. { 0, 0 },
  701. { 1, 0 },
  702. { 2, 1 },
  703. { 2, 3 }, };
  704. pci_read_config_word(dev, master_port, &master_data);
  705. pci_read_config_byte(dev, 0x48, &udma_enable);
  706. if (speed >= XFER_UDMA_0) {
  707. unsigned int udma = adev->dma_mode - XFER_UDMA_0;
  708. u16 udma_timing;
  709. u16 ideconf;
  710. int u_clock, u_speed;
  711. /*
  712. * UDMA is handled by a combination of clock switching and
  713. * selection of dividers
  714. *
  715. * Handy rule: Odd modes are UDMATIMx 01, even are 02
  716. * except UDMA0 which is 00
  717. */
  718. u_speed = min(2 - (udma & 1), udma);
  719. if (udma == 5)
  720. u_clock = 0x1000; /* 100Mhz */
  721. else if (udma > 2)
  722. u_clock = 1; /* 66Mhz */
  723. else
  724. u_clock = 0; /* 33Mhz */
  725. udma_enable |= (1 << devid);
  726. /* Load the CT/RP selection */
  727. pci_read_config_word(dev, 0x4A, &udma_timing);
  728. udma_timing &= ~(3 << (4 * devid));
  729. udma_timing |= u_speed << (4 * devid);
  730. pci_write_config_word(dev, 0x4A, udma_timing);
  731. if (isich) {
  732. /* Select a 33/66/100Mhz clock */
  733. pci_read_config_word(dev, 0x54, &ideconf);
  734. ideconf &= ~(0x1001 << devid);
  735. ideconf |= u_clock << devid;
  736. /* For ICH or later we should set bit 10 for better
  737. performance (WR_PingPong_En) */
  738. pci_write_config_word(dev, 0x54, ideconf);
  739. }
  740. } else {
  741. /*
  742. * MWDMA is driven by the PIO timings. We must also enable
  743. * IORDY unconditionally along with TIME1. PPE has already
  744. * been set when the PIO timing was set.
  745. */
  746. unsigned int mwdma = adev->dma_mode - XFER_MW_DMA_0;
  747. unsigned int control;
  748. u8 slave_data;
  749. const unsigned int needed_pio[3] = {
  750. XFER_PIO_0, XFER_PIO_3, XFER_PIO_4
  751. };
  752. int pio = needed_pio[mwdma] - XFER_PIO_0;
  753. control = 3; /* IORDY|TIME1 */
  754. /* If the drive MWDMA is faster than it can do PIO then
  755. we must force PIO into PIO0 */
  756. if (adev->pio_mode < needed_pio[mwdma])
  757. /* Enable DMA timing only */
  758. control |= 8; /* PIO cycles in PIO0 */
  759. if (adev->devno) { /* Slave */
  760. master_data &= 0xFF4F; /* Mask out IORDY|TIME1|DMAONLY */
  761. master_data |= control << 4;
  762. pci_read_config_byte(dev, 0x44, &slave_data);
  763. slave_data &= (0x0F + 0xE1 * ap->port_no);
  764. /* Load the matching timing */
  765. slave_data |= ((timings[pio][0] << 2) | timings[pio][1]) << (ap->port_no ? 4 : 0);
  766. pci_write_config_byte(dev, 0x44, slave_data);
  767. } else { /* Master */
  768. master_data &= 0xCCF4; /* Mask out IORDY|TIME1|DMAONLY
  769. and master timing bits */
  770. master_data |= control;
  771. master_data |=
  772. (timings[pio][0] << 12) |
  773. (timings[pio][1] << 8);
  774. }
  775. udma_enable &= ~(1 << devid);
  776. pci_write_config_word(dev, master_port, master_data);
  777. }
  778. /* Don't scribble on 0x48 if the controller does not support UDMA */
  779. if (ap->udma_mask)
  780. pci_write_config_byte(dev, 0x48, udma_enable);
  781. }
  782. /**
  783. * piix_set_dmamode - Initialize host controller PATA DMA timings
  784. * @ap: Port whose timings we are configuring
  785. * @adev: um
  786. *
  787. * Set MW/UDMA mode for device, in host controller PCI config space.
  788. *
  789. * LOCKING:
  790. * None (inherited from caller).
  791. */
  792. static void piix_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  793. {
  794. do_pata_set_dmamode(ap, adev, 0);
  795. }
  796. /**
  797. * ich_set_dmamode - Initialize host controller PATA DMA timings
  798. * @ap: Port whose timings we are configuring
  799. * @adev: um
  800. *
  801. * Set MW/UDMA mode for device, in host controller PCI config space.
  802. *
  803. * LOCKING:
  804. * None (inherited from caller).
  805. */
  806. static void ich_set_dmamode (struct ata_port *ap, struct ata_device *adev)
  807. {
  808. do_pata_set_dmamode(ap, adev, 1);
  809. }
  810. #define AHCI_PCI_BAR 5
  811. #define AHCI_GLOBAL_CTL 0x04
  812. #define AHCI_ENABLE (1 << 31)
  813. static int piix_disable_ahci(struct pci_dev *pdev)
  814. {
  815. void __iomem *mmio;
  816. u32 tmp;
  817. int rc = 0;
  818. /* BUG: pci_enable_device has not yet been called. This
  819. * works because this device is usually set up by BIOS.
  820. */
  821. if (!pci_resource_start(pdev, AHCI_PCI_BAR) ||
  822. !pci_resource_len(pdev, AHCI_PCI_BAR))
  823. return 0;
  824. mmio = pci_iomap(pdev, AHCI_PCI_BAR, 64);
  825. if (!mmio)
  826. return -ENOMEM;
  827. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  828. if (tmp & AHCI_ENABLE) {
  829. tmp &= ~AHCI_ENABLE;
  830. writel(tmp, mmio + AHCI_GLOBAL_CTL);
  831. tmp = readl(mmio + AHCI_GLOBAL_CTL);
  832. if (tmp & AHCI_ENABLE)
  833. rc = -EIO;
  834. }
  835. pci_iounmap(pdev, mmio);
  836. return rc;
  837. }
  838. /**
  839. * piix_check_450nx_errata - Check for problem 450NX setup
  840. * @ata_dev: the PCI device to check
  841. *
  842. * Check for the present of 450NX errata #19 and errata #25. If
  843. * they are found return an error code so we can turn off DMA
  844. */
  845. static int __devinit piix_check_450nx_errata(struct pci_dev *ata_dev)
  846. {
  847. struct pci_dev *pdev = NULL;
  848. u16 cfg;
  849. u8 rev;
  850. int no_piix_dma = 0;
  851. while((pdev = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, pdev)) != NULL)
  852. {
  853. /* Look for 450NX PXB. Check for problem configurations
  854. A PCI quirk checks bit 6 already */
  855. pci_read_config_byte(pdev, PCI_REVISION_ID, &rev);
  856. pci_read_config_word(pdev, 0x41, &cfg);
  857. /* Only on the original revision: IDE DMA can hang */
  858. if (rev == 0x00)
  859. no_piix_dma = 1;
  860. /* On all revisions below 5 PXB bus lock must be disabled for IDE */
  861. else if (cfg & (1<<14) && rev < 5)
  862. no_piix_dma = 2;
  863. }
  864. if (no_piix_dma)
  865. dev_printk(KERN_WARNING, &ata_dev->dev, "450NX errata present, disabling IDE DMA.\n");
  866. if (no_piix_dma == 2)
  867. dev_printk(KERN_WARNING, &ata_dev->dev, "A BIOS update may resolve this.\n");
  868. return no_piix_dma;
  869. }
  870. static void __devinit piix_init_pcs(struct pci_dev *pdev,
  871. struct ata_port_info *pinfo,
  872. const struct piix_map_db *map_db)
  873. {
  874. u16 pcs, new_pcs;
  875. pci_read_config_word(pdev, ICH5_PCS, &pcs);
  876. new_pcs = pcs | map_db->port_enable;
  877. if (new_pcs != pcs) {
  878. DPRINTK("updating PCS from 0x%x to 0x%x\n", pcs, new_pcs);
  879. pci_write_config_word(pdev, ICH5_PCS, new_pcs);
  880. msleep(150);
  881. }
  882. }
  883. static void __devinit piix_init_sata_map(struct pci_dev *pdev,
  884. struct ata_port_info *pinfo,
  885. const struct piix_map_db *map_db)
  886. {
  887. struct piix_host_priv *hpriv = pinfo[0].private_data;
  888. const unsigned int *map;
  889. int i, invalid_map = 0;
  890. u8 map_value;
  891. pci_read_config_byte(pdev, ICH5_PMR, &map_value);
  892. map = map_db->map[map_value & map_db->mask];
  893. dev_printk(KERN_INFO, &pdev->dev, "MAP [");
  894. for (i = 0; i < 4; i++) {
  895. switch (map[i]) {
  896. case RV:
  897. invalid_map = 1;
  898. printk(" XX");
  899. break;
  900. case NA:
  901. printk(" --");
  902. break;
  903. case IDE:
  904. WARN_ON((i & 1) || map[i + 1] != IDE);
  905. pinfo[i / 2] = piix_port_info[ich_pata_100];
  906. pinfo[i / 2].private_data = hpriv;
  907. i++;
  908. printk(" IDE IDE");
  909. break;
  910. default:
  911. printk(" P%d", map[i]);
  912. if (i & 1)
  913. pinfo[i / 2].flags |= ATA_FLAG_SLAVE_POSS;
  914. break;
  915. }
  916. }
  917. printk(" ]\n");
  918. if (invalid_map)
  919. dev_printk(KERN_ERR, &pdev->dev,
  920. "invalid MAP value %u\n", map_value);
  921. hpriv->map = map;
  922. hpriv->map_db = map_db;
  923. }
  924. /**
  925. * piix_init_one - Register PIIX ATA PCI device with kernel services
  926. * @pdev: PCI device to register
  927. * @ent: Entry in piix_pci_tbl matching with @pdev
  928. *
  929. * Called from kernel PCI layer. We probe for combined mode (sigh),
  930. * and then hand over control to libata, for it to do the rest.
  931. *
  932. * LOCKING:
  933. * Inherited from PCI layer (may sleep).
  934. *
  935. * RETURNS:
  936. * Zero on success, or -ERRNO value.
  937. */
  938. static int piix_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  939. {
  940. static int printed_version;
  941. struct ata_port_info port_info[2];
  942. struct ata_port_info *ppinfo[2] = { &port_info[0], &port_info[1] };
  943. struct piix_host_priv *hpriv;
  944. unsigned long port_flags;
  945. if (!printed_version++)
  946. dev_printk(KERN_DEBUG, &pdev->dev,
  947. "version " DRV_VERSION "\n");
  948. /* no hotplugging support (FIXME) */
  949. if (!in_module_init)
  950. return -ENODEV;
  951. hpriv = kzalloc(sizeof(*hpriv), GFP_KERNEL);
  952. if (!hpriv)
  953. return -ENOMEM;
  954. port_info[0] = piix_port_info[ent->driver_data];
  955. port_info[1] = piix_port_info[ent->driver_data];
  956. port_info[0].private_data = hpriv;
  957. port_info[1].private_data = hpriv;
  958. port_flags = port_info[0].flags;
  959. if (port_flags & PIIX_FLAG_AHCI) {
  960. u8 tmp;
  961. pci_read_config_byte(pdev, PIIX_SCC, &tmp);
  962. if (tmp == PIIX_AHCI_DEVICE) {
  963. int rc = piix_disable_ahci(pdev);
  964. if (rc)
  965. return rc;
  966. }
  967. }
  968. /* Initialize SATA map */
  969. if (port_flags & ATA_FLAG_SATA) {
  970. piix_init_sata_map(pdev, port_info,
  971. piix_map_db_table[ent->driver_data]);
  972. piix_init_pcs(pdev, port_info,
  973. piix_map_db_table[ent->driver_data]);
  974. }
  975. /* On ICH5, some BIOSen disable the interrupt using the
  976. * PCI_COMMAND_INTX_DISABLE bit added in PCI 2.3.
  977. * On ICH6, this bit has the same effect, but only when
  978. * MSI is disabled (and it is disabled, as we don't use
  979. * message-signalled interrupts currently).
  980. */
  981. if (port_flags & PIIX_FLAG_CHECKINTR)
  982. pci_intx(pdev, 1);
  983. if (piix_check_450nx_errata(pdev)) {
  984. /* This writes into the master table but it does not
  985. really matter for this errata as we will apply it to
  986. all the PIIX devices on the board */
  987. port_info[0].mwdma_mask = 0;
  988. port_info[0].udma_mask = 0;
  989. port_info[1].mwdma_mask = 0;
  990. port_info[1].udma_mask = 0;
  991. }
  992. return ata_pci_init_one(pdev, ppinfo, 2);
  993. }
  994. static void piix_host_stop(struct ata_host *host)
  995. {
  996. struct piix_host_priv *hpriv = host->private_data;
  997. ata_host_stop(host);
  998. kfree(hpriv);
  999. }
  1000. static int __init piix_init(void)
  1001. {
  1002. int rc;
  1003. DPRINTK("pci_register_driver\n");
  1004. rc = pci_register_driver(&piix_pci_driver);
  1005. if (rc)
  1006. return rc;
  1007. in_module_init = 0;
  1008. DPRINTK("done\n");
  1009. return 0;
  1010. }
  1011. static void __exit piix_exit(void)
  1012. {
  1013. pci_unregister_driver(&piix_pci_driver);
  1014. }
  1015. module_init(piix_init);
  1016. module_exit(piix_exit);