shpchp.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407
  1. /*
  2. * Standard Hot Plug Controller Driver
  3. *
  4. * Copyright (C) 1995,2001 Compaq Computer Corporation
  5. * Copyright (C) 2001 Greg Kroah-Hartman (greg@kroah.com)
  6. * Copyright (C) 2001 IBM
  7. * Copyright (C) 2003-2004 Intel Corporation
  8. *
  9. * All rights reserved.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or (at
  14. * your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful, but
  17. * WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, GOOD TITLE or
  19. * NON INFRINGEMENT. See the GNU General Public License for more
  20. * details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; if not, write to the Free Software
  24. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * Send feedback to <greg@kroah.com>,<kristen.c.accardi@intel.com>
  27. *
  28. */
  29. #ifndef _SHPCHP_H
  30. #define _SHPCHP_H
  31. #include <linux/types.h>
  32. #include <linux/pci.h>
  33. #include <linux/pci_hotplug.h>
  34. #include <linux/delay.h>
  35. #include <linux/sched.h> /* signal_pending(), struct timer_list */
  36. #include <linux/mutex.h>
  37. #if !defined(MODULE)
  38. #define MY_NAME "shpchp"
  39. #else
  40. #define MY_NAME THIS_MODULE->name
  41. #endif
  42. extern int shpchp_poll_mode;
  43. extern int shpchp_poll_time;
  44. extern int shpchp_debug;
  45. extern struct workqueue_struct *shpchp_wq;
  46. /*#define dbg(format, arg...) do { if (shpchp_debug) printk(KERN_DEBUG "%s: " format, MY_NAME , ## arg); } while (0)*/
  47. #define dbg(format, arg...) do { if (shpchp_debug) printk("%s: " format, MY_NAME , ## arg); } while (0)
  48. #define err(format, arg...) printk(KERN_ERR "%s: " format, MY_NAME , ## arg)
  49. #define info(format, arg...) printk(KERN_INFO "%s: " format, MY_NAME , ## arg)
  50. #define warn(format, arg...) printk(KERN_WARNING "%s: " format, MY_NAME , ## arg)
  51. #define SLOT_NAME_SIZE 10
  52. struct slot {
  53. u8 bus;
  54. u8 device;
  55. u16 status;
  56. u32 number;
  57. u8 is_a_board;
  58. u8 state;
  59. u8 presence_save;
  60. u8 pwr_save;
  61. struct timer_list task_event;
  62. u8 hp_slot;
  63. struct controller *ctrl;
  64. struct hpc_ops *hpc_ops;
  65. struct hotplug_slot *hotplug_slot;
  66. struct list_head slot_list;
  67. char name[SLOT_NAME_SIZE];
  68. struct delayed_work work; /* work for button event */
  69. struct mutex lock;
  70. };
  71. struct event_info {
  72. u32 event_type;
  73. struct slot *p_slot;
  74. struct work_struct work;
  75. };
  76. struct controller {
  77. struct mutex crit_sect; /* critical section mutex */
  78. struct mutex cmd_lock; /* command lock */
  79. int num_slots; /* Number of slots on ctlr */
  80. int slot_num_inc; /* 1 or -1 */
  81. struct pci_dev *pci_dev;
  82. struct list_head slot_list;
  83. struct hpc_ops *hpc_ops;
  84. wait_queue_head_t queue; /* sleep & wake process */
  85. u8 slot_device_offset;
  86. u32 pcix_misc2_reg; /* for amd pogo errata */
  87. u32 first_slot; /* First physical slot number */
  88. u32 cap_offset;
  89. unsigned long mmio_base;
  90. unsigned long mmio_size;
  91. void __iomem *creg;
  92. struct timer_list poll_timer;
  93. };
  94. /* Define AMD SHPC ID */
  95. #define PCI_DEVICE_ID_AMD_GOLAM_7450 0x7450
  96. #define PCI_DEVICE_ID_AMD_POGO_7458 0x7458
  97. /* AMD PCIX bridge registers */
  98. #define PCIX_MEM_BASE_LIMIT_OFFSET 0x1C
  99. #define PCIX_MISCII_OFFSET 0x48
  100. #define PCIX_MISC_BRIDGE_ERRORS_OFFSET 0x80
  101. /* AMD PCIX_MISCII masks and offsets */
  102. #define PERRNONFATALENABLE_MASK 0x00040000
  103. #define PERRFATALENABLE_MASK 0x00080000
  104. #define PERRFLOODENABLE_MASK 0x00100000
  105. #define SERRNONFATALENABLE_MASK 0x00200000
  106. #define SERRFATALENABLE_MASK 0x00400000
  107. /* AMD PCIX_MISC_BRIDGE_ERRORS masks and offsets */
  108. #define PERR_OBSERVED_MASK 0x00000001
  109. /* AMD PCIX_MEM_BASE_LIMIT masks */
  110. #define RSE_MASK 0x40000000
  111. #define INT_BUTTON_IGNORE 0
  112. #define INT_PRESENCE_ON 1
  113. #define INT_PRESENCE_OFF 2
  114. #define INT_SWITCH_CLOSE 3
  115. #define INT_SWITCH_OPEN 4
  116. #define INT_POWER_FAULT 5
  117. #define INT_POWER_FAULT_CLEAR 6
  118. #define INT_BUTTON_PRESS 7
  119. #define INT_BUTTON_RELEASE 8
  120. #define INT_BUTTON_CANCEL 9
  121. #define STATIC_STATE 0
  122. #define BLINKINGON_STATE 1
  123. #define BLINKINGOFF_STATE 2
  124. #define POWERON_STATE 3
  125. #define POWEROFF_STATE 4
  126. #define PCI_TO_PCI_BRIDGE_CLASS 0x00060400
  127. /* Error messages */
  128. #define INTERLOCK_OPEN 0x00000002
  129. #define ADD_NOT_SUPPORTED 0x00000003
  130. #define CARD_FUNCTIONING 0x00000005
  131. #define ADAPTER_NOT_SAME 0x00000006
  132. #define NO_ADAPTER_PRESENT 0x00000009
  133. #define NOT_ENOUGH_RESOURCES 0x0000000B
  134. #define DEVICE_TYPE_NOT_SUPPORTED 0x0000000C
  135. #define WRONG_BUS_FREQUENCY 0x0000000D
  136. #define POWER_FAILURE 0x0000000E
  137. #define REMOVE_NOT_SUPPORTED 0x00000003
  138. #define DISABLE_CARD 1
  139. /*
  140. * error Messages
  141. */
  142. #define msg_initialization_err "Initialization failure, error=%d\n"
  143. #define msg_button_on "PCI slot #%s - powering on due to button press.\n"
  144. #define msg_button_off "PCI slot #%s - powering off due to button press.\n"
  145. #define msg_button_cancel "PCI slot #%s - action canceled due to button press.\n"
  146. /* sysfs functions for the hotplug controller info */
  147. extern int __must_check shpchp_create_ctrl_files(struct controller *ctrl);
  148. extern int shpchp_sysfs_enable_slot(struct slot *slot);
  149. extern int shpchp_sysfs_disable_slot(struct slot *slot);
  150. extern u8 shpchp_handle_attention_button(u8 hp_slot, struct controller *ctrl);
  151. extern u8 shpchp_handle_switch_change(u8 hp_slot, struct controller *ctrl);
  152. extern u8 shpchp_handle_presence_change(u8 hp_slot, struct controller *ctrl);
  153. extern u8 shpchp_handle_power_fault(u8 hp_slot, struct controller *ctrl);
  154. /* pci functions */
  155. extern int shpchp_save_config(struct controller *ctrl, int busnumber, int num_ctlr_slots, int first_device_num);
  156. extern int shpchp_configure_device(struct slot *p_slot);
  157. extern int shpchp_unconfigure_device(struct slot *p_slot);
  158. extern void shpchp_remove_ctrl_files(struct controller *ctrl);
  159. extern void cleanup_slots(struct controller *ctrl);
  160. extern void queue_pushbutton_work(struct work_struct *work);
  161. #ifdef CONFIG_ACPI
  162. static inline int get_hp_params_from_firmware(struct pci_dev *dev,
  163. struct hotplug_params *hpp)
  164. {
  165. if (ACPI_FAILURE(acpi_get_hp_params_from_firmware(dev->bus, hpp)))
  166. return -ENODEV;
  167. return 0;
  168. }
  169. #define get_hp_hw_control_from_firmware(pdev) \
  170. do { \
  171. if (DEVICE_ACPI_HANDLE(&(pdev->dev))) \
  172. acpi_run_oshp(DEVICE_ACPI_HANDLE(&(pdev->dev))); \
  173. } while (0)
  174. #else
  175. #define get_hp_params_from_firmware(dev, hpp) (-ENODEV)
  176. #define get_hp_hw_control_from_firmware(dev) do { } while (0)
  177. #endif
  178. struct ctrl_reg {
  179. volatile u32 base_offset;
  180. volatile u32 slot_avail1;
  181. volatile u32 slot_avail2;
  182. volatile u32 slot_config;
  183. volatile u16 sec_bus_config;
  184. volatile u8 msi_ctrl;
  185. volatile u8 prog_interface;
  186. volatile u16 cmd;
  187. volatile u16 cmd_status;
  188. volatile u32 intr_loc;
  189. volatile u32 serr_loc;
  190. volatile u32 serr_intr_enable;
  191. volatile u32 slot1;
  192. volatile u32 slot2;
  193. volatile u32 slot3;
  194. volatile u32 slot4;
  195. volatile u32 slot5;
  196. volatile u32 slot6;
  197. volatile u32 slot7;
  198. volatile u32 slot8;
  199. volatile u32 slot9;
  200. volatile u32 slot10;
  201. volatile u32 slot11;
  202. volatile u32 slot12;
  203. } __attribute__ ((packed));
  204. /* offsets to the controller registers based on the above structure layout */
  205. enum ctrl_offsets {
  206. BASE_OFFSET = offsetof(struct ctrl_reg, base_offset),
  207. SLOT_AVAIL1 = offsetof(struct ctrl_reg, slot_avail1),
  208. SLOT_AVAIL2 = offsetof(struct ctrl_reg, slot_avail2),
  209. SLOT_CONFIG = offsetof(struct ctrl_reg, slot_config),
  210. SEC_BUS_CONFIG = offsetof(struct ctrl_reg, sec_bus_config),
  211. MSI_CTRL = offsetof(struct ctrl_reg, msi_ctrl),
  212. PROG_INTERFACE = offsetof(struct ctrl_reg, prog_interface),
  213. CMD = offsetof(struct ctrl_reg, cmd),
  214. CMD_STATUS = offsetof(struct ctrl_reg, cmd_status),
  215. INTR_LOC = offsetof(struct ctrl_reg, intr_loc),
  216. SERR_LOC = offsetof(struct ctrl_reg, serr_loc),
  217. SERR_INTR_ENABLE = offsetof(struct ctrl_reg, serr_intr_enable),
  218. SLOT1 = offsetof(struct ctrl_reg, slot1),
  219. SLOT2 = offsetof(struct ctrl_reg, slot2),
  220. SLOT3 = offsetof(struct ctrl_reg, slot3),
  221. SLOT4 = offsetof(struct ctrl_reg, slot4),
  222. SLOT5 = offsetof(struct ctrl_reg, slot5),
  223. SLOT6 = offsetof(struct ctrl_reg, slot6),
  224. SLOT7 = offsetof(struct ctrl_reg, slot7),
  225. SLOT8 = offsetof(struct ctrl_reg, slot8),
  226. SLOT9 = offsetof(struct ctrl_reg, slot9),
  227. SLOT10 = offsetof(struct ctrl_reg, slot10),
  228. SLOT11 = offsetof(struct ctrl_reg, slot11),
  229. SLOT12 = offsetof(struct ctrl_reg, slot12),
  230. };
  231. /* Inline functions to check the sanity of a pointer that is passed to us */
  232. static inline int slot_paranoia_check (struct slot *slot, const char *function)
  233. {
  234. if (!slot) {
  235. dbg("%s - slot == NULL", function);
  236. return -1;
  237. }
  238. if (!slot->hotplug_slot) {
  239. dbg("%s - slot->hotplug_slot == NULL!", function);
  240. return -1;
  241. }
  242. return 0;
  243. }
  244. static inline struct slot *get_slot (struct hotplug_slot *hotplug_slot, const char *function)
  245. {
  246. struct slot *slot;
  247. if (!hotplug_slot) {
  248. dbg("%s - hotplug_slot == NULL\n", function);
  249. return NULL;
  250. }
  251. slot = (struct slot *)hotplug_slot->private;
  252. if (slot_paranoia_check (slot, function))
  253. return NULL;
  254. return slot;
  255. }
  256. static inline struct slot *shpchp_find_slot (struct controller *ctrl, u8 device)
  257. {
  258. struct slot *slot;
  259. if (!ctrl)
  260. return NULL;
  261. list_for_each_entry(slot, &ctrl->slot_list, slot_list) {
  262. if (slot->device == device)
  263. return slot;
  264. }
  265. err("%s: slot (device=0x%x) not found\n", __FUNCTION__, device);
  266. return NULL;
  267. }
  268. static inline void amd_pogo_errata_save_misc_reg(struct slot *p_slot)
  269. {
  270. u32 pcix_misc2_temp;
  271. /* save MiscII register */
  272. pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp);
  273. p_slot->ctrl->pcix_misc2_reg = pcix_misc2_temp;
  274. /* clear SERR/PERR enable bits */
  275. pcix_misc2_temp &= ~SERRFATALENABLE_MASK;
  276. pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK;
  277. pcix_misc2_temp &= ~PERRFLOODENABLE_MASK;
  278. pcix_misc2_temp &= ~PERRFATALENABLE_MASK;
  279. pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK;
  280. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp);
  281. }
  282. static inline void amd_pogo_errata_restore_misc_reg(struct slot *p_slot)
  283. {
  284. u32 pcix_misc2_temp;
  285. u32 pcix_bridge_errors_reg;
  286. u32 pcix_mem_base_reg;
  287. u8 perr_set;
  288. u8 rse_set;
  289. /* write-one-to-clear Bridge_Errors[ PERR_OBSERVED ] */
  290. pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, &pcix_bridge_errors_reg);
  291. perr_set = pcix_bridge_errors_reg & PERR_OBSERVED_MASK;
  292. if (perr_set) {
  293. dbg ("%s W1C: Bridge_Errors[ PERR_OBSERVED = %08X]\n",__FUNCTION__ , perr_set);
  294. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISC_BRIDGE_ERRORS_OFFSET, perr_set);
  295. }
  296. /* write-one-to-clear Memory_Base_Limit[ RSE ] */
  297. pci_read_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, &pcix_mem_base_reg);
  298. rse_set = pcix_mem_base_reg & RSE_MASK;
  299. if (rse_set) {
  300. dbg ("%s W1C: Memory_Base_Limit[ RSE ]\n",__FUNCTION__ );
  301. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MEM_BASE_LIMIT_OFFSET, rse_set);
  302. }
  303. /* restore MiscII register */
  304. pci_read_config_dword( p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, &pcix_misc2_temp );
  305. if (p_slot->ctrl->pcix_misc2_reg & SERRFATALENABLE_MASK)
  306. pcix_misc2_temp |= SERRFATALENABLE_MASK;
  307. else
  308. pcix_misc2_temp &= ~SERRFATALENABLE_MASK;
  309. if (p_slot->ctrl->pcix_misc2_reg & SERRNONFATALENABLE_MASK)
  310. pcix_misc2_temp |= SERRNONFATALENABLE_MASK;
  311. else
  312. pcix_misc2_temp &= ~SERRNONFATALENABLE_MASK;
  313. if (p_slot->ctrl->pcix_misc2_reg & PERRFLOODENABLE_MASK)
  314. pcix_misc2_temp |= PERRFLOODENABLE_MASK;
  315. else
  316. pcix_misc2_temp &= ~PERRFLOODENABLE_MASK;
  317. if (p_slot->ctrl->pcix_misc2_reg & PERRFATALENABLE_MASK)
  318. pcix_misc2_temp |= PERRFATALENABLE_MASK;
  319. else
  320. pcix_misc2_temp &= ~PERRFATALENABLE_MASK;
  321. if (p_slot->ctrl->pcix_misc2_reg & PERRNONFATALENABLE_MASK)
  322. pcix_misc2_temp |= PERRNONFATALENABLE_MASK;
  323. else
  324. pcix_misc2_temp &= ~PERRNONFATALENABLE_MASK;
  325. pci_write_config_dword(p_slot->ctrl->pci_dev, PCIX_MISCII_OFFSET, pcix_misc2_temp);
  326. }
  327. int shpc_init( struct controller *ctrl, struct pci_dev *pdev);
  328. struct hpc_ops {
  329. int (*power_on_slot ) (struct slot *slot);
  330. int (*slot_enable ) (struct slot *slot);
  331. int (*slot_disable ) (struct slot *slot);
  332. int (*set_bus_speed_mode) (struct slot *slot, enum pci_bus_speed speed);
  333. int (*get_power_status) (struct slot *slot, u8 *status);
  334. int (*get_attention_status) (struct slot *slot, u8 *status);
  335. int (*set_attention_status) (struct slot *slot, u8 status);
  336. int (*get_latch_status) (struct slot *slot, u8 *status);
  337. int (*get_adapter_status) (struct slot *slot, u8 *status);
  338. int (*get_max_bus_speed) (struct slot *slot, enum pci_bus_speed *speed);
  339. int (*get_cur_bus_speed) (struct slot *slot, enum pci_bus_speed *speed);
  340. int (*get_adapter_speed) (struct slot *slot, enum pci_bus_speed *speed);
  341. int (*get_mode1_ECC_cap) (struct slot *slot, u8 *mode);
  342. int (*get_prog_int) (struct slot *slot, u8 *prog_int);
  343. int (*query_power_fault) (struct slot *slot);
  344. void (*green_led_on) (struct slot *slot);
  345. void (*green_led_off) (struct slot *slot);
  346. void (*green_led_blink) (struct slot *slot);
  347. void (*release_ctlr) (struct controller *ctrl);
  348. int (*check_cmd_status) (struct controller *ctrl);
  349. };
  350. #endif /* _SHPCHP_H */