base.c 95 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602
  1. /*-
  2. * Copyright (c) 2002-2005 Sam Leffler, Errno Consulting
  3. * Copyright (c) 2004-2005 Atheros Communications, Inc.
  4. * Copyright (c) 2006 Devicescape Software, Inc.
  5. * Copyright (c) 2007 Jiri Slaby <jirislaby@gmail.com>
  6. * Copyright (c) 2007 Luis R. Rodriguez <mcgrof@winlab.rutgers.edu>
  7. *
  8. * All rights reserved.
  9. *
  10. * Redistribution and use in source and binary forms, with or without
  11. * modification, are permitted provided that the following conditions
  12. * are met:
  13. * 1. Redistributions of source code must retain the above copyright
  14. * notice, this list of conditions and the following disclaimer,
  15. * without modification.
  16. * 2. Redistributions in binary form must reproduce at minimum a disclaimer
  17. * similar to the "NO WARRANTY" disclaimer below ("Disclaimer") and any
  18. * redistribution must be conditioned upon including a substantially
  19. * similar Disclaimer requirement for further binary redistribution.
  20. * 3. Neither the names of the above-listed copyright holders nor the names
  21. * of any contributors may be used to endorse or promote products derived
  22. * from this software without specific prior written permission.
  23. *
  24. * Alternatively, this software may be distributed under the terms of the
  25. * GNU General Public License ("GPL") version 2 as published by the Free
  26. * Software Foundation.
  27. *
  28. * NO WARRANTY
  29. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  30. * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  31. * LIMITED TO, THE IMPLIED WARRANTIES OF NONINFRINGEMENT, MERCHANTIBILITY
  32. * AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL
  33. * THE COPYRIGHT HOLDERS OR CONTRIBUTORS BE LIABLE FOR SPECIAL, EXEMPLARY,
  34. * OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  35. * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  36. * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER
  37. * IN CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  38. * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF
  39. * THE POSSIBILITY OF SUCH DAMAGES.
  40. *
  41. */
  42. #include <linux/module.h>
  43. #include <linux/delay.h>
  44. #include <linux/hardirq.h>
  45. #include <linux/if.h>
  46. #include <linux/io.h>
  47. #include <linux/netdevice.h>
  48. #include <linux/cache.h>
  49. #include <linux/ethtool.h>
  50. #include <linux/uaccess.h>
  51. #include <linux/slab.h>
  52. #include <linux/etherdevice.h>
  53. #include <net/ieee80211_radiotap.h>
  54. #include <asm/unaligned.h>
  55. #include "base.h"
  56. #include "reg.h"
  57. #include "debug.h"
  58. #include "ani.h"
  59. static int modparam_nohwcrypt;
  60. module_param_named(nohwcrypt, modparam_nohwcrypt, bool, S_IRUGO);
  61. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption.");
  62. static int modparam_all_channels;
  63. module_param_named(all_channels, modparam_all_channels, bool, S_IRUGO);
  64. MODULE_PARM_DESC(all_channels, "Expose all channels the device can use.");
  65. /* Module info */
  66. MODULE_AUTHOR("Jiri Slaby");
  67. MODULE_AUTHOR("Nick Kossifidis");
  68. MODULE_DESCRIPTION("Support for 5xxx series of Atheros 802.11 wireless LAN cards.");
  69. MODULE_SUPPORTED_DEVICE("Atheros 5xxx WLAN cards");
  70. MODULE_LICENSE("Dual BSD/GPL");
  71. MODULE_VERSION("0.6.0 (EXPERIMENTAL)");
  72. static int ath5k_init(struct ieee80211_hw *hw);
  73. static int ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
  74. bool skip_pcu);
  75. static int ath5k_beacon_update(struct ieee80211_hw *hw,
  76. struct ieee80211_vif *vif);
  77. static void ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf);
  78. /* Known SREVs */
  79. static const struct ath5k_srev_name srev_names[] = {
  80. #ifdef CONFIG_ATHEROS_AR231X
  81. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R2 },
  82. { "5312", AR5K_VERSION_MAC, AR5K_SREV_AR5312_R7 },
  83. { "2313", AR5K_VERSION_MAC, AR5K_SREV_AR2313_R8 },
  84. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R6 },
  85. { "2315", AR5K_VERSION_MAC, AR5K_SREV_AR2315_R7 },
  86. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R1 },
  87. { "2317", AR5K_VERSION_MAC, AR5K_SREV_AR2317_R2 },
  88. #else
  89. { "5210", AR5K_VERSION_MAC, AR5K_SREV_AR5210 },
  90. { "5311", AR5K_VERSION_MAC, AR5K_SREV_AR5311 },
  91. { "5311A", AR5K_VERSION_MAC, AR5K_SREV_AR5311A },
  92. { "5311B", AR5K_VERSION_MAC, AR5K_SREV_AR5311B },
  93. { "5211", AR5K_VERSION_MAC, AR5K_SREV_AR5211 },
  94. { "5212", AR5K_VERSION_MAC, AR5K_SREV_AR5212 },
  95. { "5213", AR5K_VERSION_MAC, AR5K_SREV_AR5213 },
  96. { "5213A", AR5K_VERSION_MAC, AR5K_SREV_AR5213A },
  97. { "2413", AR5K_VERSION_MAC, AR5K_SREV_AR2413 },
  98. { "2414", AR5K_VERSION_MAC, AR5K_SREV_AR2414 },
  99. { "5424", AR5K_VERSION_MAC, AR5K_SREV_AR5424 },
  100. { "5413", AR5K_VERSION_MAC, AR5K_SREV_AR5413 },
  101. { "5414", AR5K_VERSION_MAC, AR5K_SREV_AR5414 },
  102. { "2415", AR5K_VERSION_MAC, AR5K_SREV_AR2415 },
  103. { "5416", AR5K_VERSION_MAC, AR5K_SREV_AR5416 },
  104. { "5418", AR5K_VERSION_MAC, AR5K_SREV_AR5418 },
  105. { "2425", AR5K_VERSION_MAC, AR5K_SREV_AR2425 },
  106. { "2417", AR5K_VERSION_MAC, AR5K_SREV_AR2417 },
  107. #endif
  108. { "xxxxx", AR5K_VERSION_MAC, AR5K_SREV_UNKNOWN },
  109. { "5110", AR5K_VERSION_RAD, AR5K_SREV_RAD_5110 },
  110. { "5111", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111 },
  111. { "5111A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5111A },
  112. { "2111", AR5K_VERSION_RAD, AR5K_SREV_RAD_2111 },
  113. { "5112", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112 },
  114. { "5112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112A },
  115. { "5112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_5112B },
  116. { "2112", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112 },
  117. { "2112A", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112A },
  118. { "2112B", AR5K_VERSION_RAD, AR5K_SREV_RAD_2112B },
  119. { "2413", AR5K_VERSION_RAD, AR5K_SREV_RAD_2413 },
  120. { "5413", AR5K_VERSION_RAD, AR5K_SREV_RAD_5413 },
  121. { "5424", AR5K_VERSION_RAD, AR5K_SREV_RAD_5424 },
  122. { "5133", AR5K_VERSION_RAD, AR5K_SREV_RAD_5133 },
  123. #ifdef CONFIG_ATHEROS_AR231X
  124. { "2316", AR5K_VERSION_RAD, AR5K_SREV_RAD_2316 },
  125. { "2317", AR5K_VERSION_RAD, AR5K_SREV_RAD_2317 },
  126. #endif
  127. { "xxxxx", AR5K_VERSION_RAD, AR5K_SREV_UNKNOWN },
  128. };
  129. static const struct ieee80211_rate ath5k_rates[] = {
  130. { .bitrate = 10,
  131. .hw_value = ATH5K_RATE_CODE_1M, },
  132. { .bitrate = 20,
  133. .hw_value = ATH5K_RATE_CODE_2M,
  134. .hw_value_short = ATH5K_RATE_CODE_2M | AR5K_SET_SHORT_PREAMBLE,
  135. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  136. { .bitrate = 55,
  137. .hw_value = ATH5K_RATE_CODE_5_5M,
  138. .hw_value_short = ATH5K_RATE_CODE_5_5M | AR5K_SET_SHORT_PREAMBLE,
  139. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  140. { .bitrate = 110,
  141. .hw_value = ATH5K_RATE_CODE_11M,
  142. .hw_value_short = ATH5K_RATE_CODE_11M | AR5K_SET_SHORT_PREAMBLE,
  143. .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  144. { .bitrate = 60,
  145. .hw_value = ATH5K_RATE_CODE_6M,
  146. .flags = 0 },
  147. { .bitrate = 90,
  148. .hw_value = ATH5K_RATE_CODE_9M,
  149. .flags = 0 },
  150. { .bitrate = 120,
  151. .hw_value = ATH5K_RATE_CODE_12M,
  152. .flags = 0 },
  153. { .bitrate = 180,
  154. .hw_value = ATH5K_RATE_CODE_18M,
  155. .flags = 0 },
  156. { .bitrate = 240,
  157. .hw_value = ATH5K_RATE_CODE_24M,
  158. .flags = 0 },
  159. { .bitrate = 360,
  160. .hw_value = ATH5K_RATE_CODE_36M,
  161. .flags = 0 },
  162. { .bitrate = 480,
  163. .hw_value = ATH5K_RATE_CODE_48M,
  164. .flags = 0 },
  165. { .bitrate = 540,
  166. .hw_value = ATH5K_RATE_CODE_54M,
  167. .flags = 0 },
  168. /* XR missing */
  169. };
  170. static inline void ath5k_txbuf_free_skb(struct ath5k_softc *sc,
  171. struct ath5k_buf *bf)
  172. {
  173. BUG_ON(!bf);
  174. if (!bf->skb)
  175. return;
  176. dma_unmap_single(sc->dev, bf->skbaddr, bf->skb->len,
  177. DMA_TO_DEVICE);
  178. dev_kfree_skb_any(bf->skb);
  179. bf->skb = NULL;
  180. bf->skbaddr = 0;
  181. bf->desc->ds_data = 0;
  182. }
  183. static inline void ath5k_rxbuf_free_skb(struct ath5k_softc *sc,
  184. struct ath5k_buf *bf)
  185. {
  186. struct ath5k_hw *ah = sc->ah;
  187. struct ath_common *common = ath5k_hw_common(ah);
  188. BUG_ON(!bf);
  189. if (!bf->skb)
  190. return;
  191. dma_unmap_single(sc->dev, bf->skbaddr, common->rx_bufsize,
  192. DMA_FROM_DEVICE);
  193. dev_kfree_skb_any(bf->skb);
  194. bf->skb = NULL;
  195. bf->skbaddr = 0;
  196. bf->desc->ds_data = 0;
  197. }
  198. static inline u64 ath5k_extend_tsf(struct ath5k_hw *ah, u32 rstamp)
  199. {
  200. u64 tsf = ath5k_hw_get_tsf64(ah);
  201. if ((tsf & 0x7fff) < rstamp)
  202. tsf -= 0x8000;
  203. return (tsf & ~0x7fff) | rstamp;
  204. }
  205. const char *
  206. ath5k_chip_name(enum ath5k_srev_type type, u_int16_t val)
  207. {
  208. const char *name = "xxxxx";
  209. unsigned int i;
  210. for (i = 0; i < ARRAY_SIZE(srev_names); i++) {
  211. if (srev_names[i].sr_type != type)
  212. continue;
  213. if ((val & 0xf0) == srev_names[i].sr_val)
  214. name = srev_names[i].sr_name;
  215. if ((val & 0xff) == srev_names[i].sr_val) {
  216. name = srev_names[i].sr_name;
  217. break;
  218. }
  219. }
  220. return name;
  221. }
  222. static unsigned int ath5k_ioread32(void *hw_priv, u32 reg_offset)
  223. {
  224. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  225. return ath5k_hw_reg_read(ah, reg_offset);
  226. }
  227. static void ath5k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  228. {
  229. struct ath5k_hw *ah = (struct ath5k_hw *) hw_priv;
  230. ath5k_hw_reg_write(ah, val, reg_offset);
  231. }
  232. static const struct ath_ops ath5k_common_ops = {
  233. .read = ath5k_ioread32,
  234. .write = ath5k_iowrite32,
  235. };
  236. /***********************\
  237. * Driver Initialization *
  238. \***********************/
  239. static int ath5k_reg_notifier(struct wiphy *wiphy, struct regulatory_request *request)
  240. {
  241. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  242. struct ath5k_softc *sc = hw->priv;
  243. struct ath_regulatory *regulatory = ath5k_hw_regulatory(sc->ah);
  244. return ath_reg_notifier_apply(wiphy, request, regulatory);
  245. }
  246. /********************\
  247. * Channel/mode setup *
  248. \********************/
  249. /*
  250. * Convert IEEE channel number to MHz frequency.
  251. */
  252. static inline short
  253. ath5k_ieee2mhz(short chan)
  254. {
  255. if (chan <= 14 || chan >= 27)
  256. return ieee80211chan2mhz(chan);
  257. else
  258. return 2212 + chan * 20;
  259. }
  260. /*
  261. * Returns true for the channel numbers used without all_channels modparam.
  262. */
  263. static bool ath5k_is_standard_channel(short chan)
  264. {
  265. return ((chan <= 14) ||
  266. /* UNII 1,2 */
  267. ((chan & 3) == 0 && chan >= 36 && chan <= 64) ||
  268. /* midband */
  269. ((chan & 3) == 0 && chan >= 100 && chan <= 140) ||
  270. /* UNII-3 */
  271. ((chan & 3) == 1 && chan >= 149 && chan <= 165));
  272. }
  273. static unsigned int
  274. ath5k_copy_channels(struct ath5k_hw *ah,
  275. struct ieee80211_channel *channels,
  276. unsigned int mode,
  277. unsigned int max)
  278. {
  279. unsigned int i, count, size, chfreq, freq, ch;
  280. if (!test_bit(mode, ah->ah_modes))
  281. return 0;
  282. switch (mode) {
  283. case AR5K_MODE_11A:
  284. /* 1..220, but 2GHz frequencies are filtered by check_channel */
  285. size = 220 ;
  286. chfreq = CHANNEL_5GHZ;
  287. break;
  288. case AR5K_MODE_11B:
  289. case AR5K_MODE_11G:
  290. size = 26;
  291. chfreq = CHANNEL_2GHZ;
  292. break;
  293. default:
  294. ATH5K_WARN(ah->ah_sc, "bad mode, not copying channels\n");
  295. return 0;
  296. }
  297. for (i = 0, count = 0; i < size && max > 0; i++) {
  298. ch = i + 1 ;
  299. freq = ath5k_ieee2mhz(ch);
  300. /* Check if channel is supported by the chipset */
  301. if (!ath5k_channel_ok(ah, freq, chfreq))
  302. continue;
  303. if (!modparam_all_channels && !ath5k_is_standard_channel(ch))
  304. continue;
  305. /* Write channel info and increment counter */
  306. channels[count].center_freq = freq;
  307. channels[count].band = (chfreq == CHANNEL_2GHZ) ?
  308. IEEE80211_BAND_2GHZ : IEEE80211_BAND_5GHZ;
  309. switch (mode) {
  310. case AR5K_MODE_11A:
  311. case AR5K_MODE_11G:
  312. channels[count].hw_value = chfreq | CHANNEL_OFDM;
  313. break;
  314. case AR5K_MODE_11B:
  315. channels[count].hw_value = CHANNEL_B;
  316. }
  317. count++;
  318. max--;
  319. }
  320. return count;
  321. }
  322. static void
  323. ath5k_setup_rate_idx(struct ath5k_softc *sc, struct ieee80211_supported_band *b)
  324. {
  325. u8 i;
  326. for (i = 0; i < AR5K_MAX_RATES; i++)
  327. sc->rate_idx[b->band][i] = -1;
  328. for (i = 0; i < b->n_bitrates; i++) {
  329. sc->rate_idx[b->band][b->bitrates[i].hw_value] = i;
  330. if (b->bitrates[i].hw_value_short)
  331. sc->rate_idx[b->band][b->bitrates[i].hw_value_short] = i;
  332. }
  333. }
  334. static int
  335. ath5k_setup_bands(struct ieee80211_hw *hw)
  336. {
  337. struct ath5k_softc *sc = hw->priv;
  338. struct ath5k_hw *ah = sc->ah;
  339. struct ieee80211_supported_band *sband;
  340. int max_c, count_c = 0;
  341. int i;
  342. BUILD_BUG_ON(ARRAY_SIZE(sc->sbands) < IEEE80211_NUM_BANDS);
  343. max_c = ARRAY_SIZE(sc->channels);
  344. /* 2GHz band */
  345. sband = &sc->sbands[IEEE80211_BAND_2GHZ];
  346. sband->band = IEEE80211_BAND_2GHZ;
  347. sband->bitrates = &sc->rates[IEEE80211_BAND_2GHZ][0];
  348. if (test_bit(AR5K_MODE_11G, sc->ah->ah_capabilities.cap_mode)) {
  349. /* G mode */
  350. memcpy(sband->bitrates, &ath5k_rates[0],
  351. sizeof(struct ieee80211_rate) * 12);
  352. sband->n_bitrates = 12;
  353. sband->channels = sc->channels;
  354. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  355. AR5K_MODE_11G, max_c);
  356. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  357. count_c = sband->n_channels;
  358. max_c -= count_c;
  359. } else if (test_bit(AR5K_MODE_11B, sc->ah->ah_capabilities.cap_mode)) {
  360. /* B mode */
  361. memcpy(sband->bitrates, &ath5k_rates[0],
  362. sizeof(struct ieee80211_rate) * 4);
  363. sband->n_bitrates = 4;
  364. /* 5211 only supports B rates and uses 4bit rate codes
  365. * (e.g normally we have 0x1B for 1M, but on 5211 we have 0x0B)
  366. * fix them up here:
  367. */
  368. if (ah->ah_version == AR5K_AR5211) {
  369. for (i = 0; i < 4; i++) {
  370. sband->bitrates[i].hw_value =
  371. sband->bitrates[i].hw_value & 0xF;
  372. sband->bitrates[i].hw_value_short =
  373. sband->bitrates[i].hw_value_short & 0xF;
  374. }
  375. }
  376. sband->channels = sc->channels;
  377. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  378. AR5K_MODE_11B, max_c);
  379. hw->wiphy->bands[IEEE80211_BAND_2GHZ] = sband;
  380. count_c = sband->n_channels;
  381. max_c -= count_c;
  382. }
  383. ath5k_setup_rate_idx(sc, sband);
  384. /* 5GHz band, A mode */
  385. if (test_bit(AR5K_MODE_11A, sc->ah->ah_capabilities.cap_mode)) {
  386. sband = &sc->sbands[IEEE80211_BAND_5GHZ];
  387. sband->band = IEEE80211_BAND_5GHZ;
  388. sband->bitrates = &sc->rates[IEEE80211_BAND_5GHZ][0];
  389. memcpy(sband->bitrates, &ath5k_rates[4],
  390. sizeof(struct ieee80211_rate) * 8);
  391. sband->n_bitrates = 8;
  392. sband->channels = &sc->channels[count_c];
  393. sband->n_channels = ath5k_copy_channels(ah, sband->channels,
  394. AR5K_MODE_11A, max_c);
  395. hw->wiphy->bands[IEEE80211_BAND_5GHZ] = sband;
  396. }
  397. ath5k_setup_rate_idx(sc, sband);
  398. ath5k_debug_dump_bands(sc);
  399. return 0;
  400. }
  401. /*
  402. * Set/change channels. We always reset the chip.
  403. * To accomplish this we must first cleanup any pending DMA,
  404. * then restart stuff after a la ath5k_init.
  405. *
  406. * Called with sc->lock.
  407. */
  408. static int
  409. ath5k_chan_set(struct ath5k_softc *sc, struct ieee80211_channel *chan)
  410. {
  411. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  412. "channel set, resetting (%u -> %u MHz)\n",
  413. sc->curchan->center_freq, chan->center_freq);
  414. /*
  415. * To switch channels clear any pending DMA operations;
  416. * wait long enough for the RX fifo to drain, reset the
  417. * hardware at the new frequency, and then re-enable
  418. * the relevant bits of the h/w.
  419. */
  420. return ath5k_reset(sc, chan, true);
  421. }
  422. static void
  423. ath5k_setcurmode(struct ath5k_softc *sc, unsigned int mode)
  424. {
  425. sc->curmode = mode;
  426. if (mode == AR5K_MODE_11A) {
  427. sc->curband = &sc->sbands[IEEE80211_BAND_5GHZ];
  428. } else {
  429. sc->curband = &sc->sbands[IEEE80211_BAND_2GHZ];
  430. }
  431. }
  432. struct ath_vif_iter_data {
  433. const u8 *hw_macaddr;
  434. u8 mask[ETH_ALEN];
  435. u8 active_mac[ETH_ALEN]; /* first active MAC */
  436. bool need_set_hw_addr;
  437. bool found_active;
  438. bool any_assoc;
  439. enum nl80211_iftype opmode;
  440. };
  441. static void ath_vif_iter(void *data, u8 *mac, struct ieee80211_vif *vif)
  442. {
  443. struct ath_vif_iter_data *iter_data = data;
  444. int i;
  445. struct ath5k_vif *avf = (void *)vif->drv_priv;
  446. if (iter_data->hw_macaddr)
  447. for (i = 0; i < ETH_ALEN; i++)
  448. iter_data->mask[i] &=
  449. ~(iter_data->hw_macaddr[i] ^ mac[i]);
  450. if (!iter_data->found_active) {
  451. iter_data->found_active = true;
  452. memcpy(iter_data->active_mac, mac, ETH_ALEN);
  453. }
  454. if (iter_data->need_set_hw_addr && iter_data->hw_macaddr)
  455. if (compare_ether_addr(iter_data->hw_macaddr, mac) == 0)
  456. iter_data->need_set_hw_addr = false;
  457. if (!iter_data->any_assoc) {
  458. if (avf->assoc)
  459. iter_data->any_assoc = true;
  460. }
  461. /* Calculate combined mode - when APs are active, operate in AP mode.
  462. * Otherwise use the mode of the new interface. This can currently
  463. * only deal with combinations of APs and STAs. Only one ad-hoc
  464. * interfaces is allowed.
  465. */
  466. if (avf->opmode == NL80211_IFTYPE_AP)
  467. iter_data->opmode = NL80211_IFTYPE_AP;
  468. else
  469. if (iter_data->opmode == NL80211_IFTYPE_UNSPECIFIED)
  470. iter_data->opmode = avf->opmode;
  471. }
  472. static void ath5k_update_bssid_mask_and_opmode(struct ath5k_softc *sc,
  473. struct ieee80211_vif *vif)
  474. {
  475. struct ath_common *common = ath5k_hw_common(sc->ah);
  476. struct ath_vif_iter_data iter_data;
  477. /*
  478. * Use the hardware MAC address as reference, the hardware uses it
  479. * together with the BSSID mask when matching addresses.
  480. */
  481. iter_data.hw_macaddr = common->macaddr;
  482. memset(&iter_data.mask, 0xff, ETH_ALEN);
  483. iter_data.found_active = false;
  484. iter_data.need_set_hw_addr = true;
  485. iter_data.opmode = NL80211_IFTYPE_UNSPECIFIED;
  486. if (vif)
  487. ath_vif_iter(&iter_data, vif->addr, vif);
  488. /* Get list of all active MAC addresses */
  489. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
  490. &iter_data);
  491. memcpy(sc->bssidmask, iter_data.mask, ETH_ALEN);
  492. sc->opmode = iter_data.opmode;
  493. if (sc->opmode == NL80211_IFTYPE_UNSPECIFIED)
  494. /* Nothing active, default to station mode */
  495. sc->opmode = NL80211_IFTYPE_STATION;
  496. ath5k_hw_set_opmode(sc->ah, sc->opmode);
  497. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "mode setup opmode %d (%s)\n",
  498. sc->opmode, ath_opmode_to_string(sc->opmode));
  499. if (iter_data.need_set_hw_addr && iter_data.found_active)
  500. ath5k_hw_set_lladdr(sc->ah, iter_data.active_mac);
  501. if (ath5k_hw_hasbssidmask(sc->ah))
  502. ath5k_hw_set_bssid_mask(sc->ah, sc->bssidmask);
  503. }
  504. static void
  505. ath5k_mode_setup(struct ath5k_softc *sc, struct ieee80211_vif *vif)
  506. {
  507. struct ath5k_hw *ah = sc->ah;
  508. u32 rfilt;
  509. /* configure rx filter */
  510. rfilt = sc->filter_flags;
  511. ath5k_hw_set_rx_filter(ah, rfilt);
  512. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "RX filter 0x%x\n", rfilt);
  513. ath5k_update_bssid_mask_and_opmode(sc, vif);
  514. }
  515. static inline int
  516. ath5k_hw_to_driver_rix(struct ath5k_softc *sc, int hw_rix)
  517. {
  518. int rix;
  519. /* return base rate on errors */
  520. if (WARN(hw_rix < 0 || hw_rix >= AR5K_MAX_RATES,
  521. "hw_rix out of bounds: %x\n", hw_rix))
  522. return 0;
  523. rix = sc->rate_idx[sc->curband->band][hw_rix];
  524. if (WARN(rix < 0, "invalid hw_rix: %x\n", hw_rix))
  525. rix = 0;
  526. return rix;
  527. }
  528. /***************\
  529. * Buffers setup *
  530. \***************/
  531. static
  532. struct sk_buff *ath5k_rx_skb_alloc(struct ath5k_softc *sc, dma_addr_t *skb_addr)
  533. {
  534. struct ath_common *common = ath5k_hw_common(sc->ah);
  535. struct sk_buff *skb;
  536. /*
  537. * Allocate buffer with headroom_needed space for the
  538. * fake physical layer header at the start.
  539. */
  540. skb = ath_rxbuf_alloc(common,
  541. common->rx_bufsize,
  542. GFP_ATOMIC);
  543. if (!skb) {
  544. ATH5K_ERR(sc, "can't alloc skbuff of size %u\n",
  545. common->rx_bufsize);
  546. return NULL;
  547. }
  548. *skb_addr = dma_map_single(sc->dev,
  549. skb->data, common->rx_bufsize,
  550. DMA_FROM_DEVICE);
  551. if (unlikely(dma_mapping_error(sc->dev, *skb_addr))) {
  552. ATH5K_ERR(sc, "%s: DMA mapping failed\n", __func__);
  553. dev_kfree_skb(skb);
  554. return NULL;
  555. }
  556. return skb;
  557. }
  558. static int
  559. ath5k_rxbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  560. {
  561. struct ath5k_hw *ah = sc->ah;
  562. struct sk_buff *skb = bf->skb;
  563. struct ath5k_desc *ds;
  564. int ret;
  565. if (!skb) {
  566. skb = ath5k_rx_skb_alloc(sc, &bf->skbaddr);
  567. if (!skb)
  568. return -ENOMEM;
  569. bf->skb = skb;
  570. }
  571. /*
  572. * Setup descriptors. For receive we always terminate
  573. * the descriptor list with a self-linked entry so we'll
  574. * not get overrun under high load (as can happen with a
  575. * 5212 when ANI processing enables PHY error frames).
  576. *
  577. * To ensure the last descriptor is self-linked we create
  578. * each descriptor as self-linked and add it to the end. As
  579. * each additional descriptor is added the previous self-linked
  580. * entry is "fixed" naturally. This should be safe even
  581. * if DMA is happening. When processing RX interrupts we
  582. * never remove/process the last, self-linked, entry on the
  583. * descriptor list. This ensures the hardware always has
  584. * someplace to write a new frame.
  585. */
  586. ds = bf->desc;
  587. ds->ds_link = bf->daddr; /* link to self */
  588. ds->ds_data = bf->skbaddr;
  589. ret = ath5k_hw_setup_rx_desc(ah, ds, ah->common.rx_bufsize, 0);
  590. if (ret) {
  591. ATH5K_ERR(sc, "%s: could not setup RX desc\n", __func__);
  592. return ret;
  593. }
  594. if (sc->rxlink != NULL)
  595. *sc->rxlink = bf->daddr;
  596. sc->rxlink = &ds->ds_link;
  597. return 0;
  598. }
  599. static enum ath5k_pkt_type get_hw_packet_type(struct sk_buff *skb)
  600. {
  601. struct ieee80211_hdr *hdr;
  602. enum ath5k_pkt_type htype;
  603. __le16 fc;
  604. hdr = (struct ieee80211_hdr *)skb->data;
  605. fc = hdr->frame_control;
  606. if (ieee80211_is_beacon(fc))
  607. htype = AR5K_PKT_TYPE_BEACON;
  608. else if (ieee80211_is_probe_resp(fc))
  609. htype = AR5K_PKT_TYPE_PROBE_RESP;
  610. else if (ieee80211_is_atim(fc))
  611. htype = AR5K_PKT_TYPE_ATIM;
  612. else if (ieee80211_is_pspoll(fc))
  613. htype = AR5K_PKT_TYPE_PSPOLL;
  614. else
  615. htype = AR5K_PKT_TYPE_NORMAL;
  616. return htype;
  617. }
  618. static int
  619. ath5k_txbuf_setup(struct ath5k_softc *sc, struct ath5k_buf *bf,
  620. struct ath5k_txq *txq, int padsize)
  621. {
  622. struct ath5k_hw *ah = sc->ah;
  623. struct ath5k_desc *ds = bf->desc;
  624. struct sk_buff *skb = bf->skb;
  625. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  626. unsigned int pktlen, flags, keyidx = AR5K_TXKEYIX_INVALID;
  627. struct ieee80211_rate *rate;
  628. unsigned int mrr_rate[3], mrr_tries[3];
  629. int i, ret;
  630. u16 hw_rate;
  631. u16 cts_rate = 0;
  632. u16 duration = 0;
  633. u8 rc_flags;
  634. flags = AR5K_TXDESC_INTREQ | AR5K_TXDESC_CLRDMASK;
  635. /* XXX endianness */
  636. bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
  637. DMA_TO_DEVICE);
  638. rate = ieee80211_get_tx_rate(sc->hw, info);
  639. if (!rate) {
  640. ret = -EINVAL;
  641. goto err_unmap;
  642. }
  643. if (info->flags & IEEE80211_TX_CTL_NO_ACK)
  644. flags |= AR5K_TXDESC_NOACK;
  645. rc_flags = info->control.rates[0].flags;
  646. hw_rate = (rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE) ?
  647. rate->hw_value_short : rate->hw_value;
  648. pktlen = skb->len;
  649. /* FIXME: If we are in g mode and rate is a CCK rate
  650. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  651. * from tx power (value is in dB units already) */
  652. if (info->control.hw_key) {
  653. keyidx = info->control.hw_key->hw_key_idx;
  654. pktlen += info->control.hw_key->icv_len;
  655. }
  656. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS) {
  657. flags |= AR5K_TXDESC_RTSENA;
  658. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  659. duration = le16_to_cpu(ieee80211_rts_duration(sc->hw,
  660. info->control.vif, pktlen, info));
  661. }
  662. if (rc_flags & IEEE80211_TX_RC_USE_CTS_PROTECT) {
  663. flags |= AR5K_TXDESC_CTSENA;
  664. cts_rate = ieee80211_get_rts_cts_rate(sc->hw, info)->hw_value;
  665. duration = le16_to_cpu(ieee80211_ctstoself_duration(sc->hw,
  666. info->control.vif, pktlen, info));
  667. }
  668. ret = ah->ah_setup_tx_desc(ah, ds, pktlen,
  669. ieee80211_get_hdrlen_from_skb(skb), padsize,
  670. get_hw_packet_type(skb),
  671. (sc->power_level * 2),
  672. hw_rate,
  673. info->control.rates[0].count, keyidx, ah->ah_tx_ant, flags,
  674. cts_rate, duration);
  675. if (ret)
  676. goto err_unmap;
  677. memset(mrr_rate, 0, sizeof(mrr_rate));
  678. memset(mrr_tries, 0, sizeof(mrr_tries));
  679. for (i = 0; i < 3; i++) {
  680. rate = ieee80211_get_alt_retry_rate(sc->hw, info, i);
  681. if (!rate)
  682. break;
  683. mrr_rate[i] = rate->hw_value;
  684. mrr_tries[i] = info->control.rates[i + 1].count;
  685. }
  686. ath5k_hw_setup_mrr_tx_desc(ah, ds,
  687. mrr_rate[0], mrr_tries[0],
  688. mrr_rate[1], mrr_tries[1],
  689. mrr_rate[2], mrr_tries[2]);
  690. ds->ds_link = 0;
  691. ds->ds_data = bf->skbaddr;
  692. spin_lock_bh(&txq->lock);
  693. list_add_tail(&bf->list, &txq->q);
  694. txq->txq_len++;
  695. if (txq->link == NULL) /* is this first packet? */
  696. ath5k_hw_set_txdp(ah, txq->qnum, bf->daddr);
  697. else /* no, so only link it */
  698. *txq->link = bf->daddr;
  699. txq->link = &ds->ds_link;
  700. ath5k_hw_start_tx_dma(ah, txq->qnum);
  701. mmiowb();
  702. spin_unlock_bh(&txq->lock);
  703. return 0;
  704. err_unmap:
  705. dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  706. return ret;
  707. }
  708. /*******************\
  709. * Descriptors setup *
  710. \*******************/
  711. static int
  712. ath5k_desc_alloc(struct ath5k_softc *sc)
  713. {
  714. struct ath5k_desc *ds;
  715. struct ath5k_buf *bf;
  716. dma_addr_t da;
  717. unsigned int i;
  718. int ret;
  719. /* allocate descriptors */
  720. sc->desc_len = sizeof(struct ath5k_desc) *
  721. (ATH_TXBUF + ATH_RXBUF + ATH_BCBUF + 1);
  722. sc->desc = dma_alloc_coherent(sc->dev, sc->desc_len,
  723. &sc->desc_daddr, GFP_KERNEL);
  724. if (sc->desc == NULL) {
  725. ATH5K_ERR(sc, "can't allocate descriptors\n");
  726. ret = -ENOMEM;
  727. goto err;
  728. }
  729. ds = sc->desc;
  730. da = sc->desc_daddr;
  731. ATH5K_DBG(sc, ATH5K_DEBUG_ANY, "DMA map: %p (%zu) -> %llx\n",
  732. ds, sc->desc_len, (unsigned long long)sc->desc_daddr);
  733. bf = kcalloc(1 + ATH_TXBUF + ATH_RXBUF + ATH_BCBUF,
  734. sizeof(struct ath5k_buf), GFP_KERNEL);
  735. if (bf == NULL) {
  736. ATH5K_ERR(sc, "can't allocate bufptr\n");
  737. ret = -ENOMEM;
  738. goto err_free;
  739. }
  740. sc->bufptr = bf;
  741. INIT_LIST_HEAD(&sc->rxbuf);
  742. for (i = 0; i < ATH_RXBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  743. bf->desc = ds;
  744. bf->daddr = da;
  745. list_add_tail(&bf->list, &sc->rxbuf);
  746. }
  747. INIT_LIST_HEAD(&sc->txbuf);
  748. sc->txbuf_len = ATH_TXBUF;
  749. for (i = 0; i < ATH_TXBUF; i++, bf++, ds++,
  750. da += sizeof(*ds)) {
  751. bf->desc = ds;
  752. bf->daddr = da;
  753. list_add_tail(&bf->list, &sc->txbuf);
  754. }
  755. /* beacon buffers */
  756. INIT_LIST_HEAD(&sc->bcbuf);
  757. for (i = 0; i < ATH_BCBUF; i++, bf++, ds++, da += sizeof(*ds)) {
  758. bf->desc = ds;
  759. bf->daddr = da;
  760. list_add_tail(&bf->list, &sc->bcbuf);
  761. }
  762. return 0;
  763. err_free:
  764. dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
  765. err:
  766. sc->desc = NULL;
  767. return ret;
  768. }
  769. static void
  770. ath5k_desc_free(struct ath5k_softc *sc)
  771. {
  772. struct ath5k_buf *bf;
  773. list_for_each_entry(bf, &sc->txbuf, list)
  774. ath5k_txbuf_free_skb(sc, bf);
  775. list_for_each_entry(bf, &sc->rxbuf, list)
  776. ath5k_rxbuf_free_skb(sc, bf);
  777. list_for_each_entry(bf, &sc->bcbuf, list)
  778. ath5k_txbuf_free_skb(sc, bf);
  779. /* Free memory associated with all descriptors */
  780. dma_free_coherent(sc->dev, sc->desc_len, sc->desc, sc->desc_daddr);
  781. sc->desc = NULL;
  782. sc->desc_daddr = 0;
  783. kfree(sc->bufptr);
  784. sc->bufptr = NULL;
  785. }
  786. /**************\
  787. * Queues setup *
  788. \**************/
  789. static struct ath5k_txq *
  790. ath5k_txq_setup(struct ath5k_softc *sc,
  791. int qtype, int subtype)
  792. {
  793. struct ath5k_hw *ah = sc->ah;
  794. struct ath5k_txq *txq;
  795. struct ath5k_txq_info qi = {
  796. .tqi_subtype = subtype,
  797. /* XXX: default values not correct for B and XR channels,
  798. * but who cares? */
  799. .tqi_aifs = AR5K_TUNE_AIFS,
  800. .tqi_cw_min = AR5K_TUNE_CWMIN,
  801. .tqi_cw_max = AR5K_TUNE_CWMAX
  802. };
  803. int qnum;
  804. /*
  805. * Enable interrupts only for EOL and DESC conditions.
  806. * We mark tx descriptors to receive a DESC interrupt
  807. * when a tx queue gets deep; otherwise we wait for the
  808. * EOL to reap descriptors. Note that this is done to
  809. * reduce interrupt load and this only defers reaping
  810. * descriptors, never transmitting frames. Aside from
  811. * reducing interrupts this also permits more concurrency.
  812. * The only potential downside is if the tx queue backs
  813. * up in which case the top half of the kernel may backup
  814. * due to a lack of tx descriptors.
  815. */
  816. qi.tqi_flags = AR5K_TXQ_FLAG_TXEOLINT_ENABLE |
  817. AR5K_TXQ_FLAG_TXDESCINT_ENABLE;
  818. qnum = ath5k_hw_setup_tx_queue(ah, qtype, &qi);
  819. if (qnum < 0) {
  820. /*
  821. * NB: don't print a message, this happens
  822. * normally on parts with too few tx queues
  823. */
  824. return ERR_PTR(qnum);
  825. }
  826. if (qnum >= ARRAY_SIZE(sc->txqs)) {
  827. ATH5K_ERR(sc, "hw qnum %u out of range, max %tu!\n",
  828. qnum, ARRAY_SIZE(sc->txqs));
  829. ath5k_hw_release_tx_queue(ah, qnum);
  830. return ERR_PTR(-EINVAL);
  831. }
  832. txq = &sc->txqs[qnum];
  833. if (!txq->setup) {
  834. txq->qnum = qnum;
  835. txq->link = NULL;
  836. INIT_LIST_HEAD(&txq->q);
  837. spin_lock_init(&txq->lock);
  838. txq->setup = true;
  839. txq->txq_len = 0;
  840. txq->txq_poll_mark = false;
  841. txq->txq_stuck = 0;
  842. }
  843. return &sc->txqs[qnum];
  844. }
  845. static int
  846. ath5k_beaconq_setup(struct ath5k_hw *ah)
  847. {
  848. struct ath5k_txq_info qi = {
  849. /* XXX: default values not correct for B and XR channels,
  850. * but who cares? */
  851. .tqi_aifs = AR5K_TUNE_AIFS,
  852. .tqi_cw_min = AR5K_TUNE_CWMIN,
  853. .tqi_cw_max = AR5K_TUNE_CWMAX,
  854. /* NB: for dynamic turbo, don't enable any other interrupts */
  855. .tqi_flags = AR5K_TXQ_FLAG_TXDESCINT_ENABLE
  856. };
  857. return ath5k_hw_setup_tx_queue(ah, AR5K_TX_QUEUE_BEACON, &qi);
  858. }
  859. static int
  860. ath5k_beaconq_config(struct ath5k_softc *sc)
  861. {
  862. struct ath5k_hw *ah = sc->ah;
  863. struct ath5k_txq_info qi;
  864. int ret;
  865. ret = ath5k_hw_get_tx_queueprops(ah, sc->bhalq, &qi);
  866. if (ret)
  867. goto err;
  868. if (sc->opmode == NL80211_IFTYPE_AP ||
  869. sc->opmode == NL80211_IFTYPE_MESH_POINT) {
  870. /*
  871. * Always burst out beacon and CAB traffic
  872. * (aifs = cwmin = cwmax = 0)
  873. */
  874. qi.tqi_aifs = 0;
  875. qi.tqi_cw_min = 0;
  876. qi.tqi_cw_max = 0;
  877. } else if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  878. /*
  879. * Adhoc mode; backoff between 0 and (2 * cw_min).
  880. */
  881. qi.tqi_aifs = 0;
  882. qi.tqi_cw_min = 0;
  883. qi.tqi_cw_max = 2 * AR5K_TUNE_CWMIN;
  884. }
  885. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  886. "beacon queueprops tqi_aifs:%d tqi_cw_min:%d tqi_cw_max:%d\n",
  887. qi.tqi_aifs, qi.tqi_cw_min, qi.tqi_cw_max);
  888. ret = ath5k_hw_set_tx_queueprops(ah, sc->bhalq, &qi);
  889. if (ret) {
  890. ATH5K_ERR(sc, "%s: unable to update parameters for beacon "
  891. "hardware queue!\n", __func__);
  892. goto err;
  893. }
  894. ret = ath5k_hw_reset_tx_queue(ah, sc->bhalq); /* push to h/w */
  895. if (ret)
  896. goto err;
  897. /* reconfigure cabq with ready time to 80% of beacon_interval */
  898. ret = ath5k_hw_get_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  899. if (ret)
  900. goto err;
  901. qi.tqi_ready_time = (sc->bintval * 80) / 100;
  902. ret = ath5k_hw_set_tx_queueprops(ah, AR5K_TX_QUEUE_ID_CAB, &qi);
  903. if (ret)
  904. goto err;
  905. ret = ath5k_hw_reset_tx_queue(ah, AR5K_TX_QUEUE_ID_CAB);
  906. err:
  907. return ret;
  908. }
  909. /**
  910. * ath5k_drain_tx_buffs - Empty tx buffers
  911. *
  912. * @sc The &struct ath5k_softc
  913. *
  914. * Empty tx buffers from all queues in preparation
  915. * of a reset or during shutdown.
  916. *
  917. * NB: this assumes output has been stopped and
  918. * we do not need to block ath5k_tx_tasklet
  919. */
  920. static void
  921. ath5k_drain_tx_buffs(struct ath5k_softc *sc)
  922. {
  923. struct ath5k_txq *txq;
  924. struct ath5k_buf *bf, *bf0;
  925. int i;
  926. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
  927. if (sc->txqs[i].setup) {
  928. txq = &sc->txqs[i];
  929. spin_lock_bh(&txq->lock);
  930. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  931. ath5k_debug_printtxbuf(sc, bf);
  932. ath5k_txbuf_free_skb(sc, bf);
  933. spin_lock_bh(&sc->txbuflock);
  934. list_move_tail(&bf->list, &sc->txbuf);
  935. sc->txbuf_len++;
  936. txq->txq_len--;
  937. spin_unlock_bh(&sc->txbuflock);
  938. }
  939. txq->link = NULL;
  940. txq->txq_poll_mark = false;
  941. spin_unlock_bh(&txq->lock);
  942. }
  943. }
  944. }
  945. static void
  946. ath5k_txq_release(struct ath5k_softc *sc)
  947. {
  948. struct ath5k_txq *txq = sc->txqs;
  949. unsigned int i;
  950. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++, txq++)
  951. if (txq->setup) {
  952. ath5k_hw_release_tx_queue(sc->ah, txq->qnum);
  953. txq->setup = false;
  954. }
  955. }
  956. /*************\
  957. * RX Handling *
  958. \*************/
  959. /*
  960. * Enable the receive h/w following a reset.
  961. */
  962. static int
  963. ath5k_rx_start(struct ath5k_softc *sc)
  964. {
  965. struct ath5k_hw *ah = sc->ah;
  966. struct ath_common *common = ath5k_hw_common(ah);
  967. struct ath5k_buf *bf;
  968. int ret;
  969. common->rx_bufsize = roundup(IEEE80211_MAX_FRAME_LEN, common->cachelsz);
  970. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "cachelsz %u rx_bufsize %u\n",
  971. common->cachelsz, common->rx_bufsize);
  972. spin_lock_bh(&sc->rxbuflock);
  973. sc->rxlink = NULL;
  974. list_for_each_entry(bf, &sc->rxbuf, list) {
  975. ret = ath5k_rxbuf_setup(sc, bf);
  976. if (ret != 0) {
  977. spin_unlock_bh(&sc->rxbuflock);
  978. goto err;
  979. }
  980. }
  981. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  982. ath5k_hw_set_rxdp(ah, bf->daddr);
  983. spin_unlock_bh(&sc->rxbuflock);
  984. ath5k_hw_start_rx_dma(ah); /* enable recv descriptors */
  985. ath5k_mode_setup(sc, NULL); /* set filters, etc. */
  986. ath5k_hw_start_rx_pcu(ah); /* re-enable PCU/DMA engine */
  987. return 0;
  988. err:
  989. return ret;
  990. }
  991. /*
  992. * Disable the receive logic on PCU (DRU)
  993. * In preparation for a shutdown.
  994. *
  995. * Note: Doesn't stop rx DMA, ath5k_hw_dma_stop
  996. * does.
  997. */
  998. static void
  999. ath5k_rx_stop(struct ath5k_softc *sc)
  1000. {
  1001. struct ath5k_hw *ah = sc->ah;
  1002. ath5k_hw_set_rx_filter(ah, 0); /* clear recv filter */
  1003. ath5k_hw_stop_rx_pcu(ah); /* disable PCU */
  1004. ath5k_debug_printrxbuffs(sc, ah);
  1005. }
  1006. static unsigned int
  1007. ath5k_rx_decrypted(struct ath5k_softc *sc, struct sk_buff *skb,
  1008. struct ath5k_rx_status *rs)
  1009. {
  1010. struct ath5k_hw *ah = sc->ah;
  1011. struct ath_common *common = ath5k_hw_common(ah);
  1012. struct ieee80211_hdr *hdr = (void *)skb->data;
  1013. unsigned int keyix, hlen;
  1014. if (!(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1015. rs->rs_keyix != AR5K_RXKEYIX_INVALID)
  1016. return RX_FLAG_DECRYPTED;
  1017. /* Apparently when a default key is used to decrypt the packet
  1018. the hw does not set the index used to decrypt. In such cases
  1019. get the index from the packet. */
  1020. hlen = ieee80211_hdrlen(hdr->frame_control);
  1021. if (ieee80211_has_protected(hdr->frame_control) &&
  1022. !(rs->rs_status & AR5K_RXERR_DECRYPT) &&
  1023. skb->len >= hlen + 4) {
  1024. keyix = skb->data[hlen + 3] >> 6;
  1025. if (test_bit(keyix, common->keymap))
  1026. return RX_FLAG_DECRYPTED;
  1027. }
  1028. return 0;
  1029. }
  1030. static void
  1031. ath5k_check_ibss_tsf(struct ath5k_softc *sc, struct sk_buff *skb,
  1032. struct ieee80211_rx_status *rxs)
  1033. {
  1034. struct ath_common *common = ath5k_hw_common(sc->ah);
  1035. u64 tsf, bc_tstamp;
  1036. u32 hw_tu;
  1037. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1038. if (ieee80211_is_beacon(mgmt->frame_control) &&
  1039. le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS &&
  1040. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) == 0) {
  1041. /*
  1042. * Received an IBSS beacon with the same BSSID. Hardware *must*
  1043. * have updated the local TSF. We have to work around various
  1044. * hardware bugs, though...
  1045. */
  1046. tsf = ath5k_hw_get_tsf64(sc->ah);
  1047. bc_tstamp = le64_to_cpu(mgmt->u.beacon.timestamp);
  1048. hw_tu = TSF_TO_TU(tsf);
  1049. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1050. "beacon %llx mactime %llx (diff %lld) tsf now %llx\n",
  1051. (unsigned long long)bc_tstamp,
  1052. (unsigned long long)rxs->mactime,
  1053. (unsigned long long)(rxs->mactime - bc_tstamp),
  1054. (unsigned long long)tsf);
  1055. /*
  1056. * Sometimes the HW will give us a wrong tstamp in the rx
  1057. * status, causing the timestamp extension to go wrong.
  1058. * (This seems to happen especially with beacon frames bigger
  1059. * than 78 byte (incl. FCS))
  1060. * But we know that the receive timestamp must be later than the
  1061. * timestamp of the beacon since HW must have synced to that.
  1062. *
  1063. * NOTE: here we assume mactime to be after the frame was
  1064. * received, not like mac80211 which defines it at the start.
  1065. */
  1066. if (bc_tstamp > rxs->mactime) {
  1067. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1068. "fixing mactime from %llx to %llx\n",
  1069. (unsigned long long)rxs->mactime,
  1070. (unsigned long long)tsf);
  1071. rxs->mactime = tsf;
  1072. }
  1073. /*
  1074. * Local TSF might have moved higher than our beacon timers,
  1075. * in that case we have to update them to continue sending
  1076. * beacons. This also takes care of synchronizing beacon sending
  1077. * times with other stations.
  1078. */
  1079. if (hw_tu >= sc->nexttbtt)
  1080. ath5k_beacon_update_timers(sc, bc_tstamp);
  1081. /* Check if the beacon timers are still correct, because a TSF
  1082. * update might have created a window between them - for a
  1083. * longer description see the comment of this function: */
  1084. if (!ath5k_hw_check_beacon_timers(sc->ah, sc->bintval)) {
  1085. ath5k_beacon_update_timers(sc, bc_tstamp);
  1086. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1087. "fixed beacon timers after beacon receive\n");
  1088. }
  1089. }
  1090. }
  1091. static void
  1092. ath5k_update_beacon_rssi(struct ath5k_softc *sc, struct sk_buff *skb, int rssi)
  1093. {
  1094. struct ieee80211_mgmt *mgmt = (struct ieee80211_mgmt *)skb->data;
  1095. struct ath5k_hw *ah = sc->ah;
  1096. struct ath_common *common = ath5k_hw_common(ah);
  1097. /* only beacons from our BSSID */
  1098. if (!ieee80211_is_beacon(mgmt->frame_control) ||
  1099. memcmp(mgmt->bssid, common->curbssid, ETH_ALEN) != 0)
  1100. return;
  1101. ewma_add(&ah->ah_beacon_rssi_avg, rssi);
  1102. /* in IBSS mode we should keep RSSI statistics per neighbour */
  1103. /* le16_to_cpu(mgmt->u.beacon.capab_info) & WLAN_CAPABILITY_IBSS */
  1104. }
  1105. /*
  1106. * Compute padding position. skb must contain an IEEE 802.11 frame
  1107. */
  1108. static int ath5k_common_padpos(struct sk_buff *skb)
  1109. {
  1110. struct ieee80211_hdr * hdr = (struct ieee80211_hdr *)skb->data;
  1111. __le16 frame_control = hdr->frame_control;
  1112. int padpos = 24;
  1113. if (ieee80211_has_a4(frame_control)) {
  1114. padpos += ETH_ALEN;
  1115. }
  1116. if (ieee80211_is_data_qos(frame_control)) {
  1117. padpos += IEEE80211_QOS_CTL_LEN;
  1118. }
  1119. return padpos;
  1120. }
  1121. /*
  1122. * This function expects an 802.11 frame and returns the number of
  1123. * bytes added, or -1 if we don't have enough header room.
  1124. */
  1125. static int ath5k_add_padding(struct sk_buff *skb)
  1126. {
  1127. int padpos = ath5k_common_padpos(skb);
  1128. int padsize = padpos & 3;
  1129. if (padsize && skb->len>padpos) {
  1130. if (skb_headroom(skb) < padsize)
  1131. return -1;
  1132. skb_push(skb, padsize);
  1133. memmove(skb->data, skb->data+padsize, padpos);
  1134. return padsize;
  1135. }
  1136. return 0;
  1137. }
  1138. /*
  1139. * The MAC header is padded to have 32-bit boundary if the
  1140. * packet payload is non-zero. The general calculation for
  1141. * padsize would take into account odd header lengths:
  1142. * padsize = 4 - (hdrlen & 3); however, since only
  1143. * even-length headers are used, padding can only be 0 or 2
  1144. * bytes and we can optimize this a bit. We must not try to
  1145. * remove padding from short control frames that do not have a
  1146. * payload.
  1147. *
  1148. * This function expects an 802.11 frame and returns the number of
  1149. * bytes removed.
  1150. */
  1151. static int ath5k_remove_padding(struct sk_buff *skb)
  1152. {
  1153. int padpos = ath5k_common_padpos(skb);
  1154. int padsize = padpos & 3;
  1155. if (padsize && skb->len>=padpos+padsize) {
  1156. memmove(skb->data + padsize, skb->data, padpos);
  1157. skb_pull(skb, padsize);
  1158. return padsize;
  1159. }
  1160. return 0;
  1161. }
  1162. static void
  1163. ath5k_receive_frame(struct ath5k_softc *sc, struct sk_buff *skb,
  1164. struct ath5k_rx_status *rs)
  1165. {
  1166. struct ieee80211_rx_status *rxs;
  1167. ath5k_remove_padding(skb);
  1168. rxs = IEEE80211_SKB_RXCB(skb);
  1169. rxs->flag = 0;
  1170. if (unlikely(rs->rs_status & AR5K_RXERR_MIC))
  1171. rxs->flag |= RX_FLAG_MMIC_ERROR;
  1172. /*
  1173. * always extend the mac timestamp, since this information is
  1174. * also needed for proper IBSS merging.
  1175. *
  1176. * XXX: it might be too late to do it here, since rs_tstamp is
  1177. * 15bit only. that means TSF extension has to be done within
  1178. * 32768usec (about 32ms). it might be necessary to move this to
  1179. * the interrupt handler, like it is done in madwifi.
  1180. *
  1181. * Unfortunately we don't know when the hardware takes the rx
  1182. * timestamp (beginning of phy frame, data frame, end of rx?).
  1183. * The only thing we know is that it is hardware specific...
  1184. * On AR5213 it seems the rx timestamp is at the end of the
  1185. * frame, but i'm not sure.
  1186. *
  1187. * NOTE: mac80211 defines mactime at the beginning of the first
  1188. * data symbol. Since we don't have any time references it's
  1189. * impossible to comply to that. This affects IBSS merge only
  1190. * right now, so it's not too bad...
  1191. */
  1192. rxs->mactime = ath5k_extend_tsf(sc->ah, rs->rs_tstamp);
  1193. rxs->flag |= RX_FLAG_TSFT;
  1194. rxs->freq = sc->curchan->center_freq;
  1195. rxs->band = sc->curband->band;
  1196. rxs->signal = sc->ah->ah_noise_floor + rs->rs_rssi;
  1197. rxs->antenna = rs->rs_antenna;
  1198. if (rs->rs_antenna > 0 && rs->rs_antenna < 5)
  1199. sc->stats.antenna_rx[rs->rs_antenna]++;
  1200. else
  1201. sc->stats.antenna_rx[0]++; /* invalid */
  1202. rxs->rate_idx = ath5k_hw_to_driver_rix(sc, rs->rs_rate);
  1203. rxs->flag |= ath5k_rx_decrypted(sc, skb, rs);
  1204. if (rxs->rate_idx >= 0 && rs->rs_rate ==
  1205. sc->curband->bitrates[rxs->rate_idx].hw_value_short)
  1206. rxs->flag |= RX_FLAG_SHORTPRE;
  1207. ath5k_debug_dump_skb(sc, skb, "RX ", 0);
  1208. ath5k_update_beacon_rssi(sc, skb, rs->rs_rssi);
  1209. /* check beacons in IBSS mode */
  1210. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  1211. ath5k_check_ibss_tsf(sc, skb, rxs);
  1212. ieee80211_rx(sc->hw, skb);
  1213. }
  1214. /** ath5k_frame_receive_ok() - Do we want to receive this frame or not?
  1215. *
  1216. * Check if we want to further process this frame or not. Also update
  1217. * statistics. Return true if we want this frame, false if not.
  1218. */
  1219. static bool
  1220. ath5k_receive_frame_ok(struct ath5k_softc *sc, struct ath5k_rx_status *rs)
  1221. {
  1222. sc->stats.rx_all_count++;
  1223. sc->stats.rx_bytes_count += rs->rs_datalen;
  1224. if (unlikely(rs->rs_status)) {
  1225. if (rs->rs_status & AR5K_RXERR_CRC)
  1226. sc->stats.rxerr_crc++;
  1227. if (rs->rs_status & AR5K_RXERR_FIFO)
  1228. sc->stats.rxerr_fifo++;
  1229. if (rs->rs_status & AR5K_RXERR_PHY) {
  1230. sc->stats.rxerr_phy++;
  1231. if (rs->rs_phyerr > 0 && rs->rs_phyerr < 32)
  1232. sc->stats.rxerr_phy_code[rs->rs_phyerr]++;
  1233. return false;
  1234. }
  1235. if (rs->rs_status & AR5K_RXERR_DECRYPT) {
  1236. /*
  1237. * Decrypt error. If the error occurred
  1238. * because there was no hardware key, then
  1239. * let the frame through so the upper layers
  1240. * can process it. This is necessary for 5210
  1241. * parts which have no way to setup a ``clear''
  1242. * key cache entry.
  1243. *
  1244. * XXX do key cache faulting
  1245. */
  1246. sc->stats.rxerr_decrypt++;
  1247. if (rs->rs_keyix == AR5K_RXKEYIX_INVALID &&
  1248. !(rs->rs_status & AR5K_RXERR_CRC))
  1249. return true;
  1250. }
  1251. if (rs->rs_status & AR5K_RXERR_MIC) {
  1252. sc->stats.rxerr_mic++;
  1253. return true;
  1254. }
  1255. /* reject any frames with non-crypto errors */
  1256. if (rs->rs_status & ~(AR5K_RXERR_DECRYPT))
  1257. return false;
  1258. }
  1259. if (unlikely(rs->rs_more)) {
  1260. sc->stats.rxerr_jumbo++;
  1261. return false;
  1262. }
  1263. return true;
  1264. }
  1265. static void
  1266. ath5k_tasklet_rx(unsigned long data)
  1267. {
  1268. struct ath5k_rx_status rs = {};
  1269. struct sk_buff *skb, *next_skb;
  1270. dma_addr_t next_skb_addr;
  1271. struct ath5k_softc *sc = (void *)data;
  1272. struct ath5k_hw *ah = sc->ah;
  1273. struct ath_common *common = ath5k_hw_common(ah);
  1274. struct ath5k_buf *bf;
  1275. struct ath5k_desc *ds;
  1276. int ret;
  1277. spin_lock(&sc->rxbuflock);
  1278. if (list_empty(&sc->rxbuf)) {
  1279. ATH5K_WARN(sc, "empty rx buf pool\n");
  1280. goto unlock;
  1281. }
  1282. do {
  1283. bf = list_first_entry(&sc->rxbuf, struct ath5k_buf, list);
  1284. BUG_ON(bf->skb == NULL);
  1285. skb = bf->skb;
  1286. ds = bf->desc;
  1287. /* bail if HW is still using self-linked descriptor */
  1288. if (ath5k_hw_get_rxdp(sc->ah) == bf->daddr)
  1289. break;
  1290. ret = sc->ah->ah_proc_rx_desc(sc->ah, ds, &rs);
  1291. if (unlikely(ret == -EINPROGRESS))
  1292. break;
  1293. else if (unlikely(ret)) {
  1294. ATH5K_ERR(sc, "error in processing rx descriptor\n");
  1295. sc->stats.rxerr_proc++;
  1296. break;
  1297. }
  1298. if (ath5k_receive_frame_ok(sc, &rs)) {
  1299. next_skb = ath5k_rx_skb_alloc(sc, &next_skb_addr);
  1300. /*
  1301. * If we can't replace bf->skb with a new skb under
  1302. * memory pressure, just skip this packet
  1303. */
  1304. if (!next_skb)
  1305. goto next;
  1306. dma_unmap_single(sc->dev, bf->skbaddr,
  1307. common->rx_bufsize,
  1308. DMA_FROM_DEVICE);
  1309. skb_put(skb, rs.rs_datalen);
  1310. ath5k_receive_frame(sc, skb, &rs);
  1311. bf->skb = next_skb;
  1312. bf->skbaddr = next_skb_addr;
  1313. }
  1314. next:
  1315. list_move_tail(&bf->list, &sc->rxbuf);
  1316. } while (ath5k_rxbuf_setup(sc, bf) == 0);
  1317. unlock:
  1318. spin_unlock(&sc->rxbuflock);
  1319. }
  1320. /*************\
  1321. * TX Handling *
  1322. \*************/
  1323. static int ath5k_tx_queue(struct ieee80211_hw *hw, struct sk_buff *skb,
  1324. struct ath5k_txq *txq)
  1325. {
  1326. struct ath5k_softc *sc = hw->priv;
  1327. struct ath5k_buf *bf;
  1328. unsigned long flags;
  1329. int padsize;
  1330. ath5k_debug_dump_skb(sc, skb, "TX ", 1);
  1331. /*
  1332. * The hardware expects the header padded to 4 byte boundaries.
  1333. * If this is not the case, we add the padding after the header.
  1334. */
  1335. padsize = ath5k_add_padding(skb);
  1336. if (padsize < 0) {
  1337. ATH5K_ERR(sc, "tx hdrlen not %%4: not enough"
  1338. " headroom to pad");
  1339. goto drop_packet;
  1340. }
  1341. if (txq->txq_len >= ATH5K_TXQ_LEN_MAX)
  1342. ieee80211_stop_queue(hw, txq->qnum);
  1343. spin_lock_irqsave(&sc->txbuflock, flags);
  1344. if (list_empty(&sc->txbuf)) {
  1345. ATH5K_ERR(sc, "no further txbuf available, dropping packet\n");
  1346. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1347. ieee80211_stop_queues(hw);
  1348. goto drop_packet;
  1349. }
  1350. bf = list_first_entry(&sc->txbuf, struct ath5k_buf, list);
  1351. list_del(&bf->list);
  1352. sc->txbuf_len--;
  1353. if (list_empty(&sc->txbuf))
  1354. ieee80211_stop_queues(hw);
  1355. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1356. bf->skb = skb;
  1357. if (ath5k_txbuf_setup(sc, bf, txq, padsize)) {
  1358. bf->skb = NULL;
  1359. spin_lock_irqsave(&sc->txbuflock, flags);
  1360. list_add_tail(&bf->list, &sc->txbuf);
  1361. sc->txbuf_len++;
  1362. spin_unlock_irqrestore(&sc->txbuflock, flags);
  1363. goto drop_packet;
  1364. }
  1365. return NETDEV_TX_OK;
  1366. drop_packet:
  1367. dev_kfree_skb_any(skb);
  1368. return NETDEV_TX_OK;
  1369. }
  1370. static void
  1371. ath5k_tx_frame_completed(struct ath5k_softc *sc, struct sk_buff *skb,
  1372. struct ath5k_tx_status *ts)
  1373. {
  1374. struct ieee80211_tx_info *info;
  1375. int i;
  1376. sc->stats.tx_all_count++;
  1377. sc->stats.tx_bytes_count += skb->len;
  1378. info = IEEE80211_SKB_CB(skb);
  1379. ieee80211_tx_info_clear_status(info);
  1380. for (i = 0; i < 4; i++) {
  1381. struct ieee80211_tx_rate *r =
  1382. &info->status.rates[i];
  1383. if (ts->ts_rate[i]) {
  1384. r->idx = ath5k_hw_to_driver_rix(sc, ts->ts_rate[i]);
  1385. r->count = ts->ts_retry[i];
  1386. } else {
  1387. r->idx = -1;
  1388. r->count = 0;
  1389. }
  1390. }
  1391. /* count the successful attempt as well */
  1392. info->status.rates[ts->ts_final_idx].count++;
  1393. if (unlikely(ts->ts_status)) {
  1394. sc->stats.ack_fail++;
  1395. if (ts->ts_status & AR5K_TXERR_FILT) {
  1396. info->flags |= IEEE80211_TX_STAT_TX_FILTERED;
  1397. sc->stats.txerr_filt++;
  1398. }
  1399. if (ts->ts_status & AR5K_TXERR_XRETRY)
  1400. sc->stats.txerr_retry++;
  1401. if (ts->ts_status & AR5K_TXERR_FIFO)
  1402. sc->stats.txerr_fifo++;
  1403. } else {
  1404. info->flags |= IEEE80211_TX_STAT_ACK;
  1405. info->status.ack_signal = ts->ts_rssi;
  1406. }
  1407. /*
  1408. * Remove MAC header padding before giving the frame
  1409. * back to mac80211.
  1410. */
  1411. ath5k_remove_padding(skb);
  1412. if (ts->ts_antenna > 0 && ts->ts_antenna < 5)
  1413. sc->stats.antenna_tx[ts->ts_antenna]++;
  1414. else
  1415. sc->stats.antenna_tx[0]++; /* invalid */
  1416. ieee80211_tx_status(sc->hw, skb);
  1417. }
  1418. static void
  1419. ath5k_tx_processq(struct ath5k_softc *sc, struct ath5k_txq *txq)
  1420. {
  1421. struct ath5k_tx_status ts = {};
  1422. struct ath5k_buf *bf, *bf0;
  1423. struct ath5k_desc *ds;
  1424. struct sk_buff *skb;
  1425. int ret;
  1426. spin_lock(&txq->lock);
  1427. list_for_each_entry_safe(bf, bf0, &txq->q, list) {
  1428. txq->txq_poll_mark = false;
  1429. /* skb might already have been processed last time. */
  1430. if (bf->skb != NULL) {
  1431. ds = bf->desc;
  1432. ret = sc->ah->ah_proc_tx_desc(sc->ah, ds, &ts);
  1433. if (unlikely(ret == -EINPROGRESS))
  1434. break;
  1435. else if (unlikely(ret)) {
  1436. ATH5K_ERR(sc,
  1437. "error %d while processing "
  1438. "queue %u\n", ret, txq->qnum);
  1439. break;
  1440. }
  1441. skb = bf->skb;
  1442. bf->skb = NULL;
  1443. dma_unmap_single(sc->dev, bf->skbaddr, skb->len,
  1444. DMA_TO_DEVICE);
  1445. ath5k_tx_frame_completed(sc, skb, &ts);
  1446. }
  1447. /*
  1448. * It's possible that the hardware can say the buffer is
  1449. * completed when it hasn't yet loaded the ds_link from
  1450. * host memory and moved on.
  1451. * Always keep the last descriptor to avoid HW races...
  1452. */
  1453. if (ath5k_hw_get_txdp(sc->ah, txq->qnum) != bf->daddr) {
  1454. spin_lock(&sc->txbuflock);
  1455. list_move_tail(&bf->list, &sc->txbuf);
  1456. sc->txbuf_len++;
  1457. txq->txq_len--;
  1458. spin_unlock(&sc->txbuflock);
  1459. }
  1460. }
  1461. spin_unlock(&txq->lock);
  1462. if (txq->txq_len < ATH5K_TXQ_LEN_LOW && txq->qnum < 4)
  1463. ieee80211_wake_queue(sc->hw, txq->qnum);
  1464. }
  1465. static void
  1466. ath5k_tasklet_tx(unsigned long data)
  1467. {
  1468. int i;
  1469. struct ath5k_softc *sc = (void *)data;
  1470. for (i=0; i < AR5K_NUM_TX_QUEUES; i++)
  1471. if (sc->txqs[i].setup && (sc->ah->ah_txq_isr & BIT(i)))
  1472. ath5k_tx_processq(sc, &sc->txqs[i]);
  1473. }
  1474. /*****************\
  1475. * Beacon handling *
  1476. \*****************/
  1477. /*
  1478. * Setup the beacon frame for transmit.
  1479. */
  1480. static int
  1481. ath5k_beacon_setup(struct ath5k_softc *sc, struct ath5k_buf *bf)
  1482. {
  1483. struct sk_buff *skb = bf->skb;
  1484. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1485. struct ath5k_hw *ah = sc->ah;
  1486. struct ath5k_desc *ds;
  1487. int ret = 0;
  1488. u8 antenna;
  1489. u32 flags;
  1490. const int padsize = 0;
  1491. bf->skbaddr = dma_map_single(sc->dev, skb->data, skb->len,
  1492. DMA_TO_DEVICE);
  1493. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "skb %p [data %p len %u] "
  1494. "skbaddr %llx\n", skb, skb->data, skb->len,
  1495. (unsigned long long)bf->skbaddr);
  1496. if (dma_mapping_error(sc->dev, bf->skbaddr)) {
  1497. ATH5K_ERR(sc, "beacon DMA mapping failed\n");
  1498. return -EIO;
  1499. }
  1500. ds = bf->desc;
  1501. antenna = ah->ah_tx_ant;
  1502. flags = AR5K_TXDESC_NOACK;
  1503. if (sc->opmode == NL80211_IFTYPE_ADHOC && ath5k_hw_hasveol(ah)) {
  1504. ds->ds_link = bf->daddr; /* self-linked */
  1505. flags |= AR5K_TXDESC_VEOL;
  1506. } else
  1507. ds->ds_link = 0;
  1508. /*
  1509. * If we use multiple antennas on AP and use
  1510. * the Sectored AP scenario, switch antenna every
  1511. * 4 beacons to make sure everybody hears our AP.
  1512. * When a client tries to associate, hw will keep
  1513. * track of the tx antenna to be used for this client
  1514. * automaticaly, based on ACKed packets.
  1515. *
  1516. * Note: AP still listens and transmits RTS on the
  1517. * default antenna which is supposed to be an omni.
  1518. *
  1519. * Note2: On sectored scenarios it's possible to have
  1520. * multiple antennas (1 omni -- the default -- and 14
  1521. * sectors), so if we choose to actually support this
  1522. * mode, we need to allow the user to set how many antennas
  1523. * we have and tweak the code below to send beacons
  1524. * on all of them.
  1525. */
  1526. if (ah->ah_ant_mode == AR5K_ANTMODE_SECTOR_AP)
  1527. antenna = sc->bsent & 4 ? 2 : 1;
  1528. /* FIXME: If we are in g mode and rate is a CCK rate
  1529. * subtract ah->ah_txpower.txp_cck_ofdm_pwr_delta
  1530. * from tx power (value is in dB units already) */
  1531. ds->ds_data = bf->skbaddr;
  1532. ret = ah->ah_setup_tx_desc(ah, ds, skb->len,
  1533. ieee80211_get_hdrlen_from_skb(skb), padsize,
  1534. AR5K_PKT_TYPE_BEACON, (sc->power_level * 2),
  1535. ieee80211_get_tx_rate(sc->hw, info)->hw_value,
  1536. 1, AR5K_TXKEYIX_INVALID,
  1537. antenna, flags, 0, 0);
  1538. if (ret)
  1539. goto err_unmap;
  1540. return 0;
  1541. err_unmap:
  1542. dma_unmap_single(sc->dev, bf->skbaddr, skb->len, DMA_TO_DEVICE);
  1543. return ret;
  1544. }
  1545. /*
  1546. * Updates the beacon that is sent by ath5k_beacon_send. For adhoc,
  1547. * this is called only once at config_bss time, for AP we do it every
  1548. * SWBA interrupt so that the TIM will reflect buffered frames.
  1549. *
  1550. * Called with the beacon lock.
  1551. */
  1552. static int
  1553. ath5k_beacon_update(struct ieee80211_hw *hw, struct ieee80211_vif *vif)
  1554. {
  1555. int ret;
  1556. struct ath5k_softc *sc = hw->priv;
  1557. struct ath5k_vif *avf = (void *)vif->drv_priv;
  1558. struct sk_buff *skb;
  1559. if (WARN_ON(!vif)) {
  1560. ret = -EINVAL;
  1561. goto out;
  1562. }
  1563. skb = ieee80211_beacon_get(hw, vif);
  1564. if (!skb) {
  1565. ret = -ENOMEM;
  1566. goto out;
  1567. }
  1568. ath5k_debug_dump_skb(sc, skb, "BC ", 1);
  1569. ath5k_txbuf_free_skb(sc, avf->bbuf);
  1570. avf->bbuf->skb = skb;
  1571. ret = ath5k_beacon_setup(sc, avf->bbuf);
  1572. if (ret)
  1573. avf->bbuf->skb = NULL;
  1574. out:
  1575. return ret;
  1576. }
  1577. /*
  1578. * Transmit a beacon frame at SWBA. Dynamic updates to the
  1579. * frame contents are done as needed and the slot time is
  1580. * also adjusted based on current state.
  1581. *
  1582. * This is called from software irq context (beacontq tasklets)
  1583. * or user context from ath5k_beacon_config.
  1584. */
  1585. static void
  1586. ath5k_beacon_send(struct ath5k_softc *sc)
  1587. {
  1588. struct ath5k_hw *ah = sc->ah;
  1589. struct ieee80211_vif *vif;
  1590. struct ath5k_vif *avf;
  1591. struct ath5k_buf *bf;
  1592. struct sk_buff *skb;
  1593. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "in beacon_send\n");
  1594. /*
  1595. * Check if the previous beacon has gone out. If
  1596. * not, don't don't try to post another: skip this
  1597. * period and wait for the next. Missed beacons
  1598. * indicate a problem and should not occur. If we
  1599. * miss too many consecutive beacons reset the device.
  1600. */
  1601. if (unlikely(ath5k_hw_num_tx_pending(ah, sc->bhalq) != 0)) {
  1602. sc->bmisscount++;
  1603. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1604. "missed %u consecutive beacons\n", sc->bmisscount);
  1605. if (sc->bmisscount > 10) { /* NB: 10 is a guess */
  1606. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1607. "stuck beacon time (%u missed)\n",
  1608. sc->bmisscount);
  1609. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1610. "stuck beacon, resetting\n");
  1611. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1612. }
  1613. return;
  1614. }
  1615. if (unlikely(sc->bmisscount != 0)) {
  1616. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1617. "resume beacon xmit after %u misses\n",
  1618. sc->bmisscount);
  1619. sc->bmisscount = 0;
  1620. }
  1621. if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
  1622. u64 tsf = ath5k_hw_get_tsf64(ah);
  1623. u32 tsftu = TSF_TO_TU(tsf);
  1624. int slot = ((tsftu % sc->bintval) * ATH_BCBUF) / sc->bintval;
  1625. vif = sc->bslot[(slot + 1) % ATH_BCBUF];
  1626. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1627. "tsf %llx tsftu %x intval %u slot %u vif %p\n",
  1628. (unsigned long long)tsf, tsftu, sc->bintval, slot, vif);
  1629. } else /* only one interface */
  1630. vif = sc->bslot[0];
  1631. if (!vif)
  1632. return;
  1633. avf = (void *)vif->drv_priv;
  1634. bf = avf->bbuf;
  1635. if (unlikely(bf->skb == NULL || sc->opmode == NL80211_IFTYPE_STATION ||
  1636. sc->opmode == NL80211_IFTYPE_MONITOR)) {
  1637. ATH5K_WARN(sc, "bf=%p bf_skb=%p\n", bf, bf ? bf->skb : NULL);
  1638. return;
  1639. }
  1640. /*
  1641. * Stop any current dma and put the new frame on the queue.
  1642. * This should never fail since we check above that no frames
  1643. * are still pending on the queue.
  1644. */
  1645. if (unlikely(ath5k_hw_stop_beacon_queue(ah, sc->bhalq))) {
  1646. ATH5K_WARN(sc, "beacon queue %u didn't start/stop ?\n", sc->bhalq);
  1647. /* NB: hw still stops DMA, so proceed */
  1648. }
  1649. /* refresh the beacon for AP mode */
  1650. if (sc->opmode == NL80211_IFTYPE_AP)
  1651. ath5k_beacon_update(sc->hw, vif);
  1652. ath5k_hw_set_txdp(ah, sc->bhalq, bf->daddr);
  1653. ath5k_hw_start_tx_dma(ah, sc->bhalq);
  1654. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON, "TXDP[%u] = %llx (%p)\n",
  1655. sc->bhalq, (unsigned long long)bf->daddr, bf->desc);
  1656. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1657. while (skb) {
  1658. ath5k_tx_queue(sc->hw, skb, sc->cabq);
  1659. skb = ieee80211_get_buffered_bc(sc->hw, vif);
  1660. }
  1661. sc->bsent++;
  1662. }
  1663. /**
  1664. * ath5k_beacon_update_timers - update beacon timers
  1665. *
  1666. * @sc: struct ath5k_softc pointer we are operating on
  1667. * @bc_tsf: the timestamp of the beacon. 0 to reset the TSF. -1 to perform a
  1668. * beacon timer update based on the current HW TSF.
  1669. *
  1670. * Calculate the next target beacon transmit time (TBTT) based on the timestamp
  1671. * of a received beacon or the current local hardware TSF and write it to the
  1672. * beacon timer registers.
  1673. *
  1674. * This is called in a variety of situations, e.g. when a beacon is received,
  1675. * when a TSF update has been detected, but also when an new IBSS is created or
  1676. * when we otherwise know we have to update the timers, but we keep it in this
  1677. * function to have it all together in one place.
  1678. */
  1679. static void
  1680. ath5k_beacon_update_timers(struct ath5k_softc *sc, u64 bc_tsf)
  1681. {
  1682. struct ath5k_hw *ah = sc->ah;
  1683. u32 nexttbtt, intval, hw_tu, bc_tu;
  1684. u64 hw_tsf;
  1685. intval = sc->bintval & AR5K_BEACON_PERIOD;
  1686. if (sc->opmode == NL80211_IFTYPE_AP && sc->num_ap_vifs > 1) {
  1687. intval /= ATH_BCBUF; /* staggered multi-bss beacons */
  1688. if (intval < 15)
  1689. ATH5K_WARN(sc, "intval %u is too low, min 15\n",
  1690. intval);
  1691. }
  1692. if (WARN_ON(!intval))
  1693. return;
  1694. /* beacon TSF converted to TU */
  1695. bc_tu = TSF_TO_TU(bc_tsf);
  1696. /* current TSF converted to TU */
  1697. hw_tsf = ath5k_hw_get_tsf64(ah);
  1698. hw_tu = TSF_TO_TU(hw_tsf);
  1699. #define FUDGE AR5K_TUNE_SW_BEACON_RESP + 3
  1700. /* We use FUDGE to make sure the next TBTT is ahead of the current TU.
  1701. * Since we later substract AR5K_TUNE_SW_BEACON_RESP (10) in the timer
  1702. * configuration we need to make sure it is bigger than that. */
  1703. if (bc_tsf == -1) {
  1704. /*
  1705. * no beacons received, called internally.
  1706. * just need to refresh timers based on HW TSF.
  1707. */
  1708. nexttbtt = roundup(hw_tu + FUDGE, intval);
  1709. } else if (bc_tsf == 0) {
  1710. /*
  1711. * no beacon received, probably called by ath5k_reset_tsf().
  1712. * reset TSF to start with 0.
  1713. */
  1714. nexttbtt = intval;
  1715. intval |= AR5K_BEACON_RESET_TSF;
  1716. } else if (bc_tsf > hw_tsf) {
  1717. /*
  1718. * beacon received, SW merge happend but HW TSF not yet updated.
  1719. * not possible to reconfigure timers yet, but next time we
  1720. * receive a beacon with the same BSSID, the hardware will
  1721. * automatically update the TSF and then we need to reconfigure
  1722. * the timers.
  1723. */
  1724. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1725. "need to wait for HW TSF sync\n");
  1726. return;
  1727. } else {
  1728. /*
  1729. * most important case for beacon synchronization between STA.
  1730. *
  1731. * beacon received and HW TSF has been already updated by HW.
  1732. * update next TBTT based on the TSF of the beacon, but make
  1733. * sure it is ahead of our local TSF timer.
  1734. */
  1735. nexttbtt = bc_tu + roundup(hw_tu + FUDGE - bc_tu, intval);
  1736. }
  1737. #undef FUDGE
  1738. sc->nexttbtt = nexttbtt;
  1739. intval |= AR5K_BEACON_ENA;
  1740. ath5k_hw_init_beacon(ah, nexttbtt, intval);
  1741. /*
  1742. * debugging output last in order to preserve the time critical aspect
  1743. * of this function
  1744. */
  1745. if (bc_tsf == -1)
  1746. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1747. "reconfigured timers based on HW TSF\n");
  1748. else if (bc_tsf == 0)
  1749. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1750. "reset HW TSF and timers\n");
  1751. else
  1752. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1753. "updated timers based on beacon TSF\n");
  1754. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON,
  1755. "bc_tsf %llx hw_tsf %llx bc_tu %u hw_tu %u nexttbtt %u\n",
  1756. (unsigned long long) bc_tsf,
  1757. (unsigned long long) hw_tsf, bc_tu, hw_tu, nexttbtt);
  1758. ATH5K_DBG_UNLIMIT(sc, ATH5K_DEBUG_BEACON, "intval %u %s %s\n",
  1759. intval & AR5K_BEACON_PERIOD,
  1760. intval & AR5K_BEACON_ENA ? "AR5K_BEACON_ENA" : "",
  1761. intval & AR5K_BEACON_RESET_TSF ? "AR5K_BEACON_RESET_TSF" : "");
  1762. }
  1763. /**
  1764. * ath5k_beacon_config - Configure the beacon queues and interrupts
  1765. *
  1766. * @sc: struct ath5k_softc pointer we are operating on
  1767. *
  1768. * In IBSS mode we use a self-linked tx descriptor if possible. We enable SWBA
  1769. * interrupts to detect TSF updates only.
  1770. */
  1771. static void
  1772. ath5k_beacon_config(struct ath5k_softc *sc)
  1773. {
  1774. struct ath5k_hw *ah = sc->ah;
  1775. unsigned long flags;
  1776. spin_lock_irqsave(&sc->block, flags);
  1777. sc->bmisscount = 0;
  1778. sc->imask &= ~(AR5K_INT_BMISS | AR5K_INT_SWBA);
  1779. if (sc->enable_beacon) {
  1780. /*
  1781. * In IBSS mode we use a self-linked tx descriptor and let the
  1782. * hardware send the beacons automatically. We have to load it
  1783. * only once here.
  1784. * We use the SWBA interrupt only to keep track of the beacon
  1785. * timers in order to detect automatic TSF updates.
  1786. */
  1787. ath5k_beaconq_config(sc);
  1788. sc->imask |= AR5K_INT_SWBA;
  1789. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1790. if (ath5k_hw_hasveol(ah))
  1791. ath5k_beacon_send(sc);
  1792. } else
  1793. ath5k_beacon_update_timers(sc, -1);
  1794. } else {
  1795. ath5k_hw_stop_beacon_queue(sc->ah, sc->bhalq);
  1796. }
  1797. ath5k_hw_set_imr(ah, sc->imask);
  1798. mmiowb();
  1799. spin_unlock_irqrestore(&sc->block, flags);
  1800. }
  1801. static void ath5k_tasklet_beacon(unsigned long data)
  1802. {
  1803. struct ath5k_softc *sc = (struct ath5k_softc *) data;
  1804. /*
  1805. * Software beacon alert--time to send a beacon.
  1806. *
  1807. * In IBSS mode we use this interrupt just to
  1808. * keep track of the next TBTT (target beacon
  1809. * transmission time) in order to detect wether
  1810. * automatic TSF updates happened.
  1811. */
  1812. if (sc->opmode == NL80211_IFTYPE_ADHOC) {
  1813. /* XXX: only if VEOL suppported */
  1814. u64 tsf = ath5k_hw_get_tsf64(sc->ah);
  1815. sc->nexttbtt += sc->bintval;
  1816. ATH5K_DBG(sc, ATH5K_DEBUG_BEACON,
  1817. "SWBA nexttbtt: %x hw_tu: %x "
  1818. "TSF: %llx\n",
  1819. sc->nexttbtt,
  1820. TSF_TO_TU(tsf),
  1821. (unsigned long long) tsf);
  1822. } else {
  1823. spin_lock(&sc->block);
  1824. ath5k_beacon_send(sc);
  1825. spin_unlock(&sc->block);
  1826. }
  1827. }
  1828. /********************\
  1829. * Interrupt handling *
  1830. \********************/
  1831. static void
  1832. ath5k_intr_calibration_poll(struct ath5k_hw *ah)
  1833. {
  1834. if (time_is_before_eq_jiffies(ah->ah_cal_next_ani) &&
  1835. !(ah->ah_cal_mask & AR5K_CALIBRATION_FULL)) {
  1836. /* run ANI only when full calibration is not active */
  1837. ah->ah_cal_next_ani = jiffies +
  1838. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_ANI);
  1839. tasklet_schedule(&ah->ah_sc->ani_tasklet);
  1840. } else if (time_is_before_eq_jiffies(ah->ah_cal_next_full)) {
  1841. ah->ah_cal_next_full = jiffies +
  1842. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_FULL);
  1843. tasklet_schedule(&ah->ah_sc->calib);
  1844. }
  1845. /* we could use SWI to generate enough interrupts to meet our
  1846. * calibration interval requirements, if necessary:
  1847. * AR5K_REG_ENABLE_BITS(ah, AR5K_CR, AR5K_CR_SWI); */
  1848. }
  1849. irqreturn_t
  1850. ath5k_intr(int irq, void *dev_id)
  1851. {
  1852. struct ath5k_softc *sc = dev_id;
  1853. struct ath5k_hw *ah = sc->ah;
  1854. enum ath5k_int status;
  1855. unsigned int counter = 1000;
  1856. if (unlikely(test_bit(ATH_STAT_INVALID, sc->status) ||
  1857. ((ath5k_get_bus_type(ah) != ATH_AHB) &&
  1858. !ath5k_hw_is_intr_pending(ah))))
  1859. return IRQ_NONE;
  1860. do {
  1861. ath5k_hw_get_isr(ah, &status); /* NB: clears IRQ too */
  1862. ATH5K_DBG(sc, ATH5K_DEBUG_INTR, "status 0x%x/0x%x\n",
  1863. status, sc->imask);
  1864. if (unlikely(status & AR5K_INT_FATAL)) {
  1865. /*
  1866. * Fatal errors are unrecoverable.
  1867. * Typically these are caused by DMA errors.
  1868. */
  1869. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1870. "fatal int, resetting\n");
  1871. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1872. } else if (unlikely(status & AR5K_INT_RXORN)) {
  1873. /*
  1874. * Receive buffers are full. Either the bus is busy or
  1875. * the CPU is not fast enough to process all received
  1876. * frames.
  1877. * Older chipsets need a reset to come out of this
  1878. * condition, but we treat it as RX for newer chips.
  1879. * We don't know exactly which versions need a reset -
  1880. * this guess is copied from the HAL.
  1881. */
  1882. sc->stats.rxorn_intr++;
  1883. if (ah->ah_mac_srev < AR5K_SREV_AR5212) {
  1884. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  1885. "rx overrun, resetting\n");
  1886. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1887. }
  1888. else
  1889. tasklet_schedule(&sc->rxtq);
  1890. } else {
  1891. if (status & AR5K_INT_SWBA) {
  1892. tasklet_hi_schedule(&sc->beacontq);
  1893. }
  1894. if (status & AR5K_INT_RXEOL) {
  1895. /*
  1896. * NB: the hardware should re-read the link when
  1897. * RXE bit is written, but it doesn't work at
  1898. * least on older hardware revs.
  1899. */
  1900. sc->stats.rxeol_intr++;
  1901. }
  1902. if (status & AR5K_INT_TXURN) {
  1903. /* bump tx trigger level */
  1904. ath5k_hw_update_tx_triglevel(ah, true);
  1905. }
  1906. if (status & (AR5K_INT_RXOK | AR5K_INT_RXERR))
  1907. tasklet_schedule(&sc->rxtq);
  1908. if (status & (AR5K_INT_TXOK | AR5K_INT_TXDESC
  1909. | AR5K_INT_TXERR | AR5K_INT_TXEOL))
  1910. tasklet_schedule(&sc->txtq);
  1911. if (status & AR5K_INT_BMISS) {
  1912. /* TODO */
  1913. }
  1914. if (status & AR5K_INT_MIB) {
  1915. sc->stats.mib_intr++;
  1916. ath5k_hw_update_mib_counters(ah);
  1917. ath5k_ani_mib_intr(ah);
  1918. }
  1919. if (status & AR5K_INT_GPIO)
  1920. tasklet_schedule(&sc->rf_kill.toggleq);
  1921. }
  1922. if (ath5k_get_bus_type(ah) == ATH_AHB)
  1923. break;
  1924. } while (ath5k_hw_is_intr_pending(ah) && --counter > 0);
  1925. if (unlikely(!counter))
  1926. ATH5K_WARN(sc, "too many interrupts, giving up for now\n");
  1927. ath5k_intr_calibration_poll(ah);
  1928. return IRQ_HANDLED;
  1929. }
  1930. /*
  1931. * Periodically recalibrate the PHY to account
  1932. * for temperature/environment changes.
  1933. */
  1934. static void
  1935. ath5k_tasklet_calibrate(unsigned long data)
  1936. {
  1937. struct ath5k_softc *sc = (void *)data;
  1938. struct ath5k_hw *ah = sc->ah;
  1939. /* Only full calibration for now */
  1940. ah->ah_cal_mask |= AR5K_CALIBRATION_FULL;
  1941. ATH5K_DBG(sc, ATH5K_DEBUG_CALIBRATE, "channel %u/%x\n",
  1942. ieee80211_frequency_to_channel(sc->curchan->center_freq),
  1943. sc->curchan->hw_value);
  1944. if (ath5k_hw_gainf_calibrate(ah) == AR5K_RFGAIN_NEED_CHANGE) {
  1945. /*
  1946. * Rfgain is out of bounds, reset the chip
  1947. * to load new gain values.
  1948. */
  1949. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "calibration, resetting\n");
  1950. ieee80211_queue_work(sc->hw, &sc->reset_work);
  1951. }
  1952. if (ath5k_hw_phy_calibrate(ah, sc->curchan))
  1953. ATH5K_ERR(sc, "calibration of channel %u failed\n",
  1954. ieee80211_frequency_to_channel(
  1955. sc->curchan->center_freq));
  1956. /* Noise floor calibration interrupts rx/tx path while I/Q calibration
  1957. * doesn't.
  1958. * TODO: We should stop TX here, so that it doesn't interfere.
  1959. * Note that stopping the queues is not enough to stop TX! */
  1960. if (time_is_before_eq_jiffies(ah->ah_cal_next_nf)) {
  1961. ah->ah_cal_next_nf = jiffies +
  1962. msecs_to_jiffies(ATH5K_TUNE_CALIBRATION_INTERVAL_NF);
  1963. ath5k_hw_update_noise_floor(ah);
  1964. }
  1965. ah->ah_cal_mask &= ~AR5K_CALIBRATION_FULL;
  1966. }
  1967. static void
  1968. ath5k_tasklet_ani(unsigned long data)
  1969. {
  1970. struct ath5k_softc *sc = (void *)data;
  1971. struct ath5k_hw *ah = sc->ah;
  1972. ah->ah_cal_mask |= AR5K_CALIBRATION_ANI;
  1973. ath5k_ani_calibration(ah);
  1974. ah->ah_cal_mask &= ~AR5K_CALIBRATION_ANI;
  1975. }
  1976. static void
  1977. ath5k_tx_complete_poll_work(struct work_struct *work)
  1978. {
  1979. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  1980. tx_complete_work.work);
  1981. struct ath5k_txq *txq;
  1982. int i;
  1983. bool needreset = false;
  1984. for (i = 0; i < ARRAY_SIZE(sc->txqs); i++) {
  1985. if (sc->txqs[i].setup) {
  1986. txq = &sc->txqs[i];
  1987. spin_lock_bh(&txq->lock);
  1988. if (txq->txq_len > 1) {
  1989. if (txq->txq_poll_mark) {
  1990. ATH5K_DBG(sc, ATH5K_DEBUG_XMIT,
  1991. "TX queue stuck %d\n",
  1992. txq->qnum);
  1993. needreset = true;
  1994. txq->txq_stuck++;
  1995. spin_unlock_bh(&txq->lock);
  1996. break;
  1997. } else {
  1998. txq->txq_poll_mark = true;
  1999. }
  2000. }
  2001. spin_unlock_bh(&txq->lock);
  2002. }
  2003. }
  2004. if (needreset) {
  2005. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2006. "TX queues stuck, resetting\n");
  2007. ath5k_reset(sc, NULL, true);
  2008. }
  2009. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2010. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2011. }
  2012. /*************************\
  2013. * Initialization routines *
  2014. \*************************/
  2015. int
  2016. ath5k_init_softc(struct ath5k_softc *sc, const struct ath_bus_ops *bus_ops)
  2017. {
  2018. struct ieee80211_hw *hw = sc->hw;
  2019. struct ath_common *common;
  2020. int ret;
  2021. int csz;
  2022. /* Initialize driver private data */
  2023. SET_IEEE80211_DEV(hw, sc->dev);
  2024. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  2025. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  2026. IEEE80211_HW_SIGNAL_DBM |
  2027. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  2028. hw->wiphy->interface_modes =
  2029. BIT(NL80211_IFTYPE_AP) |
  2030. BIT(NL80211_IFTYPE_STATION) |
  2031. BIT(NL80211_IFTYPE_ADHOC) |
  2032. BIT(NL80211_IFTYPE_MESH_POINT);
  2033. hw->extra_tx_headroom = 2;
  2034. hw->channel_change_time = 5000;
  2035. /*
  2036. * Mark the device as detached to avoid processing
  2037. * interrupts until setup is complete.
  2038. */
  2039. __set_bit(ATH_STAT_INVALID, sc->status);
  2040. sc->opmode = NL80211_IFTYPE_STATION;
  2041. sc->bintval = 1000;
  2042. mutex_init(&sc->lock);
  2043. spin_lock_init(&sc->rxbuflock);
  2044. spin_lock_init(&sc->txbuflock);
  2045. spin_lock_init(&sc->block);
  2046. /* Setup interrupt handler */
  2047. ret = request_irq(sc->irq, ath5k_intr, IRQF_SHARED, "ath", sc);
  2048. if (ret) {
  2049. ATH5K_ERR(sc, "request_irq failed\n");
  2050. goto err;
  2051. }
  2052. /* If we passed the test, malloc an ath5k_hw struct */
  2053. sc->ah = kzalloc(sizeof(struct ath5k_hw), GFP_KERNEL);
  2054. if (!sc->ah) {
  2055. ret = -ENOMEM;
  2056. ATH5K_ERR(sc, "out of memory\n");
  2057. goto err_irq;
  2058. }
  2059. sc->ah->ah_sc = sc;
  2060. sc->ah->ah_iobase = sc->iobase;
  2061. common = ath5k_hw_common(sc->ah);
  2062. common->ops = &ath5k_common_ops;
  2063. common->bus_ops = bus_ops;
  2064. common->ah = sc->ah;
  2065. common->hw = hw;
  2066. common->priv = sc;
  2067. /*
  2068. * Cache line size is used to size and align various
  2069. * structures used to communicate with the hardware.
  2070. */
  2071. ath5k_read_cachesize(common, &csz);
  2072. common->cachelsz = csz << 2; /* convert to bytes */
  2073. spin_lock_init(&common->cc_lock);
  2074. /* Initialize device */
  2075. ret = ath5k_hw_init(sc);
  2076. if (ret)
  2077. goto err_free_ah;
  2078. /* set up multi-rate retry capabilities */
  2079. if (sc->ah->ah_version == AR5K_AR5212) {
  2080. hw->max_rates = 4;
  2081. hw->max_rate_tries = 11;
  2082. }
  2083. hw->vif_data_size = sizeof(struct ath5k_vif);
  2084. /* Finish private driver data initialization */
  2085. ret = ath5k_init(hw);
  2086. if (ret)
  2087. goto err_ah;
  2088. ATH5K_INFO(sc, "Atheros AR%s chip found (MAC: 0x%x, PHY: 0x%x)\n",
  2089. ath5k_chip_name(AR5K_VERSION_MAC, sc->ah->ah_mac_srev),
  2090. sc->ah->ah_mac_srev,
  2091. sc->ah->ah_phy_revision);
  2092. if (!sc->ah->ah_single_chip) {
  2093. /* Single chip radio (!RF5111) */
  2094. if (sc->ah->ah_radio_5ghz_revision &&
  2095. !sc->ah->ah_radio_2ghz_revision) {
  2096. /* No 5GHz support -> report 2GHz radio */
  2097. if (!test_bit(AR5K_MODE_11A,
  2098. sc->ah->ah_capabilities.cap_mode)) {
  2099. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2100. ath5k_chip_name(AR5K_VERSION_RAD,
  2101. sc->ah->ah_radio_5ghz_revision),
  2102. sc->ah->ah_radio_5ghz_revision);
  2103. /* No 2GHz support (5110 and some
  2104. * 5Ghz only cards) -> report 5Ghz radio */
  2105. } else if (!test_bit(AR5K_MODE_11B,
  2106. sc->ah->ah_capabilities.cap_mode)) {
  2107. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2108. ath5k_chip_name(AR5K_VERSION_RAD,
  2109. sc->ah->ah_radio_5ghz_revision),
  2110. sc->ah->ah_radio_5ghz_revision);
  2111. /* Multiband radio */
  2112. } else {
  2113. ATH5K_INFO(sc, "RF%s multiband radio found"
  2114. " (0x%x)\n",
  2115. ath5k_chip_name(AR5K_VERSION_RAD,
  2116. sc->ah->ah_radio_5ghz_revision),
  2117. sc->ah->ah_radio_5ghz_revision);
  2118. }
  2119. }
  2120. /* Multi chip radio (RF5111 - RF2111) ->
  2121. * report both 2GHz/5GHz radios */
  2122. else if (sc->ah->ah_radio_5ghz_revision &&
  2123. sc->ah->ah_radio_2ghz_revision){
  2124. ATH5K_INFO(sc, "RF%s 5GHz radio found (0x%x)\n",
  2125. ath5k_chip_name(AR5K_VERSION_RAD,
  2126. sc->ah->ah_radio_5ghz_revision),
  2127. sc->ah->ah_radio_5ghz_revision);
  2128. ATH5K_INFO(sc, "RF%s 2GHz radio found (0x%x)\n",
  2129. ath5k_chip_name(AR5K_VERSION_RAD,
  2130. sc->ah->ah_radio_2ghz_revision),
  2131. sc->ah->ah_radio_2ghz_revision);
  2132. }
  2133. }
  2134. ath5k_debug_init_device(sc);
  2135. /* ready to process interrupts */
  2136. __clear_bit(ATH_STAT_INVALID, sc->status);
  2137. return 0;
  2138. err_ah:
  2139. ath5k_hw_deinit(sc->ah);
  2140. err_free_ah:
  2141. kfree(sc->ah);
  2142. err_irq:
  2143. free_irq(sc->irq, sc);
  2144. err:
  2145. return ret;
  2146. }
  2147. static int
  2148. ath5k_stop_locked(struct ath5k_softc *sc)
  2149. {
  2150. struct ath5k_hw *ah = sc->ah;
  2151. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "invalid %u\n",
  2152. test_bit(ATH_STAT_INVALID, sc->status));
  2153. /*
  2154. * Shutdown the hardware and driver:
  2155. * stop output from above
  2156. * disable interrupts
  2157. * turn off timers
  2158. * turn off the radio
  2159. * clear transmit machinery
  2160. * clear receive machinery
  2161. * drain and release tx queues
  2162. * reclaim beacon resources
  2163. * power down hardware
  2164. *
  2165. * Note that some of this work is not possible if the
  2166. * hardware is gone (invalid).
  2167. */
  2168. ieee80211_stop_queues(sc->hw);
  2169. if (!test_bit(ATH_STAT_INVALID, sc->status)) {
  2170. ath5k_led_off(sc);
  2171. ath5k_hw_set_imr(ah, 0);
  2172. synchronize_irq(sc->irq);
  2173. ath5k_rx_stop(sc);
  2174. ath5k_hw_dma_stop(ah);
  2175. ath5k_drain_tx_buffs(sc);
  2176. ath5k_hw_phy_disable(ah);
  2177. }
  2178. return 0;
  2179. }
  2180. static int
  2181. ath5k_init_hw(struct ath5k_softc *sc)
  2182. {
  2183. struct ath5k_hw *ah = sc->ah;
  2184. struct ath_common *common = ath5k_hw_common(ah);
  2185. int ret, i;
  2186. mutex_lock(&sc->lock);
  2187. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "mode %d\n", sc->opmode);
  2188. /*
  2189. * Stop anything previously setup. This is safe
  2190. * no matter this is the first time through or not.
  2191. */
  2192. ath5k_stop_locked(sc);
  2193. /*
  2194. * The basic interface to setting the hardware in a good
  2195. * state is ``reset''. On return the hardware is known to
  2196. * be powered up and with interrupts disabled. This must
  2197. * be followed by initialization of the appropriate bits
  2198. * and then setup of the interrupt mask.
  2199. */
  2200. sc->curchan = sc->hw->conf.channel;
  2201. sc->curband = &sc->sbands[sc->curchan->band];
  2202. sc->imask = AR5K_INT_RXOK | AR5K_INT_RXERR | AR5K_INT_RXEOL |
  2203. AR5K_INT_RXORN | AR5K_INT_TXDESC | AR5K_INT_TXEOL |
  2204. AR5K_INT_FATAL | AR5K_INT_GLOBAL | AR5K_INT_MIB;
  2205. ret = ath5k_reset(sc, NULL, false);
  2206. if (ret)
  2207. goto done;
  2208. ath5k_rfkill_hw_start(ah);
  2209. /*
  2210. * Reset the key cache since some parts do not reset the
  2211. * contents on initial power up or resume from suspend.
  2212. */
  2213. for (i = 0; i < common->keymax; i++)
  2214. ath_hw_keyreset(common, (u16) i);
  2215. /* Use higher rates for acks instead of base
  2216. * rate */
  2217. ah->ah_ack_bitrate_high = true;
  2218. for (i = 0; i < ARRAY_SIZE(sc->bslot); i++)
  2219. sc->bslot[i] = NULL;
  2220. ret = 0;
  2221. done:
  2222. mmiowb();
  2223. mutex_unlock(&sc->lock);
  2224. ieee80211_queue_delayed_work(sc->hw, &sc->tx_complete_work,
  2225. msecs_to_jiffies(ATH5K_TX_COMPLETE_POLL_INT));
  2226. return ret;
  2227. }
  2228. static void stop_tasklets(struct ath5k_softc *sc)
  2229. {
  2230. tasklet_kill(&sc->rxtq);
  2231. tasklet_kill(&sc->txtq);
  2232. tasklet_kill(&sc->calib);
  2233. tasklet_kill(&sc->beacontq);
  2234. tasklet_kill(&sc->ani_tasklet);
  2235. }
  2236. /*
  2237. * Stop the device, grabbing the top-level lock to protect
  2238. * against concurrent entry through ath5k_init (which can happen
  2239. * if another thread does a system call and the thread doing the
  2240. * stop is preempted).
  2241. */
  2242. static int
  2243. ath5k_stop_hw(struct ath5k_softc *sc)
  2244. {
  2245. int ret;
  2246. mutex_lock(&sc->lock);
  2247. ret = ath5k_stop_locked(sc);
  2248. if (ret == 0 && !test_bit(ATH_STAT_INVALID, sc->status)) {
  2249. /*
  2250. * Don't set the card in full sleep mode!
  2251. *
  2252. * a) When the device is in this state it must be carefully
  2253. * woken up or references to registers in the PCI clock
  2254. * domain may freeze the bus (and system). This varies
  2255. * by chip and is mostly an issue with newer parts
  2256. * (madwifi sources mentioned srev >= 0x78) that go to
  2257. * sleep more quickly.
  2258. *
  2259. * b) On older chips full sleep results a weird behaviour
  2260. * during wakeup. I tested various cards with srev < 0x78
  2261. * and they don't wake up after module reload, a second
  2262. * module reload is needed to bring the card up again.
  2263. *
  2264. * Until we figure out what's going on don't enable
  2265. * full chip reset on any chip (this is what Legacy HAL
  2266. * and Sam's HAL do anyway). Instead Perform a full reset
  2267. * on the device (same as initial state after attach) and
  2268. * leave it idle (keep MAC/BB on warm reset) */
  2269. ret = ath5k_hw_on_hold(sc->ah);
  2270. ATH5K_DBG(sc, ATH5K_DEBUG_RESET,
  2271. "putting device to sleep\n");
  2272. }
  2273. mmiowb();
  2274. mutex_unlock(&sc->lock);
  2275. stop_tasklets(sc);
  2276. cancel_delayed_work_sync(&sc->tx_complete_work);
  2277. ath5k_rfkill_hw_stop(sc->ah);
  2278. return ret;
  2279. }
  2280. /*
  2281. * Reset the hardware. If chan is not NULL, then also pause rx/tx
  2282. * and change to the given channel.
  2283. *
  2284. * This should be called with sc->lock.
  2285. */
  2286. static int
  2287. ath5k_reset(struct ath5k_softc *sc, struct ieee80211_channel *chan,
  2288. bool skip_pcu)
  2289. {
  2290. struct ath5k_hw *ah = sc->ah;
  2291. int ret, ani_mode;
  2292. ATH5K_DBG(sc, ATH5K_DEBUG_RESET, "resetting\n");
  2293. ath5k_hw_set_imr(ah, 0);
  2294. synchronize_irq(sc->irq);
  2295. stop_tasklets(sc);
  2296. /* Save ani mode and disable ANI durring
  2297. * reset. If we don't we might get false
  2298. * PHY error interrupts. */
  2299. ani_mode = ah->ah_sc->ani_state.ani_mode;
  2300. ath5k_ani_init(ah, ATH5K_ANI_MODE_OFF);
  2301. /* We are going to empty hw queues
  2302. * so we should also free any remaining
  2303. * tx buffers */
  2304. ath5k_drain_tx_buffs(sc);
  2305. if (chan) {
  2306. sc->curchan = chan;
  2307. sc->curband = &sc->sbands[chan->band];
  2308. }
  2309. ret = ath5k_hw_reset(ah, sc->opmode, sc->curchan, chan != NULL,
  2310. skip_pcu);
  2311. if (ret) {
  2312. ATH5K_ERR(sc, "can't reset hardware (%d)\n", ret);
  2313. goto err;
  2314. }
  2315. ret = ath5k_rx_start(sc);
  2316. if (ret) {
  2317. ATH5K_ERR(sc, "can't start recv logic\n");
  2318. goto err;
  2319. }
  2320. ath5k_ani_init(ah, ani_mode);
  2321. ah->ah_cal_next_full = jiffies;
  2322. ah->ah_cal_next_ani = jiffies;
  2323. ah->ah_cal_next_nf = jiffies;
  2324. ewma_init(&ah->ah_beacon_rssi_avg, 1024, 8);
  2325. /*
  2326. * Change channels and update the h/w rate map if we're switching;
  2327. * e.g. 11a to 11b/g.
  2328. *
  2329. * We may be doing a reset in response to an ioctl that changes the
  2330. * channel so update any state that might change as a result.
  2331. *
  2332. * XXX needed?
  2333. */
  2334. /* ath5k_chan_change(sc, c); */
  2335. ath5k_beacon_config(sc);
  2336. /* intrs are enabled by ath5k_beacon_config */
  2337. ieee80211_wake_queues(sc->hw);
  2338. return 0;
  2339. err:
  2340. return ret;
  2341. }
  2342. static void ath5k_reset_work(struct work_struct *work)
  2343. {
  2344. struct ath5k_softc *sc = container_of(work, struct ath5k_softc,
  2345. reset_work);
  2346. mutex_lock(&sc->lock);
  2347. ath5k_reset(sc, NULL, true);
  2348. mutex_unlock(&sc->lock);
  2349. }
  2350. static int
  2351. ath5k_init(struct ieee80211_hw *hw)
  2352. {
  2353. struct ath5k_softc *sc = hw->priv;
  2354. struct ath5k_hw *ah = sc->ah;
  2355. struct ath_regulatory *regulatory = ath5k_hw_regulatory(ah);
  2356. struct ath5k_txq *txq;
  2357. u8 mac[ETH_ALEN] = {};
  2358. int ret;
  2359. /*
  2360. * Check if the MAC has multi-rate retry support.
  2361. * We do this by trying to setup a fake extended
  2362. * descriptor. MACs that don't have support will
  2363. * return false w/o doing anything. MACs that do
  2364. * support it will return true w/o doing anything.
  2365. */
  2366. ret = ath5k_hw_setup_mrr_tx_desc(ah, NULL, 0, 0, 0, 0, 0, 0);
  2367. if (ret < 0)
  2368. goto err;
  2369. if (ret > 0)
  2370. __set_bit(ATH_STAT_MRRETRY, sc->status);
  2371. /*
  2372. * Collect the channel list. The 802.11 layer
  2373. * is resposible for filtering this list based
  2374. * on settings like the phy mode and regulatory
  2375. * domain restrictions.
  2376. */
  2377. ret = ath5k_setup_bands(hw);
  2378. if (ret) {
  2379. ATH5K_ERR(sc, "can't get channels\n");
  2380. goto err;
  2381. }
  2382. /* NB: setup here so ath5k_rate_update is happy */
  2383. if (test_bit(AR5K_MODE_11A, ah->ah_modes))
  2384. ath5k_setcurmode(sc, AR5K_MODE_11A);
  2385. else
  2386. ath5k_setcurmode(sc, AR5K_MODE_11B);
  2387. /*
  2388. * Allocate tx+rx descriptors and populate the lists.
  2389. */
  2390. ret = ath5k_desc_alloc(sc);
  2391. if (ret) {
  2392. ATH5K_ERR(sc, "can't allocate descriptors\n");
  2393. goto err;
  2394. }
  2395. /*
  2396. * Allocate hardware transmit queues: one queue for
  2397. * beacon frames and one data queue for each QoS
  2398. * priority. Note that hw functions handle resetting
  2399. * these queues at the needed time.
  2400. */
  2401. ret = ath5k_beaconq_setup(ah);
  2402. if (ret < 0) {
  2403. ATH5K_ERR(sc, "can't setup a beacon xmit queue\n");
  2404. goto err_desc;
  2405. }
  2406. sc->bhalq = ret;
  2407. sc->cabq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_CAB, 0);
  2408. if (IS_ERR(sc->cabq)) {
  2409. ATH5K_ERR(sc, "can't setup cab queue\n");
  2410. ret = PTR_ERR(sc->cabq);
  2411. goto err_bhal;
  2412. }
  2413. /* This order matches mac80211's queue priority, so we can
  2414. * directly use the mac80211 queue number without any mapping */
  2415. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VO);
  2416. if (IS_ERR(txq)) {
  2417. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2418. ret = PTR_ERR(txq);
  2419. goto err_queues;
  2420. }
  2421. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_VI);
  2422. if (IS_ERR(txq)) {
  2423. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2424. ret = PTR_ERR(txq);
  2425. goto err_queues;
  2426. }
  2427. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BE);
  2428. if (IS_ERR(txq)) {
  2429. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2430. ret = PTR_ERR(txq);
  2431. goto err_queues;
  2432. }
  2433. txq = ath5k_txq_setup(sc, AR5K_TX_QUEUE_DATA, AR5K_WME_AC_BK);
  2434. if (IS_ERR(txq)) {
  2435. ATH5K_ERR(sc, "can't setup xmit queue\n");
  2436. ret = PTR_ERR(txq);
  2437. goto err_queues;
  2438. }
  2439. hw->queues = 4;
  2440. tasklet_init(&sc->rxtq, ath5k_tasklet_rx, (unsigned long)sc);
  2441. tasklet_init(&sc->txtq, ath5k_tasklet_tx, (unsigned long)sc);
  2442. tasklet_init(&sc->calib, ath5k_tasklet_calibrate, (unsigned long)sc);
  2443. tasklet_init(&sc->beacontq, ath5k_tasklet_beacon, (unsigned long)sc);
  2444. tasklet_init(&sc->ani_tasklet, ath5k_tasklet_ani, (unsigned long)sc);
  2445. INIT_WORK(&sc->reset_work, ath5k_reset_work);
  2446. INIT_DELAYED_WORK(&sc->tx_complete_work, ath5k_tx_complete_poll_work);
  2447. ret = ath5k_eeprom_read_mac(ah, mac);
  2448. if (ret) {
  2449. ATH5K_ERR(sc, "unable to read address from EEPROM\n");
  2450. goto err_queues;
  2451. }
  2452. SET_IEEE80211_PERM_ADDR(hw, mac);
  2453. memcpy(&sc->lladdr, mac, ETH_ALEN);
  2454. /* All MAC address bits matter for ACKs */
  2455. ath5k_update_bssid_mask_and_opmode(sc, NULL);
  2456. regulatory->current_rd = ah->ah_capabilities.cap_eeprom.ee_regdomain;
  2457. ret = ath_regd_init(regulatory, hw->wiphy, ath5k_reg_notifier);
  2458. if (ret) {
  2459. ATH5K_ERR(sc, "can't initialize regulatory system\n");
  2460. goto err_queues;
  2461. }
  2462. ret = ieee80211_register_hw(hw);
  2463. if (ret) {
  2464. ATH5K_ERR(sc, "can't register ieee80211 hw\n");
  2465. goto err_queues;
  2466. }
  2467. if (!ath_is_world_regd(regulatory))
  2468. regulatory_hint(hw->wiphy, regulatory->alpha2);
  2469. ath5k_init_leds(sc);
  2470. ath5k_sysfs_register(sc);
  2471. return 0;
  2472. err_queues:
  2473. ath5k_txq_release(sc);
  2474. err_bhal:
  2475. ath5k_hw_release_tx_queue(ah, sc->bhalq);
  2476. err_desc:
  2477. ath5k_desc_free(sc);
  2478. err:
  2479. return ret;
  2480. }
  2481. void
  2482. ath5k_deinit_softc(struct ath5k_softc *sc)
  2483. {
  2484. struct ieee80211_hw *hw = sc->hw;
  2485. /*
  2486. * NB: the order of these is important:
  2487. * o call the 802.11 layer before detaching ath5k_hw to
  2488. * ensure callbacks into the driver to delete global
  2489. * key cache entries can be handled
  2490. * o reclaim the tx queue data structures after calling
  2491. * the 802.11 layer as we'll get called back to reclaim
  2492. * node state and potentially want to use them
  2493. * o to cleanup the tx queues the hal is called, so detach
  2494. * it last
  2495. * XXX: ??? detach ath5k_hw ???
  2496. * Other than that, it's straightforward...
  2497. */
  2498. ath5k_debug_finish_device(sc);
  2499. ieee80211_unregister_hw(hw);
  2500. ath5k_desc_free(sc);
  2501. ath5k_txq_release(sc);
  2502. ath5k_hw_release_tx_queue(sc->ah, sc->bhalq);
  2503. ath5k_unregister_leds(sc);
  2504. ath5k_sysfs_unregister(sc);
  2505. /*
  2506. * NB: can't reclaim these until after ieee80211_ifdetach
  2507. * returns because we'll get called back to reclaim node
  2508. * state and potentially want to use them.
  2509. */
  2510. ath5k_hw_deinit(sc->ah);
  2511. free_irq(sc->irq, sc);
  2512. }
  2513. /********************\
  2514. * Mac80211 functions *
  2515. \********************/
  2516. static int
  2517. ath5k_tx(struct ieee80211_hw *hw, struct sk_buff *skb)
  2518. {
  2519. struct ath5k_softc *sc = hw->priv;
  2520. u16 qnum = skb_get_queue_mapping(skb);
  2521. if (WARN_ON(qnum >= sc->ah->ah_capabilities.cap_queues.q_tx_num)) {
  2522. dev_kfree_skb_any(skb);
  2523. return 0;
  2524. }
  2525. return ath5k_tx_queue(hw, skb, &sc->txqs[qnum]);
  2526. }
  2527. static int ath5k_start(struct ieee80211_hw *hw)
  2528. {
  2529. return ath5k_init_hw(hw->priv);
  2530. }
  2531. static void ath5k_stop(struct ieee80211_hw *hw)
  2532. {
  2533. ath5k_stop_hw(hw->priv);
  2534. }
  2535. static int ath5k_add_interface(struct ieee80211_hw *hw,
  2536. struct ieee80211_vif *vif)
  2537. {
  2538. struct ath5k_softc *sc = hw->priv;
  2539. int ret;
  2540. struct ath5k_vif *avf = (void *)vif->drv_priv;
  2541. mutex_lock(&sc->lock);
  2542. if ((vif->type == NL80211_IFTYPE_AP ||
  2543. vif->type == NL80211_IFTYPE_ADHOC)
  2544. && (sc->num_ap_vifs + sc->num_adhoc_vifs) >= ATH_BCBUF) {
  2545. ret = -ELNRNG;
  2546. goto end;
  2547. }
  2548. /* Don't allow other interfaces if one ad-hoc is configured.
  2549. * TODO: Fix the problems with ad-hoc and multiple other interfaces.
  2550. * We would need to operate the HW in ad-hoc mode to allow TSF updates
  2551. * for the IBSS, but this breaks with additional AP or STA interfaces
  2552. * at the moment. */
  2553. if (sc->num_adhoc_vifs ||
  2554. (sc->nvifs && vif->type == NL80211_IFTYPE_ADHOC)) {
  2555. ATH5K_ERR(sc, "Only one single ad-hoc interface is allowed.\n");
  2556. ret = -ELNRNG;
  2557. goto end;
  2558. }
  2559. switch (vif->type) {
  2560. case NL80211_IFTYPE_AP:
  2561. case NL80211_IFTYPE_STATION:
  2562. case NL80211_IFTYPE_ADHOC:
  2563. case NL80211_IFTYPE_MESH_POINT:
  2564. avf->opmode = vif->type;
  2565. break;
  2566. default:
  2567. ret = -EOPNOTSUPP;
  2568. goto end;
  2569. }
  2570. sc->nvifs++;
  2571. ATH5K_DBG(sc, ATH5K_DEBUG_MODE, "add interface mode %d\n", avf->opmode);
  2572. /* Assign the vap/adhoc to a beacon xmit slot. */
  2573. if ((avf->opmode == NL80211_IFTYPE_AP) ||
  2574. (avf->opmode == NL80211_IFTYPE_ADHOC)) {
  2575. int slot;
  2576. WARN_ON(list_empty(&sc->bcbuf));
  2577. avf->bbuf = list_first_entry(&sc->bcbuf, struct ath5k_buf,
  2578. list);
  2579. list_del(&avf->bbuf->list);
  2580. avf->bslot = 0;
  2581. for (slot = 0; slot < ATH_BCBUF; slot++) {
  2582. if (!sc->bslot[slot]) {
  2583. avf->bslot = slot;
  2584. break;
  2585. }
  2586. }
  2587. BUG_ON(sc->bslot[avf->bslot] != NULL);
  2588. sc->bslot[avf->bslot] = vif;
  2589. if (avf->opmode == NL80211_IFTYPE_AP)
  2590. sc->num_ap_vifs++;
  2591. else
  2592. sc->num_adhoc_vifs++;
  2593. }
  2594. /* Any MAC address is fine, all others are included through the
  2595. * filter.
  2596. */
  2597. memcpy(&sc->lladdr, vif->addr, ETH_ALEN);
  2598. ath5k_hw_set_lladdr(sc->ah, vif->addr);
  2599. memcpy(&avf->lladdr, vif->addr, ETH_ALEN);
  2600. ath5k_mode_setup(sc, vif);
  2601. ret = 0;
  2602. end:
  2603. mutex_unlock(&sc->lock);
  2604. return ret;
  2605. }
  2606. static void
  2607. ath5k_remove_interface(struct ieee80211_hw *hw,
  2608. struct ieee80211_vif *vif)
  2609. {
  2610. struct ath5k_softc *sc = hw->priv;
  2611. struct ath5k_vif *avf = (void *)vif->drv_priv;
  2612. unsigned int i;
  2613. mutex_lock(&sc->lock);
  2614. sc->nvifs--;
  2615. if (avf->bbuf) {
  2616. ath5k_txbuf_free_skb(sc, avf->bbuf);
  2617. list_add_tail(&avf->bbuf->list, &sc->bcbuf);
  2618. for (i = 0; i < ATH_BCBUF; i++) {
  2619. if (sc->bslot[i] == vif) {
  2620. sc->bslot[i] = NULL;
  2621. break;
  2622. }
  2623. }
  2624. avf->bbuf = NULL;
  2625. }
  2626. if (avf->opmode == NL80211_IFTYPE_AP)
  2627. sc->num_ap_vifs--;
  2628. else if (avf->opmode == NL80211_IFTYPE_ADHOC)
  2629. sc->num_adhoc_vifs--;
  2630. ath5k_update_bssid_mask_and_opmode(sc, NULL);
  2631. mutex_unlock(&sc->lock);
  2632. }
  2633. /*
  2634. * TODO: Phy disable/diversity etc
  2635. */
  2636. static int
  2637. ath5k_config(struct ieee80211_hw *hw, u32 changed)
  2638. {
  2639. struct ath5k_softc *sc = hw->priv;
  2640. struct ath5k_hw *ah = sc->ah;
  2641. struct ieee80211_conf *conf = &hw->conf;
  2642. int ret = 0;
  2643. mutex_lock(&sc->lock);
  2644. if (changed & IEEE80211_CONF_CHANGE_CHANNEL) {
  2645. ret = ath5k_chan_set(sc, conf->channel);
  2646. if (ret < 0)
  2647. goto unlock;
  2648. }
  2649. if ((changed & IEEE80211_CONF_CHANGE_POWER) &&
  2650. (sc->power_level != conf->power_level)) {
  2651. sc->power_level = conf->power_level;
  2652. /* Half dB steps */
  2653. ath5k_hw_set_txpower_limit(ah, (conf->power_level * 2));
  2654. }
  2655. /* TODO:
  2656. * 1) Move this on config_interface and handle each case
  2657. * separately eg. when we have only one STA vif, use
  2658. * AR5K_ANTMODE_SINGLE_AP
  2659. *
  2660. * 2) Allow the user to change antenna mode eg. when only
  2661. * one antenna is present
  2662. *
  2663. * 3) Allow the user to set default/tx antenna when possible
  2664. *
  2665. * 4) Default mode should handle 90% of the cases, together
  2666. * with fixed a/b and single AP modes we should be able to
  2667. * handle 99%. Sectored modes are extreme cases and i still
  2668. * haven't found a usage for them. If we decide to support them,
  2669. * then we must allow the user to set how many tx antennas we
  2670. * have available
  2671. */
  2672. ath5k_hw_set_antenna_mode(ah, ah->ah_ant_mode);
  2673. unlock:
  2674. mutex_unlock(&sc->lock);
  2675. return ret;
  2676. }
  2677. static u64 ath5k_prepare_multicast(struct ieee80211_hw *hw,
  2678. struct netdev_hw_addr_list *mc_list)
  2679. {
  2680. u32 mfilt[2], val;
  2681. u8 pos;
  2682. struct netdev_hw_addr *ha;
  2683. mfilt[0] = 0;
  2684. mfilt[1] = 1;
  2685. netdev_hw_addr_list_for_each(ha, mc_list) {
  2686. /* calculate XOR of eight 6-bit values */
  2687. val = get_unaligned_le32(ha->addr + 0);
  2688. pos = (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2689. val = get_unaligned_le32(ha->addr + 3);
  2690. pos ^= (val >> 18) ^ (val >> 12) ^ (val >> 6) ^ val;
  2691. pos &= 0x3f;
  2692. mfilt[pos / 32] |= (1 << (pos % 32));
  2693. /* XXX: we might be able to just do this instead,
  2694. * but not sure, needs testing, if we do use this we'd
  2695. * neet to inform below to not reset the mcast */
  2696. /* ath5k_hw_set_mcast_filterindex(ah,
  2697. * ha->addr[5]); */
  2698. }
  2699. return ((u64)(mfilt[1]) << 32) | mfilt[0];
  2700. }
  2701. static bool ath_any_vif_assoc(struct ath5k_softc *sc)
  2702. {
  2703. struct ath_vif_iter_data iter_data;
  2704. iter_data.hw_macaddr = NULL;
  2705. iter_data.any_assoc = false;
  2706. iter_data.need_set_hw_addr = false;
  2707. iter_data.found_active = true;
  2708. ieee80211_iterate_active_interfaces_atomic(sc->hw, ath_vif_iter,
  2709. &iter_data);
  2710. return iter_data.any_assoc;
  2711. }
  2712. #define SUPPORTED_FIF_FLAGS \
  2713. FIF_PROMISC_IN_BSS | FIF_ALLMULTI | FIF_FCSFAIL | \
  2714. FIF_PLCPFAIL | FIF_CONTROL | FIF_OTHER_BSS | \
  2715. FIF_BCN_PRBRESP_PROMISC
  2716. /*
  2717. * o always accept unicast, broadcast, and multicast traffic
  2718. * o multicast traffic for all BSSIDs will be enabled if mac80211
  2719. * says it should be
  2720. * o maintain current state of phy ofdm or phy cck error reception.
  2721. * If the hardware detects any of these type of errors then
  2722. * ath5k_hw_get_rx_filter() will pass to us the respective
  2723. * hardware filters to be able to receive these type of frames.
  2724. * o probe request frames are accepted only when operating in
  2725. * hostap, adhoc, or monitor modes
  2726. * o enable promiscuous mode according to the interface state
  2727. * o accept beacons:
  2728. * - when operating in adhoc mode so the 802.11 layer creates
  2729. * node table entries for peers,
  2730. * - when operating in station mode for collecting rssi data when
  2731. * the station is otherwise quiet, or
  2732. * - when scanning
  2733. */
  2734. static void ath5k_configure_filter(struct ieee80211_hw *hw,
  2735. unsigned int changed_flags,
  2736. unsigned int *new_flags,
  2737. u64 multicast)
  2738. {
  2739. struct ath5k_softc *sc = hw->priv;
  2740. struct ath5k_hw *ah = sc->ah;
  2741. u32 mfilt[2], rfilt;
  2742. mutex_lock(&sc->lock);
  2743. mfilt[0] = multicast;
  2744. mfilt[1] = multicast >> 32;
  2745. /* Only deal with supported flags */
  2746. changed_flags &= SUPPORTED_FIF_FLAGS;
  2747. *new_flags &= SUPPORTED_FIF_FLAGS;
  2748. /* If HW detects any phy or radar errors, leave those filters on.
  2749. * Also, always enable Unicast, Broadcasts and Multicast
  2750. * XXX: move unicast, bssid broadcasts and multicast to mac80211 */
  2751. rfilt = (ath5k_hw_get_rx_filter(ah) & (AR5K_RX_FILTER_PHYERR)) |
  2752. (AR5K_RX_FILTER_UCAST | AR5K_RX_FILTER_BCAST |
  2753. AR5K_RX_FILTER_MCAST);
  2754. if (changed_flags & (FIF_PROMISC_IN_BSS | FIF_OTHER_BSS)) {
  2755. if (*new_flags & FIF_PROMISC_IN_BSS) {
  2756. __set_bit(ATH_STAT_PROMISC, sc->status);
  2757. } else {
  2758. __clear_bit(ATH_STAT_PROMISC, sc->status);
  2759. }
  2760. }
  2761. if (test_bit(ATH_STAT_PROMISC, sc->status))
  2762. rfilt |= AR5K_RX_FILTER_PROM;
  2763. /* Note, AR5K_RX_FILTER_MCAST is already enabled */
  2764. if (*new_flags & FIF_ALLMULTI) {
  2765. mfilt[0] = ~0;
  2766. mfilt[1] = ~0;
  2767. }
  2768. /* This is the best we can do */
  2769. if (*new_flags & (FIF_FCSFAIL | FIF_PLCPFAIL))
  2770. rfilt |= AR5K_RX_FILTER_PHYERR;
  2771. /* FIF_BCN_PRBRESP_PROMISC really means to enable beacons
  2772. * and probes for any BSSID */
  2773. if ((*new_flags & FIF_BCN_PRBRESP_PROMISC) || (sc->nvifs > 1))
  2774. rfilt |= AR5K_RX_FILTER_BEACON;
  2775. /* FIF_CONTROL doc says that if FIF_PROMISC_IN_BSS is not
  2776. * set we should only pass on control frames for this
  2777. * station. This needs testing. I believe right now this
  2778. * enables *all* control frames, which is OK.. but
  2779. * but we should see if we can improve on granularity */
  2780. if (*new_flags & FIF_CONTROL)
  2781. rfilt |= AR5K_RX_FILTER_CONTROL;
  2782. /* Additional settings per mode -- this is per ath5k */
  2783. /* XXX move these to mac80211, and add a beacon IFF flag to mac80211 */
  2784. switch (sc->opmode) {
  2785. case NL80211_IFTYPE_MESH_POINT:
  2786. rfilt |= AR5K_RX_FILTER_CONTROL |
  2787. AR5K_RX_FILTER_BEACON |
  2788. AR5K_RX_FILTER_PROBEREQ |
  2789. AR5K_RX_FILTER_PROM;
  2790. break;
  2791. case NL80211_IFTYPE_AP:
  2792. case NL80211_IFTYPE_ADHOC:
  2793. rfilt |= AR5K_RX_FILTER_PROBEREQ |
  2794. AR5K_RX_FILTER_BEACON;
  2795. break;
  2796. case NL80211_IFTYPE_STATION:
  2797. if (sc->assoc)
  2798. rfilt |= AR5K_RX_FILTER_BEACON;
  2799. default:
  2800. break;
  2801. }
  2802. /* Set filters */
  2803. ath5k_hw_set_rx_filter(ah, rfilt);
  2804. /* Set multicast bits */
  2805. ath5k_hw_set_mcast_filter(ah, mfilt[0], mfilt[1]);
  2806. /* Set the cached hw filter flags, this will later actually
  2807. * be set in HW */
  2808. sc->filter_flags = rfilt;
  2809. mutex_unlock(&sc->lock);
  2810. }
  2811. static int
  2812. ath5k_set_key(struct ieee80211_hw *hw, enum set_key_cmd cmd,
  2813. struct ieee80211_vif *vif, struct ieee80211_sta *sta,
  2814. struct ieee80211_key_conf *key)
  2815. {
  2816. struct ath5k_softc *sc = hw->priv;
  2817. struct ath5k_hw *ah = sc->ah;
  2818. struct ath_common *common = ath5k_hw_common(ah);
  2819. int ret = 0;
  2820. if (modparam_nohwcrypt)
  2821. return -EOPNOTSUPP;
  2822. switch (key->cipher) {
  2823. case WLAN_CIPHER_SUITE_WEP40:
  2824. case WLAN_CIPHER_SUITE_WEP104:
  2825. case WLAN_CIPHER_SUITE_TKIP:
  2826. break;
  2827. case WLAN_CIPHER_SUITE_CCMP:
  2828. if (common->crypt_caps & ATH_CRYPT_CAP_CIPHER_AESCCM)
  2829. break;
  2830. return -EOPNOTSUPP;
  2831. default:
  2832. WARN_ON(1);
  2833. return -EINVAL;
  2834. }
  2835. mutex_lock(&sc->lock);
  2836. switch (cmd) {
  2837. case SET_KEY:
  2838. ret = ath_key_config(common, vif, sta, key);
  2839. if (ret >= 0) {
  2840. key->hw_key_idx = ret;
  2841. /* push IV and Michael MIC generation to stack */
  2842. key->flags |= IEEE80211_KEY_FLAG_GENERATE_IV;
  2843. if (key->cipher == WLAN_CIPHER_SUITE_TKIP)
  2844. key->flags |= IEEE80211_KEY_FLAG_GENERATE_MMIC;
  2845. if (key->cipher == WLAN_CIPHER_SUITE_CCMP)
  2846. key->flags |= IEEE80211_KEY_FLAG_SW_MGMT;
  2847. ret = 0;
  2848. }
  2849. break;
  2850. case DISABLE_KEY:
  2851. ath_key_delete(common, key);
  2852. break;
  2853. default:
  2854. ret = -EINVAL;
  2855. }
  2856. mmiowb();
  2857. mutex_unlock(&sc->lock);
  2858. return ret;
  2859. }
  2860. static int
  2861. ath5k_get_stats(struct ieee80211_hw *hw,
  2862. struct ieee80211_low_level_stats *stats)
  2863. {
  2864. struct ath5k_softc *sc = hw->priv;
  2865. /* Force update */
  2866. ath5k_hw_update_mib_counters(sc->ah);
  2867. stats->dot11ACKFailureCount = sc->stats.ack_fail;
  2868. stats->dot11RTSFailureCount = sc->stats.rts_fail;
  2869. stats->dot11RTSSuccessCount = sc->stats.rts_ok;
  2870. stats->dot11FCSErrorCount = sc->stats.fcs_error;
  2871. return 0;
  2872. }
  2873. static int ath5k_get_survey(struct ieee80211_hw *hw, int idx,
  2874. struct survey_info *survey)
  2875. {
  2876. struct ath5k_softc *sc = hw->priv;
  2877. struct ieee80211_conf *conf = &hw->conf;
  2878. struct ath_common *common = ath5k_hw_common(sc->ah);
  2879. struct ath_cycle_counters *cc = &common->cc_survey;
  2880. unsigned int div = common->clockrate * 1000;
  2881. if (idx != 0)
  2882. return -ENOENT;
  2883. survey->channel = conf->channel;
  2884. survey->filled = SURVEY_INFO_NOISE_DBM;
  2885. survey->noise = sc->ah->ah_noise_floor;
  2886. spin_lock_bh(&common->cc_lock);
  2887. ath_hw_cycle_counters_update(common);
  2888. if (cc->cycles > 0) {
  2889. survey->filled |= SURVEY_INFO_CHANNEL_TIME |
  2890. SURVEY_INFO_CHANNEL_TIME_BUSY |
  2891. SURVEY_INFO_CHANNEL_TIME_RX |
  2892. SURVEY_INFO_CHANNEL_TIME_TX;
  2893. survey->channel_time += cc->cycles / div;
  2894. survey->channel_time_busy += cc->rx_busy / div;
  2895. survey->channel_time_rx += cc->rx_frame / div;
  2896. survey->channel_time_tx += cc->tx_frame / div;
  2897. }
  2898. memset(cc, 0, sizeof(*cc));
  2899. spin_unlock_bh(&common->cc_lock);
  2900. return 0;
  2901. }
  2902. static u64
  2903. ath5k_get_tsf(struct ieee80211_hw *hw)
  2904. {
  2905. struct ath5k_softc *sc = hw->priv;
  2906. return ath5k_hw_get_tsf64(sc->ah);
  2907. }
  2908. static void
  2909. ath5k_set_tsf(struct ieee80211_hw *hw, u64 tsf)
  2910. {
  2911. struct ath5k_softc *sc = hw->priv;
  2912. ath5k_hw_set_tsf64(sc->ah, tsf);
  2913. }
  2914. static void
  2915. ath5k_reset_tsf(struct ieee80211_hw *hw)
  2916. {
  2917. struct ath5k_softc *sc = hw->priv;
  2918. /*
  2919. * in IBSS mode we need to update the beacon timers too.
  2920. * this will also reset the TSF if we call it with 0
  2921. */
  2922. if (sc->opmode == NL80211_IFTYPE_ADHOC)
  2923. ath5k_beacon_update_timers(sc, 0);
  2924. else
  2925. ath5k_hw_reset_tsf(sc->ah);
  2926. }
  2927. static void
  2928. set_beacon_filter(struct ieee80211_hw *hw, bool enable)
  2929. {
  2930. struct ath5k_softc *sc = hw->priv;
  2931. struct ath5k_hw *ah = sc->ah;
  2932. u32 rfilt;
  2933. rfilt = ath5k_hw_get_rx_filter(ah);
  2934. if (enable)
  2935. rfilt |= AR5K_RX_FILTER_BEACON;
  2936. else
  2937. rfilt &= ~AR5K_RX_FILTER_BEACON;
  2938. ath5k_hw_set_rx_filter(ah, rfilt);
  2939. sc->filter_flags = rfilt;
  2940. }
  2941. static void ath5k_bss_info_changed(struct ieee80211_hw *hw,
  2942. struct ieee80211_vif *vif,
  2943. struct ieee80211_bss_conf *bss_conf,
  2944. u32 changes)
  2945. {
  2946. struct ath5k_vif *avf = (void *)vif->drv_priv;
  2947. struct ath5k_softc *sc = hw->priv;
  2948. struct ath5k_hw *ah = sc->ah;
  2949. struct ath_common *common = ath5k_hw_common(ah);
  2950. unsigned long flags;
  2951. mutex_lock(&sc->lock);
  2952. if (changes & BSS_CHANGED_BSSID) {
  2953. /* Cache for later use during resets */
  2954. memcpy(common->curbssid, bss_conf->bssid, ETH_ALEN);
  2955. common->curaid = 0;
  2956. ath5k_hw_set_bssid(ah);
  2957. mmiowb();
  2958. }
  2959. if (changes & BSS_CHANGED_BEACON_INT)
  2960. sc->bintval = bss_conf->beacon_int;
  2961. if (changes & BSS_CHANGED_ASSOC) {
  2962. avf->assoc = bss_conf->assoc;
  2963. if (bss_conf->assoc)
  2964. sc->assoc = bss_conf->assoc;
  2965. else
  2966. sc->assoc = ath_any_vif_assoc(sc);
  2967. if (sc->opmode == NL80211_IFTYPE_STATION)
  2968. set_beacon_filter(hw, sc->assoc);
  2969. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  2970. AR5K_LED_ASSOC : AR5K_LED_INIT);
  2971. if (bss_conf->assoc) {
  2972. ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
  2973. "Bss Info ASSOC %d, bssid: %pM\n",
  2974. bss_conf->aid, common->curbssid);
  2975. common->curaid = bss_conf->aid;
  2976. ath5k_hw_set_bssid(ah);
  2977. /* Once ANI is available you would start it here */
  2978. }
  2979. }
  2980. if (changes & BSS_CHANGED_BEACON) {
  2981. spin_lock_irqsave(&sc->block, flags);
  2982. ath5k_beacon_update(hw, vif);
  2983. spin_unlock_irqrestore(&sc->block, flags);
  2984. }
  2985. if (changes & BSS_CHANGED_BEACON_ENABLED)
  2986. sc->enable_beacon = bss_conf->enable_beacon;
  2987. if (changes & (BSS_CHANGED_BEACON | BSS_CHANGED_BEACON_ENABLED |
  2988. BSS_CHANGED_BEACON_INT))
  2989. ath5k_beacon_config(sc);
  2990. mutex_unlock(&sc->lock);
  2991. }
  2992. static void ath5k_sw_scan_start(struct ieee80211_hw *hw)
  2993. {
  2994. struct ath5k_softc *sc = hw->priv;
  2995. if (!sc->assoc)
  2996. ath5k_hw_set_ledstate(sc->ah, AR5K_LED_SCAN);
  2997. }
  2998. static void ath5k_sw_scan_complete(struct ieee80211_hw *hw)
  2999. {
  3000. struct ath5k_softc *sc = hw->priv;
  3001. ath5k_hw_set_ledstate(sc->ah, sc->assoc ?
  3002. AR5K_LED_ASSOC : AR5K_LED_INIT);
  3003. }
  3004. /**
  3005. * ath5k_set_coverage_class - Set IEEE 802.11 coverage class
  3006. *
  3007. * @hw: struct ieee80211_hw pointer
  3008. * @coverage_class: IEEE 802.11 coverage class number
  3009. *
  3010. * Mac80211 callback. Sets slot time, ACK timeout and CTS timeout for given
  3011. * coverage class. The values are persistent, they are restored after device
  3012. * reset.
  3013. */
  3014. static void ath5k_set_coverage_class(struct ieee80211_hw *hw, u8 coverage_class)
  3015. {
  3016. struct ath5k_softc *sc = hw->priv;
  3017. mutex_lock(&sc->lock);
  3018. ath5k_hw_set_coverage_class(sc->ah, coverage_class);
  3019. mutex_unlock(&sc->lock);
  3020. }
  3021. static int ath5k_conf_tx(struct ieee80211_hw *hw, u16 queue,
  3022. const struct ieee80211_tx_queue_params *params)
  3023. {
  3024. struct ath5k_softc *sc = hw->priv;
  3025. struct ath5k_hw *ah = sc->ah;
  3026. struct ath5k_txq_info qi;
  3027. int ret = 0;
  3028. if (queue >= ah->ah_capabilities.cap_queues.q_tx_num)
  3029. return 0;
  3030. mutex_lock(&sc->lock);
  3031. ath5k_hw_get_tx_queueprops(ah, queue, &qi);
  3032. qi.tqi_aifs = params->aifs;
  3033. qi.tqi_cw_min = params->cw_min;
  3034. qi.tqi_cw_max = params->cw_max;
  3035. qi.tqi_burst_time = params->txop;
  3036. ATH5K_DBG(sc, ATH5K_DEBUG_ANY,
  3037. "Configure tx [queue %d], "
  3038. "aifs: %d, cw_min: %d, cw_max: %d, txop: %d\n",
  3039. queue, params->aifs, params->cw_min,
  3040. params->cw_max, params->txop);
  3041. if (ath5k_hw_set_tx_queueprops(ah, queue, &qi)) {
  3042. ATH5K_ERR(sc,
  3043. "Unable to update hardware queue %u!\n", queue);
  3044. ret = -EIO;
  3045. } else
  3046. ath5k_hw_reset_tx_queue(ah, queue);
  3047. mutex_unlock(&sc->lock);
  3048. return ret;
  3049. }
  3050. static int ath5k_set_antenna(struct ieee80211_hw *hw, u32 tx_ant, u32 rx_ant)
  3051. {
  3052. struct ath5k_softc *sc = hw->priv;
  3053. if (tx_ant == 1 && rx_ant == 1)
  3054. ath5k_hw_set_antenna_mode(sc->ah, AR5K_ANTMODE_FIXED_A);
  3055. else if (tx_ant == 2 && rx_ant == 2)
  3056. ath5k_hw_set_antenna_mode(sc->ah, AR5K_ANTMODE_FIXED_B);
  3057. else if ((tx_ant & 3) == 3 && (rx_ant & 3) == 3)
  3058. ath5k_hw_set_antenna_mode(sc->ah, AR5K_ANTMODE_DEFAULT);
  3059. else
  3060. return -EINVAL;
  3061. return 0;
  3062. }
  3063. static int ath5k_get_antenna(struct ieee80211_hw *hw, u32 *tx_ant, u32 *rx_ant)
  3064. {
  3065. struct ath5k_softc *sc = hw->priv;
  3066. switch (sc->ah->ah_ant_mode) {
  3067. case AR5K_ANTMODE_FIXED_A:
  3068. *tx_ant = 1; *rx_ant = 1; break;
  3069. case AR5K_ANTMODE_FIXED_B:
  3070. *tx_ant = 2; *rx_ant = 2; break;
  3071. case AR5K_ANTMODE_DEFAULT:
  3072. *tx_ant = 3; *rx_ant = 3; break;
  3073. }
  3074. return 0;
  3075. }
  3076. const struct ieee80211_ops ath5k_hw_ops = {
  3077. .tx = ath5k_tx,
  3078. .start = ath5k_start,
  3079. .stop = ath5k_stop,
  3080. .add_interface = ath5k_add_interface,
  3081. .remove_interface = ath5k_remove_interface,
  3082. .config = ath5k_config,
  3083. .prepare_multicast = ath5k_prepare_multicast,
  3084. .configure_filter = ath5k_configure_filter,
  3085. .set_key = ath5k_set_key,
  3086. .get_stats = ath5k_get_stats,
  3087. .get_survey = ath5k_get_survey,
  3088. .conf_tx = ath5k_conf_tx,
  3089. .get_tsf = ath5k_get_tsf,
  3090. .set_tsf = ath5k_set_tsf,
  3091. .reset_tsf = ath5k_reset_tsf,
  3092. .bss_info_changed = ath5k_bss_info_changed,
  3093. .sw_scan_start = ath5k_sw_scan_start,
  3094. .sw_scan_complete = ath5k_sw_scan_complete,
  3095. .set_coverage_class = ath5k_set_coverage_class,
  3096. .set_antenna = ath5k_set_antenna,
  3097. .get_antenna = ath5k_get_antenna,
  3098. };