be_main.h 26 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000
  1. /**
  2. * Copyright (C) 2005 - 2012 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Written by: Jayamohan Kallickal (jayamohan.kallickal@emulex.com)
  11. *
  12. * Contact Information:
  13. * linux-drivers@emulex.com
  14. *
  15. * Emulex
  16. * 3333 Susan Street
  17. * Costa Mesa, CA 92626
  18. */
  19. #ifndef _BEISCSI_MAIN_
  20. #define _BEISCSI_MAIN_
  21. #include <linux/kernel.h>
  22. #include <linux/pci.h>
  23. #include <linux/if_ether.h>
  24. #include <linux/in.h>
  25. #include <linux/ctype.h>
  26. #include <linux/module.h>
  27. #include <scsi/scsi.h>
  28. #include <scsi/scsi_cmnd.h>
  29. #include <scsi/scsi_device.h>
  30. #include <scsi/scsi_host.h>
  31. #include <scsi/iscsi_proto.h>
  32. #include <scsi/libiscsi.h>
  33. #include <scsi/scsi_transport_iscsi.h>
  34. #include "be.h"
  35. #define DRV_NAME "be2iscsi"
  36. #define BUILD_STR "10.0.272.0"
  37. #define BE_NAME "Emulex OneConnect" \
  38. "Open-iSCSI Driver version" BUILD_STR
  39. #define DRV_DESC BE_NAME " " "Driver"
  40. #define BE_VENDOR_ID 0x19A2
  41. #define ELX_VENDOR_ID 0x10DF
  42. /* DEVICE ID's for BE2 */
  43. #define BE_DEVICE_ID1 0x212
  44. #define OC_DEVICE_ID1 0x702
  45. #define OC_DEVICE_ID2 0x703
  46. /* DEVICE ID's for BE3 */
  47. #define BE_DEVICE_ID2 0x222
  48. #define OC_DEVICE_ID3 0x712
  49. /* DEVICE ID for SKH */
  50. #define OC_SKH_ID1 0x722
  51. #define BE2_IO_DEPTH 1024
  52. #define BE2_MAX_SESSIONS 256
  53. #define BE2_CMDS_PER_CXN 128
  54. #define BE2_TMFS 16
  55. #define BE2_NOPOUT_REQ 16
  56. #define BE2_SGE 32
  57. #define BE2_DEFPDU_HDR_SZ 64
  58. #define BE2_DEFPDU_DATA_SZ 8192
  59. #define MAX_CPUS 64
  60. #define BEISCSI_MAX_NUM_CPUS 7
  61. #define OC_SKH_MAX_NUM_CPUS 31
  62. #define BEISCSI_VER_STRLEN 32
  63. #define BEISCSI_SGLIST_ELEMENTS 30
  64. #define BEISCSI_CMD_PER_LUN 128 /* scsi_host->cmd_per_lun */
  65. #define BEISCSI_MAX_SECTORS 2048 /* scsi_host->max_sectors */
  66. #define BEISCSI_MAX_CMD_LEN 16 /* scsi_host->max_cmd_len */
  67. #define BEISCSI_NUM_MAX_LUN 256 /* scsi_host->max_lun */
  68. #define BEISCSI_NUM_DEVICES_SUPPORTED 0x01
  69. #define BEISCSI_MAX_FRAGS_INIT 192
  70. #define BE_NUM_MSIX_ENTRIES 1
  71. #define MPU_EP_CONTROL 0
  72. #define MPU_EP_SEMAPHORE 0xac
  73. #define BE2_SOFT_RESET 0x5c
  74. #define BE2_PCI_ONLINE0 0xb0
  75. #define BE2_PCI_ONLINE1 0xb4
  76. #define BE2_SET_RESET 0x80
  77. #define BE2_MPU_IRAM_ONLINE 0x00000080
  78. #define BE_SENSE_INFO_SIZE 258
  79. #define BE_ISCSI_PDU_HEADER_SIZE 64
  80. #define BE_MIN_MEM_SIZE 16384
  81. #define MAX_CMD_SZ 65536
  82. #define IIOC_SCSI_DATA 0x05 /* Write Operation */
  83. #define INVALID_SESS_HANDLE 0xFFFFFFFF
  84. #define BE_ADAPTER_UP 0x00000000
  85. #define BE_ADAPTER_LINK_DOWN 0x00000001
  86. /**
  87. * hardware needs the async PDU buffers to be posted in multiples of 8
  88. * So have atleast 8 of them by default
  89. */
  90. #define HWI_GET_ASYNC_PDU_CTX(phwi) (phwi->phwi_ctxt->pasync_ctx)
  91. /********* Memory BAR register ************/
  92. #define PCICFG_MEMBAR_CTRL_INT_CTRL_OFFSET 0xfc
  93. /**
  94. * Host Interrupt Enable, if set interrupts are enabled although "PCI Interrupt
  95. * Disable" may still globally block interrupts in addition to individual
  96. * interrupt masks; a mechanism for the device driver to block all interrupts
  97. * atomically without having to arbitrate for the PCI Interrupt Disable bit
  98. * with the OS.
  99. */
  100. #define MEMBAR_CTRL_INT_CTRL_HOSTINTR_MASK (1 << 29) /* bit 29 */
  101. /********* ISR0 Register offset **********/
  102. #define CEV_ISR0_OFFSET 0xC18
  103. #define CEV_ISR_SIZE 4
  104. /**
  105. * Macros for reading/writing a protection domain or CSR registers
  106. * in BladeEngine.
  107. */
  108. #define DB_TXULP0_OFFSET 0x40
  109. #define DB_RXULP0_OFFSET 0xA0
  110. /********* Event Q door bell *************/
  111. #define DB_EQ_OFFSET DB_CQ_OFFSET
  112. #define DB_EQ_RING_ID_MASK 0x1FF /* bits 0 - 8 */
  113. /* Clear the interrupt for this eq */
  114. #define DB_EQ_CLR_SHIFT (9) /* bit 9 */
  115. /* Must be 1 */
  116. #define DB_EQ_EVNT_SHIFT (10) /* bit 10 */
  117. /* Number of event entries processed */
  118. #define DB_EQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  119. /* Rearm bit */
  120. #define DB_EQ_REARM_SHIFT (29) /* bit 29 */
  121. /********* Compl Q door bell *************/
  122. #define DB_CQ_OFFSET 0x120
  123. #define DB_CQ_RING_ID_MASK 0x3FF /* bits 0 - 9 */
  124. /* Number of event entries processed */
  125. #define DB_CQ_NUM_POPPED_SHIFT (16) /* bits 16 - 28 */
  126. /* Rearm bit */
  127. #define DB_CQ_REARM_SHIFT (29) /* bit 29 */
  128. #define GET_HWI_CONTROLLER_WS(pc) (pc->phwi_ctrlr)
  129. #define HWI_GET_DEF_BUFQ_ID(pc) (((struct hwi_controller *)\
  130. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_data.id)
  131. #define HWI_GET_DEF_HDRQ_ID(pc) (((struct hwi_controller *)\
  132. (GET_HWI_CONTROLLER_WS(pc)))->default_pdu_hdr.id)
  133. #define PAGES_REQUIRED(x) \
  134. ((x < PAGE_SIZE) ? 1 : ((x + PAGE_SIZE - 1) / PAGE_SIZE))
  135. #define BEISCSI_MSI_NAME 20 /* size of msi_name string */
  136. enum be_mem_enum {
  137. HWI_MEM_ADDN_CONTEXT,
  138. HWI_MEM_WRB,
  139. HWI_MEM_WRBH,
  140. HWI_MEM_SGLH,
  141. HWI_MEM_SGE,
  142. HWI_MEM_ASYNC_HEADER_BUF, /* 5 */
  143. HWI_MEM_ASYNC_DATA_BUF,
  144. HWI_MEM_ASYNC_HEADER_RING,
  145. HWI_MEM_ASYNC_DATA_RING,
  146. HWI_MEM_ASYNC_HEADER_HANDLE,
  147. HWI_MEM_ASYNC_DATA_HANDLE, /* 10 */
  148. HWI_MEM_ASYNC_PDU_CONTEXT,
  149. ISCSI_MEM_GLOBAL_HEADER,
  150. SE_MEM_MAX
  151. };
  152. struct be_bus_address32 {
  153. unsigned int address_lo;
  154. unsigned int address_hi;
  155. };
  156. struct be_bus_address64 {
  157. unsigned long long address;
  158. };
  159. struct be_bus_address {
  160. union {
  161. struct be_bus_address32 a32;
  162. struct be_bus_address64 a64;
  163. } u;
  164. };
  165. struct mem_array {
  166. struct be_bus_address bus_address; /* Bus address of location */
  167. void *virtual_address; /* virtual address to the location */
  168. unsigned int size; /* Size required by memory block */
  169. };
  170. struct be_mem_descriptor {
  171. unsigned int index; /* Index of this memory parameter */
  172. unsigned int category; /* type indicates cached/non-cached */
  173. unsigned int num_elements; /* number of elements in this
  174. * descriptor
  175. */
  176. unsigned int alignment_mask; /* Alignment mask for this block */
  177. unsigned int size_in_bytes; /* Size required by memory block */
  178. struct mem_array *mem_array;
  179. };
  180. struct sgl_handle {
  181. unsigned int sgl_index;
  182. unsigned int type;
  183. unsigned int cid;
  184. struct iscsi_task *task;
  185. struct iscsi_sge *pfrag;
  186. };
  187. struct hba_parameters {
  188. unsigned int ios_per_ctrl;
  189. unsigned int cxns_per_ctrl;
  190. unsigned int asyncpdus_per_ctrl;
  191. unsigned int icds_per_ctrl;
  192. unsigned int num_sge_per_io;
  193. unsigned int defpdu_hdr_sz;
  194. unsigned int defpdu_data_sz;
  195. unsigned int num_cq_entries;
  196. unsigned int num_eq_entries;
  197. unsigned int wrbs_per_cxn;
  198. unsigned int crashmode;
  199. unsigned int hba_num;
  200. unsigned int mgmt_ws_sz;
  201. unsigned int hwi_ws_sz;
  202. unsigned int eto;
  203. unsigned int ldto;
  204. unsigned int dbg_flags;
  205. unsigned int num_cxn;
  206. unsigned int eq_timer;
  207. /**
  208. * These are calculated from other params. They're here
  209. * for debug purposes
  210. */
  211. unsigned int num_mcc_pages;
  212. unsigned int num_mcc_cq_pages;
  213. unsigned int num_cq_pages;
  214. unsigned int num_eq_pages;
  215. unsigned int num_async_pdu_buf_pages;
  216. unsigned int num_async_pdu_buf_sgl_pages;
  217. unsigned int num_async_pdu_buf_cq_pages;
  218. unsigned int num_async_pdu_hdr_pages;
  219. unsigned int num_async_pdu_hdr_sgl_pages;
  220. unsigned int num_async_pdu_hdr_cq_pages;
  221. unsigned int num_sge;
  222. };
  223. struct invalidate_command_table {
  224. unsigned short icd;
  225. unsigned short cid;
  226. } __packed;
  227. #define chip_be2(phba) (phba->generation == BE_GEN2)
  228. #define chip_be3_r(phba) (phba->generation == BE_GEN3)
  229. #define is_chip_be2_be3r(phba) (chip_be3_r(phba) || (chip_be2(phba)))
  230. struct beiscsi_hba {
  231. struct hba_parameters params;
  232. struct hwi_controller *phwi_ctrlr;
  233. unsigned int mem_req[SE_MEM_MAX];
  234. /* PCI BAR mapped addresses */
  235. u8 __iomem *csr_va; /* CSR */
  236. u8 __iomem *db_va; /* Door Bell */
  237. u8 __iomem *pci_va; /* PCI Config */
  238. struct be_bus_address csr_pa; /* CSR */
  239. struct be_bus_address db_pa; /* CSR */
  240. struct be_bus_address pci_pa; /* CSR */
  241. /* PCI representation of our HBA */
  242. struct pci_dev *pcidev;
  243. unsigned short asic_revision;
  244. unsigned int num_cpus;
  245. unsigned int nxt_cqid;
  246. struct msix_entry msix_entries[MAX_CPUS];
  247. char *msi_name[MAX_CPUS];
  248. bool msix_enabled;
  249. struct be_mem_descriptor *init_mem;
  250. unsigned short io_sgl_alloc_index;
  251. unsigned short io_sgl_free_index;
  252. unsigned short io_sgl_hndl_avbl;
  253. struct sgl_handle **io_sgl_hndl_base;
  254. struct sgl_handle **sgl_hndl_array;
  255. unsigned short eh_sgl_alloc_index;
  256. unsigned short eh_sgl_free_index;
  257. unsigned short eh_sgl_hndl_avbl;
  258. struct sgl_handle **eh_sgl_hndl_base;
  259. spinlock_t io_sgl_lock;
  260. spinlock_t mgmt_sgl_lock;
  261. spinlock_t isr_lock;
  262. unsigned int age;
  263. unsigned short avlbl_cids;
  264. unsigned short cid_alloc;
  265. unsigned short cid_free;
  266. struct beiscsi_conn *conn_table[BE2_MAX_SESSIONS * 2];
  267. struct list_head hba_queue;
  268. unsigned short *cid_array;
  269. struct iscsi_endpoint **ep_array;
  270. struct iscsi_boot_kset *boot_kset;
  271. struct Scsi_Host *shost;
  272. struct iscsi_iface *ipv4_iface;
  273. struct iscsi_iface *ipv6_iface;
  274. struct {
  275. /**
  276. * group together since they are used most frequently
  277. * for cid to cri conversion
  278. */
  279. unsigned int iscsi_cid_start;
  280. unsigned int phys_port;
  281. unsigned int isr_offset;
  282. unsigned int iscsi_icd_start;
  283. unsigned int iscsi_cid_count;
  284. unsigned int iscsi_icd_count;
  285. unsigned int pci_function;
  286. unsigned short cid_alloc;
  287. unsigned short cid_free;
  288. unsigned short avlbl_cids;
  289. unsigned short iscsi_features;
  290. spinlock_t cid_lock;
  291. } fw_config;
  292. unsigned int state;
  293. bool fw_timeout;
  294. bool ue_detected;
  295. struct delayed_work beiscsi_hw_check_task;
  296. u8 mac_address[ETH_ALEN];
  297. char fw_ver_str[BEISCSI_VER_STRLEN];
  298. char wq_name[20];
  299. struct workqueue_struct *wq; /* The actuak work queue */
  300. struct be_ctrl_info ctrl;
  301. unsigned int generation;
  302. unsigned int interface_handle;
  303. struct mgmt_session_info boot_sess;
  304. struct invalidate_command_table inv_tbl[128];
  305. unsigned int attr_log_enable;
  306. int (*iotask_fn)(struct iscsi_task *,
  307. struct scatterlist *sg,
  308. uint32_t num_sg, uint32_t xferlen,
  309. uint32_t writedir);
  310. };
  311. struct beiscsi_session {
  312. struct pci_pool *bhs_pool;
  313. };
  314. /**
  315. * struct beiscsi_conn - iscsi connection structure
  316. */
  317. struct beiscsi_conn {
  318. struct iscsi_conn *conn;
  319. struct beiscsi_hba *phba;
  320. u32 exp_statsn;
  321. u32 beiscsi_conn_cid;
  322. struct beiscsi_endpoint *ep;
  323. unsigned short login_in_progress;
  324. struct wrb_handle *plogin_wrb_handle;
  325. struct sgl_handle *plogin_sgl_handle;
  326. struct beiscsi_session *beiscsi_sess;
  327. struct iscsi_task *task;
  328. };
  329. /* This structure is used by the chip */
  330. struct pdu_data_out {
  331. u32 dw[12];
  332. };
  333. /**
  334. * Pseudo amap definition in which each bit of the actual structure is defined
  335. * as a byte: used to calculate offset/shift/mask of each field
  336. */
  337. struct amap_pdu_data_out {
  338. u8 opcode[6]; /* opcode */
  339. u8 rsvd0[2]; /* should be 0 */
  340. u8 rsvd1[7];
  341. u8 final_bit; /* F bit */
  342. u8 rsvd2[16];
  343. u8 ahs_length[8]; /* no AHS */
  344. u8 data_len_hi[8];
  345. u8 data_len_lo[16]; /* DataSegmentLength */
  346. u8 lun[64];
  347. u8 itt[32]; /* ITT; initiator task tag */
  348. u8 ttt[32]; /* TTT; valid for R2T or 0xffffffff */
  349. u8 rsvd3[32];
  350. u8 exp_stat_sn[32];
  351. u8 rsvd4[32];
  352. u8 data_sn[32];
  353. u8 buffer_offset[32];
  354. u8 rsvd5[32];
  355. };
  356. struct be_cmd_bhs {
  357. struct iscsi_scsi_req iscsi_hdr;
  358. unsigned char pad1[16];
  359. struct pdu_data_out iscsi_data_pdu;
  360. unsigned char pad2[BE_SENSE_INFO_SIZE -
  361. sizeof(struct pdu_data_out)];
  362. };
  363. struct beiscsi_io_task {
  364. struct wrb_handle *pwrb_handle;
  365. struct sgl_handle *psgl_handle;
  366. struct beiscsi_conn *conn;
  367. struct scsi_cmnd *scsi_cmnd;
  368. unsigned int cmd_sn;
  369. unsigned int flags;
  370. unsigned short cid;
  371. unsigned short header_len;
  372. itt_t libiscsi_itt;
  373. struct be_cmd_bhs *cmd_bhs;
  374. struct be_bus_address bhs_pa;
  375. unsigned short bhs_len;
  376. dma_addr_t mtask_addr;
  377. uint32_t mtask_data_count;
  378. uint8_t wrb_type;
  379. };
  380. struct be_nonio_bhs {
  381. struct iscsi_hdr iscsi_hdr;
  382. unsigned char pad1[16];
  383. struct pdu_data_out iscsi_data_pdu;
  384. unsigned char pad2[BE_SENSE_INFO_SIZE -
  385. sizeof(struct pdu_data_out)];
  386. };
  387. struct be_status_bhs {
  388. struct iscsi_scsi_req iscsi_hdr;
  389. unsigned char pad1[16];
  390. /**
  391. * The plus 2 below is to hold the sense info length that gets
  392. * DMA'ed by RxULP
  393. */
  394. unsigned char sense_info[BE_SENSE_INFO_SIZE];
  395. };
  396. struct iscsi_sge {
  397. u32 dw[4];
  398. };
  399. /**
  400. * Pseudo amap definition in which each bit of the actual structure is defined
  401. * as a byte: used to calculate offset/shift/mask of each field
  402. */
  403. struct amap_iscsi_sge {
  404. u8 addr_hi[32];
  405. u8 addr_lo[32];
  406. u8 sge_offset[22]; /* DWORD 2 */
  407. u8 rsvd0[9]; /* DWORD 2 */
  408. u8 last_sge; /* DWORD 2 */
  409. u8 len[17]; /* DWORD 3 */
  410. u8 rsvd1[15]; /* DWORD 3 */
  411. };
  412. struct beiscsi_offload_params {
  413. u32 dw[5];
  414. };
  415. #define OFFLD_PARAMS_ERL 0x00000003
  416. #define OFFLD_PARAMS_DDE 0x00000004
  417. #define OFFLD_PARAMS_HDE 0x00000008
  418. #define OFFLD_PARAMS_IR2T 0x00000010
  419. #define OFFLD_PARAMS_IMD 0x00000020
  420. #define OFFLD_PARAMS_DATA_SEQ_INORDER 0x00000040
  421. #define OFFLD_PARAMS_PDU_SEQ_INORDER 0x00000080
  422. #define OFFLD_PARAMS_MAX_R2T 0x00FFFF00
  423. /**
  424. * Pseudo amap definition in which each bit of the actual structure is defined
  425. * as a byte: used to calculate offset/shift/mask of each field
  426. */
  427. struct amap_beiscsi_offload_params {
  428. u8 max_burst_length[32];
  429. u8 max_send_data_segment_length[32];
  430. u8 first_burst_length[32];
  431. u8 erl[2];
  432. u8 dde[1];
  433. u8 hde[1];
  434. u8 ir2t[1];
  435. u8 imd[1];
  436. u8 data_seq_inorder[1];
  437. u8 pdu_seq_inorder[1];
  438. u8 max_r2t[16];
  439. u8 pad[8];
  440. u8 exp_statsn[32];
  441. };
  442. /* void hwi_complete_drvr_msgs(struct beiscsi_conn *beiscsi_conn,
  443. struct beiscsi_hba *phba, struct sol_cqe *psol);*/
  444. struct async_pdu_handle {
  445. struct list_head link;
  446. struct be_bus_address pa;
  447. void *pbuffer;
  448. unsigned int consumed;
  449. unsigned char index;
  450. unsigned char is_header;
  451. unsigned short cri;
  452. unsigned long buffer_len;
  453. };
  454. struct hwi_async_entry {
  455. struct {
  456. unsigned char hdr_received;
  457. unsigned char hdr_len;
  458. unsigned short bytes_received;
  459. unsigned int bytes_needed;
  460. struct list_head list;
  461. } wait_queue;
  462. struct list_head header_busy_list;
  463. struct list_head data_busy_list;
  464. };
  465. struct hwi_async_pdu_context {
  466. struct {
  467. struct be_bus_address pa_base;
  468. void *va_base;
  469. void *ring_base;
  470. struct async_pdu_handle *handle_base;
  471. unsigned int host_write_ptr;
  472. unsigned int ep_read_ptr;
  473. unsigned int writables;
  474. unsigned int free_entries;
  475. unsigned int busy_entries;
  476. struct list_head free_list;
  477. } async_header;
  478. struct {
  479. struct be_bus_address pa_base;
  480. void *va_base;
  481. void *ring_base;
  482. struct async_pdu_handle *handle_base;
  483. unsigned int host_write_ptr;
  484. unsigned int ep_read_ptr;
  485. unsigned int writables;
  486. unsigned int free_entries;
  487. unsigned int busy_entries;
  488. struct list_head free_list;
  489. } async_data;
  490. unsigned int buffer_size;
  491. unsigned int num_entries;
  492. /**
  493. * This is a varying size list! Do not add anything
  494. * after this entry!!
  495. */
  496. struct hwi_async_entry async_entry[BE2_MAX_SESSIONS * 2];
  497. };
  498. #define PDUCQE_CODE_MASK 0x0000003F
  499. #define PDUCQE_DPL_MASK 0xFFFF0000
  500. #define PDUCQE_INDEX_MASK 0x0000FFFF
  501. struct i_t_dpdu_cqe {
  502. u32 dw[4];
  503. } __packed;
  504. /**
  505. * Pseudo amap definition in which each bit of the actual structure is defined
  506. * as a byte: used to calculate offset/shift/mask of each field
  507. */
  508. struct amap_i_t_dpdu_cqe {
  509. u8 db_addr_hi[32];
  510. u8 db_addr_lo[32];
  511. u8 code[6];
  512. u8 cid[10];
  513. u8 dpl[16];
  514. u8 index[16];
  515. u8 num_cons[10];
  516. u8 rsvd0[4];
  517. u8 final;
  518. u8 valid;
  519. } __packed;
  520. struct amap_i_t_dpdu_cqe_v2 {
  521. u8 db_addr_hi[32]; /* DWORD 0 */
  522. u8 db_addr_lo[32]; /* DWORD 1 */
  523. u8 code[6]; /* DWORD 2 */
  524. u8 num_cons; /* DWORD 2*/
  525. u8 rsvd0[8]; /* DWORD 2 */
  526. u8 dpl[17]; /* DWORD 2 */
  527. u8 index[16]; /* DWORD 3 */
  528. u8 cid[13]; /* DWORD 3 */
  529. u8 rsvd1; /* DWORD 3 */
  530. u8 final; /* DWORD 3 */
  531. u8 valid; /* DWORD 3 */
  532. } __packed;
  533. #define CQE_VALID_MASK 0x80000000
  534. #define CQE_CODE_MASK 0x0000003F
  535. #define CQE_CID_MASK 0x0000FFC0
  536. #define EQE_VALID_MASK 0x00000001
  537. #define EQE_MAJORCODE_MASK 0x0000000E
  538. #define EQE_RESID_MASK 0xFFFF0000
  539. struct be_eq_entry {
  540. u32 dw[1];
  541. } __packed;
  542. /**
  543. * Pseudo amap definition in which each bit of the actual structure is defined
  544. * as a byte: used to calculate offset/shift/mask of each field
  545. */
  546. struct amap_eq_entry {
  547. u8 valid; /* DWORD 0 */
  548. u8 major_code[3]; /* DWORD 0 */
  549. u8 minor_code[12]; /* DWORD 0 */
  550. u8 resource_id[16]; /* DWORD 0 */
  551. } __packed;
  552. struct cq_db {
  553. u32 dw[1];
  554. } __packed;
  555. /**
  556. * Pseudo amap definition in which each bit of the actual structure is defined
  557. * as a byte: used to calculate offset/shift/mask of each field
  558. */
  559. struct amap_cq_db {
  560. u8 qid[10];
  561. u8 event[1];
  562. u8 rsvd0[5];
  563. u8 num_popped[13];
  564. u8 rearm[1];
  565. u8 rsvd1[2];
  566. } __packed;
  567. void beiscsi_process_eq(struct beiscsi_hba *phba);
  568. struct iscsi_wrb {
  569. u32 dw[16];
  570. } __packed;
  571. #define WRB_TYPE_MASK 0xF0000000
  572. #define SKH_WRB_TYPE_OFFSET 27
  573. #define BE_WRB_TYPE_OFFSET 28
  574. #define ADAPTER_SET_WRB_TYPE(pwrb, wrb_type, type_offset) \
  575. (pwrb->dw[0] |= (wrb_type << type_offset))
  576. /**
  577. * Pseudo amap definition in which each bit of the actual structure is defined
  578. * as a byte: used to calculate offset/shift/mask of each field
  579. */
  580. struct amap_iscsi_wrb {
  581. u8 lun[14]; /* DWORD 0 */
  582. u8 lt; /* DWORD 0 */
  583. u8 invld; /* DWORD 0 */
  584. u8 wrb_idx[8]; /* DWORD 0 */
  585. u8 dsp; /* DWORD 0 */
  586. u8 dmsg; /* DWORD 0 */
  587. u8 undr_run; /* DWORD 0 */
  588. u8 over_run; /* DWORD 0 */
  589. u8 type[4]; /* DWORD 0 */
  590. u8 ptr2nextwrb[8]; /* DWORD 1 */
  591. u8 r2t_exp_dtl[24]; /* DWORD 1 */
  592. u8 sgl_icd_idx[12]; /* DWORD 2 */
  593. u8 rsvd0[20]; /* DWORD 2 */
  594. u8 exp_data_sn[32]; /* DWORD 3 */
  595. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  596. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  597. u8 cmdsn_itt[32]; /* DWORD 6 */
  598. u8 dif_ref_tag[32]; /* DWORD 7 */
  599. u8 sge0_addr_hi[32]; /* DWORD 8 */
  600. u8 sge0_addr_lo[32]; /* DWORD 9 */
  601. u8 sge0_offset[22]; /* DWORD 10 */
  602. u8 pbs; /* DWORD 10 */
  603. u8 dif_mode[2]; /* DWORD 10 */
  604. u8 rsvd1[6]; /* DWORD 10 */
  605. u8 sge0_last; /* DWORD 10 */
  606. u8 sge0_len[17]; /* DWORD 11 */
  607. u8 dif_meta_tag[14]; /* DWORD 11 */
  608. u8 sge0_in_ddr; /* DWORD 11 */
  609. u8 sge1_addr_hi[32]; /* DWORD 12 */
  610. u8 sge1_addr_lo[32]; /* DWORD 13 */
  611. u8 sge1_r2t_offset[22]; /* DWORD 14 */
  612. u8 rsvd2[9]; /* DWORD 14 */
  613. u8 sge1_last; /* DWORD 14 */
  614. u8 sge1_len[17]; /* DWORD 15 */
  615. u8 ref_sgl_icd_idx[12]; /* DWORD 15 */
  616. u8 rsvd3[2]; /* DWORD 15 */
  617. u8 sge1_in_ddr; /* DWORD 15 */
  618. } __packed;
  619. struct amap_iscsi_wrb_v2 {
  620. u8 r2t_exp_dtl[25]; /* DWORD 0 */
  621. u8 rsvd0[2]; /* DWORD 0*/
  622. u8 type[5]; /* DWORD 0 */
  623. u8 ptr2nextwrb[8]; /* DWORD 1 */
  624. u8 wrb_idx[8]; /* DWORD 1 */
  625. u8 lun[16]; /* DWORD 1 */
  626. u8 sgl_idx[16]; /* DWORD 2 */
  627. u8 ref_sgl_icd_idx[16]; /* DWORD 2 */
  628. u8 exp_data_sn[32]; /* DWORD 3 */
  629. u8 iscsi_bhs_addr_hi[32]; /* DWORD 4 */
  630. u8 iscsi_bhs_addr_lo[32]; /* DWORD 5 */
  631. u8 cq_id[16]; /* DWORD 6 */
  632. u8 rsvd1[16]; /* DWORD 6 */
  633. u8 cmdsn_itt[32]; /* DWORD 7 */
  634. u8 sge0_addr_hi[32]; /* DWORD 8 */
  635. u8 sge0_addr_lo[32]; /* DWORD 9 */
  636. u8 sge0_offset[24]; /* DWORD 10 */
  637. u8 rsvd2[7]; /* DWORD 10 */
  638. u8 sge0_last; /* DWORD 10 */
  639. u8 sge0_len[17]; /* DWORD 11 */
  640. u8 rsvd3[7]; /* DWORD 11 */
  641. u8 diff_enbl; /* DWORD 11 */
  642. u8 u_run; /* DWORD 11 */
  643. u8 o_run; /* DWORD 11 */
  644. u8 invalid; /* DWORD 11 */
  645. u8 dsp; /* DWORD 11 */
  646. u8 dmsg; /* DWORD 11 */
  647. u8 rsvd4; /* DWORD 11 */
  648. u8 lt; /* DWORD 11 */
  649. u8 sge1_addr_hi[32]; /* DWORD 12 */
  650. u8 sge1_addr_lo[32]; /* DWORD 13 */
  651. u8 sge1_r2t_offset[24]; /* DWORD 14 */
  652. u8 rsvd5[7]; /* DWORD 14 */
  653. u8 sge1_last; /* DWORD 14 */
  654. u8 sge1_len[17]; /* DWORD 15 */
  655. u8 rsvd6[15]; /* DWORD 15 */
  656. } __packed;
  657. struct wrb_handle *alloc_wrb_handle(struct beiscsi_hba *phba, unsigned int cid);
  658. void
  659. free_mgmt_sgl_handle(struct beiscsi_hba *phba, struct sgl_handle *psgl_handle);
  660. void beiscsi_process_all_cqs(struct work_struct *work);
  661. void beiscsi_free_mgmt_task_handles(struct beiscsi_conn *beiscsi_conn);
  662. static inline bool beiscsi_error(struct beiscsi_hba *phba)
  663. {
  664. return phba->ue_detected || phba->fw_timeout;
  665. }
  666. struct pdu_nop_out {
  667. u32 dw[12];
  668. };
  669. /**
  670. * Pseudo amap definition in which each bit of the actual structure is defined
  671. * as a byte: used to calculate offset/shift/mask of each field
  672. */
  673. struct amap_pdu_nop_out {
  674. u8 opcode[6]; /* opcode 0x00 */
  675. u8 i_bit; /* I Bit */
  676. u8 x_bit; /* reserved; should be 0 */
  677. u8 fp_bit_filler1[7];
  678. u8 f_bit; /* always 1 */
  679. u8 reserved1[16];
  680. u8 ahs_length[8]; /* no AHS */
  681. u8 data_len_hi[8];
  682. u8 data_len_lo[16]; /* DataSegmentLength */
  683. u8 lun[64];
  684. u8 itt[32]; /* initiator id for ping or 0xffffffff */
  685. u8 ttt[32]; /* target id for ping or 0xffffffff */
  686. u8 cmd_sn[32];
  687. u8 exp_stat_sn[32];
  688. u8 reserved5[128];
  689. };
  690. #define PDUBASE_OPCODE_MASK 0x0000003F
  691. #define PDUBASE_DATALENHI_MASK 0x0000FF00
  692. #define PDUBASE_DATALENLO_MASK 0xFFFF0000
  693. struct pdu_base {
  694. u32 dw[16];
  695. } __packed;
  696. /**
  697. * Pseudo amap definition in which each bit of the actual structure is defined
  698. * as a byte: used to calculate offset/shift/mask of each field
  699. */
  700. struct amap_pdu_base {
  701. u8 opcode[6];
  702. u8 i_bit; /* immediate bit */
  703. u8 x_bit; /* reserved, always 0 */
  704. u8 reserved1[24]; /* opcode-specific fields */
  705. u8 ahs_length[8]; /* length units is 4 byte words */
  706. u8 data_len_hi[8];
  707. u8 data_len_lo[16]; /* DatasegmentLength */
  708. u8 lun[64]; /* lun or opcode-specific fields */
  709. u8 itt[32]; /* initiator task tag */
  710. u8 reserved4[224];
  711. };
  712. struct iscsi_target_context_update_wrb {
  713. u32 dw[16];
  714. } __packed;
  715. /**
  716. * Pseudo amap definition in which each bit of the actual structure is defined
  717. * as a byte: used to calculate offset/shift/mask of each field
  718. */
  719. #define BE_TGT_CTX_UPDT_CMD 0x07
  720. struct amap_iscsi_target_context_update_wrb {
  721. u8 lun[14]; /* DWORD 0 */
  722. u8 lt; /* DWORD 0 */
  723. u8 invld; /* DWORD 0 */
  724. u8 wrb_idx[8]; /* DWORD 0 */
  725. u8 dsp; /* DWORD 0 */
  726. u8 dmsg; /* DWORD 0 */
  727. u8 undr_run; /* DWORD 0 */
  728. u8 over_run; /* DWORD 0 */
  729. u8 type[4]; /* DWORD 0 */
  730. u8 ptr2nextwrb[8]; /* DWORD 1 */
  731. u8 max_burst_length[19]; /* DWORD 1 */
  732. u8 rsvd0[5]; /* DWORD 1 */
  733. u8 rsvd1[15]; /* DWORD 2 */
  734. u8 max_send_data_segment_length[17]; /* DWORD 2 */
  735. u8 first_burst_length[14]; /* DWORD 3 */
  736. u8 rsvd2[2]; /* DWORD 3 */
  737. u8 tx_wrbindex_drv_msg[8]; /* DWORD 3 */
  738. u8 rsvd3[5]; /* DWORD 3 */
  739. u8 session_state[3]; /* DWORD 3 */
  740. u8 rsvd4[16]; /* DWORD 4 */
  741. u8 tx_jumbo; /* DWORD 4 */
  742. u8 hde; /* DWORD 4 */
  743. u8 dde; /* DWORD 4 */
  744. u8 erl[2]; /* DWORD 4 */
  745. u8 domain_id[5]; /* DWORD 4 */
  746. u8 mode; /* DWORD 4 */
  747. u8 imd; /* DWORD 4 */
  748. u8 ir2t; /* DWORD 4 */
  749. u8 notpredblq[2]; /* DWORD 4 */
  750. u8 compltonack; /* DWORD 4 */
  751. u8 stat_sn[32]; /* DWORD 5 */
  752. u8 pad_buffer_addr_hi[32]; /* DWORD 6 */
  753. u8 pad_buffer_addr_lo[32]; /* DWORD 7 */
  754. u8 pad_addr_hi[32]; /* DWORD 8 */
  755. u8 pad_addr_lo[32]; /* DWORD 9 */
  756. u8 rsvd5[32]; /* DWORD 10 */
  757. u8 rsvd6[32]; /* DWORD 11 */
  758. u8 rsvd7[32]; /* DWORD 12 */
  759. u8 rsvd8[32]; /* DWORD 13 */
  760. u8 rsvd9[32]; /* DWORD 14 */
  761. u8 rsvd10[32]; /* DWORD 15 */
  762. } __packed;
  763. #define BEISCSI_MAX_RECV_DATASEG_LEN (64 * 1024)
  764. #define BEISCSI_MAX_CXNS 1
  765. struct amap_iscsi_target_context_update_wrb_v2 {
  766. u8 max_burst_length[24]; /* DWORD 0 */
  767. u8 rsvd0[3]; /* DWORD 0 */
  768. u8 type[5]; /* DWORD 0 */
  769. u8 ptr2nextwrb[8]; /* DWORD 1 */
  770. u8 wrb_idx[8]; /* DWORD 1 */
  771. u8 rsvd1[16]; /* DWORD 1 */
  772. u8 max_send_data_segment_length[24]; /* DWORD 2 */
  773. u8 rsvd2[8]; /* DWORD 2 */
  774. u8 first_burst_length[24]; /* DWORD 3 */
  775. u8 rsvd3[8]; /* DOWRD 3 */
  776. u8 max_r2t[16]; /* DWORD 4 */
  777. u8 rsvd4[10]; /* DWORD 4 */
  778. u8 hde; /* DWORD 4 */
  779. u8 dde; /* DWORD 4 */
  780. u8 erl[2]; /* DWORD 4 */
  781. u8 imd; /* DWORD 4 */
  782. u8 ir2t; /* DWORD 4 */
  783. u8 stat_sn[32]; /* DWORD 5 */
  784. u8 rsvd5[32]; /* DWORD 6 */
  785. u8 rsvd6[32]; /* DWORD 7 */
  786. u8 max_recv_dataseg_len[24]; /* DWORD 8 */
  787. u8 rsvd7[8]; /* DWORD 8 */
  788. u8 rsvd8[32]; /* DWORD 9 */
  789. u8 rsvd9[32]; /* DWORD 10 */
  790. u8 max_cxns[16]; /* DWORD 11 */
  791. u8 rsvd10[11]; /* DWORD 11*/
  792. u8 invld; /* DWORD 11 */
  793. u8 rsvd11;/* DWORD 11*/
  794. u8 dmsg; /* DWORD 11 */
  795. u8 data_seq_inorder; /* DWORD 11 */
  796. u8 pdu_seq_inorder; /* DWORD 11 */
  797. u8 rsvd12[32]; /*DWORD 12 */
  798. u8 rsvd13[32]; /* DWORD 13 */
  799. u8 rsvd14[32]; /* DWORD 14 */
  800. u8 rsvd15[32]; /* DWORD 15 */
  801. } __packed;
  802. struct be_ring {
  803. u32 pages; /* queue size in pages */
  804. u32 id; /* queue id assigned by beklib */
  805. u32 num; /* number of elements in queue */
  806. u32 cidx; /* consumer index */
  807. u32 pidx; /* producer index -- not used by most rings */
  808. u32 item_size; /* size in bytes of one object */
  809. void *va; /* The virtual address of the ring. This
  810. * should be last to allow 32 & 64 bit debugger
  811. * extensions to work.
  812. */
  813. };
  814. struct hwi_wrb_context {
  815. struct list_head wrb_handle_list;
  816. struct list_head wrb_handle_drvr_list;
  817. struct wrb_handle **pwrb_handle_base;
  818. struct wrb_handle **pwrb_handle_basestd;
  819. struct iscsi_wrb *plast_wrb;
  820. unsigned short alloc_index;
  821. unsigned short free_index;
  822. unsigned short wrb_handles_available;
  823. unsigned short cid;
  824. };
  825. struct hwi_controller {
  826. struct list_head io_sgl_list;
  827. struct list_head eh_sgl_list;
  828. struct sgl_handle *psgl_handle_base;
  829. unsigned int wrb_mem_index;
  830. struct hwi_wrb_context wrb_context[BE2_MAX_SESSIONS * 2];
  831. struct mcc_wrb *pmcc_wrb_base;
  832. struct be_ring default_pdu_hdr;
  833. struct be_ring default_pdu_data;
  834. struct hwi_context_memory *phwi_ctxt;
  835. };
  836. enum hwh_type_enum {
  837. HWH_TYPE_IO = 1,
  838. HWH_TYPE_LOGOUT = 2,
  839. HWH_TYPE_TMF = 3,
  840. HWH_TYPE_NOP = 4,
  841. HWH_TYPE_IO_RD = 5,
  842. HWH_TYPE_LOGIN = 11,
  843. HWH_TYPE_INVALID = 0xFFFFFFFF
  844. };
  845. struct wrb_handle {
  846. enum hwh_type_enum type;
  847. unsigned short wrb_index;
  848. unsigned short nxt_wrb_index;
  849. struct iscsi_task *pio_handle;
  850. struct iscsi_wrb *pwrb;
  851. };
  852. struct hwi_context_memory {
  853. /* Adaptive interrupt coalescing (AIC) info */
  854. u16 min_eqd; /* in usecs */
  855. u16 max_eqd; /* in usecs */
  856. u16 cur_eqd; /* in usecs */
  857. struct be_eq_obj be_eq[MAX_CPUS];
  858. struct be_queue_info be_cq[MAX_CPUS - 1];
  859. struct be_queue_info be_def_hdrq;
  860. struct be_queue_info be_def_dataq;
  861. struct be_queue_info be_wrbq[BE2_MAX_SESSIONS];
  862. struct be_mcc_wrb_context *pbe_mcc_context;
  863. struct hwi_async_pdu_context *pasync_ctx;
  864. };
  865. /* Logging related definitions */
  866. #define BEISCSI_LOG_INIT 0x0001 /* Initialization events */
  867. #define BEISCSI_LOG_MBOX 0x0002 /* Mailbox Events */
  868. #define BEISCSI_LOG_MISC 0x0004 /* Miscllaneous Events */
  869. #define BEISCSI_LOG_EH 0x0008 /* Error Handler */
  870. #define BEISCSI_LOG_IO 0x0010 /* IO Code Path */
  871. #define BEISCSI_LOG_CONFIG 0x0020 /* CONFIG Code Path */
  872. #define beiscsi_log(phba, level, mask, fmt, arg...) \
  873. do { \
  874. uint32_t log_value = phba->attr_log_enable; \
  875. if (((mask) & log_value) || (level[1] <= '3')) \
  876. shost_printk(level, phba->shost, \
  877. fmt, __LINE__, ##arg); \
  878. } while (0)
  879. #endif