r300.c 38 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <drm/drmP.h>
  30. #include <drm/drm.h>
  31. #include <drm/drm_crtc_helper.h>
  32. #include "radeon_reg.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "radeon_drm.h"
  36. #include "r100_track.h"
  37. #include "r300d.h"
  38. #include "rv350d.h"
  39. #include "r300_reg_safe.h"
  40. /* This files gather functions specifics to: r300,r350,rv350,rv370,rv380
  41. *
  42. * GPU Errata:
  43. * - HOST_PATH_CNTL: r300 family seems to dislike write to HOST_PATH_CNTL
  44. * using MMIO to flush host path read cache, this lead to HARDLOCKUP.
  45. * However, scheduling such write to the ring seems harmless, i suspect
  46. * the CP read collide with the flush somehow, or maybe the MC, hard to
  47. * tell. (Jerome Glisse)
  48. */
  49. /*
  50. * rv370,rv380 PCIE GART
  51. */
  52. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  53. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  54. {
  55. uint32_t tmp;
  56. int i;
  57. /* Workaround HW bug do flush 2 times */
  58. for (i = 0; i < 2; i++) {
  59. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  60. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  61. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  62. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  63. }
  64. mb();
  65. }
  66. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  67. {
  68. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  69. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  70. return -EINVAL;
  71. }
  72. addr = (lower_32_bits(addr) >> 8) |
  73. ((upper_32_bits(addr) & 0xff) << 24) |
  74. 0xc;
  75. /* on x86 we want this to be CPU endian, on powerpc
  76. * on powerpc without HW swappers, it'll get swapped on way
  77. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  78. writel(addr, ((void __iomem *)ptr) + (i * 4));
  79. return 0;
  80. }
  81. int rv370_pcie_gart_init(struct radeon_device *rdev)
  82. {
  83. int r;
  84. if (rdev->gart.table.vram.robj) {
  85. WARN(1, "RV370 PCIE GART already initialized.\n");
  86. return 0;
  87. }
  88. /* Initialize common gart structure */
  89. r = radeon_gart_init(rdev);
  90. if (r)
  91. return r;
  92. r = rv370_debugfs_pcie_gart_info_init(rdev);
  93. if (r)
  94. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  95. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  96. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  97. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  98. return radeon_gart_table_vram_alloc(rdev);
  99. }
  100. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  101. {
  102. uint32_t table_addr;
  103. uint32_t tmp;
  104. int r;
  105. if (rdev->gart.table.vram.robj == NULL) {
  106. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  107. return -EINVAL;
  108. }
  109. r = radeon_gart_table_vram_pin(rdev);
  110. if (r)
  111. return r;
  112. radeon_gart_restore(rdev);
  113. /* discard memory request outside of configured range */
  114. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  115. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  116. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_start);
  117. tmp = rdev->mc.gtt_end & ~RADEON_GPU_PAGE_MASK;
  118. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  120. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  121. table_addr = rdev->gart.table_addr;
  122. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  123. /* FIXME: setup default page */
  124. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_start);
  125. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  126. /* Clear error */
  127. WREG32_PCIE(0x18, 0);
  128. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  129. tmp |= RADEON_PCIE_TX_GART_EN;
  130. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  131. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  132. rv370_pcie_gart_tlb_flush(rdev);
  133. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  134. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  135. rdev->gart.ready = true;
  136. return 0;
  137. }
  138. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  139. {
  140. u32 tmp;
  141. int r;
  142. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  143. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  144. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  145. if (rdev->gart.table.vram.robj) {
  146. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  147. if (likely(r == 0)) {
  148. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  149. radeon_bo_unpin(rdev->gart.table.vram.robj);
  150. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  151. }
  152. }
  153. }
  154. void rv370_pcie_gart_fini(struct radeon_device *rdev)
  155. {
  156. radeon_gart_fini(rdev);
  157. rv370_pcie_gart_disable(rdev);
  158. radeon_gart_table_vram_free(rdev);
  159. }
  160. void r300_fence_ring_emit(struct radeon_device *rdev,
  161. struct radeon_fence *fence)
  162. {
  163. /* Who ever call radeon_fence_emit should call ring_lock and ask
  164. * for enough space (today caller are ib schedule and buffer move) */
  165. /* Write SC register so SC & US assert idle */
  166. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_TL, 0));
  167. radeon_ring_write(rdev, 0);
  168. radeon_ring_write(rdev, PACKET0(R300_RE_SCISSORS_BR, 0));
  169. radeon_ring_write(rdev, 0);
  170. /* Flush 3D cache */
  171. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  172. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH);
  173. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  174. radeon_ring_write(rdev, R300_ZC_FLUSH);
  175. /* Wait until IDLE & CLEAN */
  176. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  177. radeon_ring_write(rdev, (RADEON_WAIT_3D_IDLECLEAN |
  178. RADEON_WAIT_2D_IDLECLEAN |
  179. RADEON_WAIT_DMA_GUI_IDLE));
  180. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  181. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl |
  182. RADEON_HDP_READ_BUFFER_INVALIDATE);
  183. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  184. radeon_ring_write(rdev, rdev->config.r300.hdp_cntl);
  185. /* Emit fence sequence & fire IRQ */
  186. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  187. radeon_ring_write(rdev, fence->seq);
  188. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  189. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  190. }
  191. void r300_ring_start(struct radeon_device *rdev)
  192. {
  193. unsigned gb_tile_config;
  194. int r;
  195. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  196. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  197. switch(rdev->num_gb_pipes) {
  198. case 2:
  199. gb_tile_config |= R300_PIPE_COUNT_R300;
  200. break;
  201. case 3:
  202. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  203. break;
  204. case 4:
  205. gb_tile_config |= R300_PIPE_COUNT_R420;
  206. break;
  207. case 1:
  208. default:
  209. gb_tile_config |= R300_PIPE_COUNT_RV350;
  210. break;
  211. }
  212. r = radeon_ring_lock(rdev, 64);
  213. if (r) {
  214. return;
  215. }
  216. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  217. radeon_ring_write(rdev,
  218. RADEON_ISYNC_ANY2D_IDLE3D |
  219. RADEON_ISYNC_ANY3D_IDLE2D |
  220. RADEON_ISYNC_WAIT_IDLEGUI |
  221. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  222. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  223. radeon_ring_write(rdev, gb_tile_config);
  224. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  225. radeon_ring_write(rdev,
  226. RADEON_WAIT_2D_IDLECLEAN |
  227. RADEON_WAIT_3D_IDLECLEAN);
  228. radeon_ring_write(rdev, PACKET0(R300_DST_PIPE_CONFIG, 0));
  229. radeon_ring_write(rdev, R300_PIPE_AUTO_CONFIG);
  230. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  231. radeon_ring_write(rdev, 0);
  232. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  233. radeon_ring_write(rdev, 0);
  234. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  235. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  236. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  237. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  238. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  239. radeon_ring_write(rdev,
  240. RADEON_WAIT_2D_IDLECLEAN |
  241. RADEON_WAIT_3D_IDLECLEAN);
  242. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  243. radeon_ring_write(rdev, 0);
  244. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  245. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  246. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  247. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  248. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  249. radeon_ring_write(rdev,
  250. ((6 << R300_MS_X0_SHIFT) |
  251. (6 << R300_MS_Y0_SHIFT) |
  252. (6 << R300_MS_X1_SHIFT) |
  253. (6 << R300_MS_Y1_SHIFT) |
  254. (6 << R300_MS_X2_SHIFT) |
  255. (6 << R300_MS_Y2_SHIFT) |
  256. (6 << R300_MSBD0_Y_SHIFT) |
  257. (6 << R300_MSBD0_X_SHIFT)));
  258. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  259. radeon_ring_write(rdev,
  260. ((6 << R300_MS_X3_SHIFT) |
  261. (6 << R300_MS_Y3_SHIFT) |
  262. (6 << R300_MS_X4_SHIFT) |
  263. (6 << R300_MS_Y4_SHIFT) |
  264. (6 << R300_MS_X5_SHIFT) |
  265. (6 << R300_MS_Y5_SHIFT) |
  266. (6 << R300_MSBD1_SHIFT)));
  267. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  268. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  269. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  270. radeon_ring_write(rdev,
  271. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  272. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  273. radeon_ring_write(rdev,
  274. R300_GEOMETRY_ROUND_NEAREST |
  275. R300_COLOR_ROUND_NEAREST);
  276. radeon_ring_unlock_commit(rdev);
  277. }
  278. void r300_errata(struct radeon_device *rdev)
  279. {
  280. rdev->pll_errata = 0;
  281. if (rdev->family == CHIP_R300 &&
  282. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  283. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  284. }
  285. }
  286. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  287. {
  288. unsigned i;
  289. uint32_t tmp;
  290. for (i = 0; i < rdev->usec_timeout; i++) {
  291. /* read MC_STATUS */
  292. tmp = RREG32(RADEON_MC_STATUS);
  293. if (tmp & R300_MC_IDLE) {
  294. return 0;
  295. }
  296. DRM_UDELAY(1);
  297. }
  298. return -1;
  299. }
  300. void r300_gpu_init(struct radeon_device *rdev)
  301. {
  302. uint32_t gb_tile_config, tmp;
  303. r100_hdp_reset(rdev);
  304. /* FIXME: rv380 one pipes ? */
  305. if ((rdev->family == CHIP_R300 && rdev->pdev->device != 0x4144) ||
  306. (rdev->family == CHIP_R350)) {
  307. /* r300,r350 */
  308. rdev->num_gb_pipes = 2;
  309. } else {
  310. /* rv350,rv370,rv380,r300 AD */
  311. rdev->num_gb_pipes = 1;
  312. }
  313. rdev->num_z_pipes = 1;
  314. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  315. switch (rdev->num_gb_pipes) {
  316. case 2:
  317. gb_tile_config |= R300_PIPE_COUNT_R300;
  318. break;
  319. case 3:
  320. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  321. break;
  322. case 4:
  323. gb_tile_config |= R300_PIPE_COUNT_R420;
  324. break;
  325. default:
  326. case 1:
  327. gb_tile_config |= R300_PIPE_COUNT_RV350;
  328. break;
  329. }
  330. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  331. if (r100_gui_wait_for_idle(rdev)) {
  332. printk(KERN_WARNING "Failed to wait GUI idle while "
  333. "programming pipes. Bad things might happen.\n");
  334. }
  335. tmp = RREG32(R300_DST_PIPE_CONFIG);
  336. WREG32(R300_DST_PIPE_CONFIG, tmp | R300_PIPE_AUTO_CONFIG);
  337. WREG32(R300_RB2D_DSTCACHE_MODE,
  338. R300_DC_AUTOFLUSH_ENABLE |
  339. R300_DC_DC_DISABLE_IGNORE_PE);
  340. if (r100_gui_wait_for_idle(rdev)) {
  341. printk(KERN_WARNING "Failed to wait GUI idle while "
  342. "programming pipes. Bad things might happen.\n");
  343. }
  344. if (r300_mc_wait_for_idle(rdev)) {
  345. printk(KERN_WARNING "Failed to wait MC idle while "
  346. "programming pipes. Bad things might happen.\n");
  347. }
  348. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  349. rdev->num_gb_pipes, rdev->num_z_pipes);
  350. }
  351. int r300_ga_reset(struct radeon_device *rdev)
  352. {
  353. uint32_t tmp;
  354. bool reinit_cp;
  355. int i;
  356. reinit_cp = rdev->cp.ready;
  357. rdev->cp.ready = false;
  358. for (i = 0; i < rdev->usec_timeout; i++) {
  359. WREG32(RADEON_CP_CSQ_MODE, 0);
  360. WREG32(RADEON_CP_CSQ_CNTL, 0);
  361. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  362. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  363. udelay(200);
  364. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  365. /* Wait to prevent race in RBBM_STATUS */
  366. mdelay(1);
  367. tmp = RREG32(RADEON_RBBM_STATUS);
  368. if (tmp & ((1 << 20) | (1 << 26))) {
  369. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  370. /* GA still busy soft reset it */
  371. WREG32(0x429C, 0x200);
  372. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  373. WREG32(R300_RE_SCISSORS_TL, 0);
  374. WREG32(R300_RE_SCISSORS_BR, 0);
  375. WREG32(0x24AC, 0);
  376. }
  377. /* Wait to prevent race in RBBM_STATUS */
  378. mdelay(1);
  379. tmp = RREG32(RADEON_RBBM_STATUS);
  380. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  381. break;
  382. }
  383. }
  384. for (i = 0; i < rdev->usec_timeout; i++) {
  385. tmp = RREG32(RADEON_RBBM_STATUS);
  386. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  387. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  388. tmp);
  389. if (reinit_cp) {
  390. return r100_cp_init(rdev, rdev->cp.ring_size);
  391. }
  392. return 0;
  393. }
  394. DRM_UDELAY(1);
  395. }
  396. tmp = RREG32(RADEON_RBBM_STATUS);
  397. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  398. return -1;
  399. }
  400. bool r300_gpu_is_lockup(struct radeon_device *rdev)
  401. {
  402. u32 rbbm_status;
  403. int r;
  404. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  405. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  406. r100_gpu_lockup_update(&rdev->config.r300.lockup, &rdev->cp);
  407. return false;
  408. }
  409. /* force CP activities */
  410. r = radeon_ring_lock(rdev, 2);
  411. if (!r) {
  412. /* PACKET2 NOP */
  413. radeon_ring_write(rdev, 0x80000000);
  414. radeon_ring_write(rdev, 0x80000000);
  415. radeon_ring_unlock_commit(rdev);
  416. }
  417. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  418. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r300.lockup, &rdev->cp);
  419. }
  420. int r300_gpu_reset(struct radeon_device *rdev)
  421. {
  422. uint32_t status;
  423. /* reset order likely matter */
  424. status = RREG32(RADEON_RBBM_STATUS);
  425. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  426. /* reset HDP */
  427. r100_hdp_reset(rdev);
  428. /* reset rb2d */
  429. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  430. r100_rb2d_reset(rdev);
  431. }
  432. /* reset GA */
  433. if (status & ((1 << 20) | (1 << 26))) {
  434. r300_ga_reset(rdev);
  435. }
  436. /* reset CP */
  437. status = RREG32(RADEON_RBBM_STATUS);
  438. if (status & (1 << 16)) {
  439. r100_cp_reset(rdev);
  440. }
  441. /* Check if GPU is idle */
  442. status = RREG32(RADEON_RBBM_STATUS);
  443. if (status & RADEON_RBBM_ACTIVE) {
  444. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  445. return -1;
  446. }
  447. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  448. return 0;
  449. }
  450. /*
  451. * r300,r350,rv350,rv380 VRAM info
  452. */
  453. void r300_mc_init(struct radeon_device *rdev)
  454. {
  455. u64 base;
  456. u32 tmp;
  457. /* DDR for all card after R300 & IGP */
  458. rdev->mc.vram_is_ddr = true;
  459. tmp = RREG32(RADEON_MEM_CNTL);
  460. tmp &= R300_MEM_NUM_CHANNELS_MASK;
  461. switch (tmp) {
  462. case 0: rdev->mc.vram_width = 64; break;
  463. case 1: rdev->mc.vram_width = 128; break;
  464. case 2: rdev->mc.vram_width = 256; break;
  465. default: rdev->mc.vram_width = 128; break;
  466. }
  467. r100_vram_init_sizes(rdev);
  468. base = rdev->mc.aper_base;
  469. if (rdev->flags & RADEON_IS_IGP)
  470. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  471. radeon_vram_location(rdev, &rdev->mc, base);
  472. if (!(rdev->flags & RADEON_IS_AGP))
  473. radeon_gtt_location(rdev, &rdev->mc);
  474. radeon_update_bandwidth_info(rdev);
  475. }
  476. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  477. {
  478. uint32_t link_width_cntl, mask;
  479. if (rdev->flags & RADEON_IS_IGP)
  480. return;
  481. if (!(rdev->flags & RADEON_IS_PCIE))
  482. return;
  483. /* FIXME wait for idle */
  484. switch (lanes) {
  485. case 0:
  486. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  487. break;
  488. case 1:
  489. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  490. break;
  491. case 2:
  492. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  493. break;
  494. case 4:
  495. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  496. break;
  497. case 8:
  498. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  499. break;
  500. case 12:
  501. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  502. break;
  503. case 16:
  504. default:
  505. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  506. break;
  507. }
  508. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  509. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  510. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  511. return;
  512. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  513. RADEON_PCIE_LC_RECONFIG_NOW |
  514. RADEON_PCIE_LC_RECONFIG_LATER |
  515. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  516. link_width_cntl |= mask;
  517. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  518. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  519. RADEON_PCIE_LC_RECONFIG_NOW));
  520. /* wait for lane set to complete */
  521. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  522. while (link_width_cntl == 0xffffffff)
  523. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  524. }
  525. int rv370_get_pcie_lanes(struct radeon_device *rdev)
  526. {
  527. u32 link_width_cntl;
  528. if (rdev->flags & RADEON_IS_IGP)
  529. return 0;
  530. if (!(rdev->flags & RADEON_IS_PCIE))
  531. return 0;
  532. /* FIXME wait for idle */
  533. if (rdev->family < CHIP_R600)
  534. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  535. else
  536. link_width_cntl = RREG32_PCIE_P(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  537. switch ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) >> RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT) {
  538. case RADEON_PCIE_LC_LINK_WIDTH_X0:
  539. return 0;
  540. case RADEON_PCIE_LC_LINK_WIDTH_X1:
  541. return 1;
  542. case RADEON_PCIE_LC_LINK_WIDTH_X2:
  543. return 2;
  544. case RADEON_PCIE_LC_LINK_WIDTH_X4:
  545. return 4;
  546. case RADEON_PCIE_LC_LINK_WIDTH_X8:
  547. return 8;
  548. case RADEON_PCIE_LC_LINK_WIDTH_X16:
  549. default:
  550. return 16;
  551. }
  552. }
  553. #if defined(CONFIG_DEBUG_FS)
  554. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  555. {
  556. struct drm_info_node *node = (struct drm_info_node *) m->private;
  557. struct drm_device *dev = node->minor->dev;
  558. struct radeon_device *rdev = dev->dev_private;
  559. uint32_t tmp;
  560. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  561. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  562. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  563. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  564. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  565. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  566. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  567. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  568. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  569. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  570. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  571. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  572. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  573. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  574. return 0;
  575. }
  576. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  577. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  578. };
  579. #endif
  580. static int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  581. {
  582. #if defined(CONFIG_DEBUG_FS)
  583. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  584. #else
  585. return 0;
  586. #endif
  587. }
  588. static int r300_packet0_check(struct radeon_cs_parser *p,
  589. struct radeon_cs_packet *pkt,
  590. unsigned idx, unsigned reg)
  591. {
  592. struct radeon_cs_reloc *reloc;
  593. struct r100_cs_track *track;
  594. volatile uint32_t *ib;
  595. uint32_t tmp, tile_flags = 0;
  596. unsigned i;
  597. int r;
  598. u32 idx_value;
  599. ib = p->ib->ptr;
  600. track = (struct r100_cs_track *)p->track;
  601. idx_value = radeon_get_ib_value(p, idx);
  602. switch(reg) {
  603. case AVIVO_D1MODE_VLINE_START_END:
  604. case RADEON_CRTC_GUI_TRIG_VLINE:
  605. r = r100_cs_packet_parse_vline(p);
  606. if (r) {
  607. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  608. idx, reg);
  609. r100_cs_dump_packet(p, pkt);
  610. return r;
  611. }
  612. break;
  613. case RADEON_DST_PITCH_OFFSET:
  614. case RADEON_SRC_PITCH_OFFSET:
  615. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  616. if (r)
  617. return r;
  618. break;
  619. case R300_RB3D_COLOROFFSET0:
  620. case R300_RB3D_COLOROFFSET1:
  621. case R300_RB3D_COLOROFFSET2:
  622. case R300_RB3D_COLOROFFSET3:
  623. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  624. r = r100_cs_packet_next_reloc(p, &reloc);
  625. if (r) {
  626. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  627. idx, reg);
  628. r100_cs_dump_packet(p, pkt);
  629. return r;
  630. }
  631. track->cb[i].robj = reloc->robj;
  632. track->cb[i].offset = idx_value;
  633. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  634. break;
  635. case R300_ZB_DEPTHOFFSET:
  636. r = r100_cs_packet_next_reloc(p, &reloc);
  637. if (r) {
  638. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  639. idx, reg);
  640. r100_cs_dump_packet(p, pkt);
  641. return r;
  642. }
  643. track->zb.robj = reloc->robj;
  644. track->zb.offset = idx_value;
  645. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  646. break;
  647. case R300_TX_OFFSET_0:
  648. case R300_TX_OFFSET_0+4:
  649. case R300_TX_OFFSET_0+8:
  650. case R300_TX_OFFSET_0+12:
  651. case R300_TX_OFFSET_0+16:
  652. case R300_TX_OFFSET_0+20:
  653. case R300_TX_OFFSET_0+24:
  654. case R300_TX_OFFSET_0+28:
  655. case R300_TX_OFFSET_0+32:
  656. case R300_TX_OFFSET_0+36:
  657. case R300_TX_OFFSET_0+40:
  658. case R300_TX_OFFSET_0+44:
  659. case R300_TX_OFFSET_0+48:
  660. case R300_TX_OFFSET_0+52:
  661. case R300_TX_OFFSET_0+56:
  662. case R300_TX_OFFSET_0+60:
  663. i = (reg - R300_TX_OFFSET_0) >> 2;
  664. r = r100_cs_packet_next_reloc(p, &reloc);
  665. if (r) {
  666. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  667. idx, reg);
  668. r100_cs_dump_packet(p, pkt);
  669. return r;
  670. }
  671. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  672. tile_flags |= R300_TXO_MACRO_TILE;
  673. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  674. tile_flags |= R300_TXO_MICRO_TILE;
  675. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  676. tile_flags |= R300_TXO_MICRO_TILE_SQUARE;
  677. tmp = idx_value + ((u32)reloc->lobj.gpu_offset);
  678. tmp |= tile_flags;
  679. ib[idx] = tmp;
  680. track->textures[i].robj = reloc->robj;
  681. break;
  682. /* Tracked registers */
  683. case 0x2084:
  684. /* VAP_VF_CNTL */
  685. track->vap_vf_cntl = idx_value;
  686. break;
  687. case 0x20B4:
  688. /* VAP_VTX_SIZE */
  689. track->vtx_size = idx_value & 0x7F;
  690. break;
  691. case 0x2134:
  692. /* VAP_VF_MAX_VTX_INDX */
  693. track->max_indx = idx_value & 0x00FFFFFFUL;
  694. break;
  695. case 0x43E4:
  696. /* SC_SCISSOR1 */
  697. track->maxy = ((idx_value >> 13) & 0x1FFF) + 1;
  698. if (p->rdev->family < CHIP_RV515) {
  699. track->maxy -= 1440;
  700. }
  701. break;
  702. case 0x4E00:
  703. /* RB3D_CCTL */
  704. track->num_cb = ((idx_value >> 5) & 0x3) + 1;
  705. break;
  706. case 0x4E38:
  707. case 0x4E3C:
  708. case 0x4E40:
  709. case 0x4E44:
  710. /* RB3D_COLORPITCH0 */
  711. /* RB3D_COLORPITCH1 */
  712. /* RB3D_COLORPITCH2 */
  713. /* RB3D_COLORPITCH3 */
  714. r = r100_cs_packet_next_reloc(p, &reloc);
  715. if (r) {
  716. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  717. idx, reg);
  718. r100_cs_dump_packet(p, pkt);
  719. return r;
  720. }
  721. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  722. tile_flags |= R300_COLOR_TILE_ENABLE;
  723. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  724. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  725. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  726. tile_flags |= R300_COLOR_MICROTILE_SQUARE_ENABLE;
  727. tmp = idx_value & ~(0x7 << 16);
  728. tmp |= tile_flags;
  729. ib[idx] = tmp;
  730. i = (reg - 0x4E38) >> 2;
  731. track->cb[i].pitch = idx_value & 0x3FFE;
  732. switch (((idx_value >> 21) & 0xF)) {
  733. case 9:
  734. case 11:
  735. case 12:
  736. track->cb[i].cpp = 1;
  737. break;
  738. case 3:
  739. case 4:
  740. case 13:
  741. case 15:
  742. track->cb[i].cpp = 2;
  743. break;
  744. case 6:
  745. track->cb[i].cpp = 4;
  746. break;
  747. case 10:
  748. track->cb[i].cpp = 8;
  749. break;
  750. case 7:
  751. track->cb[i].cpp = 16;
  752. break;
  753. default:
  754. DRM_ERROR("Invalid color buffer format (%d) !\n",
  755. ((idx_value >> 21) & 0xF));
  756. return -EINVAL;
  757. }
  758. break;
  759. case 0x4F00:
  760. /* ZB_CNTL */
  761. if (idx_value & 2) {
  762. track->z_enabled = true;
  763. } else {
  764. track->z_enabled = false;
  765. }
  766. break;
  767. case 0x4F10:
  768. /* ZB_FORMAT */
  769. switch ((idx_value & 0xF)) {
  770. case 0:
  771. case 1:
  772. track->zb.cpp = 2;
  773. break;
  774. case 2:
  775. track->zb.cpp = 4;
  776. break;
  777. default:
  778. DRM_ERROR("Invalid z buffer format (%d) !\n",
  779. (idx_value & 0xF));
  780. return -EINVAL;
  781. }
  782. break;
  783. case 0x4F24:
  784. /* ZB_DEPTHPITCH */
  785. r = r100_cs_packet_next_reloc(p, &reloc);
  786. if (r) {
  787. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  788. idx, reg);
  789. r100_cs_dump_packet(p, pkt);
  790. return r;
  791. }
  792. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  793. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  794. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  795. tile_flags |= R300_DEPTHMICROTILE_TILED;
  796. else if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO_SQUARE)
  797. tile_flags |= R300_DEPTHMICROTILE_TILED_SQUARE;
  798. tmp = idx_value & ~(0x7 << 16);
  799. tmp |= tile_flags;
  800. ib[idx] = tmp;
  801. track->zb.pitch = idx_value & 0x3FFC;
  802. break;
  803. case 0x4104:
  804. for (i = 0; i < 16; i++) {
  805. bool enabled;
  806. enabled = !!(idx_value & (1 << i));
  807. track->textures[i].enabled = enabled;
  808. }
  809. break;
  810. case 0x44C0:
  811. case 0x44C4:
  812. case 0x44C8:
  813. case 0x44CC:
  814. case 0x44D0:
  815. case 0x44D4:
  816. case 0x44D8:
  817. case 0x44DC:
  818. case 0x44E0:
  819. case 0x44E4:
  820. case 0x44E8:
  821. case 0x44EC:
  822. case 0x44F0:
  823. case 0x44F4:
  824. case 0x44F8:
  825. case 0x44FC:
  826. /* TX_FORMAT1_[0-15] */
  827. i = (reg - 0x44C0) >> 2;
  828. tmp = (idx_value >> 25) & 0x3;
  829. track->textures[i].tex_coord_type = tmp;
  830. switch ((idx_value & 0x1F)) {
  831. case R300_TX_FORMAT_X8:
  832. case R300_TX_FORMAT_Y4X4:
  833. case R300_TX_FORMAT_Z3Y3X2:
  834. track->textures[i].cpp = 1;
  835. break;
  836. case R300_TX_FORMAT_X16:
  837. case R300_TX_FORMAT_Y8X8:
  838. case R300_TX_FORMAT_Z5Y6X5:
  839. case R300_TX_FORMAT_Z6Y5X5:
  840. case R300_TX_FORMAT_W4Z4Y4X4:
  841. case R300_TX_FORMAT_W1Z5Y5X5:
  842. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  843. case R300_TX_FORMAT_B8G8_B8G8:
  844. case R300_TX_FORMAT_G8R8_G8B8:
  845. track->textures[i].cpp = 2;
  846. break;
  847. case R300_TX_FORMAT_Y16X16:
  848. case R300_TX_FORMAT_Z11Y11X10:
  849. case R300_TX_FORMAT_Z10Y11X11:
  850. case R300_TX_FORMAT_W8Z8Y8X8:
  851. case R300_TX_FORMAT_W2Z10Y10X10:
  852. case 0x17:
  853. case R300_TX_FORMAT_FL_I32:
  854. case 0x1e:
  855. track->textures[i].cpp = 4;
  856. break;
  857. case R300_TX_FORMAT_W16Z16Y16X16:
  858. case R300_TX_FORMAT_FL_R16G16B16A16:
  859. case R300_TX_FORMAT_FL_I32A32:
  860. track->textures[i].cpp = 8;
  861. break;
  862. case R300_TX_FORMAT_FL_R32G32B32A32:
  863. track->textures[i].cpp = 16;
  864. break;
  865. case R300_TX_FORMAT_DXT1:
  866. track->textures[i].cpp = 1;
  867. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  868. break;
  869. case R300_TX_FORMAT_ATI2N:
  870. if (p->rdev->family < CHIP_R420) {
  871. DRM_ERROR("Invalid texture format %u\n",
  872. (idx_value & 0x1F));
  873. return -EINVAL;
  874. }
  875. /* The same rules apply as for DXT3/5. */
  876. /* Pass through. */
  877. case R300_TX_FORMAT_DXT3:
  878. case R300_TX_FORMAT_DXT5:
  879. track->textures[i].cpp = 1;
  880. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  881. break;
  882. default:
  883. DRM_ERROR("Invalid texture format %u\n",
  884. (idx_value & 0x1F));
  885. return -EINVAL;
  886. break;
  887. }
  888. break;
  889. case 0x4400:
  890. case 0x4404:
  891. case 0x4408:
  892. case 0x440C:
  893. case 0x4410:
  894. case 0x4414:
  895. case 0x4418:
  896. case 0x441C:
  897. case 0x4420:
  898. case 0x4424:
  899. case 0x4428:
  900. case 0x442C:
  901. case 0x4430:
  902. case 0x4434:
  903. case 0x4438:
  904. case 0x443C:
  905. /* TX_FILTER0_[0-15] */
  906. i = (reg - 0x4400) >> 2;
  907. tmp = idx_value & 0x7;
  908. if (tmp == 2 || tmp == 4 || tmp == 6) {
  909. track->textures[i].roundup_w = false;
  910. }
  911. tmp = (idx_value >> 3) & 0x7;
  912. if (tmp == 2 || tmp == 4 || tmp == 6) {
  913. track->textures[i].roundup_h = false;
  914. }
  915. break;
  916. case 0x4500:
  917. case 0x4504:
  918. case 0x4508:
  919. case 0x450C:
  920. case 0x4510:
  921. case 0x4514:
  922. case 0x4518:
  923. case 0x451C:
  924. case 0x4520:
  925. case 0x4524:
  926. case 0x4528:
  927. case 0x452C:
  928. case 0x4530:
  929. case 0x4534:
  930. case 0x4538:
  931. case 0x453C:
  932. /* TX_FORMAT2_[0-15] */
  933. i = (reg - 0x4500) >> 2;
  934. tmp = idx_value & 0x3FFF;
  935. track->textures[i].pitch = tmp + 1;
  936. if (p->rdev->family >= CHIP_RV515) {
  937. tmp = ((idx_value >> 15) & 1) << 11;
  938. track->textures[i].width_11 = tmp;
  939. tmp = ((idx_value >> 16) & 1) << 11;
  940. track->textures[i].height_11 = tmp;
  941. /* ATI1N */
  942. if (idx_value & (1 << 14)) {
  943. /* The same rules apply as for DXT1. */
  944. track->textures[i].compress_format =
  945. R100_TRACK_COMP_DXT1;
  946. }
  947. } else if (idx_value & (1 << 14)) {
  948. DRM_ERROR("Forbidden bit TXFORMAT_MSB\n");
  949. return -EINVAL;
  950. }
  951. break;
  952. case 0x4480:
  953. case 0x4484:
  954. case 0x4488:
  955. case 0x448C:
  956. case 0x4490:
  957. case 0x4494:
  958. case 0x4498:
  959. case 0x449C:
  960. case 0x44A0:
  961. case 0x44A4:
  962. case 0x44A8:
  963. case 0x44AC:
  964. case 0x44B0:
  965. case 0x44B4:
  966. case 0x44B8:
  967. case 0x44BC:
  968. /* TX_FORMAT0_[0-15] */
  969. i = (reg - 0x4480) >> 2;
  970. tmp = idx_value & 0x7FF;
  971. track->textures[i].width = tmp + 1;
  972. tmp = (idx_value >> 11) & 0x7FF;
  973. track->textures[i].height = tmp + 1;
  974. tmp = (idx_value >> 26) & 0xF;
  975. track->textures[i].num_levels = tmp;
  976. tmp = idx_value & (1 << 31);
  977. track->textures[i].use_pitch = !!tmp;
  978. tmp = (idx_value >> 22) & 0xF;
  979. track->textures[i].txdepth = tmp;
  980. break;
  981. case R300_ZB_ZPASS_ADDR:
  982. r = r100_cs_packet_next_reloc(p, &reloc);
  983. if (r) {
  984. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  985. idx, reg);
  986. r100_cs_dump_packet(p, pkt);
  987. return r;
  988. }
  989. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  990. break;
  991. case 0x4e0c:
  992. /* RB3D_COLOR_CHANNEL_MASK */
  993. track->color_channel_mask = idx_value;
  994. break;
  995. case 0x4d1c:
  996. /* ZB_BW_CNTL */
  997. track->fastfill = !!(idx_value & (1 << 2));
  998. break;
  999. case 0x4e04:
  1000. /* RB3D_BLENDCNTL */
  1001. track->blend_read_enable = !!(idx_value & (1 << 2));
  1002. break;
  1003. case 0x4be8:
  1004. /* valid register only on RV530 */
  1005. if (p->rdev->family == CHIP_RV530)
  1006. break;
  1007. /* fallthrough do not move */
  1008. default:
  1009. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1010. reg, idx);
  1011. return -EINVAL;
  1012. }
  1013. return 0;
  1014. }
  1015. static int r300_packet3_check(struct radeon_cs_parser *p,
  1016. struct radeon_cs_packet *pkt)
  1017. {
  1018. struct radeon_cs_reloc *reloc;
  1019. struct r100_cs_track *track;
  1020. volatile uint32_t *ib;
  1021. unsigned idx;
  1022. int r;
  1023. ib = p->ib->ptr;
  1024. idx = pkt->idx + 1;
  1025. track = (struct r100_cs_track *)p->track;
  1026. switch(pkt->opcode) {
  1027. case PACKET3_3D_LOAD_VBPNTR:
  1028. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1029. if (r)
  1030. return r;
  1031. break;
  1032. case PACKET3_INDX_BUFFER:
  1033. r = r100_cs_packet_next_reloc(p, &reloc);
  1034. if (r) {
  1035. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1036. r100_cs_dump_packet(p, pkt);
  1037. return r;
  1038. }
  1039. ib[idx+1] = radeon_get_ib_value(p, idx + 1) + ((u32)reloc->lobj.gpu_offset);
  1040. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1041. if (r) {
  1042. return r;
  1043. }
  1044. break;
  1045. /* Draw packet */
  1046. case PACKET3_3D_DRAW_IMMD:
  1047. /* Number of dwords is vtx_size * (num_vertices - 1)
  1048. * PRIM_WALK must be equal to 3 vertex data in embedded
  1049. * in cmd stream */
  1050. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1051. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1052. return -EINVAL;
  1053. }
  1054. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1055. track->immd_dwords = pkt->count - 1;
  1056. r = r100_cs_track_check(p->rdev, track);
  1057. if (r) {
  1058. return r;
  1059. }
  1060. break;
  1061. case PACKET3_3D_DRAW_IMMD_2:
  1062. /* Number of dwords is vtx_size * (num_vertices - 1)
  1063. * PRIM_WALK must be equal to 3 vertex data in embedded
  1064. * in cmd stream */
  1065. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1066. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1067. return -EINVAL;
  1068. }
  1069. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1070. track->immd_dwords = pkt->count;
  1071. r = r100_cs_track_check(p->rdev, track);
  1072. if (r) {
  1073. return r;
  1074. }
  1075. break;
  1076. case PACKET3_3D_DRAW_VBUF:
  1077. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1078. r = r100_cs_track_check(p->rdev, track);
  1079. if (r) {
  1080. return r;
  1081. }
  1082. break;
  1083. case PACKET3_3D_DRAW_VBUF_2:
  1084. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1085. r = r100_cs_track_check(p->rdev, track);
  1086. if (r) {
  1087. return r;
  1088. }
  1089. break;
  1090. case PACKET3_3D_DRAW_INDX:
  1091. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1092. r = r100_cs_track_check(p->rdev, track);
  1093. if (r) {
  1094. return r;
  1095. }
  1096. break;
  1097. case PACKET3_3D_DRAW_INDX_2:
  1098. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1099. r = r100_cs_track_check(p->rdev, track);
  1100. if (r) {
  1101. return r;
  1102. }
  1103. break;
  1104. case PACKET3_NOP:
  1105. break;
  1106. default:
  1107. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1108. return -EINVAL;
  1109. }
  1110. return 0;
  1111. }
  1112. int r300_cs_parse(struct radeon_cs_parser *p)
  1113. {
  1114. struct radeon_cs_packet pkt;
  1115. struct r100_cs_track *track;
  1116. int r;
  1117. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1118. r100_cs_track_clear(p->rdev, track);
  1119. p->track = track;
  1120. do {
  1121. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1122. if (r) {
  1123. return r;
  1124. }
  1125. p->idx += pkt.count + 2;
  1126. switch (pkt.type) {
  1127. case PACKET_TYPE0:
  1128. r = r100_cs_parse_packet0(p, &pkt,
  1129. p->rdev->config.r300.reg_safe_bm,
  1130. p->rdev->config.r300.reg_safe_bm_size,
  1131. &r300_packet0_check);
  1132. break;
  1133. case PACKET_TYPE2:
  1134. break;
  1135. case PACKET_TYPE3:
  1136. r = r300_packet3_check(p, &pkt);
  1137. break;
  1138. default:
  1139. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1140. return -EINVAL;
  1141. }
  1142. if (r) {
  1143. return r;
  1144. }
  1145. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1146. return 0;
  1147. }
  1148. void r300_set_reg_safe(struct radeon_device *rdev)
  1149. {
  1150. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1151. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1152. }
  1153. void r300_mc_program(struct radeon_device *rdev)
  1154. {
  1155. struct r100_mc_save save;
  1156. int r;
  1157. r = r100_debugfs_mc_info_init(rdev);
  1158. if (r) {
  1159. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1160. }
  1161. /* Stops all mc clients */
  1162. r100_mc_stop(rdev, &save);
  1163. if (rdev->flags & RADEON_IS_AGP) {
  1164. WREG32(R_00014C_MC_AGP_LOCATION,
  1165. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1166. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1167. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1168. WREG32(R_00015C_AGP_BASE_2,
  1169. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1170. } else {
  1171. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1172. WREG32(R_000170_AGP_BASE, 0);
  1173. WREG32(R_00015C_AGP_BASE_2, 0);
  1174. }
  1175. /* Wait for mc idle */
  1176. if (r300_mc_wait_for_idle(rdev))
  1177. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1178. /* Program MC, should be a 32bits limited address space */
  1179. WREG32(R_000148_MC_FB_LOCATION,
  1180. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1181. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1182. r100_mc_resume(rdev, &save);
  1183. }
  1184. void r300_clock_startup(struct radeon_device *rdev)
  1185. {
  1186. u32 tmp;
  1187. if (radeon_dynclks != -1 && radeon_dynclks)
  1188. radeon_legacy_set_clock_gating(rdev, 1);
  1189. /* We need to force on some of the block */
  1190. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  1191. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  1192. if ((rdev->family == CHIP_RV350) || (rdev->family == CHIP_RV380))
  1193. tmp |= S_00000D_FORCE_VAP(1);
  1194. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  1195. }
  1196. static int r300_startup(struct radeon_device *rdev)
  1197. {
  1198. int r;
  1199. /* set common regs */
  1200. r100_set_common_regs(rdev);
  1201. /* program mc */
  1202. r300_mc_program(rdev);
  1203. /* Resume clock */
  1204. r300_clock_startup(rdev);
  1205. /* Initialize GPU configuration (# pipes, ...) */
  1206. r300_gpu_init(rdev);
  1207. /* Initialize GART (initialize after TTM so we can allocate
  1208. * memory through TTM but finalize after TTM) */
  1209. if (rdev->flags & RADEON_IS_PCIE) {
  1210. r = rv370_pcie_gart_enable(rdev);
  1211. if (r)
  1212. return r;
  1213. }
  1214. if (rdev->family == CHIP_R300 ||
  1215. rdev->family == CHIP_R350 ||
  1216. rdev->family == CHIP_RV350)
  1217. r100_enable_bm(rdev);
  1218. if (rdev->flags & RADEON_IS_PCI) {
  1219. r = r100_pci_gart_enable(rdev);
  1220. if (r)
  1221. return r;
  1222. }
  1223. /* Enable IRQ */
  1224. r100_irq_set(rdev);
  1225. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  1226. /* 1M ring buffer */
  1227. r = r100_cp_init(rdev, 1024 * 1024);
  1228. if (r) {
  1229. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  1230. return r;
  1231. }
  1232. r = r100_wb_init(rdev);
  1233. if (r)
  1234. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  1235. r = r100_ib_init(rdev);
  1236. if (r) {
  1237. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  1238. return r;
  1239. }
  1240. return 0;
  1241. }
  1242. int r300_resume(struct radeon_device *rdev)
  1243. {
  1244. /* Make sur GART are not working */
  1245. if (rdev->flags & RADEON_IS_PCIE)
  1246. rv370_pcie_gart_disable(rdev);
  1247. if (rdev->flags & RADEON_IS_PCI)
  1248. r100_pci_gart_disable(rdev);
  1249. /* Resume clock before doing reset */
  1250. r300_clock_startup(rdev);
  1251. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1252. if (radeon_gpu_reset(rdev)) {
  1253. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1254. RREG32(R_000E40_RBBM_STATUS),
  1255. RREG32(R_0007C0_CP_STAT));
  1256. }
  1257. /* post */
  1258. radeon_combios_asic_init(rdev->ddev);
  1259. /* Resume clock after posting */
  1260. r300_clock_startup(rdev);
  1261. /* Initialize surface registers */
  1262. radeon_surface_init(rdev);
  1263. return r300_startup(rdev);
  1264. }
  1265. int r300_suspend(struct radeon_device *rdev)
  1266. {
  1267. r100_cp_disable(rdev);
  1268. r100_wb_disable(rdev);
  1269. r100_irq_disable(rdev);
  1270. if (rdev->flags & RADEON_IS_PCIE)
  1271. rv370_pcie_gart_disable(rdev);
  1272. if (rdev->flags & RADEON_IS_PCI)
  1273. r100_pci_gart_disable(rdev);
  1274. return 0;
  1275. }
  1276. void r300_fini(struct radeon_device *rdev)
  1277. {
  1278. radeon_pm_fini(rdev);
  1279. r100_cp_fini(rdev);
  1280. r100_wb_fini(rdev);
  1281. r100_ib_fini(rdev);
  1282. radeon_gem_fini(rdev);
  1283. if (rdev->flags & RADEON_IS_PCIE)
  1284. rv370_pcie_gart_fini(rdev);
  1285. if (rdev->flags & RADEON_IS_PCI)
  1286. r100_pci_gart_fini(rdev);
  1287. radeon_agp_fini(rdev);
  1288. radeon_irq_kms_fini(rdev);
  1289. radeon_fence_driver_fini(rdev);
  1290. radeon_bo_fini(rdev);
  1291. radeon_atombios_fini(rdev);
  1292. kfree(rdev->bios);
  1293. rdev->bios = NULL;
  1294. }
  1295. int r300_init(struct radeon_device *rdev)
  1296. {
  1297. int r;
  1298. /* Disable VGA */
  1299. r100_vga_render_disable(rdev);
  1300. /* Initialize scratch registers */
  1301. radeon_scratch_init(rdev);
  1302. /* Initialize surface registers */
  1303. radeon_surface_init(rdev);
  1304. /* TODO: disable VGA need to use VGA request */
  1305. /* BIOS*/
  1306. if (!radeon_get_bios(rdev)) {
  1307. if (ASIC_IS_AVIVO(rdev))
  1308. return -EINVAL;
  1309. }
  1310. if (rdev->is_atom_bios) {
  1311. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  1312. return -EINVAL;
  1313. } else {
  1314. r = radeon_combios_init(rdev);
  1315. if (r)
  1316. return r;
  1317. }
  1318. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  1319. if (radeon_gpu_reset(rdev)) {
  1320. dev_warn(rdev->dev,
  1321. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  1322. RREG32(R_000E40_RBBM_STATUS),
  1323. RREG32(R_0007C0_CP_STAT));
  1324. }
  1325. /* check if cards are posted or not */
  1326. if (radeon_boot_test_post_card(rdev) == false)
  1327. return -EINVAL;
  1328. /* Set asic errata */
  1329. r300_errata(rdev);
  1330. /* Initialize clocks */
  1331. radeon_get_clock_info(rdev->ddev);
  1332. /* Initialize power management */
  1333. radeon_pm_init(rdev);
  1334. /* initialize AGP */
  1335. if (rdev->flags & RADEON_IS_AGP) {
  1336. r = radeon_agp_init(rdev);
  1337. if (r) {
  1338. radeon_agp_disable(rdev);
  1339. }
  1340. }
  1341. /* initialize memory controller */
  1342. r300_mc_init(rdev);
  1343. /* Fence driver */
  1344. r = radeon_fence_driver_init(rdev);
  1345. if (r)
  1346. return r;
  1347. r = radeon_irq_kms_init(rdev);
  1348. if (r)
  1349. return r;
  1350. /* Memory manager */
  1351. r = radeon_bo_init(rdev);
  1352. if (r)
  1353. return r;
  1354. if (rdev->flags & RADEON_IS_PCIE) {
  1355. r = rv370_pcie_gart_init(rdev);
  1356. if (r)
  1357. return r;
  1358. }
  1359. if (rdev->flags & RADEON_IS_PCI) {
  1360. r = r100_pci_gart_init(rdev);
  1361. if (r)
  1362. return r;
  1363. }
  1364. r300_set_reg_safe(rdev);
  1365. rdev->accel_working = true;
  1366. r = r300_startup(rdev);
  1367. if (r) {
  1368. /* Somethings want wront with the accel init stop accel */
  1369. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  1370. r100_cp_fini(rdev);
  1371. r100_wb_fini(rdev);
  1372. r100_ib_fini(rdev);
  1373. radeon_irq_kms_fini(rdev);
  1374. if (rdev->flags & RADEON_IS_PCIE)
  1375. rv370_pcie_gart_fini(rdev);
  1376. if (rdev->flags & RADEON_IS_PCI)
  1377. r100_pci_gart_fini(rdev);
  1378. radeon_agp_fini(rdev);
  1379. rdev->accel_working = false;
  1380. }
  1381. return 0;
  1382. }