intel-gtt.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/init.h>
  20. #include <linux/kernel.h>
  21. #include <linux/pagemap.h>
  22. #include <linux/agp_backend.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <linux/intel-gtt.h>
  27. #include <drm/intel-gtt.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_DMAR).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_DMAR
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. /* Max amount of stolen space, anything above will be returned to Linux */
  40. int intel_max_stolen = 32 * 1024 * 1024;
  41. static const struct aper_size_info_fixed intel_i810_sizes[] =
  42. {
  43. {64, 16384, 4},
  44. /* The 32M mode still requires a 64k gatt */
  45. {32, 8192, 4}
  46. };
  47. #define AGP_DCACHE_MEMORY 1
  48. #define AGP_PHYS_MEMORY 2
  49. #define INTEL_AGP_CACHED_MEMORY 3
  50. static struct gatt_mask intel_i810_masks[] =
  51. {
  52. {.mask = I810_PTE_VALID, .type = 0},
  53. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  54. {.mask = I810_PTE_VALID, .type = 0},
  55. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  56. .type = INTEL_AGP_CACHED_MEMORY}
  57. };
  58. #define INTEL_AGP_UNCACHED_MEMORY 0
  59. #define INTEL_AGP_CACHED_MEMORY_LLC 1
  60. #define INTEL_AGP_CACHED_MEMORY_LLC_GFDT 2
  61. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC 3
  62. #define INTEL_AGP_CACHED_MEMORY_LLC_MLC_GFDT 4
  63. struct intel_gtt_driver {
  64. unsigned int gen : 8;
  65. unsigned int is_g33 : 1;
  66. unsigned int is_pineview : 1;
  67. unsigned int is_ironlake : 1;
  68. unsigned int dma_mask_size : 8;
  69. /* Chipset specific GTT setup */
  70. int (*setup)(void);
  71. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  72. /* Flags is a more or less chipset specific opaque value.
  73. * For chipsets that need to support old ums (non-gem) code, this
  74. * needs to be identical to the various supported agp memory types! */
  75. bool (*check_flags)(unsigned int flags);
  76. void (*chipset_flush)(void);
  77. };
  78. static struct _intel_private {
  79. struct intel_gtt base;
  80. const struct intel_gtt_driver *driver;
  81. struct pci_dev *pcidev; /* device one */
  82. struct pci_dev *bridge_dev;
  83. u8 __iomem *registers;
  84. phys_addr_t gtt_bus_addr;
  85. phys_addr_t gma_bus_addr;
  86. phys_addr_t pte_bus_addr;
  87. u32 __iomem *gtt; /* I915G */
  88. int num_dcache_entries;
  89. union {
  90. void __iomem *i9xx_flush_page;
  91. void *i8xx_flush_page;
  92. };
  93. struct page *i8xx_page;
  94. struct resource ifp_resource;
  95. int resource_valid;
  96. struct page *scratch_page;
  97. dma_addr_t scratch_page_dma;
  98. } intel_private;
  99. #define INTEL_GTT_GEN intel_private.driver->gen
  100. #define IS_G33 intel_private.driver->is_g33
  101. #define IS_PINEVIEW intel_private.driver->is_pineview
  102. #define IS_IRONLAKE intel_private.driver->is_ironlake
  103. static void intel_agp_free_sglist(struct agp_memory *mem)
  104. {
  105. struct sg_table st;
  106. st.sgl = mem->sg_list;
  107. st.orig_nents = st.nents = mem->page_count;
  108. sg_free_table(&st);
  109. mem->sg_list = NULL;
  110. mem->num_sg = 0;
  111. }
  112. static int intel_agp_map_memory(struct agp_memory *mem)
  113. {
  114. struct sg_table st;
  115. struct scatterlist *sg;
  116. int i;
  117. if (mem->sg_list)
  118. return 0; /* already mapped (for e.g. resume */
  119. DBG("try mapping %lu pages\n", (unsigned long)mem->page_count);
  120. if (sg_alloc_table(&st, mem->page_count, GFP_KERNEL))
  121. goto err;
  122. mem->sg_list = sg = st.sgl;
  123. for (i = 0 ; i < mem->page_count; i++, sg = sg_next(sg))
  124. sg_set_page(sg, mem->pages[i], PAGE_SIZE, 0);
  125. mem->num_sg = pci_map_sg(intel_private.pcidev, mem->sg_list,
  126. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  127. if (unlikely(!mem->num_sg))
  128. goto err;
  129. return 0;
  130. err:
  131. sg_free_table(&st);
  132. return -ENOMEM;
  133. }
  134. static void intel_agp_unmap_memory(struct agp_memory *mem)
  135. {
  136. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  137. pci_unmap_sg(intel_private.pcidev, mem->sg_list,
  138. mem->page_count, PCI_DMA_BIDIRECTIONAL);
  139. intel_agp_free_sglist(mem);
  140. }
  141. static int intel_i810_fetch_size(void)
  142. {
  143. u32 smram_miscc;
  144. struct aper_size_info_fixed *values;
  145. pci_read_config_dword(intel_private.bridge_dev,
  146. I810_SMRAM_MISCC, &smram_miscc);
  147. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  148. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  149. dev_warn(&intel_private.bridge_dev->dev, "i810 is disabled\n");
  150. return 0;
  151. }
  152. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  153. agp_bridge->current_size = (void *) (values + 1);
  154. agp_bridge->aperture_size_idx = 1;
  155. return values[1].size;
  156. } else {
  157. agp_bridge->current_size = (void *) (values);
  158. agp_bridge->aperture_size_idx = 0;
  159. return values[0].size;
  160. }
  161. return 0;
  162. }
  163. static int intel_i810_configure(void)
  164. {
  165. struct aper_size_info_fixed *current_size;
  166. u32 temp;
  167. int i;
  168. current_size = A_SIZE_FIX(agp_bridge->current_size);
  169. if (!intel_private.registers) {
  170. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &temp);
  171. temp &= 0xfff80000;
  172. intel_private.registers = ioremap(temp, 128 * 4096);
  173. if (!intel_private.registers) {
  174. dev_err(&intel_private.pcidev->dev,
  175. "can't remap memory\n");
  176. return -ENOMEM;
  177. }
  178. }
  179. if ((readl(intel_private.registers+I810_DRAM_CTL)
  180. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  181. /* This will need to be dynamically assigned */
  182. dev_info(&intel_private.pcidev->dev,
  183. "detected 4MB dedicated video ram\n");
  184. intel_private.num_dcache_entries = 1024;
  185. }
  186. pci_read_config_dword(intel_private.pcidev, I810_GMADDR, &temp);
  187. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  188. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_private.registers+I810_PGETBL_CTL);
  189. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  190. if (agp_bridge->driver->needs_scratch_page) {
  191. for (i = 0; i < current_size->num_entries; i++) {
  192. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  193. }
  194. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4)); /* PCI posting. */
  195. }
  196. global_cache_flush();
  197. return 0;
  198. }
  199. static void intel_i810_cleanup(void)
  200. {
  201. writel(0, intel_private.registers+I810_PGETBL_CTL);
  202. readl(intel_private.registers); /* PCI Posting. */
  203. iounmap(intel_private.registers);
  204. }
  205. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  206. {
  207. return;
  208. }
  209. /* Exists to support ARGB cursors */
  210. static struct page *i8xx_alloc_pages(void)
  211. {
  212. struct page *page;
  213. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  214. if (page == NULL)
  215. return NULL;
  216. if (set_pages_uc(page, 4) < 0) {
  217. set_pages_wb(page, 4);
  218. __free_pages(page, 2);
  219. return NULL;
  220. }
  221. get_page(page);
  222. atomic_inc(&agp_bridge->current_memory_agp);
  223. return page;
  224. }
  225. static void i8xx_destroy_pages(struct page *page)
  226. {
  227. if (page == NULL)
  228. return;
  229. set_pages_wb(page, 4);
  230. put_page(page);
  231. __free_pages(page, 2);
  232. atomic_dec(&agp_bridge->current_memory_agp);
  233. }
  234. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  235. int type)
  236. {
  237. int i, j, num_entries;
  238. void *temp;
  239. int ret = -EINVAL;
  240. int mask_type;
  241. if (mem->page_count == 0)
  242. goto out;
  243. temp = agp_bridge->current_size;
  244. num_entries = A_SIZE_FIX(temp)->num_entries;
  245. if ((pg_start + mem->page_count) > num_entries)
  246. goto out_err;
  247. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  248. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  249. ret = -EBUSY;
  250. goto out_err;
  251. }
  252. }
  253. if (type != mem->type)
  254. goto out_err;
  255. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  256. switch (mask_type) {
  257. case AGP_DCACHE_MEMORY:
  258. if (!mem->is_flushed)
  259. global_cache_flush();
  260. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  261. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  262. intel_private.registers+I810_PTE_BASE+(i*4));
  263. }
  264. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  265. break;
  266. case AGP_PHYS_MEMORY:
  267. case AGP_NORMAL_MEMORY:
  268. if (!mem->is_flushed)
  269. global_cache_flush();
  270. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  271. writel(agp_bridge->driver->mask_memory(agp_bridge,
  272. page_to_phys(mem->pages[i]), mask_type),
  273. intel_private.registers+I810_PTE_BASE+(j*4));
  274. }
  275. readl(intel_private.registers+I810_PTE_BASE+((j-1)*4));
  276. break;
  277. default:
  278. goto out_err;
  279. }
  280. out:
  281. ret = 0;
  282. out_err:
  283. mem->is_flushed = true;
  284. return ret;
  285. }
  286. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  287. int type)
  288. {
  289. int i;
  290. if (mem->page_count == 0)
  291. return 0;
  292. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  293. writel(agp_bridge->scratch_page, intel_private.registers+I810_PTE_BASE+(i*4));
  294. }
  295. readl(intel_private.registers+I810_PTE_BASE+((i-1)*4));
  296. return 0;
  297. }
  298. /*
  299. * The i810/i830 requires a physical address to program its mouse
  300. * pointer into hardware.
  301. * However the Xserver still writes to it through the agp aperture.
  302. */
  303. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  304. {
  305. struct agp_memory *new;
  306. struct page *page;
  307. switch (pg_count) {
  308. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  309. break;
  310. case 4:
  311. /* kludge to get 4 physical pages for ARGB cursor */
  312. page = i8xx_alloc_pages();
  313. break;
  314. default:
  315. return NULL;
  316. }
  317. if (page == NULL)
  318. return NULL;
  319. new = agp_create_memory(pg_count);
  320. if (new == NULL)
  321. return NULL;
  322. new->pages[0] = page;
  323. if (pg_count == 4) {
  324. /* kludge to get 4 physical pages for ARGB cursor */
  325. new->pages[1] = new->pages[0] + 1;
  326. new->pages[2] = new->pages[1] + 1;
  327. new->pages[3] = new->pages[2] + 1;
  328. }
  329. new->page_count = pg_count;
  330. new->num_scratch_pages = pg_count;
  331. new->type = AGP_PHYS_MEMORY;
  332. new->physical = page_to_phys(new->pages[0]);
  333. return new;
  334. }
  335. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  336. {
  337. struct agp_memory *new;
  338. if (type == AGP_DCACHE_MEMORY) {
  339. if (pg_count != intel_private.num_dcache_entries)
  340. return NULL;
  341. new = agp_create_memory(1);
  342. if (new == NULL)
  343. return NULL;
  344. new->type = AGP_DCACHE_MEMORY;
  345. new->page_count = pg_count;
  346. new->num_scratch_pages = 0;
  347. agp_free_page_array(new);
  348. return new;
  349. }
  350. if (type == AGP_PHYS_MEMORY)
  351. return alloc_agpphysmem_i8xx(pg_count, type);
  352. return NULL;
  353. }
  354. static void intel_i810_free_by_type(struct agp_memory *curr)
  355. {
  356. agp_free_key(curr->key);
  357. if (curr->type == AGP_PHYS_MEMORY) {
  358. if (curr->page_count == 4)
  359. i8xx_destroy_pages(curr->pages[0]);
  360. else {
  361. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  362. AGP_PAGE_DESTROY_UNMAP);
  363. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  364. AGP_PAGE_DESTROY_FREE);
  365. }
  366. agp_free_page_array(curr);
  367. }
  368. kfree(curr);
  369. }
  370. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  371. dma_addr_t addr, int type)
  372. {
  373. /* Type checking must be done elsewhere */
  374. return addr | bridge->driver->masks[type].mask;
  375. }
  376. static int intel_gtt_setup_scratch_page(void)
  377. {
  378. struct page *page;
  379. dma_addr_t dma_addr;
  380. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  381. if (page == NULL)
  382. return -ENOMEM;
  383. get_page(page);
  384. set_pages_uc(page, 1);
  385. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  386. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  387. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  388. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr))
  389. return -EINVAL;
  390. intel_private.scratch_page_dma = dma_addr;
  391. } else
  392. intel_private.scratch_page_dma = page_to_phys(page);
  393. intel_private.scratch_page = page;
  394. return 0;
  395. }
  396. static const struct aper_size_info_fixed const intel_fake_agp_sizes[] = {
  397. {128, 32768, 5},
  398. /* The 64M mode still requires a 128k gatt */
  399. {64, 16384, 5},
  400. {256, 65536, 6},
  401. {512, 131072, 7},
  402. };
  403. static unsigned int intel_gtt_stolen_entries(void)
  404. {
  405. u16 gmch_ctrl;
  406. u8 rdct;
  407. int local = 0;
  408. static const int ddt[4] = { 0, 16, 32, 64 };
  409. unsigned int overhead_entries, stolen_entries;
  410. unsigned int stolen_size = 0;
  411. pci_read_config_word(intel_private.bridge_dev,
  412. I830_GMCH_CTRL, &gmch_ctrl);
  413. if (INTEL_GTT_GEN > 4 || IS_PINEVIEW)
  414. overhead_entries = 0;
  415. else
  416. overhead_entries = intel_private.base.gtt_mappable_entries
  417. / 1024;
  418. overhead_entries += 1; /* BIOS popup */
  419. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  420. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  421. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  422. case I830_GMCH_GMS_STOLEN_512:
  423. stolen_size = KB(512);
  424. break;
  425. case I830_GMCH_GMS_STOLEN_1024:
  426. stolen_size = MB(1);
  427. break;
  428. case I830_GMCH_GMS_STOLEN_8192:
  429. stolen_size = MB(8);
  430. break;
  431. case I830_GMCH_GMS_LOCAL:
  432. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  433. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  434. MB(ddt[I830_RDRAM_DDT(rdct)]);
  435. local = 1;
  436. break;
  437. default:
  438. stolen_size = 0;
  439. break;
  440. }
  441. } else if (INTEL_GTT_GEN == 6) {
  442. /*
  443. * SandyBridge has new memory control reg at 0x50.w
  444. */
  445. u16 snb_gmch_ctl;
  446. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  447. switch (snb_gmch_ctl & SNB_GMCH_GMS_STOLEN_MASK) {
  448. case SNB_GMCH_GMS_STOLEN_32M:
  449. stolen_size = MB(32);
  450. break;
  451. case SNB_GMCH_GMS_STOLEN_64M:
  452. stolen_size = MB(64);
  453. break;
  454. case SNB_GMCH_GMS_STOLEN_96M:
  455. stolen_size = MB(96);
  456. break;
  457. case SNB_GMCH_GMS_STOLEN_128M:
  458. stolen_size = MB(128);
  459. break;
  460. case SNB_GMCH_GMS_STOLEN_160M:
  461. stolen_size = MB(160);
  462. break;
  463. case SNB_GMCH_GMS_STOLEN_192M:
  464. stolen_size = MB(192);
  465. break;
  466. case SNB_GMCH_GMS_STOLEN_224M:
  467. stolen_size = MB(224);
  468. break;
  469. case SNB_GMCH_GMS_STOLEN_256M:
  470. stolen_size = MB(256);
  471. break;
  472. case SNB_GMCH_GMS_STOLEN_288M:
  473. stolen_size = MB(288);
  474. break;
  475. case SNB_GMCH_GMS_STOLEN_320M:
  476. stolen_size = MB(320);
  477. break;
  478. case SNB_GMCH_GMS_STOLEN_352M:
  479. stolen_size = MB(352);
  480. break;
  481. case SNB_GMCH_GMS_STOLEN_384M:
  482. stolen_size = MB(384);
  483. break;
  484. case SNB_GMCH_GMS_STOLEN_416M:
  485. stolen_size = MB(416);
  486. break;
  487. case SNB_GMCH_GMS_STOLEN_448M:
  488. stolen_size = MB(448);
  489. break;
  490. case SNB_GMCH_GMS_STOLEN_480M:
  491. stolen_size = MB(480);
  492. break;
  493. case SNB_GMCH_GMS_STOLEN_512M:
  494. stolen_size = MB(512);
  495. break;
  496. }
  497. } else {
  498. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  499. case I855_GMCH_GMS_STOLEN_1M:
  500. stolen_size = MB(1);
  501. break;
  502. case I855_GMCH_GMS_STOLEN_4M:
  503. stolen_size = MB(4);
  504. break;
  505. case I855_GMCH_GMS_STOLEN_8M:
  506. stolen_size = MB(8);
  507. break;
  508. case I855_GMCH_GMS_STOLEN_16M:
  509. stolen_size = MB(16);
  510. break;
  511. case I855_GMCH_GMS_STOLEN_32M:
  512. stolen_size = MB(32);
  513. break;
  514. case I915_GMCH_GMS_STOLEN_48M:
  515. stolen_size = MB(48);
  516. break;
  517. case I915_GMCH_GMS_STOLEN_64M:
  518. stolen_size = MB(64);
  519. break;
  520. case G33_GMCH_GMS_STOLEN_128M:
  521. stolen_size = MB(128);
  522. break;
  523. case G33_GMCH_GMS_STOLEN_256M:
  524. stolen_size = MB(256);
  525. break;
  526. case INTEL_GMCH_GMS_STOLEN_96M:
  527. stolen_size = MB(96);
  528. break;
  529. case INTEL_GMCH_GMS_STOLEN_160M:
  530. stolen_size = MB(160);
  531. break;
  532. case INTEL_GMCH_GMS_STOLEN_224M:
  533. stolen_size = MB(224);
  534. break;
  535. case INTEL_GMCH_GMS_STOLEN_352M:
  536. stolen_size = MB(352);
  537. break;
  538. default:
  539. stolen_size = 0;
  540. break;
  541. }
  542. }
  543. if (!local && stolen_size > intel_max_stolen) {
  544. dev_info(&intel_private.bridge_dev->dev,
  545. "detected %dK stolen memory, trimming to %dK\n",
  546. stolen_size / KB(1), intel_max_stolen / KB(1));
  547. stolen_size = intel_max_stolen;
  548. } else if (stolen_size > 0) {
  549. dev_info(&intel_private.bridge_dev->dev, "detected %dK %s memory\n",
  550. stolen_size / KB(1), local ? "local" : "stolen");
  551. } else {
  552. dev_info(&intel_private.bridge_dev->dev,
  553. "no pre-allocated video memory detected\n");
  554. stolen_size = 0;
  555. }
  556. stolen_entries = stolen_size/KB(4) - overhead_entries;
  557. return stolen_entries;
  558. }
  559. static unsigned int intel_gtt_total_entries(void)
  560. {
  561. int size;
  562. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5) {
  563. u32 pgetbl_ctl;
  564. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  565. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  566. case I965_PGETBL_SIZE_128KB:
  567. size = KB(128);
  568. break;
  569. case I965_PGETBL_SIZE_256KB:
  570. size = KB(256);
  571. break;
  572. case I965_PGETBL_SIZE_512KB:
  573. size = KB(512);
  574. break;
  575. case I965_PGETBL_SIZE_1MB:
  576. size = KB(1024);
  577. break;
  578. case I965_PGETBL_SIZE_2MB:
  579. size = KB(2048);
  580. break;
  581. case I965_PGETBL_SIZE_1_5MB:
  582. size = KB(1024 + 512);
  583. break;
  584. default:
  585. dev_info(&intel_private.pcidev->dev,
  586. "unknown page table size, assuming 512KB\n");
  587. size = KB(512);
  588. }
  589. return size/4;
  590. } else if (INTEL_GTT_GEN == 6) {
  591. u16 snb_gmch_ctl;
  592. pci_read_config_word(intel_private.pcidev, SNB_GMCH_CTRL, &snb_gmch_ctl);
  593. switch (snb_gmch_ctl & SNB_GTT_SIZE_MASK) {
  594. default:
  595. case SNB_GTT_SIZE_0M:
  596. printk(KERN_ERR "Bad GTT size mask: 0x%04x.\n", snb_gmch_ctl);
  597. size = MB(0);
  598. break;
  599. case SNB_GTT_SIZE_1M:
  600. size = MB(1);
  601. break;
  602. case SNB_GTT_SIZE_2M:
  603. size = MB(2);
  604. break;
  605. }
  606. return size/4;
  607. } else {
  608. /* On previous hardware, the GTT size was just what was
  609. * required to map the aperture.
  610. */
  611. return intel_private.base.gtt_mappable_entries;
  612. }
  613. }
  614. static unsigned int intel_gtt_mappable_entries(void)
  615. {
  616. unsigned int aperture_size;
  617. if (INTEL_GTT_GEN == 2) {
  618. u16 gmch_ctrl;
  619. pci_read_config_word(intel_private.bridge_dev,
  620. I830_GMCH_CTRL, &gmch_ctrl);
  621. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  622. aperture_size = MB(64);
  623. else
  624. aperture_size = MB(128);
  625. } else {
  626. /* 9xx supports large sizes, just look at the length */
  627. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  628. }
  629. return aperture_size >> PAGE_SHIFT;
  630. }
  631. static void intel_gtt_teardown_scratch_page(void)
  632. {
  633. set_pages_wb(intel_private.scratch_page, 1);
  634. pci_unmap_page(intel_private.pcidev, intel_private.scratch_page_dma,
  635. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  636. put_page(intel_private.scratch_page);
  637. __free_page(intel_private.scratch_page);
  638. }
  639. static void intel_gtt_cleanup(void)
  640. {
  641. if (intel_private.i9xx_flush_page)
  642. iounmap(intel_private.i9xx_flush_page);
  643. if (intel_private.resource_valid)
  644. release_resource(&intel_private.ifp_resource);
  645. intel_private.ifp_resource.start = 0;
  646. intel_private.resource_valid = 0;
  647. iounmap(intel_private.gtt);
  648. iounmap(intel_private.registers);
  649. intel_gtt_teardown_scratch_page();
  650. }
  651. static int intel_gtt_init(void)
  652. {
  653. u32 gtt_map_size;
  654. int ret;
  655. ret = intel_private.driver->setup();
  656. if (ret != 0)
  657. return ret;
  658. intel_private.base.gtt_mappable_entries = intel_gtt_mappable_entries();
  659. intel_private.base.gtt_total_entries = intel_gtt_total_entries();
  660. dev_info(&intel_private.bridge_dev->dev,
  661. "detected gtt size: %dK total, %dK mappable\n",
  662. intel_private.base.gtt_total_entries * 4,
  663. intel_private.base.gtt_mappable_entries * 4);
  664. gtt_map_size = intel_private.base.gtt_total_entries * 4;
  665. intel_private.gtt = ioremap(intel_private.gtt_bus_addr,
  666. gtt_map_size);
  667. if (!intel_private.gtt) {
  668. iounmap(intel_private.registers);
  669. return -ENOMEM;
  670. }
  671. global_cache_flush(); /* FIXME: ? */
  672. /* we have to call this as early as possible after the MMIO base address is known */
  673. intel_private.base.gtt_stolen_entries = intel_gtt_stolen_entries();
  674. if (intel_private.base.gtt_stolen_entries == 0) {
  675. iounmap(intel_private.registers);
  676. iounmap(intel_private.gtt);
  677. return -ENOMEM;
  678. }
  679. ret = intel_gtt_setup_scratch_page();
  680. if (ret != 0) {
  681. intel_gtt_cleanup();
  682. return ret;
  683. }
  684. return 0;
  685. }
  686. static int intel_fake_agp_fetch_size(void)
  687. {
  688. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  689. unsigned int aper_size;
  690. int i;
  691. aper_size = (intel_private.base.gtt_mappable_entries << PAGE_SHIFT)
  692. / MB(1);
  693. for (i = 0; i < num_sizes; i++) {
  694. if (aper_size == intel_fake_agp_sizes[i].size) {
  695. agp_bridge->current_size =
  696. (void *) (intel_fake_agp_sizes + i);
  697. return aper_size;
  698. }
  699. }
  700. return 0;
  701. }
  702. static void intel_i830_fini_flush(void)
  703. {
  704. kunmap(intel_private.i8xx_page);
  705. intel_private.i8xx_flush_page = NULL;
  706. unmap_page_from_agp(intel_private.i8xx_page);
  707. __free_page(intel_private.i8xx_page);
  708. intel_private.i8xx_page = NULL;
  709. }
  710. static void intel_i830_setup_flush(void)
  711. {
  712. /* return if we've already set the flush mechanism up */
  713. if (intel_private.i8xx_page)
  714. return;
  715. intel_private.i8xx_page = alloc_page(GFP_KERNEL | __GFP_ZERO | GFP_DMA32);
  716. if (!intel_private.i8xx_page)
  717. return;
  718. intel_private.i8xx_flush_page = kmap(intel_private.i8xx_page);
  719. if (!intel_private.i8xx_flush_page)
  720. intel_i830_fini_flush();
  721. }
  722. /* The chipset_flush interface needs to get data that has already been
  723. * flushed out of the CPU all the way out to main memory, because the GPU
  724. * doesn't snoop those buffers.
  725. *
  726. * The 8xx series doesn't have the same lovely interface for flushing the
  727. * chipset write buffers that the later chips do. According to the 865
  728. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  729. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  730. * that it'll push whatever was in there out. It appears to work.
  731. */
  732. static void i830_chipset_flush(void)
  733. {
  734. unsigned int *pg = intel_private.i8xx_flush_page;
  735. memset(pg, 0, 1024);
  736. if (cpu_has_clflush)
  737. clflush_cache_range(pg, 1024);
  738. else if (wbinvd_on_all_cpus() != 0)
  739. printk(KERN_ERR "Timed out waiting for cache flush.\n");
  740. }
  741. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  742. unsigned int flags)
  743. {
  744. u32 pte_flags = I810_PTE_VALID;
  745. switch (flags) {
  746. case AGP_DCACHE_MEMORY:
  747. pte_flags |= I810_PTE_LOCAL;
  748. break;
  749. case AGP_USER_CACHED_MEMORY:
  750. pte_flags |= I830_PTE_SYSTEM_CACHED;
  751. break;
  752. }
  753. writel(addr | pte_flags, intel_private.gtt + entry);
  754. }
  755. static void intel_enable_gtt(void)
  756. {
  757. u32 gma_addr;
  758. u16 gmch_ctrl;
  759. if (INTEL_GTT_GEN == 2)
  760. pci_read_config_dword(intel_private.pcidev, I810_GMADDR,
  761. &gma_addr);
  762. else
  763. pci_read_config_dword(intel_private.pcidev, I915_GMADDR,
  764. &gma_addr);
  765. intel_private.gma_bus_addr = (gma_addr & PCI_BASE_ADDRESS_MEM_MASK);
  766. pci_read_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, &gmch_ctrl);
  767. gmch_ctrl |= I830_GMCH_ENABLED;
  768. pci_write_config_word(intel_private.bridge_dev, I830_GMCH_CTRL, gmch_ctrl);
  769. writel(intel_private.pte_bus_addr|I810_PGETBL_ENABLED,
  770. intel_private.registers+I810_PGETBL_CTL);
  771. readl(intel_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  772. }
  773. static int i830_setup(void)
  774. {
  775. u32 reg_addr;
  776. pci_read_config_dword(intel_private.pcidev, I810_MMADDR, &reg_addr);
  777. reg_addr &= 0xfff80000;
  778. intel_private.registers = ioremap(reg_addr, KB(64));
  779. if (!intel_private.registers)
  780. return -ENOMEM;
  781. intel_private.gtt_bus_addr = reg_addr + I810_PTE_BASE;
  782. intel_private.pte_bus_addr =
  783. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  784. intel_i830_setup_flush();
  785. return 0;
  786. }
  787. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  788. {
  789. agp_bridge->gatt_table_real = NULL;
  790. agp_bridge->gatt_table = NULL;
  791. agp_bridge->gatt_bus_addr = 0;
  792. return 0;
  793. }
  794. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  795. {
  796. return 0;
  797. }
  798. static int intel_fake_agp_configure(void)
  799. {
  800. int i;
  801. intel_enable_gtt();
  802. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  803. for (i = intel_private.base.gtt_stolen_entries;
  804. i < intel_private.base.gtt_total_entries; i++) {
  805. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  806. i, 0);
  807. }
  808. readl(intel_private.gtt+i-1); /* PCI Posting. */
  809. global_cache_flush();
  810. return 0;
  811. }
  812. static bool i830_check_flags(unsigned int flags)
  813. {
  814. switch (flags) {
  815. case 0:
  816. case AGP_PHYS_MEMORY:
  817. case AGP_USER_CACHED_MEMORY:
  818. case AGP_USER_MEMORY:
  819. return true;
  820. }
  821. return false;
  822. }
  823. static void intel_gtt_insert_sg_entries(struct scatterlist *sg_list,
  824. unsigned int sg_len,
  825. unsigned int pg_start,
  826. unsigned int flags)
  827. {
  828. struct scatterlist *sg;
  829. unsigned int len, m;
  830. int i, j;
  831. j = pg_start;
  832. /* sg may merge pages, but we have to separate
  833. * per-page addr for GTT */
  834. for_each_sg(sg_list, sg, sg_len, i) {
  835. len = sg_dma_len(sg) >> PAGE_SHIFT;
  836. for (m = 0; m < len; m++) {
  837. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  838. intel_private.driver->write_entry(addr,
  839. j, flags);
  840. j++;
  841. }
  842. }
  843. readl(intel_private.gtt+j-1);
  844. }
  845. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  846. off_t pg_start, int type)
  847. {
  848. int i, j;
  849. int ret = -EINVAL;
  850. if (mem->page_count == 0)
  851. goto out;
  852. if (pg_start < intel_private.base.gtt_stolen_entries) {
  853. dev_printk(KERN_DEBUG, &intel_private.pcidev->dev,
  854. "pg_start == 0x%.8lx, gtt_stolen_entries == 0x%.8x\n",
  855. pg_start, intel_private.base.gtt_stolen_entries);
  856. dev_info(&intel_private.pcidev->dev,
  857. "trying to insert into local/stolen memory\n");
  858. goto out_err;
  859. }
  860. if ((pg_start + mem->page_count) > intel_private.base.gtt_total_entries)
  861. goto out_err;
  862. if (type != mem->type)
  863. goto out_err;
  864. if (!intel_private.driver->check_flags(type))
  865. goto out_err;
  866. if (!mem->is_flushed)
  867. global_cache_flush();
  868. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2) {
  869. ret = intel_agp_map_memory(mem);
  870. if (ret != 0)
  871. return ret;
  872. intel_gtt_insert_sg_entries(mem->sg_list, mem->num_sg,
  873. pg_start, type);
  874. } else {
  875. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  876. dma_addr_t addr = page_to_phys(mem->pages[i]);
  877. intel_private.driver->write_entry(addr,
  878. j, type);
  879. }
  880. readl(intel_private.gtt+j-1);
  881. }
  882. out:
  883. ret = 0;
  884. out_err:
  885. mem->is_flushed = true;
  886. return ret;
  887. }
  888. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  889. off_t pg_start, int type)
  890. {
  891. int i;
  892. if (mem->page_count == 0)
  893. return 0;
  894. if (pg_start < intel_private.base.gtt_stolen_entries) {
  895. dev_info(&intel_private.pcidev->dev,
  896. "trying to disable local/stolen memory\n");
  897. return -EINVAL;
  898. }
  899. if (USE_PCI_DMA_API && INTEL_GTT_GEN > 2)
  900. intel_agp_unmap_memory(mem);
  901. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  902. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  903. i, 0);
  904. }
  905. readl(intel_private.gtt+i-1);
  906. return 0;
  907. }
  908. static void intel_fake_agp_chipset_flush(struct agp_bridge_data *bridge)
  909. {
  910. intel_private.driver->chipset_flush();
  911. }
  912. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  913. int type)
  914. {
  915. if (type == AGP_PHYS_MEMORY)
  916. return alloc_agpphysmem_i8xx(pg_count, type);
  917. /* always return NULL for other allocation types for now */
  918. return NULL;
  919. }
  920. static int intel_alloc_chipset_flush_resource(void)
  921. {
  922. int ret;
  923. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  924. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  925. pcibios_align_resource, intel_private.bridge_dev);
  926. return ret;
  927. }
  928. static void intel_i915_setup_chipset_flush(void)
  929. {
  930. int ret;
  931. u32 temp;
  932. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  933. if (!(temp & 0x1)) {
  934. intel_alloc_chipset_flush_resource();
  935. intel_private.resource_valid = 1;
  936. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  937. } else {
  938. temp &= ~1;
  939. intel_private.resource_valid = 1;
  940. intel_private.ifp_resource.start = temp;
  941. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  942. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  943. /* some BIOSes reserve this area in a pnp some don't */
  944. if (ret)
  945. intel_private.resource_valid = 0;
  946. }
  947. }
  948. static void intel_i965_g33_setup_chipset_flush(void)
  949. {
  950. u32 temp_hi, temp_lo;
  951. int ret;
  952. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  953. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  954. if (!(temp_lo & 0x1)) {
  955. intel_alloc_chipset_flush_resource();
  956. intel_private.resource_valid = 1;
  957. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  958. upper_32_bits(intel_private.ifp_resource.start));
  959. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  960. } else {
  961. u64 l64;
  962. temp_lo &= ~0x1;
  963. l64 = ((u64)temp_hi << 32) | temp_lo;
  964. intel_private.resource_valid = 1;
  965. intel_private.ifp_resource.start = l64;
  966. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  967. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  968. /* some BIOSes reserve this area in a pnp some don't */
  969. if (ret)
  970. intel_private.resource_valid = 0;
  971. }
  972. }
  973. static void intel_i9xx_setup_flush(void)
  974. {
  975. /* return if already configured */
  976. if (intel_private.ifp_resource.start)
  977. return;
  978. if (INTEL_GTT_GEN == 6)
  979. return;
  980. /* setup a resource for this object */
  981. intel_private.ifp_resource.name = "Intel Flush Page";
  982. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  983. /* Setup chipset flush for 915 */
  984. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  985. intel_i965_g33_setup_chipset_flush();
  986. } else {
  987. intel_i915_setup_chipset_flush();
  988. }
  989. if (intel_private.ifp_resource.start)
  990. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  991. if (!intel_private.i9xx_flush_page)
  992. dev_err(&intel_private.pcidev->dev,
  993. "can't ioremap flush page - no chipset flushing\n");
  994. }
  995. static void i9xx_chipset_flush(void)
  996. {
  997. if (intel_private.i9xx_flush_page)
  998. writel(1, intel_private.i9xx_flush_page);
  999. }
  1000. static void i965_write_entry(dma_addr_t addr, unsigned int entry,
  1001. unsigned int flags)
  1002. {
  1003. /* Shift high bits down */
  1004. addr |= (addr >> 28) & 0xf0;
  1005. writel(addr | I810_PTE_VALID, intel_private.gtt + entry);
  1006. }
  1007. static bool gen6_check_flags(unsigned int flags)
  1008. {
  1009. return true;
  1010. }
  1011. static void gen6_write_entry(dma_addr_t addr, unsigned int entry,
  1012. unsigned int flags)
  1013. {
  1014. unsigned int type_mask = flags & ~AGP_USER_CACHED_MEMORY_GFDT;
  1015. unsigned int gfdt = flags & AGP_USER_CACHED_MEMORY_GFDT;
  1016. u32 pte_flags;
  1017. if (type_mask == AGP_USER_UNCACHED_MEMORY)
  1018. pte_flags = GEN6_PTE_UNCACHED;
  1019. else if (type_mask == AGP_USER_CACHED_MEMORY_LLC_MLC) {
  1020. pte_flags = GEN6_PTE_LLC;
  1021. if (gfdt)
  1022. pte_flags |= GEN6_PTE_GFDT;
  1023. } else { /* set 'normal'/'cached' to LLC by default */
  1024. pte_flags = GEN6_PTE_LLC_MLC;
  1025. if (gfdt)
  1026. pte_flags |= GEN6_PTE_GFDT;
  1027. }
  1028. /* gen6 has bit11-4 for physical addr bit39-32 */
  1029. addr |= (addr >> 28) & 0xff0;
  1030. writel(addr | pte_flags, intel_private.gtt + entry);
  1031. }
  1032. static int i9xx_setup(void)
  1033. {
  1034. u32 reg_addr;
  1035. pci_read_config_dword(intel_private.pcidev, I915_MMADDR, &reg_addr);
  1036. reg_addr &= 0xfff80000;
  1037. intel_private.registers = ioremap(reg_addr, 128 * 4096);
  1038. if (!intel_private.registers)
  1039. return -ENOMEM;
  1040. if (INTEL_GTT_GEN == 3) {
  1041. u32 gtt_addr;
  1042. pci_read_config_dword(intel_private.pcidev,
  1043. I915_PTEADDR, &gtt_addr);
  1044. intel_private.gtt_bus_addr = gtt_addr;
  1045. } else {
  1046. u32 gtt_offset;
  1047. switch (INTEL_GTT_GEN) {
  1048. case 5:
  1049. case 6:
  1050. gtt_offset = MB(2);
  1051. break;
  1052. case 4:
  1053. default:
  1054. gtt_offset = KB(512);
  1055. break;
  1056. }
  1057. intel_private.gtt_bus_addr = reg_addr + gtt_offset;
  1058. }
  1059. intel_private.pte_bus_addr =
  1060. readl(intel_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  1061. intel_i9xx_setup_flush();
  1062. return 0;
  1063. }
  1064. static const struct agp_bridge_driver intel_810_driver = {
  1065. .owner = THIS_MODULE,
  1066. .aperture_sizes = intel_i810_sizes,
  1067. .size_type = FIXED_APER_SIZE,
  1068. .num_aperture_sizes = 2,
  1069. .needs_scratch_page = true,
  1070. .configure = intel_i810_configure,
  1071. .fetch_size = intel_i810_fetch_size,
  1072. .cleanup = intel_i810_cleanup,
  1073. .mask_memory = intel_i810_mask_memory,
  1074. .masks = intel_i810_masks,
  1075. .agp_enable = intel_fake_agp_enable,
  1076. .cache_flush = global_cache_flush,
  1077. .create_gatt_table = agp_generic_create_gatt_table,
  1078. .free_gatt_table = agp_generic_free_gatt_table,
  1079. .insert_memory = intel_i810_insert_entries,
  1080. .remove_memory = intel_i810_remove_entries,
  1081. .alloc_by_type = intel_i810_alloc_by_type,
  1082. .free_by_type = intel_i810_free_by_type,
  1083. .agp_alloc_page = agp_generic_alloc_page,
  1084. .agp_alloc_pages = agp_generic_alloc_pages,
  1085. .agp_destroy_page = agp_generic_destroy_page,
  1086. .agp_destroy_pages = agp_generic_destroy_pages,
  1087. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1088. };
  1089. static const struct agp_bridge_driver intel_fake_agp_driver = {
  1090. .owner = THIS_MODULE,
  1091. .size_type = FIXED_APER_SIZE,
  1092. .aperture_sizes = intel_fake_agp_sizes,
  1093. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  1094. .configure = intel_fake_agp_configure,
  1095. .fetch_size = intel_fake_agp_fetch_size,
  1096. .cleanup = intel_gtt_cleanup,
  1097. .agp_enable = intel_fake_agp_enable,
  1098. .cache_flush = global_cache_flush,
  1099. .create_gatt_table = intel_fake_agp_create_gatt_table,
  1100. .free_gatt_table = intel_fake_agp_free_gatt_table,
  1101. .insert_memory = intel_fake_agp_insert_entries,
  1102. .remove_memory = intel_fake_agp_remove_entries,
  1103. .alloc_by_type = intel_fake_agp_alloc_by_type,
  1104. .free_by_type = intel_i810_free_by_type,
  1105. .agp_alloc_page = agp_generic_alloc_page,
  1106. .agp_alloc_pages = agp_generic_alloc_pages,
  1107. .agp_destroy_page = agp_generic_destroy_page,
  1108. .agp_destroy_pages = agp_generic_destroy_pages,
  1109. .chipset_flush = intel_fake_agp_chipset_flush,
  1110. };
  1111. static const struct intel_gtt_driver i81x_gtt_driver = {
  1112. .gen = 1,
  1113. .dma_mask_size = 32,
  1114. };
  1115. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1116. .gen = 2,
  1117. .setup = i830_setup,
  1118. .write_entry = i830_write_entry,
  1119. .dma_mask_size = 32,
  1120. .check_flags = i830_check_flags,
  1121. .chipset_flush = i830_chipset_flush,
  1122. };
  1123. static const struct intel_gtt_driver i915_gtt_driver = {
  1124. .gen = 3,
  1125. .setup = i9xx_setup,
  1126. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1127. .write_entry = i830_write_entry,
  1128. .dma_mask_size = 32,
  1129. .check_flags = i830_check_flags,
  1130. .chipset_flush = i9xx_chipset_flush,
  1131. };
  1132. static const struct intel_gtt_driver g33_gtt_driver = {
  1133. .gen = 3,
  1134. .is_g33 = 1,
  1135. .setup = i9xx_setup,
  1136. .write_entry = i965_write_entry,
  1137. .dma_mask_size = 36,
  1138. .check_flags = i830_check_flags,
  1139. .chipset_flush = i9xx_chipset_flush,
  1140. };
  1141. static const struct intel_gtt_driver pineview_gtt_driver = {
  1142. .gen = 3,
  1143. .is_pineview = 1, .is_g33 = 1,
  1144. .setup = i9xx_setup,
  1145. .write_entry = i965_write_entry,
  1146. .dma_mask_size = 36,
  1147. .check_flags = i830_check_flags,
  1148. .chipset_flush = i9xx_chipset_flush,
  1149. };
  1150. static const struct intel_gtt_driver i965_gtt_driver = {
  1151. .gen = 4,
  1152. .setup = i9xx_setup,
  1153. .write_entry = i965_write_entry,
  1154. .dma_mask_size = 36,
  1155. .check_flags = i830_check_flags,
  1156. .chipset_flush = i9xx_chipset_flush,
  1157. };
  1158. static const struct intel_gtt_driver g4x_gtt_driver = {
  1159. .gen = 5,
  1160. .setup = i9xx_setup,
  1161. .write_entry = i965_write_entry,
  1162. .dma_mask_size = 36,
  1163. .check_flags = i830_check_flags,
  1164. .chipset_flush = i9xx_chipset_flush,
  1165. };
  1166. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1167. .gen = 5,
  1168. .is_ironlake = 1,
  1169. .setup = i9xx_setup,
  1170. .write_entry = i965_write_entry,
  1171. .dma_mask_size = 36,
  1172. .check_flags = i830_check_flags,
  1173. .chipset_flush = i9xx_chipset_flush,
  1174. };
  1175. static const struct intel_gtt_driver sandybridge_gtt_driver = {
  1176. .gen = 6,
  1177. .setup = i9xx_setup,
  1178. .write_entry = gen6_write_entry,
  1179. .dma_mask_size = 40,
  1180. .check_flags = gen6_check_flags,
  1181. .chipset_flush = i9xx_chipset_flush,
  1182. };
  1183. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1184. * driver and gmch_driver must be non-null, and find_gmch will determine
  1185. * which one should be used if a gmch_chip_id is present.
  1186. */
  1187. static const struct intel_gtt_driver_description {
  1188. unsigned int gmch_chip_id;
  1189. char *name;
  1190. const struct agp_bridge_driver *gmch_driver;
  1191. const struct intel_gtt_driver *gtt_driver;
  1192. } intel_gtt_chipsets[] = {
  1193. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810", &intel_810_driver,
  1194. &i81x_gtt_driver},
  1195. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810", &intel_810_driver,
  1196. &i81x_gtt_driver},
  1197. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810", &intel_810_driver,
  1198. &i81x_gtt_driver},
  1199. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815", &intel_810_driver,
  1200. &i81x_gtt_driver},
  1201. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1202. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1203. { PCI_DEVICE_ID_INTEL_82845G_IG, "830M",
  1204. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1205. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1206. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1207. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1208. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1209. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1210. &intel_fake_agp_driver, &i8xx_gtt_driver},
  1211. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1212. &intel_fake_agp_driver, &i915_gtt_driver },
  1213. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1214. &intel_fake_agp_driver, &i915_gtt_driver },
  1215. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1216. &intel_fake_agp_driver, &i915_gtt_driver },
  1217. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1218. &intel_fake_agp_driver, &i915_gtt_driver },
  1219. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1220. &intel_fake_agp_driver, &i915_gtt_driver },
  1221. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1222. &intel_fake_agp_driver, &i915_gtt_driver },
  1223. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1224. &intel_fake_agp_driver, &i965_gtt_driver },
  1225. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1226. &intel_fake_agp_driver, &i965_gtt_driver },
  1227. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1228. &intel_fake_agp_driver, &i965_gtt_driver },
  1229. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1230. &intel_fake_agp_driver, &i965_gtt_driver },
  1231. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1232. &intel_fake_agp_driver, &i965_gtt_driver },
  1233. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1234. &intel_fake_agp_driver, &i965_gtt_driver },
  1235. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1236. &intel_fake_agp_driver, &g33_gtt_driver },
  1237. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1238. &intel_fake_agp_driver, &g33_gtt_driver },
  1239. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1240. &intel_fake_agp_driver, &g33_gtt_driver },
  1241. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1242. &intel_fake_agp_driver, &pineview_gtt_driver },
  1243. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1244. &intel_fake_agp_driver, &pineview_gtt_driver },
  1245. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1246. &intel_fake_agp_driver, &g4x_gtt_driver },
  1247. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1248. &intel_fake_agp_driver, &g4x_gtt_driver },
  1249. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1250. &intel_fake_agp_driver, &g4x_gtt_driver },
  1251. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1252. &intel_fake_agp_driver, &g4x_gtt_driver },
  1253. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1254. &intel_fake_agp_driver, &g4x_gtt_driver },
  1255. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1256. &intel_fake_agp_driver, &g4x_gtt_driver },
  1257. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1258. &intel_fake_agp_driver, &g4x_gtt_driver },
  1259. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1260. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1261. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1262. "HD Graphics", &intel_fake_agp_driver, &ironlake_gtt_driver },
  1263. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT1_IG,
  1264. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1265. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_IG,
  1266. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1267. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_GT2_PLUS_IG,
  1268. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1269. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT1_IG,
  1270. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1271. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_IG,
  1272. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1273. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_M_GT2_PLUS_IG,
  1274. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1275. { PCI_DEVICE_ID_INTEL_SANDYBRIDGE_S_IG,
  1276. "Sandybridge", &intel_fake_agp_driver, &sandybridge_gtt_driver },
  1277. { 0, NULL, NULL }
  1278. };
  1279. static int find_gmch(u16 device)
  1280. {
  1281. struct pci_dev *gmch_device;
  1282. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1283. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1284. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1285. device, gmch_device);
  1286. }
  1287. if (!gmch_device)
  1288. return 0;
  1289. intel_private.pcidev = gmch_device;
  1290. return 1;
  1291. }
  1292. int intel_gmch_probe(struct pci_dev *pdev,
  1293. struct agp_bridge_data *bridge)
  1294. {
  1295. int i, mask;
  1296. bridge->driver = NULL;
  1297. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1298. if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1299. bridge->driver =
  1300. intel_gtt_chipsets[i].gmch_driver;
  1301. intel_private.driver =
  1302. intel_gtt_chipsets[i].gtt_driver;
  1303. break;
  1304. }
  1305. }
  1306. if (!bridge->driver)
  1307. return 0;
  1308. bridge->dev_private_data = &intel_private;
  1309. bridge->dev = pdev;
  1310. intel_private.bridge_dev = pci_dev_get(pdev);
  1311. dev_info(&pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1312. mask = intel_private.driver->dma_mask_size;
  1313. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1314. dev_err(&intel_private.pcidev->dev,
  1315. "set gfx device dma mask %d-bit failed!\n", mask);
  1316. else
  1317. pci_set_consistent_dma_mask(intel_private.pcidev,
  1318. DMA_BIT_MASK(mask));
  1319. if (bridge->driver == &intel_810_driver)
  1320. return 1;
  1321. if (intel_gtt_init() != 0)
  1322. return 0;
  1323. return 1;
  1324. }
  1325. EXPORT_SYMBOL(intel_gmch_probe);
  1326. struct intel_gtt *intel_gtt_get(void)
  1327. {
  1328. return &intel_private.base;
  1329. }
  1330. EXPORT_SYMBOL(intel_gtt_get);
  1331. void intel_gmch_remove(struct pci_dev *pdev)
  1332. {
  1333. if (intel_private.pcidev)
  1334. pci_dev_put(intel_private.pcidev);
  1335. if (intel_private.bridge_dev)
  1336. pci_dev_put(intel_private.bridge_dev);
  1337. }
  1338. EXPORT_SYMBOL(intel_gmch_remove);
  1339. MODULE_AUTHOR("Dave Jones <davej@redhat.com>");
  1340. MODULE_LICENSE("GPL and additional rights");