ab8500-codec.c 78 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619
  1. /*
  2. * Copyright (C) ST-Ericsson SA 2012
  3. *
  4. * Author: Ola Lilja <ola.o.lilja@stericsson.com>,
  5. * Kristoffer Karlsson <kristoffer.karlsson@stericsson.com>,
  6. * Roger Nilsson <roger.xr.nilsson@stericsson.com>,
  7. * for ST-Ericsson.
  8. *
  9. * Based on the early work done by:
  10. * Mikko J. Lehto <mikko.lehto@symbio.com>,
  11. * Mikko Sarmanne <mikko.sarmanne@symbio.com>,
  12. * Jarmo K. Kuronen <jarmo.kuronen@symbio.com>,
  13. * for ST-Ericsson.
  14. *
  15. * License terms:
  16. *
  17. * This program is free software; you can redistribute it and/or modify it
  18. * under the terms of the GNU General Public License version 2 as published
  19. * by the Free Software Foundation.
  20. */
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/device.h>
  24. #include <linux/slab.h>
  25. #include <linux/moduleparam.h>
  26. #include <linux/init.h>
  27. #include <linux/delay.h>
  28. #include <linux/pm.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/mutex.h>
  31. #include <linux/mfd/abx500/ab8500.h>
  32. #include <linux/mfd/abx500.h>
  33. #include <linux/mfd/abx500/ab8500-sysctrl.h>
  34. #include <linux/mfd/abx500/ab8500-codec.h>
  35. #include <linux/regulator/consumer.h>
  36. #include <linux/of.h>
  37. #include <sound/core.h>
  38. #include <sound/pcm.h>
  39. #include <sound/pcm_params.h>
  40. #include <sound/initval.h>
  41. #include <sound/soc.h>
  42. #include <sound/soc-dapm.h>
  43. #include <sound/tlv.h>
  44. #include "ab8500-codec.h"
  45. /* Macrocell value definitions */
  46. #define CLK_32K_OUT2_DISABLE 0x01
  47. #define INACTIVE_RESET_AUDIO 0x02
  48. #define ENABLE_AUDIO_CLK_TO_AUDIO_BLK 0x10
  49. #define ENABLE_VINTCORE12_SUPPLY 0x04
  50. #define GPIO27_DIR_OUTPUT 0x04
  51. #define GPIO29_DIR_OUTPUT 0x10
  52. #define GPIO31_DIR_OUTPUT 0x40
  53. /* Macrocell register definitions */
  54. #define AB8500_CTRL3_REG 0x0200
  55. #define AB8500_GPIO_DIR4_REG 0x1013
  56. /* Nr of FIR/IIR-coeff banks in ANC-block */
  57. #define AB8500_NR_OF_ANC_COEFF_BANKS 2
  58. /* Minimum duration to keep ANC IIR Init bit high or
  59. low before proceeding with the configuration sequence */
  60. #define AB8500_ANC_SM_DELAY 2000
  61. #define AB8500_FILTER_CONTROL(xname, xcount, xmin, xmax) \
  62. { .iface = SNDRV_CTL_ELEM_IFACE_MIXER, .name = (xname), \
  63. .info = filter_control_info, \
  64. .get = filter_control_get, .put = filter_control_put, \
  65. .private_value = (unsigned long)&(struct filter_control) \
  66. {.count = xcount, .min = xmin, .max = xmax} }
  67. struct filter_control {
  68. long min, max;
  69. unsigned int count;
  70. long value[128];
  71. };
  72. /* Sidetone states */
  73. static const char * const enum_sid_state[] = {
  74. "Unconfigured",
  75. "Apply FIR",
  76. "FIR is configured",
  77. };
  78. enum sid_state {
  79. SID_UNCONFIGURED = 0,
  80. SID_APPLY_FIR = 1,
  81. SID_FIR_CONFIGURED = 2,
  82. };
  83. static const char * const enum_anc_state[] = {
  84. "Unconfigured",
  85. "Apply FIR and IIR",
  86. "FIR and IIR are configured",
  87. "Apply FIR",
  88. "FIR is configured",
  89. "Apply IIR",
  90. "IIR is configured"
  91. };
  92. enum anc_state {
  93. ANC_UNCONFIGURED = 0,
  94. ANC_APPLY_FIR_IIR = 1,
  95. ANC_FIR_IIR_CONFIGURED = 2,
  96. ANC_APPLY_FIR = 3,
  97. ANC_FIR_CONFIGURED = 4,
  98. ANC_APPLY_IIR = 5,
  99. ANC_IIR_CONFIGURED = 6
  100. };
  101. /* Analog microphones */
  102. enum amic_idx {
  103. AMIC_IDX_1A,
  104. AMIC_IDX_1B,
  105. AMIC_IDX_2
  106. };
  107. struct ab8500_codec_drvdata_dbg {
  108. struct regulator *vaud;
  109. struct regulator *vamic1;
  110. struct regulator *vamic2;
  111. struct regulator *vdmic;
  112. };
  113. /* Private data for AB8500 device-driver */
  114. struct ab8500_codec_drvdata {
  115. struct regmap *regmap;
  116. /* Sidetone */
  117. long *sid_fir_values;
  118. enum sid_state sid_status;
  119. /* ANC */
  120. struct mutex anc_lock;
  121. long *anc_fir_values;
  122. long *anc_iir_values;
  123. enum anc_state anc_status;
  124. };
  125. static inline const char *amic_micbias_str(enum amic_micbias micbias)
  126. {
  127. switch (micbias) {
  128. case AMIC_MICBIAS_VAMIC1:
  129. return "VAMIC1";
  130. case AMIC_MICBIAS_VAMIC2:
  131. return "VAMIC2";
  132. default:
  133. return "Unknown";
  134. }
  135. }
  136. static inline const char *amic_type_str(enum amic_type type)
  137. {
  138. switch (type) {
  139. case AMIC_TYPE_DIFFERENTIAL:
  140. return "DIFFERENTIAL";
  141. case AMIC_TYPE_SINGLE_ENDED:
  142. return "SINGLE ENDED";
  143. default:
  144. return "Unknown";
  145. }
  146. }
  147. /*
  148. * Read'n'write functions
  149. */
  150. /* Read a register from the audio-bank of AB8500 */
  151. static int ab8500_codec_read_reg(void *context, unsigned int reg,
  152. unsigned int *value)
  153. {
  154. struct device *dev = context;
  155. int status;
  156. u8 value8;
  157. status = abx500_get_register_interruptible(dev, AB8500_AUDIO,
  158. reg, &value8);
  159. *value = (unsigned int)value8;
  160. return status;
  161. }
  162. /* Write to a register in the audio-bank of AB8500 */
  163. static int ab8500_codec_write_reg(void *context, unsigned int reg,
  164. unsigned int value)
  165. {
  166. struct device *dev = context;
  167. return abx500_set_register_interruptible(dev, AB8500_AUDIO,
  168. reg, value);
  169. }
  170. static const struct regmap_config ab8500_codec_regmap = {
  171. .reg_read = ab8500_codec_read_reg,
  172. .reg_write = ab8500_codec_write_reg,
  173. };
  174. /*
  175. * Controls - DAPM
  176. */
  177. /* Earpiece */
  178. /* Earpiece source selector */
  179. static const char * const enum_ear_lineout_source[] = {"Headset Left",
  180. "Speaker Left"};
  181. static SOC_ENUM_SINGLE_DECL(dapm_enum_ear_lineout_source, AB8500_DMICFILTCONF,
  182. AB8500_DMICFILTCONF_DA3TOEAR, enum_ear_lineout_source);
  183. static const struct snd_kcontrol_new dapm_ear_lineout_source =
  184. SOC_DAPM_ENUM("Earpiece or LineOut Mono Source",
  185. dapm_enum_ear_lineout_source);
  186. /* LineOut */
  187. /* LineOut source selector */
  188. static const char * const enum_lineout_source[] = {"Mono Path", "Stereo Path"};
  189. static SOC_ENUM_DOUBLE_DECL(dapm_enum_lineout_source, AB8500_ANACONF5,
  190. AB8500_ANACONF5_HSLDACTOLOL,
  191. AB8500_ANACONF5_HSRDACTOLOR, enum_lineout_source);
  192. static const struct snd_kcontrol_new dapm_lineout_source[] = {
  193. SOC_DAPM_ENUM("LineOut Source", dapm_enum_lineout_source),
  194. };
  195. /* Handsfree */
  196. /* Speaker Left - ANC selector */
  197. static const char * const enum_HFx_sel[] = {"Audio Path", "ANC"};
  198. static SOC_ENUM_SINGLE_DECL(dapm_enum_HFl_sel, AB8500_DIGMULTCONF2,
  199. AB8500_DIGMULTCONF2_HFLSEL, enum_HFx_sel);
  200. static const struct snd_kcontrol_new dapm_HFl_select[] = {
  201. SOC_DAPM_ENUM("Speaker Left Source", dapm_enum_HFl_sel),
  202. };
  203. /* Speaker Right - ANC selector */
  204. static SOC_ENUM_SINGLE_DECL(dapm_enum_HFr_sel, AB8500_DIGMULTCONF2,
  205. AB8500_DIGMULTCONF2_HFRSEL, enum_HFx_sel);
  206. static const struct snd_kcontrol_new dapm_HFr_select[] = {
  207. SOC_DAPM_ENUM("Speaker Right Source", dapm_enum_HFr_sel),
  208. };
  209. /* Mic 1 */
  210. /* Mic 1 - Mic 1a or 1b selector */
  211. static const char * const enum_mic1ab_sel[] = {"Mic 1b", "Mic 1a"};
  212. static SOC_ENUM_SINGLE_DECL(dapm_enum_mic1ab_sel, AB8500_ANACONF3,
  213. AB8500_ANACONF3_MIC1SEL, enum_mic1ab_sel);
  214. static const struct snd_kcontrol_new dapm_mic1ab_mux[] = {
  215. SOC_DAPM_ENUM("Mic 1a or 1b Select", dapm_enum_mic1ab_sel),
  216. };
  217. /* Mic 1 - AD3 - Mic 1 or DMic 3 selector */
  218. static const char * const enum_ad3_sel[] = {"Mic 1", "DMic 3"};
  219. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad3_sel, AB8500_DIGMULTCONF1,
  220. AB8500_DIGMULTCONF1_AD3SEL, enum_ad3_sel);
  221. static const struct snd_kcontrol_new dapm_ad3_select[] = {
  222. SOC_DAPM_ENUM("AD3 Source Select", dapm_enum_ad3_sel),
  223. };
  224. /* Mic 1 - AD6 - Mic 1 or DMic 6 selector */
  225. static const char * const enum_ad6_sel[] = {"Mic 1", "DMic 6"};
  226. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad6_sel, AB8500_DIGMULTCONF1,
  227. AB8500_DIGMULTCONF1_AD6SEL, enum_ad6_sel);
  228. static const struct snd_kcontrol_new dapm_ad6_select[] = {
  229. SOC_DAPM_ENUM("AD6 Source Select", dapm_enum_ad6_sel),
  230. };
  231. /* Mic 2 */
  232. /* Mic 2 - AD5 - Mic 2 or DMic 5 selector */
  233. static const char * const enum_ad5_sel[] = {"Mic 2", "DMic 5"};
  234. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad5_sel, AB8500_DIGMULTCONF1,
  235. AB8500_DIGMULTCONF1_AD5SEL, enum_ad5_sel);
  236. static const struct snd_kcontrol_new dapm_ad5_select[] = {
  237. SOC_DAPM_ENUM("AD5 Source Select", dapm_enum_ad5_sel),
  238. };
  239. /* LineIn */
  240. /* LineIn left - AD1 - LineIn Left or DMic 1 selector */
  241. static const char * const enum_ad1_sel[] = {"LineIn Left", "DMic 1"};
  242. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad1_sel, AB8500_DIGMULTCONF1,
  243. AB8500_DIGMULTCONF1_AD1SEL, enum_ad1_sel);
  244. static const struct snd_kcontrol_new dapm_ad1_select[] = {
  245. SOC_DAPM_ENUM("AD1 Source Select", dapm_enum_ad1_sel),
  246. };
  247. /* LineIn right - Mic 2 or LineIn Right selector */
  248. static const char * const enum_mic2lr_sel[] = {"Mic 2", "LineIn Right"};
  249. static SOC_ENUM_SINGLE_DECL(dapm_enum_mic2lr_sel, AB8500_ANACONF3,
  250. AB8500_ANACONF3_LINRSEL, enum_mic2lr_sel);
  251. static const struct snd_kcontrol_new dapm_mic2lr_select[] = {
  252. SOC_DAPM_ENUM("Mic 2 or LINR Select", dapm_enum_mic2lr_sel),
  253. };
  254. /* LineIn right - AD2 - LineIn Right or DMic2 selector */
  255. static const char * const enum_ad2_sel[] = {"LineIn Right", "DMic 2"};
  256. static SOC_ENUM_SINGLE_DECL(dapm_enum_ad2_sel, AB8500_DIGMULTCONF1,
  257. AB8500_DIGMULTCONF1_AD2SEL, enum_ad2_sel);
  258. static const struct snd_kcontrol_new dapm_ad2_select[] = {
  259. SOC_DAPM_ENUM("AD2 Source Select", dapm_enum_ad2_sel),
  260. };
  261. /* ANC */
  262. static const char * const enum_anc_in_sel[] = {"Mic 1 / DMic 6",
  263. "Mic 2 / DMic 5"};
  264. static SOC_ENUM_SINGLE_DECL(dapm_enum_anc_in_sel, AB8500_DMICFILTCONF,
  265. AB8500_DMICFILTCONF_ANCINSEL, enum_anc_in_sel);
  266. static const struct snd_kcontrol_new dapm_anc_in_select[] = {
  267. SOC_DAPM_ENUM("ANC Source", dapm_enum_anc_in_sel),
  268. };
  269. /* ANC - Enable/Disable */
  270. static const struct snd_kcontrol_new dapm_anc_enable[] = {
  271. SOC_DAPM_SINGLE("Switch", AB8500_ANCCONF1,
  272. AB8500_ANCCONF1_ENANC, 0, 0),
  273. };
  274. /* ANC to Earpiece - Mute */
  275. static const struct snd_kcontrol_new dapm_anc_ear_mute[] = {
  276. SOC_DAPM_SINGLE("Switch", AB8500_DIGMULTCONF1,
  277. AB8500_DIGMULTCONF1_ANCSEL, 1, 0),
  278. };
  279. /* Sidetone left */
  280. /* Sidetone left - Input selector */
  281. static const char * const enum_stfir1_in_sel[] = {
  282. "LineIn Left", "LineIn Right", "Mic 1", "Headset Left"
  283. };
  284. static SOC_ENUM_SINGLE_DECL(dapm_enum_stfir1_in_sel, AB8500_DIGMULTCONF2,
  285. AB8500_DIGMULTCONF2_FIRSID1SEL, enum_stfir1_in_sel);
  286. static const struct snd_kcontrol_new dapm_stfir1_in_select[] = {
  287. SOC_DAPM_ENUM("Sidetone Left Source", dapm_enum_stfir1_in_sel),
  288. };
  289. /* Sidetone right path */
  290. /* Sidetone right - Input selector */
  291. static const char * const enum_stfir2_in_sel[] = {
  292. "LineIn Right", "Mic 1", "DMic 4", "Headset Right"
  293. };
  294. static SOC_ENUM_SINGLE_DECL(dapm_enum_stfir2_in_sel, AB8500_DIGMULTCONF2,
  295. AB8500_DIGMULTCONF2_FIRSID2SEL, enum_stfir2_in_sel);
  296. static const struct snd_kcontrol_new dapm_stfir2_in_select[] = {
  297. SOC_DAPM_ENUM("Sidetone Right Source", dapm_enum_stfir2_in_sel),
  298. };
  299. /* Vibra */
  300. static const char * const enum_pwm2vibx[] = {"Audio Path", "PWM Generator"};
  301. static SOC_ENUM_SINGLE_DECL(dapm_enum_pwm2vib1, AB8500_PWMGENCONF1,
  302. AB8500_PWMGENCONF1_PWMTOVIB1, enum_pwm2vibx);
  303. static const struct snd_kcontrol_new dapm_pwm2vib1[] = {
  304. SOC_DAPM_ENUM("Vibra 1 Controller", dapm_enum_pwm2vib1),
  305. };
  306. static SOC_ENUM_SINGLE_DECL(dapm_enum_pwm2vib2, AB8500_PWMGENCONF1,
  307. AB8500_PWMGENCONF1_PWMTOVIB2, enum_pwm2vibx);
  308. static const struct snd_kcontrol_new dapm_pwm2vib2[] = {
  309. SOC_DAPM_ENUM("Vibra 2 Controller", dapm_enum_pwm2vib2),
  310. };
  311. /*
  312. * DAPM-widgets
  313. */
  314. static const struct snd_soc_dapm_widget ab8500_dapm_widgets[] = {
  315. /* Clocks */
  316. SND_SOC_DAPM_CLOCK_SUPPLY("audioclk"),
  317. /* Regulators */
  318. SND_SOC_DAPM_REGULATOR_SUPPLY("V-AUD", 0, 0),
  319. SND_SOC_DAPM_REGULATOR_SUPPLY("V-AMIC1", 0, 0),
  320. SND_SOC_DAPM_REGULATOR_SUPPLY("V-AMIC2", 0, 0),
  321. SND_SOC_DAPM_REGULATOR_SUPPLY("V-DMIC", 0, 0),
  322. /* Power */
  323. SND_SOC_DAPM_SUPPLY("Audio Power",
  324. AB8500_POWERUP, AB8500_POWERUP_POWERUP, 0,
  325. NULL, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  326. SND_SOC_DAPM_SUPPLY("Audio Analog Power",
  327. AB8500_POWERUP, AB8500_POWERUP_ENANA, 0,
  328. NULL, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  329. /* Main supply node */
  330. SND_SOC_DAPM_SUPPLY("Main Supply", SND_SOC_NOPM, 0, 0,
  331. NULL, SND_SOC_DAPM_PRE_PMU | SND_SOC_DAPM_POST_PMD),
  332. /* DA/AD */
  333. SND_SOC_DAPM_INPUT("ADC Input"),
  334. SND_SOC_DAPM_ADC("ADC", "ab8500_0c", SND_SOC_NOPM, 0, 0),
  335. SND_SOC_DAPM_DAC("DAC", NULL, SND_SOC_NOPM, 0, 0),
  336. SND_SOC_DAPM_OUTPUT("DAC Output"),
  337. SND_SOC_DAPM_AIF_IN("DA_IN1", NULL, 0, SND_SOC_NOPM, 0, 0),
  338. SND_SOC_DAPM_AIF_IN("DA_IN2", NULL, 0, SND_SOC_NOPM, 0, 0),
  339. SND_SOC_DAPM_AIF_IN("DA_IN3", NULL, 0, SND_SOC_NOPM, 0, 0),
  340. SND_SOC_DAPM_AIF_IN("DA_IN4", NULL, 0, SND_SOC_NOPM, 0, 0),
  341. SND_SOC_DAPM_AIF_IN("DA_IN5", NULL, 0, SND_SOC_NOPM, 0, 0),
  342. SND_SOC_DAPM_AIF_IN("DA_IN6", NULL, 0, SND_SOC_NOPM, 0, 0),
  343. SND_SOC_DAPM_AIF_OUT("AD_OUT1", NULL, 0, SND_SOC_NOPM, 0, 0),
  344. SND_SOC_DAPM_AIF_OUT("AD_OUT2", NULL, 0, SND_SOC_NOPM, 0, 0),
  345. SND_SOC_DAPM_AIF_OUT("AD_OUT3", NULL, 0, SND_SOC_NOPM, 0, 0),
  346. SND_SOC_DAPM_AIF_OUT("AD_OUT4", NULL, 0, SND_SOC_NOPM, 0, 0),
  347. SND_SOC_DAPM_AIF_OUT("AD_OUT57", NULL, 0, SND_SOC_NOPM, 0, 0),
  348. SND_SOC_DAPM_AIF_OUT("AD_OUT68", NULL, 0, SND_SOC_NOPM, 0, 0),
  349. /* Headset path */
  350. SND_SOC_DAPM_SUPPLY("Charge Pump", AB8500_ANACONF5,
  351. AB8500_ANACONF5_ENCPHS, 0, NULL, 0),
  352. SND_SOC_DAPM_DAC("DA1 Enable", "ab8500_0p",
  353. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA1, 0),
  354. SND_SOC_DAPM_DAC("DA2 Enable", "ab8500_0p",
  355. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA2, 0),
  356. SND_SOC_DAPM_PGA("HSL Digital Volume", SND_SOC_NOPM, 0, 0,
  357. NULL, 0),
  358. SND_SOC_DAPM_PGA("HSR Digital Volume", SND_SOC_NOPM, 0, 0,
  359. NULL, 0),
  360. SND_SOC_DAPM_DAC("HSL DAC", "ab8500_0p",
  361. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACHSL, 0),
  362. SND_SOC_DAPM_DAC("HSR DAC", "ab8500_0p",
  363. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACHSR, 0),
  364. SND_SOC_DAPM_MIXER("HSL DAC Mute", AB8500_MUTECONF,
  365. AB8500_MUTECONF_MUTDACHSL, 1,
  366. NULL, 0),
  367. SND_SOC_DAPM_MIXER("HSR DAC Mute", AB8500_MUTECONF,
  368. AB8500_MUTECONF_MUTDACHSR, 1,
  369. NULL, 0),
  370. SND_SOC_DAPM_DAC("HSL DAC Driver", "ab8500_0p",
  371. AB8500_ANACONF3, AB8500_ANACONF3_ENDRVHSL, 0),
  372. SND_SOC_DAPM_DAC("HSR DAC Driver", "ab8500_0p",
  373. AB8500_ANACONF3, AB8500_ANACONF3_ENDRVHSR, 0),
  374. SND_SOC_DAPM_MIXER("HSL Mute",
  375. AB8500_MUTECONF, AB8500_MUTECONF_MUTHSL, 1,
  376. NULL, 0),
  377. SND_SOC_DAPM_MIXER("HSR Mute",
  378. AB8500_MUTECONF, AB8500_MUTECONF_MUTHSR, 1,
  379. NULL, 0),
  380. SND_SOC_DAPM_MIXER("HSL Enable",
  381. AB8500_ANACONF4, AB8500_ANACONF4_ENHSL, 0,
  382. NULL, 0),
  383. SND_SOC_DAPM_MIXER("HSR Enable",
  384. AB8500_ANACONF4, AB8500_ANACONF4_ENHSR, 0,
  385. NULL, 0),
  386. SND_SOC_DAPM_PGA("HSL Volume",
  387. SND_SOC_NOPM, 0, 0,
  388. NULL, 0),
  389. SND_SOC_DAPM_PGA("HSR Volume",
  390. SND_SOC_NOPM, 0, 0,
  391. NULL, 0),
  392. SND_SOC_DAPM_OUTPUT("Headset Left"),
  393. SND_SOC_DAPM_OUTPUT("Headset Right"),
  394. /* LineOut path */
  395. SND_SOC_DAPM_MUX("LineOut Source",
  396. SND_SOC_NOPM, 0, 0, dapm_lineout_source),
  397. SND_SOC_DAPM_MIXER("LOL Disable HFL",
  398. AB8500_ANACONF4, AB8500_ANACONF4_ENHFL, 1,
  399. NULL, 0),
  400. SND_SOC_DAPM_MIXER("LOR Disable HFR",
  401. AB8500_ANACONF4, AB8500_ANACONF4_ENHFR, 1,
  402. NULL, 0),
  403. SND_SOC_DAPM_MIXER("LOL Enable",
  404. AB8500_ANACONF5, AB8500_ANACONF5_ENLOL, 0,
  405. NULL, 0),
  406. SND_SOC_DAPM_MIXER("LOR Enable",
  407. AB8500_ANACONF5, AB8500_ANACONF5_ENLOR, 0,
  408. NULL, 0),
  409. SND_SOC_DAPM_OUTPUT("LineOut Left"),
  410. SND_SOC_DAPM_OUTPUT("LineOut Right"),
  411. /* Earpiece path */
  412. SND_SOC_DAPM_MUX("Earpiece or LineOut Mono Source",
  413. SND_SOC_NOPM, 0, 0, &dapm_ear_lineout_source),
  414. SND_SOC_DAPM_MIXER("EAR DAC",
  415. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACEAR, 0,
  416. NULL, 0),
  417. SND_SOC_DAPM_MIXER("EAR Mute",
  418. AB8500_MUTECONF, AB8500_MUTECONF_MUTEAR, 1,
  419. NULL, 0),
  420. SND_SOC_DAPM_MIXER("EAR Enable",
  421. AB8500_ANACONF4, AB8500_ANACONF4_ENEAR, 0,
  422. NULL, 0),
  423. SND_SOC_DAPM_OUTPUT("Earpiece"),
  424. /* Handsfree path */
  425. SND_SOC_DAPM_MIXER("DA3 Channel Volume",
  426. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA3, 0,
  427. NULL, 0),
  428. SND_SOC_DAPM_MIXER("DA4 Channel Volume",
  429. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA4, 0,
  430. NULL, 0),
  431. SND_SOC_DAPM_MUX("Speaker Left Source",
  432. SND_SOC_NOPM, 0, 0, dapm_HFl_select),
  433. SND_SOC_DAPM_MUX("Speaker Right Source",
  434. SND_SOC_NOPM, 0, 0, dapm_HFr_select),
  435. SND_SOC_DAPM_MIXER("HFL DAC", AB8500_DAPATHCONF,
  436. AB8500_DAPATHCONF_ENDACHFL, 0,
  437. NULL, 0),
  438. SND_SOC_DAPM_MIXER("HFR DAC",
  439. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACHFR, 0,
  440. NULL, 0),
  441. SND_SOC_DAPM_MIXER("DA4 or ANC path to HfR",
  442. AB8500_DIGMULTCONF2, AB8500_DIGMULTCONF2_DATOHFREN, 0,
  443. NULL, 0),
  444. SND_SOC_DAPM_MIXER("DA3 or ANC path to HfL",
  445. AB8500_DIGMULTCONF2, AB8500_DIGMULTCONF2_DATOHFLEN, 0,
  446. NULL, 0),
  447. SND_SOC_DAPM_MIXER("HFL Enable",
  448. AB8500_ANACONF4, AB8500_ANACONF4_ENHFL, 0,
  449. NULL, 0),
  450. SND_SOC_DAPM_MIXER("HFR Enable",
  451. AB8500_ANACONF4, AB8500_ANACONF4_ENHFR, 0,
  452. NULL, 0),
  453. SND_SOC_DAPM_OUTPUT("Speaker Left"),
  454. SND_SOC_DAPM_OUTPUT("Speaker Right"),
  455. /* Vibrator path */
  456. SND_SOC_DAPM_INPUT("PWMGEN1"),
  457. SND_SOC_DAPM_INPUT("PWMGEN2"),
  458. SND_SOC_DAPM_MIXER("DA5 Channel Volume",
  459. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA5, 0,
  460. NULL, 0),
  461. SND_SOC_DAPM_MIXER("DA6 Channel Volume",
  462. AB8500_DAPATHENA, AB8500_DAPATHENA_ENDA6, 0,
  463. NULL, 0),
  464. SND_SOC_DAPM_MIXER("VIB1 DAC",
  465. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACVIB1, 0,
  466. NULL, 0),
  467. SND_SOC_DAPM_MIXER("VIB2 DAC",
  468. AB8500_DAPATHCONF, AB8500_DAPATHCONF_ENDACVIB2, 0,
  469. NULL, 0),
  470. SND_SOC_DAPM_MUX("Vibra 1 Controller",
  471. SND_SOC_NOPM, 0, 0, dapm_pwm2vib1),
  472. SND_SOC_DAPM_MUX("Vibra 2 Controller",
  473. SND_SOC_NOPM, 0, 0, dapm_pwm2vib2),
  474. SND_SOC_DAPM_MIXER("VIB1 Enable",
  475. AB8500_ANACONF4, AB8500_ANACONF4_ENVIB1, 0,
  476. NULL, 0),
  477. SND_SOC_DAPM_MIXER("VIB2 Enable",
  478. AB8500_ANACONF4, AB8500_ANACONF4_ENVIB2, 0,
  479. NULL, 0),
  480. SND_SOC_DAPM_OUTPUT("Vibra 1"),
  481. SND_SOC_DAPM_OUTPUT("Vibra 2"),
  482. /* Mic 1 */
  483. SND_SOC_DAPM_INPUT("Mic 1"),
  484. SND_SOC_DAPM_MUX("Mic 1a or 1b Select",
  485. SND_SOC_NOPM, 0, 0, dapm_mic1ab_mux),
  486. SND_SOC_DAPM_MIXER("MIC1 Mute",
  487. AB8500_ANACONF2, AB8500_ANACONF2_MUTMIC1, 1,
  488. NULL, 0),
  489. SND_SOC_DAPM_MIXER("MIC1A V-AMICx Enable",
  490. AB8500_ANACONF2, AB8500_ANACONF2_ENMIC1, 0,
  491. NULL, 0),
  492. SND_SOC_DAPM_MIXER("MIC1B V-AMICx Enable",
  493. AB8500_ANACONF2, AB8500_ANACONF2_ENMIC1, 0,
  494. NULL, 0),
  495. SND_SOC_DAPM_MIXER("MIC1 ADC",
  496. AB8500_ANACONF3, AB8500_ANACONF3_ENADCMIC, 0,
  497. NULL, 0),
  498. SND_SOC_DAPM_MUX("AD3 Source Select",
  499. SND_SOC_NOPM, 0, 0, dapm_ad3_select),
  500. SND_SOC_DAPM_MIXER("AD3 Channel Volume",
  501. SND_SOC_NOPM, 0, 0,
  502. NULL, 0),
  503. SND_SOC_DAPM_MIXER("AD3 Enable",
  504. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD34, 0,
  505. NULL, 0),
  506. /* Mic 2 */
  507. SND_SOC_DAPM_INPUT("Mic 2"),
  508. SND_SOC_DAPM_MIXER("MIC2 Mute",
  509. AB8500_ANACONF2, AB8500_ANACONF2_MUTMIC2, 1,
  510. NULL, 0),
  511. SND_SOC_DAPM_MIXER("MIC2 V-AMICx Enable", AB8500_ANACONF2,
  512. AB8500_ANACONF2_ENMIC2, 0,
  513. NULL, 0),
  514. /* LineIn */
  515. SND_SOC_DAPM_INPUT("LineIn Left"),
  516. SND_SOC_DAPM_INPUT("LineIn Right"),
  517. SND_SOC_DAPM_MIXER("LINL Mute",
  518. AB8500_ANACONF2, AB8500_ANACONF2_MUTLINL, 1,
  519. NULL, 0),
  520. SND_SOC_DAPM_MIXER("LINR Mute",
  521. AB8500_ANACONF2, AB8500_ANACONF2_MUTLINR, 1,
  522. NULL, 0),
  523. SND_SOC_DAPM_MIXER("LINL Enable", AB8500_ANACONF2,
  524. AB8500_ANACONF2_ENLINL, 0,
  525. NULL, 0),
  526. SND_SOC_DAPM_MIXER("LINR Enable", AB8500_ANACONF2,
  527. AB8500_ANACONF2_ENLINR, 0,
  528. NULL, 0),
  529. /* LineIn Bypass path */
  530. SND_SOC_DAPM_MIXER("LINL to HSL Volume",
  531. SND_SOC_NOPM, 0, 0,
  532. NULL, 0),
  533. SND_SOC_DAPM_MIXER("LINR to HSR Volume",
  534. SND_SOC_NOPM, 0, 0,
  535. NULL, 0),
  536. /* LineIn, Mic 2 */
  537. SND_SOC_DAPM_MUX("Mic 2 or LINR Select",
  538. SND_SOC_NOPM, 0, 0, dapm_mic2lr_select),
  539. SND_SOC_DAPM_MIXER("LINL ADC", AB8500_ANACONF3,
  540. AB8500_ANACONF3_ENADCLINL, 0,
  541. NULL, 0),
  542. SND_SOC_DAPM_MIXER("LINR ADC", AB8500_ANACONF3,
  543. AB8500_ANACONF3_ENADCLINR, 0,
  544. NULL, 0),
  545. SND_SOC_DAPM_MUX("AD1 Source Select",
  546. SND_SOC_NOPM, 0, 0, dapm_ad1_select),
  547. SND_SOC_DAPM_MUX("AD2 Source Select",
  548. SND_SOC_NOPM, 0, 0, dapm_ad2_select),
  549. SND_SOC_DAPM_MIXER("AD1 Channel Volume",
  550. SND_SOC_NOPM, 0, 0,
  551. NULL, 0),
  552. SND_SOC_DAPM_MIXER("AD2 Channel Volume",
  553. SND_SOC_NOPM, 0, 0,
  554. NULL, 0),
  555. SND_SOC_DAPM_MIXER("AD12 Enable",
  556. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD12, 0,
  557. NULL, 0),
  558. /* HD Capture path */
  559. SND_SOC_DAPM_MUX("AD5 Source Select",
  560. SND_SOC_NOPM, 0, 0, dapm_ad5_select),
  561. SND_SOC_DAPM_MUX("AD6 Source Select",
  562. SND_SOC_NOPM, 0, 0, dapm_ad6_select),
  563. SND_SOC_DAPM_MIXER("AD5 Channel Volume",
  564. SND_SOC_NOPM, 0, 0,
  565. NULL, 0),
  566. SND_SOC_DAPM_MIXER("AD6 Channel Volume",
  567. SND_SOC_NOPM, 0, 0,
  568. NULL, 0),
  569. SND_SOC_DAPM_MIXER("AD57 Enable",
  570. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD5768, 0,
  571. NULL, 0),
  572. SND_SOC_DAPM_MIXER("AD68 Enable",
  573. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD5768, 0,
  574. NULL, 0),
  575. /* Digital Microphone path */
  576. SND_SOC_DAPM_INPUT("DMic 1"),
  577. SND_SOC_DAPM_INPUT("DMic 2"),
  578. SND_SOC_DAPM_INPUT("DMic 3"),
  579. SND_SOC_DAPM_INPUT("DMic 4"),
  580. SND_SOC_DAPM_INPUT("DMic 5"),
  581. SND_SOC_DAPM_INPUT("DMic 6"),
  582. SND_SOC_DAPM_MIXER("DMIC1",
  583. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC1, 0,
  584. NULL, 0),
  585. SND_SOC_DAPM_MIXER("DMIC2",
  586. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC2, 0,
  587. NULL, 0),
  588. SND_SOC_DAPM_MIXER("DMIC3",
  589. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC3, 0,
  590. NULL, 0),
  591. SND_SOC_DAPM_MIXER("DMIC4",
  592. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC4, 0,
  593. NULL, 0),
  594. SND_SOC_DAPM_MIXER("DMIC5",
  595. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC5, 0,
  596. NULL, 0),
  597. SND_SOC_DAPM_MIXER("DMIC6",
  598. AB8500_DIGMICCONF, AB8500_DIGMICCONF_ENDMIC6, 0,
  599. NULL, 0),
  600. SND_SOC_DAPM_MIXER("AD4 Channel Volume",
  601. SND_SOC_NOPM, 0, 0,
  602. NULL, 0),
  603. SND_SOC_DAPM_MIXER("AD4 Enable",
  604. AB8500_ADPATHENA, AB8500_ADPATHENA_ENAD34,
  605. 0, NULL, 0),
  606. /* Acoustical Noise Cancellation path */
  607. SND_SOC_DAPM_INPUT("ANC Configure Input"),
  608. SND_SOC_DAPM_OUTPUT("ANC Configure Output"),
  609. SND_SOC_DAPM_MUX("ANC Source",
  610. SND_SOC_NOPM, 0, 0,
  611. dapm_anc_in_select),
  612. SND_SOC_DAPM_SWITCH("ANC",
  613. SND_SOC_NOPM, 0, 0,
  614. dapm_anc_enable),
  615. SND_SOC_DAPM_SWITCH("ANC to Earpiece",
  616. SND_SOC_NOPM, 0, 0,
  617. dapm_anc_ear_mute),
  618. /* Sidetone Filter path */
  619. SND_SOC_DAPM_MUX("Sidetone Left Source",
  620. SND_SOC_NOPM, 0, 0,
  621. dapm_stfir1_in_select),
  622. SND_SOC_DAPM_MUX("Sidetone Right Source",
  623. SND_SOC_NOPM, 0, 0,
  624. dapm_stfir2_in_select),
  625. SND_SOC_DAPM_MIXER("STFIR1 Control",
  626. SND_SOC_NOPM, 0, 0,
  627. NULL, 0),
  628. SND_SOC_DAPM_MIXER("STFIR2 Control",
  629. SND_SOC_NOPM, 0, 0,
  630. NULL, 0),
  631. SND_SOC_DAPM_MIXER("STFIR1 Volume",
  632. SND_SOC_NOPM, 0, 0,
  633. NULL, 0),
  634. SND_SOC_DAPM_MIXER("STFIR2 Volume",
  635. SND_SOC_NOPM, 0, 0,
  636. NULL, 0),
  637. };
  638. /*
  639. * DAPM-routes
  640. */
  641. static const struct snd_soc_dapm_route ab8500_dapm_routes[] = {
  642. /* Power AB8500 audio-block when AD/DA is active */
  643. {"Main Supply", NULL, "V-AUD"},
  644. {"Main Supply", NULL, "audioclk"},
  645. {"Main Supply", NULL, "Audio Power"},
  646. {"Main Supply", NULL, "Audio Analog Power"},
  647. {"DAC", NULL, "ab8500_0p"},
  648. {"DAC", NULL, "Main Supply"},
  649. {"ADC", NULL, "ab8500_0c"},
  650. {"ADC", NULL, "Main Supply"},
  651. /* ANC Configure */
  652. {"ANC Configure Input", NULL, "Main Supply"},
  653. {"ANC Configure Output", NULL, "ANC Configure Input"},
  654. /* AD/DA */
  655. {"ADC", NULL, "ADC Input"},
  656. {"DAC Output", NULL, "DAC"},
  657. /* Powerup charge pump if DA1/2 is in use */
  658. {"DA_IN1", NULL, "ab8500_0p"},
  659. {"DA_IN1", NULL, "Charge Pump"},
  660. {"DA_IN2", NULL, "ab8500_0p"},
  661. {"DA_IN2", NULL, "Charge Pump"},
  662. /* Headset path */
  663. {"DA1 Enable", NULL, "DA_IN1"},
  664. {"DA2 Enable", NULL, "DA_IN2"},
  665. {"HSL Digital Volume", NULL, "DA1 Enable"},
  666. {"HSR Digital Volume", NULL, "DA2 Enable"},
  667. {"HSL DAC", NULL, "HSL Digital Volume"},
  668. {"HSR DAC", NULL, "HSR Digital Volume"},
  669. {"HSL DAC Mute", NULL, "HSL DAC"},
  670. {"HSR DAC Mute", NULL, "HSR DAC"},
  671. {"HSL DAC Driver", NULL, "HSL DAC Mute"},
  672. {"HSR DAC Driver", NULL, "HSR DAC Mute"},
  673. {"HSL Mute", NULL, "HSL DAC Driver"},
  674. {"HSR Mute", NULL, "HSR DAC Driver"},
  675. {"HSL Enable", NULL, "HSL Mute"},
  676. {"HSR Enable", NULL, "HSR Mute"},
  677. {"HSL Volume", NULL, "HSL Enable"},
  678. {"HSR Volume", NULL, "HSR Enable"},
  679. {"Headset Left", NULL, "HSL Volume"},
  680. {"Headset Right", NULL, "HSR Volume"},
  681. /* HF or LineOut path */
  682. {"DA_IN3", NULL, "ab8500_0p"},
  683. {"DA3 Channel Volume", NULL, "DA_IN3"},
  684. {"DA_IN4", NULL, "ab8500_0p"},
  685. {"DA4 Channel Volume", NULL, "DA_IN4"},
  686. {"Speaker Left Source", "Audio Path", "DA3 Channel Volume"},
  687. {"Speaker Right Source", "Audio Path", "DA4 Channel Volume"},
  688. {"DA3 or ANC path to HfL", NULL, "Speaker Left Source"},
  689. {"DA4 or ANC path to HfR", NULL, "Speaker Right Source"},
  690. /* HF path */
  691. {"HFL DAC", NULL, "DA3 or ANC path to HfL"},
  692. {"HFR DAC", NULL, "DA4 or ANC path to HfR"},
  693. {"HFL Enable", NULL, "HFL DAC"},
  694. {"HFR Enable", NULL, "HFR DAC"},
  695. {"Speaker Left", NULL, "HFL Enable"},
  696. {"Speaker Right", NULL, "HFR Enable"},
  697. /* Earpiece path */
  698. {"Earpiece or LineOut Mono Source", "Headset Left",
  699. "HSL Digital Volume"},
  700. {"Earpiece or LineOut Mono Source", "Speaker Left",
  701. "DA3 or ANC path to HfL"},
  702. {"EAR DAC", NULL, "Earpiece or LineOut Mono Source"},
  703. {"EAR Mute", NULL, "EAR DAC"},
  704. {"EAR Enable", NULL, "EAR Mute"},
  705. {"Earpiece", NULL, "EAR Enable"},
  706. /* LineOut path stereo */
  707. {"LineOut Source", "Stereo Path", "HSL DAC Driver"},
  708. {"LineOut Source", "Stereo Path", "HSR DAC Driver"},
  709. /* LineOut path mono */
  710. {"LineOut Source", "Mono Path", "EAR DAC"},
  711. /* LineOut path */
  712. {"LOL Disable HFL", NULL, "LineOut Source"},
  713. {"LOR Disable HFR", NULL, "LineOut Source"},
  714. {"LOL Enable", NULL, "LOL Disable HFL"},
  715. {"LOR Enable", NULL, "LOR Disable HFR"},
  716. {"LineOut Left", NULL, "LOL Enable"},
  717. {"LineOut Right", NULL, "LOR Enable"},
  718. /* Vibrator path */
  719. {"DA_IN5", NULL, "ab8500_0p"},
  720. {"DA5 Channel Volume", NULL, "DA_IN5"},
  721. {"DA_IN6", NULL, "ab8500_0p"},
  722. {"DA6 Channel Volume", NULL, "DA_IN6"},
  723. {"VIB1 DAC", NULL, "DA5 Channel Volume"},
  724. {"VIB2 DAC", NULL, "DA6 Channel Volume"},
  725. {"Vibra 1 Controller", "Audio Path", "VIB1 DAC"},
  726. {"Vibra 2 Controller", "Audio Path", "VIB2 DAC"},
  727. {"Vibra 1 Controller", "PWM Generator", "PWMGEN1"},
  728. {"Vibra 2 Controller", "PWM Generator", "PWMGEN2"},
  729. {"VIB1 Enable", NULL, "Vibra 1 Controller"},
  730. {"VIB2 Enable", NULL, "Vibra 2 Controller"},
  731. {"Vibra 1", NULL, "VIB1 Enable"},
  732. {"Vibra 2", NULL, "VIB2 Enable"},
  733. /* Mic 2 */
  734. {"MIC2 V-AMICx Enable", NULL, "Mic 2"},
  735. /* LineIn */
  736. {"LINL Mute", NULL, "LineIn Left"},
  737. {"LINR Mute", NULL, "LineIn Right"},
  738. {"LINL Enable", NULL, "LINL Mute"},
  739. {"LINR Enable", NULL, "LINR Mute"},
  740. /* LineIn, Mic 2 */
  741. {"Mic 2 or LINR Select", "LineIn Right", "LINR Enable"},
  742. {"Mic 2 or LINR Select", "Mic 2", "MIC2 V-AMICx Enable"},
  743. {"LINL ADC", NULL, "LINL Enable"},
  744. {"LINR ADC", NULL, "Mic 2 or LINR Select"},
  745. {"AD1 Source Select", "LineIn Left", "LINL ADC"},
  746. {"AD2 Source Select", "LineIn Right", "LINR ADC"},
  747. {"AD1 Channel Volume", NULL, "AD1 Source Select"},
  748. {"AD2 Channel Volume", NULL, "AD2 Source Select"},
  749. {"AD12 Enable", NULL, "AD1 Channel Volume"},
  750. {"AD12 Enable", NULL, "AD2 Channel Volume"},
  751. {"AD_OUT1", NULL, "ab8500_0c"},
  752. {"AD_OUT1", NULL, "AD12 Enable"},
  753. {"AD_OUT2", NULL, "ab8500_0c"},
  754. {"AD_OUT2", NULL, "AD12 Enable"},
  755. /* Mic 1 */
  756. {"MIC1 Mute", NULL, "Mic 1"},
  757. {"MIC1A V-AMICx Enable", NULL, "MIC1 Mute"},
  758. {"MIC1B V-AMICx Enable", NULL, "MIC1 Mute"},
  759. {"Mic 1a or 1b Select", "Mic 1a", "MIC1A V-AMICx Enable"},
  760. {"Mic 1a or 1b Select", "Mic 1b", "MIC1B V-AMICx Enable"},
  761. {"MIC1 ADC", NULL, "Mic 1a or 1b Select"},
  762. {"AD3 Source Select", "Mic 1", "MIC1 ADC"},
  763. {"AD3 Channel Volume", NULL, "AD3 Source Select"},
  764. {"AD3 Enable", NULL, "AD3 Channel Volume"},
  765. {"AD_OUT3", NULL, "ab8500_0c"},
  766. {"AD_OUT3", NULL, "AD3 Enable"},
  767. /* HD Capture path */
  768. {"AD5 Source Select", "Mic 2", "LINR ADC"},
  769. {"AD6 Source Select", "Mic 1", "MIC1 ADC"},
  770. {"AD5 Channel Volume", NULL, "AD5 Source Select"},
  771. {"AD6 Channel Volume", NULL, "AD6 Source Select"},
  772. {"AD57 Enable", NULL, "AD5 Channel Volume"},
  773. {"AD68 Enable", NULL, "AD6 Channel Volume"},
  774. {"AD_OUT57", NULL, "ab8500_0c"},
  775. {"AD_OUT57", NULL, "AD57 Enable"},
  776. {"AD_OUT68", NULL, "ab8500_0c"},
  777. {"AD_OUT68", NULL, "AD68 Enable"},
  778. /* Digital Microphone path */
  779. {"DMic 1", NULL, "V-DMIC"},
  780. {"DMic 2", NULL, "V-DMIC"},
  781. {"DMic 3", NULL, "V-DMIC"},
  782. {"DMic 4", NULL, "V-DMIC"},
  783. {"DMic 5", NULL, "V-DMIC"},
  784. {"DMic 6", NULL, "V-DMIC"},
  785. {"AD1 Source Select", NULL, "DMic 1"},
  786. {"AD2 Source Select", NULL, "DMic 2"},
  787. {"AD3 Source Select", NULL, "DMic 3"},
  788. {"AD5 Source Select", NULL, "DMic 5"},
  789. {"AD6 Source Select", NULL, "DMic 6"},
  790. {"AD4 Channel Volume", NULL, "DMic 4"},
  791. {"AD4 Enable", NULL, "AD4 Channel Volume"},
  792. {"AD_OUT4", NULL, "ab8500_0c"},
  793. {"AD_OUT4", NULL, "AD4 Enable"},
  794. /* LineIn Bypass path */
  795. {"LINL to HSL Volume", NULL, "LINL Enable"},
  796. {"LINR to HSR Volume", NULL, "LINR Enable"},
  797. {"HSL DAC Driver", NULL, "LINL to HSL Volume"},
  798. {"HSR DAC Driver", NULL, "LINR to HSR Volume"},
  799. /* ANC path (Acoustic Noise Cancellation) */
  800. {"ANC Source", "Mic 2 / DMic 5", "AD5 Channel Volume"},
  801. {"ANC Source", "Mic 1 / DMic 6", "AD6 Channel Volume"},
  802. {"ANC", "Switch", "ANC Source"},
  803. {"Speaker Left Source", "ANC", "ANC"},
  804. {"Speaker Right Source", "ANC", "ANC"},
  805. {"ANC to Earpiece", "Switch", "ANC"},
  806. {"HSL Digital Volume", NULL, "ANC to Earpiece"},
  807. /* Sidetone Filter path */
  808. {"Sidetone Left Source", "LineIn Left", "AD12 Enable"},
  809. {"Sidetone Left Source", "LineIn Right", "AD12 Enable"},
  810. {"Sidetone Left Source", "Mic 1", "AD3 Enable"},
  811. {"Sidetone Left Source", "Headset Left", "DA_IN1"},
  812. {"Sidetone Right Source", "LineIn Right", "AD12 Enable"},
  813. {"Sidetone Right Source", "Mic 1", "AD3 Enable"},
  814. {"Sidetone Right Source", "DMic 4", "AD4 Enable"},
  815. {"Sidetone Right Source", "Headset Right", "DA_IN2"},
  816. {"STFIR1 Control", NULL, "Sidetone Left Source"},
  817. {"STFIR2 Control", NULL, "Sidetone Right Source"},
  818. {"STFIR1 Volume", NULL, "STFIR1 Control"},
  819. {"STFIR2 Volume", NULL, "STFIR2 Control"},
  820. {"DA1 Enable", NULL, "STFIR1 Volume"},
  821. {"DA2 Enable", NULL, "STFIR2 Volume"},
  822. };
  823. static const struct snd_soc_dapm_route ab8500_dapm_routes_mic1a_vamicx[] = {
  824. {"MIC1A V-AMICx Enable", NULL, "V-AMIC1"},
  825. {"MIC1A V-AMICx Enable", NULL, "V-AMIC2"},
  826. };
  827. static const struct snd_soc_dapm_route ab8500_dapm_routes_mic1b_vamicx[] = {
  828. {"MIC1B V-AMICx Enable", NULL, "V-AMIC1"},
  829. {"MIC1B V-AMICx Enable", NULL, "V-AMIC2"},
  830. };
  831. static const struct snd_soc_dapm_route ab8500_dapm_routes_mic2_vamicx[] = {
  832. {"MIC2 V-AMICx Enable", NULL, "V-AMIC1"},
  833. {"MIC2 V-AMICx Enable", NULL, "V-AMIC2"},
  834. };
  835. /* ANC FIR-coefficients configuration sequence */
  836. static void anc_fir(struct snd_soc_codec *codec,
  837. unsigned int bnk, unsigned int par, unsigned int val)
  838. {
  839. if (par == 0 && bnk == 0)
  840. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  841. BIT(AB8500_ANCCONF1_ANCFIRUPDATE),
  842. BIT(AB8500_ANCCONF1_ANCFIRUPDATE));
  843. snd_soc_write(codec, AB8500_ANCCONF5, val >> 8 & 0xff);
  844. snd_soc_write(codec, AB8500_ANCCONF6, val & 0xff);
  845. if (par == AB8500_ANC_FIR_COEFFS - 1 && bnk == 1)
  846. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  847. BIT(AB8500_ANCCONF1_ANCFIRUPDATE), 0);
  848. }
  849. /* ANC IIR-coefficients configuration sequence */
  850. static void anc_iir(struct snd_soc_codec *codec, unsigned int bnk,
  851. unsigned int par, unsigned int val)
  852. {
  853. if (par == 0) {
  854. if (bnk == 0) {
  855. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  856. BIT(AB8500_ANCCONF1_ANCIIRINIT),
  857. BIT(AB8500_ANCCONF1_ANCIIRINIT));
  858. usleep_range(AB8500_ANC_SM_DELAY, AB8500_ANC_SM_DELAY);
  859. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  860. BIT(AB8500_ANCCONF1_ANCIIRINIT), 0);
  861. usleep_range(AB8500_ANC_SM_DELAY, AB8500_ANC_SM_DELAY);
  862. } else {
  863. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  864. BIT(AB8500_ANCCONF1_ANCIIRUPDATE),
  865. BIT(AB8500_ANCCONF1_ANCIIRUPDATE));
  866. }
  867. } else if (par > 3) {
  868. snd_soc_write(codec, AB8500_ANCCONF7, 0);
  869. snd_soc_write(codec, AB8500_ANCCONF8, val >> 16 & 0xff);
  870. }
  871. snd_soc_write(codec, AB8500_ANCCONF7, val >> 8 & 0xff);
  872. snd_soc_write(codec, AB8500_ANCCONF8, val & 0xff);
  873. if (par == AB8500_ANC_IIR_COEFFS - 1 && bnk == 1)
  874. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  875. BIT(AB8500_ANCCONF1_ANCIIRUPDATE), 0);
  876. }
  877. /* ANC IIR-/FIR-coefficients configuration sequence */
  878. static void anc_configure(struct snd_soc_codec *codec,
  879. bool apply_fir, bool apply_iir)
  880. {
  881. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  882. unsigned int bnk, par, val;
  883. dev_dbg(codec->dev, "%s: Enter.\n", __func__);
  884. if (apply_fir)
  885. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  886. BIT(AB8500_ANCCONF1_ENANC), 0);
  887. snd_soc_update_bits(codec, AB8500_ANCCONF1,
  888. BIT(AB8500_ANCCONF1_ENANC), BIT(AB8500_ANCCONF1_ENANC));
  889. if (apply_fir)
  890. for (bnk = 0; bnk < AB8500_NR_OF_ANC_COEFF_BANKS; bnk++)
  891. for (par = 0; par < AB8500_ANC_FIR_COEFFS; par++) {
  892. val = snd_soc_read(codec,
  893. drvdata->anc_fir_values[par]);
  894. anc_fir(codec, bnk, par, val);
  895. }
  896. if (apply_iir)
  897. for (bnk = 0; bnk < AB8500_NR_OF_ANC_COEFF_BANKS; bnk++)
  898. for (par = 0; par < AB8500_ANC_IIR_COEFFS; par++) {
  899. val = snd_soc_read(codec,
  900. drvdata->anc_iir_values[par]);
  901. anc_iir(codec, bnk, par, val);
  902. }
  903. dev_dbg(codec->dev, "%s: Exit.\n", __func__);
  904. }
  905. /*
  906. * Control-events
  907. */
  908. static int sid_status_control_get(struct snd_kcontrol *kcontrol,
  909. struct snd_ctl_elem_value *ucontrol)
  910. {
  911. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  912. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  913. mutex_lock(&codec->mutex);
  914. ucontrol->value.integer.value[0] = drvdata->sid_status;
  915. mutex_unlock(&codec->mutex);
  916. return 0;
  917. }
  918. /* Write sidetone FIR-coefficients configuration sequence */
  919. static int sid_status_control_put(struct snd_kcontrol *kcontrol,
  920. struct snd_ctl_elem_value *ucontrol)
  921. {
  922. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  923. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  924. unsigned int param, sidconf, val;
  925. int status = 1;
  926. dev_dbg(codec->dev, "%s: Enter\n", __func__);
  927. if (ucontrol->value.integer.value[0] != SID_APPLY_FIR) {
  928. dev_err(codec->dev,
  929. "%s: ERROR: This control supports '%s' only!\n",
  930. __func__, enum_sid_state[SID_APPLY_FIR]);
  931. return -EIO;
  932. }
  933. mutex_lock(&codec->mutex);
  934. sidconf = snd_soc_read(codec, AB8500_SIDFIRCONF);
  935. if (((sidconf & BIT(AB8500_SIDFIRCONF_FIRSIDBUSY)) != 0)) {
  936. if ((sidconf & BIT(AB8500_SIDFIRCONF_ENFIRSIDS)) == 0) {
  937. dev_err(codec->dev, "%s: Sidetone busy while off!\n",
  938. __func__);
  939. status = -EPERM;
  940. } else {
  941. status = -EBUSY;
  942. }
  943. goto out;
  944. }
  945. snd_soc_write(codec, AB8500_SIDFIRADR, 0);
  946. for (param = 0; param < AB8500_SID_FIR_COEFFS; param++) {
  947. val = snd_soc_read(codec, drvdata->sid_fir_values[param]);
  948. snd_soc_write(codec, AB8500_SIDFIRCOEF1, val >> 8 & 0xff);
  949. snd_soc_write(codec, AB8500_SIDFIRCOEF2, val & 0xff);
  950. }
  951. snd_soc_update_bits(codec, AB8500_SIDFIRADR,
  952. BIT(AB8500_SIDFIRADR_FIRSIDSET),
  953. BIT(AB8500_SIDFIRADR_FIRSIDSET));
  954. snd_soc_update_bits(codec, AB8500_SIDFIRADR,
  955. BIT(AB8500_SIDFIRADR_FIRSIDSET), 0);
  956. drvdata->sid_status = SID_FIR_CONFIGURED;
  957. out:
  958. mutex_unlock(&codec->mutex);
  959. dev_dbg(codec->dev, "%s: Exit\n", __func__);
  960. return status;
  961. }
  962. static int anc_status_control_get(struct snd_kcontrol *kcontrol,
  963. struct snd_ctl_elem_value *ucontrol)
  964. {
  965. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  966. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  967. mutex_lock(&codec->mutex);
  968. ucontrol->value.integer.value[0] = drvdata->anc_status;
  969. mutex_unlock(&codec->mutex);
  970. return 0;
  971. }
  972. static int anc_status_control_put(struct snd_kcontrol *kcontrol,
  973. struct snd_ctl_elem_value *ucontrol)
  974. {
  975. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  976. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(codec->dev);
  977. struct device *dev = codec->dev;
  978. bool apply_fir, apply_iir;
  979. int req, status;
  980. dev_dbg(dev, "%s: Enter.\n", __func__);
  981. mutex_lock(&drvdata->anc_lock);
  982. req = ucontrol->value.integer.value[0];
  983. if (req != ANC_APPLY_FIR_IIR && req != ANC_APPLY_FIR &&
  984. req != ANC_APPLY_IIR) {
  985. dev_err(dev, "%s: ERROR: Unsupported status to set '%s'!\n",
  986. __func__, enum_anc_state[req]);
  987. status = -EINVAL;
  988. goto cleanup;
  989. }
  990. apply_fir = req == ANC_APPLY_FIR || req == ANC_APPLY_FIR_IIR;
  991. apply_iir = req == ANC_APPLY_IIR || req == ANC_APPLY_FIR_IIR;
  992. status = snd_soc_dapm_force_enable_pin(&codec->dapm,
  993. "ANC Configure Input");
  994. if (status < 0) {
  995. dev_err(dev,
  996. "%s: ERROR: Failed to enable power (status = %d)!\n",
  997. __func__, status);
  998. goto cleanup;
  999. }
  1000. snd_soc_dapm_sync(&codec->dapm);
  1001. mutex_lock(&codec->mutex);
  1002. anc_configure(codec, apply_fir, apply_iir);
  1003. mutex_unlock(&codec->mutex);
  1004. if (apply_fir) {
  1005. if (drvdata->anc_status == ANC_IIR_CONFIGURED)
  1006. drvdata->anc_status = ANC_FIR_IIR_CONFIGURED;
  1007. else if (drvdata->anc_status != ANC_FIR_IIR_CONFIGURED)
  1008. drvdata->anc_status = ANC_FIR_CONFIGURED;
  1009. }
  1010. if (apply_iir) {
  1011. if (drvdata->anc_status == ANC_FIR_CONFIGURED)
  1012. drvdata->anc_status = ANC_FIR_IIR_CONFIGURED;
  1013. else if (drvdata->anc_status != ANC_FIR_IIR_CONFIGURED)
  1014. drvdata->anc_status = ANC_IIR_CONFIGURED;
  1015. }
  1016. status = snd_soc_dapm_disable_pin(&codec->dapm, "ANC Configure Input");
  1017. snd_soc_dapm_sync(&codec->dapm);
  1018. cleanup:
  1019. mutex_unlock(&drvdata->anc_lock);
  1020. if (status < 0)
  1021. dev_err(dev, "%s: Unable to configure ANC! (status = %d)\n",
  1022. __func__, status);
  1023. dev_dbg(dev, "%s: Exit.\n", __func__);
  1024. return (status < 0) ? status : 1;
  1025. }
  1026. static int filter_control_info(struct snd_kcontrol *kcontrol,
  1027. struct snd_ctl_elem_info *uinfo)
  1028. {
  1029. struct filter_control *fc =
  1030. (struct filter_control *)kcontrol->private_value;
  1031. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1032. uinfo->count = fc->count;
  1033. uinfo->value.integer.min = fc->min;
  1034. uinfo->value.integer.max = fc->max;
  1035. return 0;
  1036. }
  1037. static int filter_control_get(struct snd_kcontrol *kcontrol,
  1038. struct snd_ctl_elem_value *ucontrol)
  1039. {
  1040. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1041. struct filter_control *fc =
  1042. (struct filter_control *)kcontrol->private_value;
  1043. unsigned int i;
  1044. mutex_lock(&codec->mutex);
  1045. for (i = 0; i < fc->count; i++)
  1046. ucontrol->value.integer.value[i] = fc->value[i];
  1047. mutex_unlock(&codec->mutex);
  1048. return 0;
  1049. }
  1050. static int filter_control_put(struct snd_kcontrol *kcontrol,
  1051. struct snd_ctl_elem_value *ucontrol)
  1052. {
  1053. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  1054. struct filter_control *fc =
  1055. (struct filter_control *)kcontrol->private_value;
  1056. unsigned int i;
  1057. mutex_lock(&codec->mutex);
  1058. for (i = 0; i < fc->count; i++)
  1059. fc->value[i] = ucontrol->value.integer.value[i];
  1060. mutex_unlock(&codec->mutex);
  1061. return 0;
  1062. }
  1063. /*
  1064. * Controls - Non-DAPM ASoC
  1065. */
  1066. static DECLARE_TLV_DB_SCALE(adx_dig_gain_tlv, -3200, 100, 1);
  1067. /* -32dB = Mute */
  1068. static DECLARE_TLV_DB_SCALE(dax_dig_gain_tlv, -6300, 100, 1);
  1069. /* -63dB = Mute */
  1070. static DECLARE_TLV_DB_SCALE(hs_ear_dig_gain_tlv, -100, 100, 1);
  1071. /* -1dB = Mute */
  1072. static const unsigned int hs_gain_tlv[] = {
  1073. TLV_DB_RANGE_HEAD(2),
  1074. 0, 3, TLV_DB_SCALE_ITEM(-3200, 400, 0),
  1075. 4, 15, TLV_DB_SCALE_ITEM(-1800, 200, 0),
  1076. };
  1077. static DECLARE_TLV_DB_SCALE(mic_gain_tlv, 0, 100, 0);
  1078. static DECLARE_TLV_DB_SCALE(lin_gain_tlv, -1000, 200, 0);
  1079. static DECLARE_TLV_DB_SCALE(lin2hs_gain_tlv, -3800, 200, 1);
  1080. /* -38dB = Mute */
  1081. static const char * const enum_hsfadspeed[] = {"2ms", "0.5ms", "10.6ms",
  1082. "5ms"};
  1083. static SOC_ENUM_SINGLE_DECL(soc_enum_hsfadspeed,
  1084. AB8500_DIGMICCONF, AB8500_DIGMICCONF_HSFADSPEED, enum_hsfadspeed);
  1085. static const char * const enum_envdetthre[] = {
  1086. "250mV", "300mV", "350mV", "400mV",
  1087. "450mV", "500mV", "550mV", "600mV",
  1088. "650mV", "700mV", "750mV", "800mV",
  1089. "850mV", "900mV", "950mV", "1.00V" };
  1090. static SOC_ENUM_SINGLE_DECL(soc_enum_envdeththre,
  1091. AB8500_ENVCPCONF, AB8500_ENVCPCONF_ENVDETHTHRE, enum_envdetthre);
  1092. static SOC_ENUM_SINGLE_DECL(soc_enum_envdetlthre,
  1093. AB8500_ENVCPCONF, AB8500_ENVCPCONF_ENVDETLTHRE, enum_envdetthre);
  1094. static const char * const enum_envdettime[] = {
  1095. "26.6us", "53.2us", "106us", "213us",
  1096. "426us", "851us", "1.70ms", "3.40ms",
  1097. "6.81ms", "13.6ms", "27.2ms", "54.5ms",
  1098. "109ms", "218ms", "436ms", "872ms" };
  1099. static SOC_ENUM_SINGLE_DECL(soc_enum_envdettime,
  1100. AB8500_SIGENVCONF, AB8500_SIGENVCONF_ENVDETTIME, enum_envdettime);
  1101. static const char * const enum_sinc31[] = {"Sinc 3", "Sinc 1"};
  1102. static SOC_ENUM_SINGLE_DECL(soc_enum_hsesinc, AB8500_HSLEARDIGGAIN,
  1103. AB8500_HSLEARDIGGAIN_HSSINC1, enum_sinc31);
  1104. static const char * const enum_fadespeed[] = {"1ms", "4ms", "8ms", "16ms"};
  1105. static SOC_ENUM_SINGLE_DECL(soc_enum_fadespeed, AB8500_HSRDIGGAIN,
  1106. AB8500_HSRDIGGAIN_FADESPEED, enum_fadespeed);
  1107. /* Earpiece */
  1108. static const char * const enum_lowpow[] = {"Normal", "Low Power"};
  1109. static SOC_ENUM_SINGLE_DECL(soc_enum_eardaclowpow, AB8500_ANACONF1,
  1110. AB8500_ANACONF1_EARDACLOWPOW, enum_lowpow);
  1111. static SOC_ENUM_SINGLE_DECL(soc_enum_eardrvlowpow, AB8500_ANACONF1,
  1112. AB8500_ANACONF1_EARDRVLOWPOW, enum_lowpow);
  1113. static const char * const enum_av_mode[] = {"Audio", "Voice"};
  1114. static SOC_ENUM_DOUBLE_DECL(soc_enum_ad12voice, AB8500_ADFILTCONF,
  1115. AB8500_ADFILTCONF_AD1VOICE, AB8500_ADFILTCONF_AD2VOICE, enum_av_mode);
  1116. static SOC_ENUM_DOUBLE_DECL(soc_enum_ad34voice, AB8500_ADFILTCONF,
  1117. AB8500_ADFILTCONF_AD3VOICE, AB8500_ADFILTCONF_AD4VOICE, enum_av_mode);
  1118. /* DA */
  1119. static SOC_ENUM_SINGLE_DECL(soc_enum_da12voice,
  1120. AB8500_DASLOTCONF1, AB8500_DASLOTCONF1_DA12VOICE,
  1121. enum_av_mode);
  1122. static SOC_ENUM_SINGLE_DECL(soc_enum_da34voice,
  1123. AB8500_DASLOTCONF3, AB8500_DASLOTCONF3_DA34VOICE,
  1124. enum_av_mode);
  1125. static SOC_ENUM_SINGLE_DECL(soc_enum_da56voice,
  1126. AB8500_DASLOTCONF5, AB8500_DASLOTCONF5_DA56VOICE,
  1127. enum_av_mode);
  1128. static const char * const enum_da2hslr[] = {"Sidetone", "Audio Path"};
  1129. static SOC_ENUM_DOUBLE_DECL(soc_enum_da2hslr, AB8500_DIGMULTCONF1,
  1130. AB8500_DIGMULTCONF1_DATOHSLEN,
  1131. AB8500_DIGMULTCONF1_DATOHSREN, enum_da2hslr);
  1132. static const char * const enum_sinc53[] = {"Sinc 5", "Sinc 3"};
  1133. static SOC_ENUM_DOUBLE_DECL(soc_enum_dmic12sinc, AB8500_DMICFILTCONF,
  1134. AB8500_DMICFILTCONF_DMIC1SINC3,
  1135. AB8500_DMICFILTCONF_DMIC2SINC3, enum_sinc53);
  1136. static SOC_ENUM_DOUBLE_DECL(soc_enum_dmic34sinc, AB8500_DMICFILTCONF,
  1137. AB8500_DMICFILTCONF_DMIC3SINC3,
  1138. AB8500_DMICFILTCONF_DMIC4SINC3, enum_sinc53);
  1139. static SOC_ENUM_DOUBLE_DECL(soc_enum_dmic56sinc, AB8500_DMICFILTCONF,
  1140. AB8500_DMICFILTCONF_DMIC5SINC3,
  1141. AB8500_DMICFILTCONF_DMIC6SINC3, enum_sinc53);
  1142. /* Digital interface - DA from slot mapping */
  1143. static const char * const enum_da_from_slot_map[] = {"SLOT0",
  1144. "SLOT1",
  1145. "SLOT2",
  1146. "SLOT3",
  1147. "SLOT4",
  1148. "SLOT5",
  1149. "SLOT6",
  1150. "SLOT7",
  1151. "SLOT8",
  1152. "SLOT9",
  1153. "SLOT10",
  1154. "SLOT11",
  1155. "SLOT12",
  1156. "SLOT13",
  1157. "SLOT14",
  1158. "SLOT15",
  1159. "SLOT16",
  1160. "SLOT17",
  1161. "SLOT18",
  1162. "SLOT19",
  1163. "SLOT20",
  1164. "SLOT21",
  1165. "SLOT22",
  1166. "SLOT23",
  1167. "SLOT24",
  1168. "SLOT25",
  1169. "SLOT26",
  1170. "SLOT27",
  1171. "SLOT28",
  1172. "SLOT29",
  1173. "SLOT30",
  1174. "SLOT31"};
  1175. static SOC_ENUM_SINGLE_DECL(soc_enum_da1slotmap,
  1176. AB8500_DASLOTCONF1, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1177. enum_da_from_slot_map);
  1178. static SOC_ENUM_SINGLE_DECL(soc_enum_da2slotmap,
  1179. AB8500_DASLOTCONF2, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1180. enum_da_from_slot_map);
  1181. static SOC_ENUM_SINGLE_DECL(soc_enum_da3slotmap,
  1182. AB8500_DASLOTCONF3, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1183. enum_da_from_slot_map);
  1184. static SOC_ENUM_SINGLE_DECL(soc_enum_da4slotmap,
  1185. AB8500_DASLOTCONF4, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1186. enum_da_from_slot_map);
  1187. static SOC_ENUM_SINGLE_DECL(soc_enum_da5slotmap,
  1188. AB8500_DASLOTCONF5, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1189. enum_da_from_slot_map);
  1190. static SOC_ENUM_SINGLE_DECL(soc_enum_da6slotmap,
  1191. AB8500_DASLOTCONF6, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1192. enum_da_from_slot_map);
  1193. static SOC_ENUM_SINGLE_DECL(soc_enum_da7slotmap,
  1194. AB8500_DASLOTCONF7, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1195. enum_da_from_slot_map);
  1196. static SOC_ENUM_SINGLE_DECL(soc_enum_da8slotmap,
  1197. AB8500_DASLOTCONF8, AB8500_DASLOTCONFX_SLTODAX_SHIFT,
  1198. enum_da_from_slot_map);
  1199. /* Digital interface - AD to slot mapping */
  1200. static const char * const enum_ad_to_slot_map[] = {"AD_OUT1",
  1201. "AD_OUT2",
  1202. "AD_OUT3",
  1203. "AD_OUT4",
  1204. "AD_OUT5",
  1205. "AD_OUT6",
  1206. "AD_OUT7",
  1207. "AD_OUT8",
  1208. "zeroes",
  1209. "zeroes",
  1210. "zeroes",
  1211. "zeroes",
  1212. "tristate",
  1213. "tristate",
  1214. "tristate",
  1215. "tristate"};
  1216. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot0map,
  1217. AB8500_ADSLOTSEL1, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1218. enum_ad_to_slot_map);
  1219. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot1map,
  1220. AB8500_ADSLOTSEL1, AB8500_ADSLOTSELX_ODD_SHIFT,
  1221. enum_ad_to_slot_map);
  1222. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot2map,
  1223. AB8500_ADSLOTSEL2, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1224. enum_ad_to_slot_map);
  1225. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot3map,
  1226. AB8500_ADSLOTSEL2, AB8500_ADSLOTSELX_ODD_SHIFT,
  1227. enum_ad_to_slot_map);
  1228. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot4map,
  1229. AB8500_ADSLOTSEL3, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1230. enum_ad_to_slot_map);
  1231. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot5map,
  1232. AB8500_ADSLOTSEL3, AB8500_ADSLOTSELX_ODD_SHIFT,
  1233. enum_ad_to_slot_map);
  1234. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot6map,
  1235. AB8500_ADSLOTSEL4, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1236. enum_ad_to_slot_map);
  1237. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot7map,
  1238. AB8500_ADSLOTSEL4, AB8500_ADSLOTSELX_ODD_SHIFT,
  1239. enum_ad_to_slot_map);
  1240. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot8map,
  1241. AB8500_ADSLOTSEL5, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1242. enum_ad_to_slot_map);
  1243. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot9map,
  1244. AB8500_ADSLOTSEL5, AB8500_ADSLOTSELX_ODD_SHIFT,
  1245. enum_ad_to_slot_map);
  1246. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot10map,
  1247. AB8500_ADSLOTSEL6, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1248. enum_ad_to_slot_map);
  1249. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot11map,
  1250. AB8500_ADSLOTSEL6, AB8500_ADSLOTSELX_ODD_SHIFT,
  1251. enum_ad_to_slot_map);
  1252. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot12map,
  1253. AB8500_ADSLOTSEL7, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1254. enum_ad_to_slot_map);
  1255. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot13map,
  1256. AB8500_ADSLOTSEL7, AB8500_ADSLOTSELX_ODD_SHIFT,
  1257. enum_ad_to_slot_map);
  1258. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot14map,
  1259. AB8500_ADSLOTSEL8, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1260. enum_ad_to_slot_map);
  1261. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot15map,
  1262. AB8500_ADSLOTSEL8, AB8500_ADSLOTSELX_ODD_SHIFT,
  1263. enum_ad_to_slot_map);
  1264. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot16map,
  1265. AB8500_ADSLOTSEL9, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1266. enum_ad_to_slot_map);
  1267. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot17map,
  1268. AB8500_ADSLOTSEL9, AB8500_ADSLOTSELX_ODD_SHIFT,
  1269. enum_ad_to_slot_map);
  1270. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot18map,
  1271. AB8500_ADSLOTSEL10, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1272. enum_ad_to_slot_map);
  1273. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot19map,
  1274. AB8500_ADSLOTSEL10, AB8500_ADSLOTSELX_ODD_SHIFT,
  1275. enum_ad_to_slot_map);
  1276. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot20map,
  1277. AB8500_ADSLOTSEL11, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1278. enum_ad_to_slot_map);
  1279. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot21map,
  1280. AB8500_ADSLOTSEL11, AB8500_ADSLOTSELX_ODD_SHIFT,
  1281. enum_ad_to_slot_map);
  1282. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot22map,
  1283. AB8500_ADSLOTSEL12, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1284. enum_ad_to_slot_map);
  1285. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot23map,
  1286. AB8500_ADSLOTSEL12, AB8500_ADSLOTSELX_ODD_SHIFT,
  1287. enum_ad_to_slot_map);
  1288. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot24map,
  1289. AB8500_ADSLOTSEL13, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1290. enum_ad_to_slot_map);
  1291. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot25map,
  1292. AB8500_ADSLOTSEL13, AB8500_ADSLOTSELX_ODD_SHIFT,
  1293. enum_ad_to_slot_map);
  1294. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot26map,
  1295. AB8500_ADSLOTSEL14, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1296. enum_ad_to_slot_map);
  1297. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot27map,
  1298. AB8500_ADSLOTSEL14, AB8500_ADSLOTSELX_ODD_SHIFT,
  1299. enum_ad_to_slot_map);
  1300. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot28map,
  1301. AB8500_ADSLOTSEL15, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1302. enum_ad_to_slot_map);
  1303. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot29map,
  1304. AB8500_ADSLOTSEL15, AB8500_ADSLOTSELX_ODD_SHIFT,
  1305. enum_ad_to_slot_map);
  1306. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot30map,
  1307. AB8500_ADSLOTSEL16, AB8500_ADSLOTSELX_EVEN_SHIFT,
  1308. enum_ad_to_slot_map);
  1309. static SOC_ENUM_SINGLE_DECL(soc_enum_adslot31map,
  1310. AB8500_ADSLOTSEL16, AB8500_ADSLOTSELX_ODD_SHIFT,
  1311. enum_ad_to_slot_map);
  1312. /* Digital interface - Burst mode */
  1313. static const char * const enum_mask[] = {"Unmasked", "Masked"};
  1314. static SOC_ENUM_SINGLE_DECL(soc_enum_bfifomask,
  1315. AB8500_FIFOCONF1, AB8500_FIFOCONF1_BFIFOMASK,
  1316. enum_mask);
  1317. static const char * const enum_bitclk0[] = {"19_2_MHz", "38_4_MHz"};
  1318. static SOC_ENUM_SINGLE_DECL(soc_enum_bfifo19m2,
  1319. AB8500_FIFOCONF1, AB8500_FIFOCONF1_BFIFO19M2,
  1320. enum_bitclk0);
  1321. static const char * const enum_slavemaster[] = {"Slave", "Master"};
  1322. static SOC_ENUM_SINGLE_DECL(soc_enum_bfifomast,
  1323. AB8500_FIFOCONF3, AB8500_FIFOCONF3_BFIFOMAST_SHIFT,
  1324. enum_slavemaster);
  1325. /* Sidetone */
  1326. static SOC_ENUM_SINGLE_EXT_DECL(soc_enum_sidstate, enum_sid_state);
  1327. /* ANC */
  1328. static SOC_ENUM_SINGLE_EXT_DECL(soc_enum_ancstate, enum_anc_state);
  1329. static struct snd_kcontrol_new ab8500_ctrls[] = {
  1330. /* Charge pump */
  1331. SOC_ENUM("Charge Pump High Threshold For Low Voltage",
  1332. soc_enum_envdeththre),
  1333. SOC_ENUM("Charge Pump Low Threshold For Low Voltage",
  1334. soc_enum_envdetlthre),
  1335. SOC_SINGLE("Charge Pump Envelope Detection Switch",
  1336. AB8500_SIGENVCONF, AB8500_SIGENVCONF_ENVDETCPEN,
  1337. 1, 0),
  1338. SOC_ENUM("Charge Pump Envelope Detection Decay Time",
  1339. soc_enum_envdettime),
  1340. /* Headset */
  1341. SOC_ENUM("Headset Mode", soc_enum_da12voice),
  1342. SOC_SINGLE("Headset High Pass Switch",
  1343. AB8500_ANACONF1, AB8500_ANACONF1_HSHPEN,
  1344. 1, 0),
  1345. SOC_SINGLE("Headset Low Power Switch",
  1346. AB8500_ANACONF1, AB8500_ANACONF1_HSLOWPOW,
  1347. 1, 0),
  1348. SOC_SINGLE("Headset DAC Low Power Switch",
  1349. AB8500_ANACONF1, AB8500_ANACONF1_DACLOWPOW1,
  1350. 1, 0),
  1351. SOC_SINGLE("Headset DAC Drv Low Power Switch",
  1352. AB8500_ANACONF1, AB8500_ANACONF1_DACLOWPOW0,
  1353. 1, 0),
  1354. SOC_ENUM("Headset Fade Speed", soc_enum_hsfadspeed),
  1355. SOC_ENUM("Headset Source", soc_enum_da2hslr),
  1356. SOC_ENUM("Headset Filter", soc_enum_hsesinc),
  1357. SOC_DOUBLE_R_TLV("Headset Master Volume",
  1358. AB8500_DADIGGAIN1, AB8500_DADIGGAIN2,
  1359. 0, AB8500_DADIGGAINX_DAXGAIN_MAX, 1, dax_dig_gain_tlv),
  1360. SOC_DOUBLE_R_TLV("Headset Digital Volume",
  1361. AB8500_HSLEARDIGGAIN, AB8500_HSRDIGGAIN,
  1362. 0, AB8500_HSLEARDIGGAIN_HSLDGAIN_MAX, 1, hs_ear_dig_gain_tlv),
  1363. SOC_DOUBLE_TLV("Headset Volume",
  1364. AB8500_ANAGAIN3,
  1365. AB8500_ANAGAIN3_HSLGAIN, AB8500_ANAGAIN3_HSRGAIN,
  1366. AB8500_ANAGAIN3_HSXGAIN_MAX, 1, hs_gain_tlv),
  1367. /* Earpiece */
  1368. SOC_ENUM("Earpiece DAC Mode",
  1369. soc_enum_eardaclowpow),
  1370. SOC_ENUM("Earpiece DAC Drv Mode",
  1371. soc_enum_eardrvlowpow),
  1372. /* HandsFree */
  1373. SOC_ENUM("HF Mode", soc_enum_da34voice),
  1374. SOC_SINGLE("HF and Headset Swap Switch",
  1375. AB8500_DASLOTCONF1, AB8500_DASLOTCONF1_SWAPDA12_34,
  1376. 1, 0),
  1377. SOC_DOUBLE("HF Low EMI Mode Switch",
  1378. AB8500_CLASSDCONF1,
  1379. AB8500_CLASSDCONF1_HFLSWAPEN, AB8500_CLASSDCONF1_HFRSWAPEN,
  1380. 1, 0),
  1381. SOC_DOUBLE("HF FIR Bypass Switch",
  1382. AB8500_CLASSDCONF2,
  1383. AB8500_CLASSDCONF2_FIRBYP0, AB8500_CLASSDCONF2_FIRBYP1,
  1384. 1, 0),
  1385. SOC_DOUBLE("HF High Volume Switch",
  1386. AB8500_CLASSDCONF2,
  1387. AB8500_CLASSDCONF2_HIGHVOLEN0, AB8500_CLASSDCONF2_HIGHVOLEN1,
  1388. 1, 0),
  1389. SOC_SINGLE("HF L and R Bridge Switch",
  1390. AB8500_CLASSDCONF1, AB8500_CLASSDCONF1_PARLHF,
  1391. 1, 0),
  1392. SOC_DOUBLE_R_TLV("HF Master Volume",
  1393. AB8500_DADIGGAIN3, AB8500_DADIGGAIN4,
  1394. 0, AB8500_DADIGGAINX_DAXGAIN_MAX, 1, dax_dig_gain_tlv),
  1395. /* Vibra */
  1396. SOC_DOUBLE("Vibra High Volume Switch",
  1397. AB8500_CLASSDCONF2,
  1398. AB8500_CLASSDCONF2_HIGHVOLEN2, AB8500_CLASSDCONF2_HIGHVOLEN3,
  1399. 1, 0),
  1400. SOC_DOUBLE("Vibra Low EMI Mode Switch",
  1401. AB8500_CLASSDCONF1,
  1402. AB8500_CLASSDCONF1_VIB1SWAPEN, AB8500_CLASSDCONF1_VIB2SWAPEN,
  1403. 1, 0),
  1404. SOC_DOUBLE("Vibra FIR Bypass Switch",
  1405. AB8500_CLASSDCONF2,
  1406. AB8500_CLASSDCONF2_FIRBYP2, AB8500_CLASSDCONF2_FIRBYP3,
  1407. 1, 0),
  1408. SOC_ENUM("Vibra Mode", soc_enum_da56voice),
  1409. SOC_DOUBLE_R("Vibra PWM Duty Cycle N",
  1410. AB8500_PWMGENCONF3, AB8500_PWMGENCONF5,
  1411. AB8500_PWMGENCONFX_PWMVIBXDUTCYC,
  1412. AB8500_PWMGENCONFX_PWMVIBXDUTCYC_MAX, 0),
  1413. SOC_DOUBLE_R("Vibra PWM Duty Cycle P",
  1414. AB8500_PWMGENCONF2, AB8500_PWMGENCONF4,
  1415. AB8500_PWMGENCONFX_PWMVIBXDUTCYC,
  1416. AB8500_PWMGENCONFX_PWMVIBXDUTCYC_MAX, 0),
  1417. SOC_SINGLE("Vibra 1 and 2 Bridge Switch",
  1418. AB8500_CLASSDCONF1, AB8500_CLASSDCONF1_PARLVIB,
  1419. 1, 0),
  1420. SOC_DOUBLE_R_TLV("Vibra Master Volume",
  1421. AB8500_DADIGGAIN5, AB8500_DADIGGAIN6,
  1422. 0, AB8500_DADIGGAINX_DAXGAIN_MAX, 1, dax_dig_gain_tlv),
  1423. /* HandsFree, Vibra */
  1424. SOC_SINGLE("ClassD High Pass Volume",
  1425. AB8500_CLASSDCONF3, AB8500_CLASSDCONF3_DITHHPGAIN,
  1426. AB8500_CLASSDCONF3_DITHHPGAIN_MAX, 0),
  1427. SOC_SINGLE("ClassD White Volume",
  1428. AB8500_CLASSDCONF3, AB8500_CLASSDCONF3_DITHWGAIN,
  1429. AB8500_CLASSDCONF3_DITHWGAIN_MAX, 0),
  1430. /* Mic 1, Mic 2, LineIn */
  1431. SOC_DOUBLE_R_TLV("Mic Master Volume",
  1432. AB8500_ADDIGGAIN3, AB8500_ADDIGGAIN4,
  1433. 0, AB8500_ADDIGGAINX_ADXGAIN_MAX, 1, adx_dig_gain_tlv),
  1434. /* Mic 1 */
  1435. SOC_SINGLE_TLV("Mic 1",
  1436. AB8500_ANAGAIN1,
  1437. AB8500_ANAGAINX_MICXGAIN,
  1438. AB8500_ANAGAINX_MICXGAIN_MAX, 0, mic_gain_tlv),
  1439. SOC_SINGLE("Mic 1 Low Power Switch",
  1440. AB8500_ANAGAIN1, AB8500_ANAGAINX_LOWPOWMICX,
  1441. 1, 0),
  1442. /* Mic 2 */
  1443. SOC_DOUBLE("Mic High Pass Switch",
  1444. AB8500_ADFILTCONF,
  1445. AB8500_ADFILTCONF_AD3NH, AB8500_ADFILTCONF_AD4NH,
  1446. 1, 1),
  1447. SOC_ENUM("Mic Mode", soc_enum_ad34voice),
  1448. SOC_ENUM("Mic Filter", soc_enum_dmic34sinc),
  1449. SOC_SINGLE_TLV("Mic 2",
  1450. AB8500_ANAGAIN2,
  1451. AB8500_ANAGAINX_MICXGAIN,
  1452. AB8500_ANAGAINX_MICXGAIN_MAX, 0, mic_gain_tlv),
  1453. SOC_SINGLE("Mic 2 Low Power Switch",
  1454. AB8500_ANAGAIN2, AB8500_ANAGAINX_LOWPOWMICX,
  1455. 1, 0),
  1456. /* LineIn */
  1457. SOC_DOUBLE("LineIn High Pass Switch",
  1458. AB8500_ADFILTCONF,
  1459. AB8500_ADFILTCONF_AD1NH, AB8500_ADFILTCONF_AD2NH,
  1460. 1, 1),
  1461. SOC_ENUM("LineIn Filter", soc_enum_dmic12sinc),
  1462. SOC_ENUM("LineIn Mode", soc_enum_ad12voice),
  1463. SOC_DOUBLE_R_TLV("LineIn Master Volume",
  1464. AB8500_ADDIGGAIN1, AB8500_ADDIGGAIN2,
  1465. 0, AB8500_ADDIGGAINX_ADXGAIN_MAX, 1, adx_dig_gain_tlv),
  1466. SOC_DOUBLE_TLV("LineIn",
  1467. AB8500_ANAGAIN4,
  1468. AB8500_ANAGAIN4_LINLGAIN, AB8500_ANAGAIN4_LINRGAIN,
  1469. AB8500_ANAGAIN4_LINXGAIN_MAX, 0, lin_gain_tlv),
  1470. SOC_DOUBLE_R_TLV("LineIn to Headset Volume",
  1471. AB8500_DIGLINHSLGAIN, AB8500_DIGLINHSRGAIN,
  1472. AB8500_DIGLINHSXGAIN_LINTOHSXGAIN,
  1473. AB8500_DIGLINHSXGAIN_LINTOHSXGAIN_MAX,
  1474. 1, lin2hs_gain_tlv),
  1475. /* DMic */
  1476. SOC_ENUM("DMic Filter", soc_enum_dmic56sinc),
  1477. SOC_DOUBLE_R_TLV("DMic Master Volume",
  1478. AB8500_ADDIGGAIN5, AB8500_ADDIGGAIN6,
  1479. 0, AB8500_ADDIGGAINX_ADXGAIN_MAX, 1, adx_dig_gain_tlv),
  1480. /* Digital gains */
  1481. SOC_ENUM("Digital Gain Fade Speed", soc_enum_fadespeed),
  1482. /* Analog loopback */
  1483. SOC_DOUBLE_R_TLV("Analog Loopback Volume",
  1484. AB8500_ADDIGLOOPGAIN1, AB8500_ADDIGLOOPGAIN2,
  1485. 0, AB8500_ADDIGLOOPGAINX_ADXLBGAIN_MAX, 1, dax_dig_gain_tlv),
  1486. /* Digital interface - DA from slot mapping */
  1487. SOC_ENUM("Digital Interface DA 1 From Slot Map", soc_enum_da1slotmap),
  1488. SOC_ENUM("Digital Interface DA 2 From Slot Map", soc_enum_da2slotmap),
  1489. SOC_ENUM("Digital Interface DA 3 From Slot Map", soc_enum_da3slotmap),
  1490. SOC_ENUM("Digital Interface DA 4 From Slot Map", soc_enum_da4slotmap),
  1491. SOC_ENUM("Digital Interface DA 5 From Slot Map", soc_enum_da5slotmap),
  1492. SOC_ENUM("Digital Interface DA 6 From Slot Map", soc_enum_da6slotmap),
  1493. SOC_ENUM("Digital Interface DA 7 From Slot Map", soc_enum_da7slotmap),
  1494. SOC_ENUM("Digital Interface DA 8 From Slot Map", soc_enum_da8slotmap),
  1495. /* Digital interface - AD to slot mapping */
  1496. SOC_ENUM("Digital Interface AD To Slot 0 Map", soc_enum_adslot0map),
  1497. SOC_ENUM("Digital Interface AD To Slot 1 Map", soc_enum_adslot1map),
  1498. SOC_ENUM("Digital Interface AD To Slot 2 Map", soc_enum_adslot2map),
  1499. SOC_ENUM("Digital Interface AD To Slot 3 Map", soc_enum_adslot3map),
  1500. SOC_ENUM("Digital Interface AD To Slot 4 Map", soc_enum_adslot4map),
  1501. SOC_ENUM("Digital Interface AD To Slot 5 Map", soc_enum_adslot5map),
  1502. SOC_ENUM("Digital Interface AD To Slot 6 Map", soc_enum_adslot6map),
  1503. SOC_ENUM("Digital Interface AD To Slot 7 Map", soc_enum_adslot7map),
  1504. SOC_ENUM("Digital Interface AD To Slot 8 Map", soc_enum_adslot8map),
  1505. SOC_ENUM("Digital Interface AD To Slot 9 Map", soc_enum_adslot9map),
  1506. SOC_ENUM("Digital Interface AD To Slot 10 Map", soc_enum_adslot10map),
  1507. SOC_ENUM("Digital Interface AD To Slot 11 Map", soc_enum_adslot11map),
  1508. SOC_ENUM("Digital Interface AD To Slot 12 Map", soc_enum_adslot12map),
  1509. SOC_ENUM("Digital Interface AD To Slot 13 Map", soc_enum_adslot13map),
  1510. SOC_ENUM("Digital Interface AD To Slot 14 Map", soc_enum_adslot14map),
  1511. SOC_ENUM("Digital Interface AD To Slot 15 Map", soc_enum_adslot15map),
  1512. SOC_ENUM("Digital Interface AD To Slot 16 Map", soc_enum_adslot16map),
  1513. SOC_ENUM("Digital Interface AD To Slot 17 Map", soc_enum_adslot17map),
  1514. SOC_ENUM("Digital Interface AD To Slot 18 Map", soc_enum_adslot18map),
  1515. SOC_ENUM("Digital Interface AD To Slot 19 Map", soc_enum_adslot19map),
  1516. SOC_ENUM("Digital Interface AD To Slot 20 Map", soc_enum_adslot20map),
  1517. SOC_ENUM("Digital Interface AD To Slot 21 Map", soc_enum_adslot21map),
  1518. SOC_ENUM("Digital Interface AD To Slot 22 Map", soc_enum_adslot22map),
  1519. SOC_ENUM("Digital Interface AD To Slot 23 Map", soc_enum_adslot23map),
  1520. SOC_ENUM("Digital Interface AD To Slot 24 Map", soc_enum_adslot24map),
  1521. SOC_ENUM("Digital Interface AD To Slot 25 Map", soc_enum_adslot25map),
  1522. SOC_ENUM("Digital Interface AD To Slot 26 Map", soc_enum_adslot26map),
  1523. SOC_ENUM("Digital Interface AD To Slot 27 Map", soc_enum_adslot27map),
  1524. SOC_ENUM("Digital Interface AD To Slot 28 Map", soc_enum_adslot28map),
  1525. SOC_ENUM("Digital Interface AD To Slot 29 Map", soc_enum_adslot29map),
  1526. SOC_ENUM("Digital Interface AD To Slot 30 Map", soc_enum_adslot30map),
  1527. SOC_ENUM("Digital Interface AD To Slot 31 Map", soc_enum_adslot31map),
  1528. /* Digital interface - Loopback */
  1529. SOC_SINGLE("Digital Interface AD 1 Loopback Switch",
  1530. AB8500_DASLOTCONF1, AB8500_DASLOTCONF1_DAI7TOADO1,
  1531. 1, 0),
  1532. SOC_SINGLE("Digital Interface AD 2 Loopback Switch",
  1533. AB8500_DASLOTCONF2, AB8500_DASLOTCONF2_DAI8TOADO2,
  1534. 1, 0),
  1535. SOC_SINGLE("Digital Interface AD 3 Loopback Switch",
  1536. AB8500_DASLOTCONF3, AB8500_DASLOTCONF3_DAI7TOADO3,
  1537. 1, 0),
  1538. SOC_SINGLE("Digital Interface AD 4 Loopback Switch",
  1539. AB8500_DASLOTCONF4, AB8500_DASLOTCONF4_DAI8TOADO4,
  1540. 1, 0),
  1541. SOC_SINGLE("Digital Interface AD 5 Loopback Switch",
  1542. AB8500_DASLOTCONF5, AB8500_DASLOTCONF5_DAI7TOADO5,
  1543. 1, 0),
  1544. SOC_SINGLE("Digital Interface AD 6 Loopback Switch",
  1545. AB8500_DASLOTCONF6, AB8500_DASLOTCONF6_DAI8TOADO6,
  1546. 1, 0),
  1547. SOC_SINGLE("Digital Interface AD 7 Loopback Switch",
  1548. AB8500_DASLOTCONF7, AB8500_DASLOTCONF7_DAI8TOADO7,
  1549. 1, 0),
  1550. SOC_SINGLE("Digital Interface AD 8 Loopback Switch",
  1551. AB8500_DASLOTCONF8, AB8500_DASLOTCONF8_DAI7TOADO8,
  1552. 1, 0),
  1553. /* Digital interface - Burst FIFO */
  1554. SOC_SINGLE("Digital Interface 0 FIFO Enable Switch",
  1555. AB8500_DIGIFCONF3, AB8500_DIGIFCONF3_IF0BFIFOEN,
  1556. 1, 0),
  1557. SOC_ENUM("Burst FIFO Mask", soc_enum_bfifomask),
  1558. SOC_ENUM("Burst FIFO Bit-clock Frequency", soc_enum_bfifo19m2),
  1559. SOC_SINGLE("Burst FIFO Threshold",
  1560. AB8500_FIFOCONF1, AB8500_FIFOCONF1_BFIFOINT_SHIFT,
  1561. AB8500_FIFOCONF1_BFIFOINT_MAX, 0),
  1562. SOC_SINGLE("Burst FIFO Length",
  1563. AB8500_FIFOCONF2, AB8500_FIFOCONF2_BFIFOTX_SHIFT,
  1564. AB8500_FIFOCONF2_BFIFOTX_MAX, 0),
  1565. SOC_SINGLE("Burst FIFO EOS Extra Slots",
  1566. AB8500_FIFOCONF3, AB8500_FIFOCONF3_BFIFOEXSL_SHIFT,
  1567. AB8500_FIFOCONF3_BFIFOEXSL_MAX, 0),
  1568. SOC_SINGLE("Burst FIFO FS Extra Bit-clocks",
  1569. AB8500_FIFOCONF3, AB8500_FIFOCONF3_PREBITCLK0_SHIFT,
  1570. AB8500_FIFOCONF3_PREBITCLK0_MAX, 0),
  1571. SOC_ENUM("Burst FIFO Interface Mode", soc_enum_bfifomast),
  1572. SOC_SINGLE("Burst FIFO Interface Switch",
  1573. AB8500_FIFOCONF3, AB8500_FIFOCONF3_BFIFORUN_SHIFT,
  1574. 1, 0),
  1575. SOC_SINGLE("Burst FIFO Switch Frame Number",
  1576. AB8500_FIFOCONF4, AB8500_FIFOCONF4_BFIFOFRAMSW_SHIFT,
  1577. AB8500_FIFOCONF4_BFIFOFRAMSW_MAX, 0),
  1578. SOC_SINGLE("Burst FIFO Wake Up Delay",
  1579. AB8500_FIFOCONF5, AB8500_FIFOCONF5_BFIFOWAKEUP_SHIFT,
  1580. AB8500_FIFOCONF5_BFIFOWAKEUP_MAX, 0),
  1581. SOC_SINGLE("Burst FIFO Samples In FIFO",
  1582. AB8500_FIFOCONF6, AB8500_FIFOCONF6_BFIFOSAMPLE_SHIFT,
  1583. AB8500_FIFOCONF6_BFIFOSAMPLE_MAX, 0),
  1584. /* ANC */
  1585. SOC_ENUM_EXT("ANC Status", soc_enum_ancstate,
  1586. anc_status_control_get, anc_status_control_put),
  1587. SOC_SINGLE_XR_SX("ANC Warp Delay Shift",
  1588. AB8500_ANCCONF2, 1, AB8500_ANCCONF2_SHIFT,
  1589. AB8500_ANCCONF2_MIN, AB8500_ANCCONF2_MAX, 0),
  1590. SOC_SINGLE_XR_SX("ANC FIR Output Shift",
  1591. AB8500_ANCCONF3, 1, AB8500_ANCCONF3_SHIFT,
  1592. AB8500_ANCCONF3_MIN, AB8500_ANCCONF3_MAX, 0),
  1593. SOC_SINGLE_XR_SX("ANC IIR Output Shift",
  1594. AB8500_ANCCONF4, 1, AB8500_ANCCONF4_SHIFT,
  1595. AB8500_ANCCONF4_MIN, AB8500_ANCCONF4_MAX, 0),
  1596. SOC_SINGLE_XR_SX("ANC Warp Delay",
  1597. AB8500_ANCCONF9, 2, AB8500_ANC_WARP_DELAY_SHIFT,
  1598. AB8500_ANC_WARP_DELAY_MIN, AB8500_ANC_WARP_DELAY_MAX, 0),
  1599. /* Sidetone */
  1600. SOC_ENUM_EXT("Sidetone Status", soc_enum_sidstate,
  1601. sid_status_control_get, sid_status_control_put),
  1602. SOC_SINGLE_STROBE("Sidetone Reset",
  1603. AB8500_SIDFIRADR, AB8500_SIDFIRADR_FIRSIDSET, 0),
  1604. };
  1605. static struct snd_kcontrol_new ab8500_filter_controls[] = {
  1606. AB8500_FILTER_CONTROL("ANC FIR Coefficients", AB8500_ANC_FIR_COEFFS,
  1607. AB8500_ANC_FIR_COEFF_MIN, AB8500_ANC_FIR_COEFF_MAX),
  1608. AB8500_FILTER_CONTROL("ANC IIR Coefficients", AB8500_ANC_IIR_COEFFS,
  1609. AB8500_ANC_IIR_COEFF_MIN, AB8500_ANC_IIR_COEFF_MAX),
  1610. AB8500_FILTER_CONTROL("Sidetone FIR Coefficients",
  1611. AB8500_SID_FIR_COEFFS, AB8500_SID_FIR_COEFF_MIN,
  1612. AB8500_SID_FIR_COEFF_MAX)
  1613. };
  1614. enum ab8500_filter {
  1615. AB8500_FILTER_ANC_FIR = 0,
  1616. AB8500_FILTER_ANC_IIR = 1,
  1617. AB8500_FILTER_SID_FIR = 2,
  1618. };
  1619. /*
  1620. * Extended interface for codec-driver
  1621. */
  1622. static int ab8500_audio_init_audioblock(struct snd_soc_codec *codec)
  1623. {
  1624. int status;
  1625. dev_dbg(codec->dev, "%s: Enter.\n", __func__);
  1626. /* Reset audio-registers and disable 32kHz-clock output 2 */
  1627. status = ab8500_sysctrl_write(AB8500_STW4500CTRL3,
  1628. AB8500_STW4500CTRL3_CLK32KOUT2DIS |
  1629. AB8500_STW4500CTRL3_RESETAUDN,
  1630. AB8500_STW4500CTRL3_RESETAUDN);
  1631. if (status < 0)
  1632. return status;
  1633. return 0;
  1634. }
  1635. static int ab8500_audio_setup_mics(struct snd_soc_codec *codec,
  1636. struct amic_settings *amics)
  1637. {
  1638. u8 value8;
  1639. unsigned int value;
  1640. int status;
  1641. const struct snd_soc_dapm_route *route;
  1642. dev_dbg(codec->dev, "%s: Enter.\n", __func__);
  1643. /* Set DMic-clocks to outputs */
  1644. status = abx500_get_register_interruptible(codec->dev, (u8)AB8500_MISC,
  1645. (u8)AB8500_GPIO_DIR4_REG,
  1646. &value8);
  1647. if (status < 0)
  1648. return status;
  1649. value = value8 | GPIO27_DIR_OUTPUT | GPIO29_DIR_OUTPUT |
  1650. GPIO31_DIR_OUTPUT;
  1651. status = abx500_set_register_interruptible(codec->dev,
  1652. (u8)AB8500_MISC,
  1653. (u8)AB8500_GPIO_DIR4_REG,
  1654. value);
  1655. if (status < 0)
  1656. return status;
  1657. /* Attach regulators to AMic DAPM-paths */
  1658. dev_dbg(codec->dev, "%s: Mic 1a regulator: %s\n", __func__,
  1659. amic_micbias_str(amics->mic1a_micbias));
  1660. route = &ab8500_dapm_routes_mic1a_vamicx[amics->mic1a_micbias];
  1661. status = snd_soc_dapm_add_routes(&codec->dapm, route, 1);
  1662. dev_dbg(codec->dev, "%s: Mic 1b regulator: %s\n", __func__,
  1663. amic_micbias_str(amics->mic1b_micbias));
  1664. route = &ab8500_dapm_routes_mic1b_vamicx[amics->mic1b_micbias];
  1665. status |= snd_soc_dapm_add_routes(&codec->dapm, route, 1);
  1666. dev_dbg(codec->dev, "%s: Mic 2 regulator: %s\n", __func__,
  1667. amic_micbias_str(amics->mic2_micbias));
  1668. route = &ab8500_dapm_routes_mic2_vamicx[amics->mic2_micbias];
  1669. status |= snd_soc_dapm_add_routes(&codec->dapm, route, 1);
  1670. if (status < 0) {
  1671. dev_err(codec->dev,
  1672. "%s: Failed to add AMic-regulator DAPM-routes (%d).\n",
  1673. __func__, status);
  1674. return status;
  1675. }
  1676. /* Set AMic-configuration */
  1677. dev_dbg(codec->dev, "%s: Mic 1 mic-type: %s\n", __func__,
  1678. amic_type_str(amics->mic1_type));
  1679. snd_soc_update_bits(codec, AB8500_ANAGAIN1, AB8500_ANAGAINX_ENSEMICX,
  1680. amics->mic1_type == AMIC_TYPE_DIFFERENTIAL ?
  1681. 0 : AB8500_ANAGAINX_ENSEMICX);
  1682. dev_dbg(codec->dev, "%s: Mic 2 mic-type: %s\n", __func__,
  1683. amic_type_str(amics->mic2_type));
  1684. snd_soc_update_bits(codec, AB8500_ANAGAIN2, AB8500_ANAGAINX_ENSEMICX,
  1685. amics->mic2_type == AMIC_TYPE_DIFFERENTIAL ?
  1686. 0 : AB8500_ANAGAINX_ENSEMICX);
  1687. return 0;
  1688. }
  1689. EXPORT_SYMBOL_GPL(ab8500_audio_setup_mics);
  1690. static int ab8500_audio_set_ear_cmv(struct snd_soc_codec *codec,
  1691. enum ear_cm_voltage ear_cmv)
  1692. {
  1693. char *cmv_str;
  1694. switch (ear_cmv) {
  1695. case EAR_CMV_0_95V:
  1696. cmv_str = "0.95V";
  1697. break;
  1698. case EAR_CMV_1_10V:
  1699. cmv_str = "1.10V";
  1700. break;
  1701. case EAR_CMV_1_27V:
  1702. cmv_str = "1.27V";
  1703. break;
  1704. case EAR_CMV_1_58V:
  1705. cmv_str = "1.58V";
  1706. break;
  1707. default:
  1708. dev_err(codec->dev,
  1709. "%s: Unknown earpiece CM-voltage (%d)!\n",
  1710. __func__, (int)ear_cmv);
  1711. return -EINVAL;
  1712. }
  1713. dev_dbg(codec->dev, "%s: Earpiece CM-voltage: %s\n", __func__,
  1714. cmv_str);
  1715. snd_soc_update_bits(codec, AB8500_ANACONF1, AB8500_ANACONF1_EARSELCM,
  1716. ear_cmv);
  1717. return 0;
  1718. }
  1719. EXPORT_SYMBOL_GPL(ab8500_audio_set_ear_cmv);
  1720. static int ab8500_audio_set_bit_delay(struct snd_soc_dai *dai,
  1721. unsigned int delay)
  1722. {
  1723. unsigned int mask, val;
  1724. struct snd_soc_codec *codec = dai->codec;
  1725. mask = BIT(AB8500_DIGIFCONF2_IF0DEL);
  1726. val = 0;
  1727. switch (delay) {
  1728. case 0:
  1729. break;
  1730. case 1:
  1731. val |= BIT(AB8500_DIGIFCONF2_IF0DEL);
  1732. break;
  1733. default:
  1734. dev_err(dai->codec->dev,
  1735. "%s: ERROR: Unsupported bit-delay (0x%x)!\n",
  1736. __func__, delay);
  1737. return -EINVAL;
  1738. }
  1739. dev_dbg(dai->codec->dev, "%s: IF0 Bit-delay: %d bits.\n",
  1740. __func__, delay);
  1741. snd_soc_update_bits(codec, AB8500_DIGIFCONF2, mask, val);
  1742. return 0;
  1743. }
  1744. /* Gates clocking according format mask */
  1745. static int ab8500_codec_set_dai_clock_gate(struct snd_soc_codec *codec,
  1746. unsigned int fmt)
  1747. {
  1748. unsigned int mask;
  1749. unsigned int val;
  1750. mask = BIT(AB8500_DIGIFCONF1_ENMASTGEN) |
  1751. BIT(AB8500_DIGIFCONF1_ENFSBITCLK0);
  1752. val = BIT(AB8500_DIGIFCONF1_ENMASTGEN);
  1753. switch (fmt & SND_SOC_DAIFMT_CLOCK_MASK) {
  1754. case SND_SOC_DAIFMT_CONT: /* continuous clock */
  1755. dev_dbg(codec->dev, "%s: IF0 Clock is continuous.\n",
  1756. __func__);
  1757. val |= BIT(AB8500_DIGIFCONF1_ENFSBITCLK0);
  1758. break;
  1759. case SND_SOC_DAIFMT_GATED: /* clock is gated */
  1760. dev_dbg(codec->dev, "%s: IF0 Clock is gated.\n",
  1761. __func__);
  1762. break;
  1763. default:
  1764. dev_err(codec->dev,
  1765. "%s: ERROR: Unsupported clock mask (0x%x)!\n",
  1766. __func__, fmt & SND_SOC_DAIFMT_CLOCK_MASK);
  1767. return -EINVAL;
  1768. }
  1769. snd_soc_update_bits(codec, AB8500_DIGIFCONF1, mask, val);
  1770. return 0;
  1771. }
  1772. static int ab8500_codec_set_dai_fmt(struct snd_soc_dai *dai, unsigned int fmt)
  1773. {
  1774. unsigned int mask;
  1775. unsigned int val;
  1776. struct snd_soc_codec *codec = dai->codec;
  1777. int status;
  1778. dev_dbg(codec->dev, "%s: Enter (fmt = 0x%x)\n", __func__, fmt);
  1779. mask = BIT(AB8500_DIGIFCONF3_IF1DATOIF0AD) |
  1780. BIT(AB8500_DIGIFCONF3_IF1CLKTOIF0CLK) |
  1781. BIT(AB8500_DIGIFCONF3_IF0BFIFOEN) |
  1782. BIT(AB8500_DIGIFCONF3_IF0MASTER);
  1783. val = 0;
  1784. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  1785. case SND_SOC_DAIFMT_CBM_CFM: /* codec clk & FRM master */
  1786. dev_dbg(dai->codec->dev,
  1787. "%s: IF0 Master-mode: AB8500 master.\n", __func__);
  1788. val |= BIT(AB8500_DIGIFCONF3_IF0MASTER);
  1789. break;
  1790. case SND_SOC_DAIFMT_CBS_CFS: /* codec clk & FRM slave */
  1791. dev_dbg(dai->codec->dev,
  1792. "%s: IF0 Master-mode: AB8500 slave.\n", __func__);
  1793. break;
  1794. case SND_SOC_DAIFMT_CBS_CFM: /* codec clk slave & FRM master */
  1795. case SND_SOC_DAIFMT_CBM_CFS: /* codec clk master & frame slave */
  1796. dev_err(dai->codec->dev,
  1797. "%s: ERROR: The device is either a master or a slave.\n",
  1798. __func__);
  1799. default:
  1800. dev_err(dai->codec->dev,
  1801. "%s: ERROR: Unsupporter master mask 0x%x\n",
  1802. __func__, fmt & SND_SOC_DAIFMT_MASTER_MASK);
  1803. return -EINVAL;
  1804. break;
  1805. }
  1806. snd_soc_update_bits(codec, AB8500_DIGIFCONF3, mask, val);
  1807. /* Set clock gating */
  1808. status = ab8500_codec_set_dai_clock_gate(codec, fmt);
  1809. if (status) {
  1810. dev_err(dai->codec->dev,
  1811. "%s: ERROR: Failed to set clock gate (%d).\n",
  1812. __func__, status);
  1813. return status;
  1814. }
  1815. /* Setting data transfer format */
  1816. mask = BIT(AB8500_DIGIFCONF2_IF0FORMAT0) |
  1817. BIT(AB8500_DIGIFCONF2_IF0FORMAT1) |
  1818. BIT(AB8500_DIGIFCONF2_FSYNC0P) |
  1819. BIT(AB8500_DIGIFCONF2_BITCLK0P);
  1820. val = 0;
  1821. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  1822. case SND_SOC_DAIFMT_I2S: /* I2S mode */
  1823. dev_dbg(dai->codec->dev, "%s: IF0 Protocol: I2S\n", __func__);
  1824. val |= BIT(AB8500_DIGIFCONF2_IF0FORMAT1);
  1825. ab8500_audio_set_bit_delay(dai, 0);
  1826. break;
  1827. case SND_SOC_DAIFMT_DSP_A: /* L data MSB after FRM LRC */
  1828. dev_dbg(dai->codec->dev,
  1829. "%s: IF0 Protocol: DSP A (TDM)\n", __func__);
  1830. val |= BIT(AB8500_DIGIFCONF2_IF0FORMAT0);
  1831. ab8500_audio_set_bit_delay(dai, 1);
  1832. break;
  1833. case SND_SOC_DAIFMT_DSP_B: /* L data MSB during FRM LRC */
  1834. dev_dbg(dai->codec->dev,
  1835. "%s: IF0 Protocol: DSP B (TDM)\n", __func__);
  1836. val |= BIT(AB8500_DIGIFCONF2_IF0FORMAT0);
  1837. ab8500_audio_set_bit_delay(dai, 0);
  1838. break;
  1839. default:
  1840. dev_err(dai->codec->dev,
  1841. "%s: ERROR: Unsupported format (0x%x)!\n",
  1842. __func__, fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  1843. return -EINVAL;
  1844. }
  1845. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  1846. case SND_SOC_DAIFMT_NB_NF: /* normal bit clock + frame */
  1847. dev_dbg(dai->codec->dev,
  1848. "%s: IF0: Normal bit clock, normal frame\n",
  1849. __func__);
  1850. break;
  1851. case SND_SOC_DAIFMT_NB_IF: /* normal BCLK + inv FRM */
  1852. dev_dbg(dai->codec->dev,
  1853. "%s: IF0: Normal bit clock, inverted frame\n",
  1854. __func__);
  1855. val |= BIT(AB8500_DIGIFCONF2_FSYNC0P);
  1856. break;
  1857. case SND_SOC_DAIFMT_IB_NF: /* invert BCLK + nor FRM */
  1858. dev_dbg(dai->codec->dev,
  1859. "%s: IF0: Inverted bit clock, normal frame\n",
  1860. __func__);
  1861. val |= BIT(AB8500_DIGIFCONF2_BITCLK0P);
  1862. break;
  1863. case SND_SOC_DAIFMT_IB_IF: /* invert BCLK + FRM */
  1864. dev_dbg(dai->codec->dev,
  1865. "%s: IF0: Inverted bit clock, inverted frame\n",
  1866. __func__);
  1867. val |= BIT(AB8500_DIGIFCONF2_FSYNC0P);
  1868. val |= BIT(AB8500_DIGIFCONF2_BITCLK0P);
  1869. break;
  1870. default:
  1871. dev_err(dai->codec->dev,
  1872. "%s: ERROR: Unsupported INV mask 0x%x\n",
  1873. __func__, fmt & SND_SOC_DAIFMT_INV_MASK);
  1874. return -EINVAL;
  1875. }
  1876. snd_soc_update_bits(codec, AB8500_DIGIFCONF2, mask, val);
  1877. return 0;
  1878. }
  1879. static int ab8500_codec_set_dai_tdm_slot(struct snd_soc_dai *dai,
  1880. unsigned int tx_mask, unsigned int rx_mask,
  1881. int slots, int slot_width)
  1882. {
  1883. struct snd_soc_codec *codec = dai->codec;
  1884. unsigned int val, mask, slot, slots_active;
  1885. mask = BIT(AB8500_DIGIFCONF2_IF0WL0) |
  1886. BIT(AB8500_DIGIFCONF2_IF0WL1);
  1887. val = 0;
  1888. switch (slot_width) {
  1889. case 16:
  1890. break;
  1891. case 20:
  1892. val |= BIT(AB8500_DIGIFCONF2_IF0WL0);
  1893. break;
  1894. case 24:
  1895. val |= BIT(AB8500_DIGIFCONF2_IF0WL1);
  1896. break;
  1897. case 32:
  1898. val |= BIT(AB8500_DIGIFCONF2_IF0WL1) |
  1899. BIT(AB8500_DIGIFCONF2_IF0WL0);
  1900. break;
  1901. default:
  1902. dev_err(dai->codec->dev, "%s: Unsupported slot-width 0x%x\n",
  1903. __func__, slot_width);
  1904. return -EINVAL;
  1905. }
  1906. dev_dbg(dai->codec->dev, "%s: IF0 slot-width: %d bits.\n",
  1907. __func__, slot_width);
  1908. snd_soc_update_bits(codec, AB8500_DIGIFCONF2, mask, val);
  1909. /* Setup TDM clocking according to slot count */
  1910. dev_dbg(dai->codec->dev, "%s: Slots, total: %d\n", __func__, slots);
  1911. mask = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS0) |
  1912. BIT(AB8500_DIGIFCONF1_IF0BITCLKOS1);
  1913. switch (slots) {
  1914. case 2:
  1915. val = AB8500_MASK_NONE;
  1916. break;
  1917. case 4:
  1918. val = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS0);
  1919. break;
  1920. case 8:
  1921. val = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS1);
  1922. break;
  1923. case 16:
  1924. val = BIT(AB8500_DIGIFCONF1_IF0BITCLKOS0) |
  1925. BIT(AB8500_DIGIFCONF1_IF0BITCLKOS1);
  1926. break;
  1927. default:
  1928. dev_err(dai->codec->dev,
  1929. "%s: ERROR: Unsupported number of slots (%d)!\n",
  1930. __func__, slots);
  1931. return -EINVAL;
  1932. }
  1933. snd_soc_update_bits(codec, AB8500_DIGIFCONF1, mask, val);
  1934. /* Setup TDM DA according to active tx slots */
  1935. if (tx_mask & ~0xff)
  1936. return -EINVAL;
  1937. mask = AB8500_DASLOTCONFX_SLTODAX_MASK;
  1938. tx_mask = tx_mask << AB8500_DA_DATA0_OFFSET;
  1939. slots_active = hweight32(tx_mask);
  1940. dev_dbg(dai->codec->dev, "%s: Slots, active, TX: %d\n", __func__,
  1941. slots_active);
  1942. switch (slots_active) {
  1943. case 0:
  1944. break;
  1945. case 1:
  1946. slot = find_first_bit((unsigned long *)&tx_mask, 32);
  1947. snd_soc_update_bits(codec, AB8500_DASLOTCONF1, mask, slot);
  1948. snd_soc_update_bits(codec, AB8500_DASLOTCONF3, mask, slot);
  1949. snd_soc_update_bits(codec, AB8500_DASLOTCONF2, mask, slot);
  1950. snd_soc_update_bits(codec, AB8500_DASLOTCONF4, mask, slot);
  1951. break;
  1952. case 2:
  1953. slot = find_first_bit((unsigned long *)&tx_mask, 32);
  1954. snd_soc_update_bits(codec, AB8500_DASLOTCONF1, mask, slot);
  1955. snd_soc_update_bits(codec, AB8500_DASLOTCONF3, mask, slot);
  1956. slot = find_next_bit((unsigned long *)&tx_mask, 32, slot + 1);
  1957. snd_soc_update_bits(codec, AB8500_DASLOTCONF2, mask, slot);
  1958. snd_soc_update_bits(codec, AB8500_DASLOTCONF4, mask, slot);
  1959. break;
  1960. case 8:
  1961. dev_dbg(dai->codec->dev,
  1962. "%s: In 8-channel mode DA-from-slot mapping is set manually.",
  1963. __func__);
  1964. break;
  1965. default:
  1966. dev_err(dai->codec->dev,
  1967. "%s: Unsupported number of active TX-slots (%d)!\n",
  1968. __func__, slots_active);
  1969. return -EINVAL;
  1970. }
  1971. /* Setup TDM AD according to active RX-slots */
  1972. if (rx_mask & ~0xff)
  1973. return -EINVAL;
  1974. rx_mask = rx_mask << AB8500_AD_DATA0_OFFSET;
  1975. slots_active = hweight32(rx_mask);
  1976. dev_dbg(dai->codec->dev, "%s: Slots, active, RX: %d\n", __func__,
  1977. slots_active);
  1978. switch (slots_active) {
  1979. case 0:
  1980. break;
  1981. case 1:
  1982. slot = find_first_bit((unsigned long *)&rx_mask, 32);
  1983. snd_soc_update_bits(codec, AB8500_ADSLOTSEL(slot),
  1984. AB8500_MASK_SLOT(slot),
  1985. AB8500_ADSLOTSELX_AD_OUT_TO_SLOT(AB8500_AD_OUT3, slot));
  1986. break;
  1987. case 2:
  1988. slot = find_first_bit((unsigned long *)&rx_mask, 32);
  1989. snd_soc_update_bits(codec,
  1990. AB8500_ADSLOTSEL(slot),
  1991. AB8500_MASK_SLOT(slot),
  1992. AB8500_ADSLOTSELX_AD_OUT_TO_SLOT(AB8500_AD_OUT3, slot));
  1993. slot = find_next_bit((unsigned long *)&rx_mask, 32, slot + 1);
  1994. snd_soc_update_bits(codec,
  1995. AB8500_ADSLOTSEL(slot),
  1996. AB8500_MASK_SLOT(slot),
  1997. AB8500_ADSLOTSELX_AD_OUT_TO_SLOT(AB8500_AD_OUT2, slot));
  1998. break;
  1999. case 8:
  2000. dev_dbg(dai->codec->dev,
  2001. "%s: In 8-channel mode AD-to-slot mapping is set manually.",
  2002. __func__);
  2003. break;
  2004. default:
  2005. dev_err(dai->codec->dev,
  2006. "%s: Unsupported number of active RX-slots (%d)!\n",
  2007. __func__, slots_active);
  2008. return -EINVAL;
  2009. }
  2010. return 0;
  2011. }
  2012. static const struct snd_soc_dai_ops ab8500_codec_ops = {
  2013. .set_fmt = ab8500_codec_set_dai_fmt,
  2014. .set_tdm_slot = ab8500_codec_set_dai_tdm_slot,
  2015. };
  2016. static struct snd_soc_dai_driver ab8500_codec_dai[] = {
  2017. {
  2018. .name = "ab8500-codec-dai.0",
  2019. .id = 0,
  2020. .playback = {
  2021. .stream_name = "ab8500_0p",
  2022. .channels_min = 1,
  2023. .channels_max = 8,
  2024. .rates = AB8500_SUPPORTED_RATE,
  2025. .formats = AB8500_SUPPORTED_FMT,
  2026. },
  2027. .ops = &ab8500_codec_ops,
  2028. .symmetric_rates = 1
  2029. },
  2030. {
  2031. .name = "ab8500-codec-dai.1",
  2032. .id = 1,
  2033. .capture = {
  2034. .stream_name = "ab8500_0c",
  2035. .channels_min = 1,
  2036. .channels_max = 8,
  2037. .rates = AB8500_SUPPORTED_RATE,
  2038. .formats = AB8500_SUPPORTED_FMT,
  2039. },
  2040. .ops = &ab8500_codec_ops,
  2041. .symmetric_rates = 1
  2042. }
  2043. };
  2044. static void ab8500_codec_of_probe(struct device *dev, struct device_node *np,
  2045. struct ab8500_codec_platform_data *codec)
  2046. {
  2047. u32 value;
  2048. if (of_get_property(np, "stericsson,amic1-type-single-ended", NULL))
  2049. codec->amics.mic1_type = AMIC_TYPE_SINGLE_ENDED;
  2050. else
  2051. codec->amics.mic1_type = AMIC_TYPE_DIFFERENTIAL;
  2052. if (of_get_property(np, "stericsson,amic2-type-single-ended", NULL))
  2053. codec->amics.mic2_type = AMIC_TYPE_SINGLE_ENDED;
  2054. else
  2055. codec->amics.mic2_type = AMIC_TYPE_DIFFERENTIAL;
  2056. /* Has a non-standard Vamic been requested? */
  2057. if (of_get_property(np, "stericsson,amic1a-bias-vamic2", NULL))
  2058. codec->amics.mic1a_micbias = AMIC_MICBIAS_VAMIC2;
  2059. else
  2060. codec->amics.mic1a_micbias = AMIC_MICBIAS_VAMIC1;
  2061. if (of_get_property(np, "stericsson,amic1b-bias-vamic2", NULL))
  2062. codec->amics.mic1b_micbias = AMIC_MICBIAS_VAMIC2;
  2063. else
  2064. codec->amics.mic1b_micbias = AMIC_MICBIAS_VAMIC1;
  2065. if (of_get_property(np, "stericsson,amic2-bias-vamic1", NULL))
  2066. codec->amics.mic2_micbias = AMIC_MICBIAS_VAMIC1;
  2067. else
  2068. codec->amics.mic2_micbias = AMIC_MICBIAS_VAMIC2;
  2069. if (!of_property_read_u32(np, "stericsson,earpeice-cmv", &value)) {
  2070. switch (value) {
  2071. case 950 :
  2072. codec->ear_cmv = EAR_CMV_0_95V;
  2073. break;
  2074. case 1100 :
  2075. codec->ear_cmv = EAR_CMV_1_10V;
  2076. break;
  2077. case 1270 :
  2078. codec->ear_cmv = EAR_CMV_1_27V;
  2079. break;
  2080. case 1580 :
  2081. codec->ear_cmv = EAR_CMV_1_58V;
  2082. break;
  2083. default :
  2084. codec->ear_cmv = EAR_CMV_UNKNOWN;
  2085. dev_err(dev, "Unsuitable earpiece voltage found in DT\n");
  2086. }
  2087. } else {
  2088. dev_warn(dev, "No earpiece voltage found in DT - using default\n");
  2089. codec->ear_cmv = EAR_CMV_0_95V;
  2090. }
  2091. }
  2092. static int ab8500_codec_probe(struct snd_soc_codec *codec)
  2093. {
  2094. struct device *dev = codec->dev;
  2095. struct device_node *np = dev->of_node;
  2096. struct ab8500_codec_drvdata *drvdata = dev_get_drvdata(dev);
  2097. struct ab8500_platform_data *pdata;
  2098. struct filter_control *fc;
  2099. int status;
  2100. dev_dbg(dev, "%s: Enter.\n", __func__);
  2101. snd_soc_codec_set_cache_io(codec, 0, 0, SND_SOC_REGMAP);
  2102. /* Setup AB8500 according to board-settings */
  2103. pdata = dev_get_platdata(dev->parent);
  2104. codec->control_data = drvdata->regmap;
  2105. if (np) {
  2106. if (!pdata)
  2107. pdata = devm_kzalloc(dev,
  2108. sizeof(struct ab8500_platform_data),
  2109. GFP_KERNEL);
  2110. if (pdata && !pdata->codec)
  2111. pdata->codec
  2112. = devm_kzalloc(dev,
  2113. sizeof(struct ab8500_codec_platform_data),
  2114. GFP_KERNEL);
  2115. if (!(pdata && pdata->codec))
  2116. return -ENOMEM;
  2117. ab8500_codec_of_probe(dev, np, pdata->codec);
  2118. } else {
  2119. if (!(pdata && pdata->codec)) {
  2120. dev_err(dev, "No codec platform data or DT found\n");
  2121. return -EINVAL;
  2122. }
  2123. }
  2124. status = ab8500_audio_setup_mics(codec, &pdata->codec->amics);
  2125. if (status < 0) {
  2126. pr_err("%s: Failed to setup mics (%d)!\n", __func__, status);
  2127. return status;
  2128. }
  2129. status = ab8500_audio_set_ear_cmv(codec, pdata->codec->ear_cmv);
  2130. if (status < 0) {
  2131. pr_err("%s: Failed to set earpiece CM-voltage (%d)!\n",
  2132. __func__, status);
  2133. return status;
  2134. }
  2135. status = ab8500_audio_init_audioblock(codec);
  2136. if (status < 0) {
  2137. dev_err(dev, "%s: failed to init audio-block (%d)!\n",
  2138. __func__, status);
  2139. return status;
  2140. }
  2141. /* Override HW-defaults */
  2142. snd_soc_write(codec, AB8500_ANACONF5,
  2143. BIT(AB8500_ANACONF5_HSAUTOEN));
  2144. snd_soc_write(codec, AB8500_SHORTCIRCONF,
  2145. BIT(AB8500_SHORTCIRCONF_HSZCDDIS));
  2146. /* Add filter controls */
  2147. status = snd_soc_add_codec_controls(codec, ab8500_filter_controls,
  2148. ARRAY_SIZE(ab8500_filter_controls));
  2149. if (status < 0) {
  2150. dev_err(dev,
  2151. "%s: failed to add ab8500 filter controls (%d).\n",
  2152. __func__, status);
  2153. return status;
  2154. }
  2155. fc = (struct filter_control *)
  2156. &ab8500_filter_controls[AB8500_FILTER_ANC_FIR].private_value;
  2157. drvdata->anc_fir_values = (long *)fc->value;
  2158. fc = (struct filter_control *)
  2159. &ab8500_filter_controls[AB8500_FILTER_ANC_IIR].private_value;
  2160. drvdata->anc_iir_values = (long *)fc->value;
  2161. fc = (struct filter_control *)
  2162. &ab8500_filter_controls[AB8500_FILTER_SID_FIR].private_value;
  2163. drvdata->sid_fir_values = (long *)fc->value;
  2164. (void)snd_soc_dapm_disable_pin(&codec->dapm, "ANC Configure Input");
  2165. mutex_init(&drvdata->anc_lock);
  2166. return status;
  2167. }
  2168. static struct snd_soc_codec_driver ab8500_codec_driver = {
  2169. .probe = ab8500_codec_probe,
  2170. .controls = ab8500_ctrls,
  2171. .num_controls = ARRAY_SIZE(ab8500_ctrls),
  2172. .dapm_widgets = ab8500_dapm_widgets,
  2173. .num_dapm_widgets = ARRAY_SIZE(ab8500_dapm_widgets),
  2174. .dapm_routes = ab8500_dapm_routes,
  2175. .num_dapm_routes = ARRAY_SIZE(ab8500_dapm_routes),
  2176. };
  2177. static int ab8500_codec_driver_probe(struct platform_device *pdev)
  2178. {
  2179. int status;
  2180. struct ab8500_codec_drvdata *drvdata;
  2181. dev_dbg(&pdev->dev, "%s: Enter.\n", __func__);
  2182. /* Create driver private-data struct */
  2183. drvdata = devm_kzalloc(&pdev->dev, sizeof(struct ab8500_codec_drvdata),
  2184. GFP_KERNEL);
  2185. drvdata->sid_status = SID_UNCONFIGURED;
  2186. drvdata->anc_status = ANC_UNCONFIGURED;
  2187. dev_set_drvdata(&pdev->dev, drvdata);
  2188. drvdata->regmap = devm_regmap_init(&pdev->dev, NULL, &pdev->dev,
  2189. &ab8500_codec_regmap);
  2190. if (IS_ERR(drvdata->regmap)) {
  2191. status = PTR_ERR(drvdata->regmap);
  2192. dev_err(&pdev->dev, "%s: Failed to allocate regmap: %d\n",
  2193. __func__, status);
  2194. return status;
  2195. }
  2196. dev_dbg(&pdev->dev, "%s: Register codec.\n", __func__);
  2197. status = snd_soc_register_codec(&pdev->dev, &ab8500_codec_driver,
  2198. ab8500_codec_dai,
  2199. ARRAY_SIZE(ab8500_codec_dai));
  2200. if (status < 0)
  2201. dev_err(&pdev->dev,
  2202. "%s: Error: Failed to register codec (%d).\n",
  2203. __func__, status);
  2204. return status;
  2205. }
  2206. static int ab8500_codec_driver_remove(struct platform_device *pdev)
  2207. {
  2208. dev_dbg(&pdev->dev, "%s Enter.\n", __func__);
  2209. snd_soc_unregister_codec(&pdev->dev);
  2210. return 0;
  2211. }
  2212. static struct platform_driver ab8500_codec_platform_driver = {
  2213. .driver = {
  2214. .name = "ab8500-codec",
  2215. .owner = THIS_MODULE,
  2216. },
  2217. .probe = ab8500_codec_driver_probe,
  2218. .remove = ab8500_codec_driver_remove,
  2219. .suspend = NULL,
  2220. .resume = NULL,
  2221. };
  2222. module_platform_driver(ab8500_codec_platform_driver);
  2223. MODULE_LICENSE("GPL v2");