be_cmds.c 33 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338
  1. /*
  2. * Copyright (C) 2005 - 2009 ServerEngines
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@serverengines.com
  12. *
  13. * ServerEngines
  14. * 209 N. Fair Oaks Ave
  15. * Sunnyvale, CA 94085
  16. */
  17. #include "be.h"
  18. #include "be_cmds.h"
  19. static void be_mcc_notify(struct be_adapter *adapter)
  20. {
  21. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  22. u32 val = 0;
  23. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  24. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  25. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  26. }
  27. /* To check if valid bit is set, check the entire word as we don't know
  28. * the endianness of the data (old entry is host endian while a new entry is
  29. * little endian) */
  30. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  31. {
  32. if (compl->flags != 0) {
  33. compl->flags = le32_to_cpu(compl->flags);
  34. BUG_ON((compl->flags & CQE_FLAGS_VALID_MASK) == 0);
  35. return true;
  36. } else {
  37. return false;
  38. }
  39. }
  40. /* Need to reset the entire word that houses the valid bit */
  41. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  42. {
  43. compl->flags = 0;
  44. }
  45. static int be_mcc_compl_process(struct be_adapter *adapter,
  46. struct be_mcc_compl *compl)
  47. {
  48. u16 compl_status, extd_status;
  49. /* Just swap the status to host endian; mcc tag is opaquely copied
  50. * from mcc_wrb */
  51. be_dws_le_to_cpu(compl, 4);
  52. compl_status = (compl->status >> CQE_STATUS_COMPL_SHIFT) &
  53. CQE_STATUS_COMPL_MASK;
  54. if (compl_status == MCC_STATUS_SUCCESS) {
  55. if (compl->tag0 == OPCODE_ETH_GET_STATISTICS) {
  56. struct be_cmd_resp_get_stats *resp =
  57. adapter->stats.cmd.va;
  58. be_dws_le_to_cpu(&resp->hw_stats,
  59. sizeof(resp->hw_stats));
  60. netdev_stats_update(adapter);
  61. }
  62. } else if (compl_status != MCC_STATUS_NOT_SUPPORTED) {
  63. extd_status = (compl->status >> CQE_STATUS_EXTD_SHIFT) &
  64. CQE_STATUS_EXTD_MASK;
  65. dev_warn(&adapter->pdev->dev,
  66. "Error in cmd completion: status(compl/extd)=%d/%d\n",
  67. compl_status, extd_status);
  68. }
  69. return compl_status;
  70. }
  71. /* Link state evt is a string of bytes; no need for endian swapping */
  72. static void be_async_link_state_process(struct be_adapter *adapter,
  73. struct be_async_event_link_state *evt)
  74. {
  75. be_link_status_update(adapter,
  76. evt->port_link_status == ASYNC_EVENT_LINK_UP);
  77. }
  78. static inline bool is_link_state_evt(u32 trailer)
  79. {
  80. return (((trailer >> ASYNC_TRAILER_EVENT_CODE_SHIFT) &
  81. ASYNC_TRAILER_EVENT_CODE_MASK) ==
  82. ASYNC_EVENT_CODE_LINK_STATE);
  83. }
  84. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  85. {
  86. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  87. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  88. if (be_mcc_compl_is_new(compl)) {
  89. queue_tail_inc(mcc_cq);
  90. return compl;
  91. }
  92. return NULL;
  93. }
  94. int be_process_mcc(struct be_adapter *adapter)
  95. {
  96. struct be_mcc_compl *compl;
  97. int num = 0, status = 0;
  98. spin_lock_bh(&adapter->mcc_cq_lock);
  99. while ((compl = be_mcc_compl_get(adapter))) {
  100. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  101. /* Interpret flags as an async trailer */
  102. BUG_ON(!is_link_state_evt(compl->flags));
  103. /* Interpret compl as a async link evt */
  104. be_async_link_state_process(adapter,
  105. (struct be_async_event_link_state *) compl);
  106. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  107. status = be_mcc_compl_process(adapter, compl);
  108. atomic_dec(&adapter->mcc_obj.q.used);
  109. }
  110. be_mcc_compl_use(compl);
  111. num++;
  112. }
  113. if (num)
  114. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, num);
  115. spin_unlock_bh(&adapter->mcc_cq_lock);
  116. return status;
  117. }
  118. /* Wait till no more pending mcc requests are present */
  119. static int be_mcc_wait_compl(struct be_adapter *adapter)
  120. {
  121. #define mcc_timeout 120000 /* 12s timeout */
  122. int i, status;
  123. for (i = 0; i < mcc_timeout; i++) {
  124. status = be_process_mcc(adapter);
  125. if (status)
  126. return status;
  127. if (atomic_read(&adapter->mcc_obj.q.used) == 0)
  128. break;
  129. udelay(100);
  130. }
  131. if (i == mcc_timeout) {
  132. dev_err(&adapter->pdev->dev, "mccq poll timed out\n");
  133. return -1;
  134. }
  135. return 0;
  136. }
  137. /* Notify MCC requests and wait for completion */
  138. static int be_mcc_notify_wait(struct be_adapter *adapter)
  139. {
  140. be_mcc_notify(adapter);
  141. return be_mcc_wait_compl(adapter);
  142. }
  143. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  144. {
  145. int cnt = 0, wait = 5;
  146. u32 ready;
  147. do {
  148. ready = ioread32(db) & MPU_MAILBOX_DB_RDY_MASK;
  149. if (ready)
  150. break;
  151. if (cnt > 4000000) {
  152. dev_err(&adapter->pdev->dev, "mbox poll timed out\n");
  153. return -1;
  154. }
  155. if (cnt > 50)
  156. wait = 200;
  157. cnt += wait;
  158. udelay(wait);
  159. } while (true);
  160. return 0;
  161. }
  162. /*
  163. * Insert the mailbox address into the doorbell in two steps
  164. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  165. */
  166. static int be_mbox_notify_wait(struct be_adapter *adapter)
  167. {
  168. int status;
  169. u32 val = 0;
  170. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  171. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  172. struct be_mcc_mailbox *mbox = mbox_mem->va;
  173. struct be_mcc_compl *compl = &mbox->compl;
  174. val |= MPU_MAILBOX_DB_HI_MASK;
  175. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  176. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  177. iowrite32(val, db);
  178. /* wait for ready to be set */
  179. status = be_mbox_db_ready_wait(adapter, db);
  180. if (status != 0)
  181. return status;
  182. val = 0;
  183. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  184. val |= (u32)(mbox_mem->dma >> 4) << 2;
  185. iowrite32(val, db);
  186. status = be_mbox_db_ready_wait(adapter, db);
  187. if (status != 0)
  188. return status;
  189. /* A cq entry has been made now */
  190. if (be_mcc_compl_is_new(compl)) {
  191. status = be_mcc_compl_process(adapter, &mbox->compl);
  192. be_mcc_compl_use(compl);
  193. if (status)
  194. return status;
  195. } else {
  196. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  197. return -1;
  198. }
  199. return 0;
  200. }
  201. static int be_POST_stage_get(struct be_adapter *adapter, u16 *stage)
  202. {
  203. u32 sem = ioread32(adapter->csr + MPU_EP_SEMAPHORE_OFFSET);
  204. *stage = sem & EP_SEMAPHORE_POST_STAGE_MASK;
  205. if ((sem >> EP_SEMAPHORE_POST_ERR_SHIFT) & EP_SEMAPHORE_POST_ERR_MASK)
  206. return -1;
  207. else
  208. return 0;
  209. }
  210. int be_cmd_POST(struct be_adapter *adapter)
  211. {
  212. u16 stage;
  213. int status, timeout = 0;
  214. do {
  215. status = be_POST_stage_get(adapter, &stage);
  216. if (status) {
  217. dev_err(&adapter->pdev->dev, "POST error; stage=0x%x\n",
  218. stage);
  219. return -1;
  220. } else if (stage != POST_STAGE_ARMFW_RDY) {
  221. set_current_state(TASK_INTERRUPTIBLE);
  222. schedule_timeout(2 * HZ);
  223. timeout += 2;
  224. } else {
  225. return 0;
  226. }
  227. } while (timeout < 20);
  228. dev_err(&adapter->pdev->dev, "POST timeout; stage=0x%x\n", stage);
  229. return -1;
  230. }
  231. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  232. {
  233. return wrb->payload.embedded_payload;
  234. }
  235. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  236. {
  237. return &wrb->payload.sgl[0];
  238. }
  239. /* Don't touch the hdr after it's prepared */
  240. static void be_wrb_hdr_prepare(struct be_mcc_wrb *wrb, int payload_len,
  241. bool embedded, u8 sge_cnt)
  242. {
  243. if (embedded)
  244. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  245. else
  246. wrb->embedded |= (sge_cnt & MCC_WRB_SGE_CNT_MASK) <<
  247. MCC_WRB_SGE_CNT_SHIFT;
  248. wrb->payload_length = payload_len;
  249. be_dws_cpu_to_le(wrb, 20);
  250. }
  251. /* Don't touch the hdr after it's prepared */
  252. static void be_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  253. u8 subsystem, u8 opcode, int cmd_len)
  254. {
  255. req_hdr->opcode = opcode;
  256. req_hdr->subsystem = subsystem;
  257. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  258. }
  259. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  260. struct be_dma_mem *mem)
  261. {
  262. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  263. u64 dma = (u64)mem->dma;
  264. for (i = 0; i < buf_pages; i++) {
  265. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  266. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  267. dma += PAGE_SIZE_4K;
  268. }
  269. }
  270. /* Converts interrupt delay in microseconds to multiplier value */
  271. static u32 eq_delay_to_mult(u32 usec_delay)
  272. {
  273. #define MAX_INTR_RATE 651042
  274. const u32 round = 10;
  275. u32 multiplier;
  276. if (usec_delay == 0)
  277. multiplier = 0;
  278. else {
  279. u32 interrupt_rate = 1000000 / usec_delay;
  280. /* Max delay, corresponding to the lowest interrupt rate */
  281. if (interrupt_rate == 0)
  282. multiplier = 1023;
  283. else {
  284. multiplier = (MAX_INTR_RATE - interrupt_rate) * round;
  285. multiplier /= interrupt_rate;
  286. /* Round the multiplier to the closest value.*/
  287. multiplier = (multiplier + round/2) / round;
  288. multiplier = min(multiplier, (u32)1023);
  289. }
  290. }
  291. return multiplier;
  292. }
  293. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  294. {
  295. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  296. struct be_mcc_wrb *wrb
  297. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  298. memset(wrb, 0, sizeof(*wrb));
  299. return wrb;
  300. }
  301. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  302. {
  303. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  304. struct be_mcc_wrb *wrb;
  305. BUG_ON(atomic_read(&mccq->used) >= mccq->len);
  306. wrb = queue_head_node(mccq);
  307. queue_head_inc(mccq);
  308. atomic_inc(&mccq->used);
  309. memset(wrb, 0, sizeof(*wrb));
  310. return wrb;
  311. }
  312. /* Tell fw we're about to start firing cmds by writing a
  313. * special pattern across the wrb hdr; uses mbox
  314. */
  315. int be_cmd_fw_init(struct be_adapter *adapter)
  316. {
  317. u8 *wrb;
  318. int status;
  319. spin_lock(&adapter->mbox_lock);
  320. wrb = (u8 *)wrb_from_mbox(adapter);
  321. *wrb++ = 0xFF;
  322. *wrb++ = 0x12;
  323. *wrb++ = 0x34;
  324. *wrb++ = 0xFF;
  325. *wrb++ = 0xFF;
  326. *wrb++ = 0x56;
  327. *wrb++ = 0x78;
  328. *wrb = 0xFF;
  329. status = be_mbox_notify_wait(adapter);
  330. spin_unlock(&adapter->mbox_lock);
  331. return status;
  332. }
  333. /* Tell fw we're done with firing cmds by writing a
  334. * special pattern across the wrb hdr; uses mbox
  335. */
  336. int be_cmd_fw_clean(struct be_adapter *adapter)
  337. {
  338. u8 *wrb;
  339. int status;
  340. spin_lock(&adapter->mbox_lock);
  341. wrb = (u8 *)wrb_from_mbox(adapter);
  342. *wrb++ = 0xFF;
  343. *wrb++ = 0xAA;
  344. *wrb++ = 0xBB;
  345. *wrb++ = 0xFF;
  346. *wrb++ = 0xFF;
  347. *wrb++ = 0xCC;
  348. *wrb++ = 0xDD;
  349. *wrb = 0xFF;
  350. status = be_mbox_notify_wait(adapter);
  351. spin_unlock(&adapter->mbox_lock);
  352. return status;
  353. }
  354. int be_cmd_eq_create(struct be_adapter *adapter,
  355. struct be_queue_info *eq, int eq_delay)
  356. {
  357. struct be_mcc_wrb *wrb;
  358. struct be_cmd_req_eq_create *req;
  359. struct be_dma_mem *q_mem = &eq->dma_mem;
  360. int status;
  361. spin_lock(&adapter->mbox_lock);
  362. wrb = wrb_from_mbox(adapter);
  363. req = embedded_payload(wrb);
  364. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  365. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  366. OPCODE_COMMON_EQ_CREATE, sizeof(*req));
  367. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  368. AMAP_SET_BITS(struct amap_eq_context, func, req->context,
  369. be_pci_func(adapter));
  370. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  371. /* 4byte eqe*/
  372. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  373. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  374. __ilog2_u32(eq->len/256));
  375. AMAP_SET_BITS(struct amap_eq_context, delaymult, req->context,
  376. eq_delay_to_mult(eq_delay));
  377. be_dws_cpu_to_le(req->context, sizeof(req->context));
  378. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  379. status = be_mbox_notify_wait(adapter);
  380. if (!status) {
  381. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  382. eq->id = le16_to_cpu(resp->eq_id);
  383. eq->created = true;
  384. }
  385. spin_unlock(&adapter->mbox_lock);
  386. return status;
  387. }
  388. /* Uses mbox */
  389. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  390. u8 type, bool permanent, u32 if_handle)
  391. {
  392. struct be_mcc_wrb *wrb;
  393. struct be_cmd_req_mac_query *req;
  394. int status;
  395. spin_lock(&adapter->mbox_lock);
  396. wrb = wrb_from_mbox(adapter);
  397. req = embedded_payload(wrb);
  398. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  399. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  400. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req));
  401. req->type = type;
  402. if (permanent) {
  403. req->permanent = 1;
  404. } else {
  405. req->if_id = cpu_to_le16((u16) if_handle);
  406. req->permanent = 0;
  407. }
  408. status = be_mbox_notify_wait(adapter);
  409. if (!status) {
  410. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  411. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  412. }
  413. spin_unlock(&adapter->mbox_lock);
  414. return status;
  415. }
  416. /* Uses synchronous MCCQ */
  417. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  418. u32 if_id, u32 *pmac_id)
  419. {
  420. struct be_mcc_wrb *wrb;
  421. struct be_cmd_req_pmac_add *req;
  422. int status;
  423. spin_lock_bh(&adapter->mcc_lock);
  424. wrb = wrb_from_mccq(adapter);
  425. req = embedded_payload(wrb);
  426. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  427. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  428. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req));
  429. req->if_id = cpu_to_le32(if_id);
  430. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  431. status = be_mcc_notify_wait(adapter);
  432. if (!status) {
  433. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  434. *pmac_id = le32_to_cpu(resp->pmac_id);
  435. }
  436. spin_unlock_bh(&adapter->mcc_lock);
  437. return status;
  438. }
  439. /* Uses synchronous MCCQ */
  440. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, u32 pmac_id)
  441. {
  442. struct be_mcc_wrb *wrb;
  443. struct be_cmd_req_pmac_del *req;
  444. int status;
  445. spin_lock_bh(&adapter->mcc_lock);
  446. wrb = wrb_from_mccq(adapter);
  447. req = embedded_payload(wrb);
  448. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  449. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  450. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req));
  451. req->if_id = cpu_to_le32(if_id);
  452. req->pmac_id = cpu_to_le32(pmac_id);
  453. status = be_mcc_notify_wait(adapter);
  454. spin_unlock_bh(&adapter->mcc_lock);
  455. return status;
  456. }
  457. /* Uses Mbox */
  458. int be_cmd_cq_create(struct be_adapter *adapter,
  459. struct be_queue_info *cq, struct be_queue_info *eq,
  460. bool sol_evts, bool no_delay, int coalesce_wm)
  461. {
  462. struct be_mcc_wrb *wrb;
  463. struct be_cmd_req_cq_create *req;
  464. struct be_dma_mem *q_mem = &cq->dma_mem;
  465. void *ctxt;
  466. int status;
  467. spin_lock(&adapter->mbox_lock);
  468. wrb = wrb_from_mbox(adapter);
  469. req = embedded_payload(wrb);
  470. ctxt = &req->context;
  471. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  472. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  473. OPCODE_COMMON_CQ_CREATE, sizeof(*req));
  474. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  475. AMAP_SET_BITS(struct amap_cq_context, coalescwm, ctxt, coalesce_wm);
  476. AMAP_SET_BITS(struct amap_cq_context, nodelay, ctxt, no_delay);
  477. AMAP_SET_BITS(struct amap_cq_context, count, ctxt,
  478. __ilog2_u32(cq->len/256));
  479. AMAP_SET_BITS(struct amap_cq_context, valid, ctxt, 1);
  480. AMAP_SET_BITS(struct amap_cq_context, solevent, ctxt, sol_evts);
  481. AMAP_SET_BITS(struct amap_cq_context, eventable, ctxt, 1);
  482. AMAP_SET_BITS(struct amap_cq_context, eqid, ctxt, eq->id);
  483. AMAP_SET_BITS(struct amap_cq_context, armed, ctxt, 1);
  484. AMAP_SET_BITS(struct amap_cq_context, func, ctxt, be_pci_func(adapter));
  485. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  486. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  487. status = be_mbox_notify_wait(adapter);
  488. if (!status) {
  489. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  490. cq->id = le16_to_cpu(resp->cq_id);
  491. cq->created = true;
  492. }
  493. spin_unlock(&adapter->mbox_lock);
  494. return status;
  495. }
  496. static u32 be_encoded_q_len(int q_len)
  497. {
  498. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  499. if (len_encoded == 16)
  500. len_encoded = 0;
  501. return len_encoded;
  502. }
  503. int be_cmd_mccq_create(struct be_adapter *adapter,
  504. struct be_queue_info *mccq,
  505. struct be_queue_info *cq)
  506. {
  507. struct be_mcc_wrb *wrb;
  508. struct be_cmd_req_mcc_create *req;
  509. struct be_dma_mem *q_mem = &mccq->dma_mem;
  510. void *ctxt;
  511. int status;
  512. spin_lock(&adapter->mbox_lock);
  513. wrb = wrb_from_mbox(adapter);
  514. req = embedded_payload(wrb);
  515. ctxt = &req->context;
  516. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  517. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  518. OPCODE_COMMON_MCC_CREATE, sizeof(*req));
  519. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  520. AMAP_SET_BITS(struct amap_mcc_context, fid, ctxt, be_pci_func(adapter));
  521. AMAP_SET_BITS(struct amap_mcc_context, valid, ctxt, 1);
  522. AMAP_SET_BITS(struct amap_mcc_context, ring_size, ctxt,
  523. be_encoded_q_len(mccq->len));
  524. AMAP_SET_BITS(struct amap_mcc_context, cq_id, ctxt, cq->id);
  525. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  526. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  527. status = be_mbox_notify_wait(adapter);
  528. if (!status) {
  529. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  530. mccq->id = le16_to_cpu(resp->id);
  531. mccq->created = true;
  532. }
  533. spin_unlock(&adapter->mbox_lock);
  534. return status;
  535. }
  536. int be_cmd_txq_create(struct be_adapter *adapter,
  537. struct be_queue_info *txq,
  538. struct be_queue_info *cq)
  539. {
  540. struct be_mcc_wrb *wrb;
  541. struct be_cmd_req_eth_tx_create *req;
  542. struct be_dma_mem *q_mem = &txq->dma_mem;
  543. void *ctxt;
  544. int status;
  545. spin_lock(&adapter->mbox_lock);
  546. wrb = wrb_from_mbox(adapter);
  547. req = embedded_payload(wrb);
  548. ctxt = &req->context;
  549. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  550. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_TX_CREATE,
  551. sizeof(*req));
  552. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  553. req->ulp_num = BE_ULP1_NUM;
  554. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  555. AMAP_SET_BITS(struct amap_tx_context, tx_ring_size, ctxt,
  556. be_encoded_q_len(txq->len));
  557. AMAP_SET_BITS(struct amap_tx_context, pci_func_id, ctxt,
  558. be_pci_func(adapter));
  559. AMAP_SET_BITS(struct amap_tx_context, ctx_valid, ctxt, 1);
  560. AMAP_SET_BITS(struct amap_tx_context, cq_id_send, ctxt, cq->id);
  561. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  562. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  563. status = be_mbox_notify_wait(adapter);
  564. if (!status) {
  565. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(wrb);
  566. txq->id = le16_to_cpu(resp->cid);
  567. txq->created = true;
  568. }
  569. spin_unlock(&adapter->mbox_lock);
  570. return status;
  571. }
  572. /* Uses mbox */
  573. int be_cmd_rxq_create(struct be_adapter *adapter,
  574. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  575. u16 max_frame_size, u32 if_id, u32 rss)
  576. {
  577. struct be_mcc_wrb *wrb;
  578. struct be_cmd_req_eth_rx_create *req;
  579. struct be_dma_mem *q_mem = &rxq->dma_mem;
  580. int status;
  581. spin_lock(&adapter->mbox_lock);
  582. wrb = wrb_from_mbox(adapter);
  583. req = embedded_payload(wrb);
  584. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  585. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH, OPCODE_ETH_RX_CREATE,
  586. sizeof(*req));
  587. req->cq_id = cpu_to_le16(cq_id);
  588. req->frag_size = fls(frag_size) - 1;
  589. req->num_pages = 2;
  590. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  591. req->interface_id = cpu_to_le32(if_id);
  592. req->max_frame_size = cpu_to_le16(max_frame_size);
  593. req->rss_queue = cpu_to_le32(rss);
  594. status = be_mbox_notify_wait(adapter);
  595. if (!status) {
  596. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  597. rxq->id = le16_to_cpu(resp->id);
  598. rxq->created = true;
  599. }
  600. spin_unlock(&adapter->mbox_lock);
  601. return status;
  602. }
  603. /* Generic destroyer function for all types of queues
  604. * Uses Mbox
  605. */
  606. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  607. int queue_type)
  608. {
  609. struct be_mcc_wrb *wrb;
  610. struct be_cmd_req_q_destroy *req;
  611. u8 subsys = 0, opcode = 0;
  612. int status;
  613. spin_lock(&adapter->mbox_lock);
  614. wrb = wrb_from_mbox(adapter);
  615. req = embedded_payload(wrb);
  616. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  617. switch (queue_type) {
  618. case QTYPE_EQ:
  619. subsys = CMD_SUBSYSTEM_COMMON;
  620. opcode = OPCODE_COMMON_EQ_DESTROY;
  621. break;
  622. case QTYPE_CQ:
  623. subsys = CMD_SUBSYSTEM_COMMON;
  624. opcode = OPCODE_COMMON_CQ_DESTROY;
  625. break;
  626. case QTYPE_TXQ:
  627. subsys = CMD_SUBSYSTEM_ETH;
  628. opcode = OPCODE_ETH_TX_DESTROY;
  629. break;
  630. case QTYPE_RXQ:
  631. subsys = CMD_SUBSYSTEM_ETH;
  632. opcode = OPCODE_ETH_RX_DESTROY;
  633. break;
  634. case QTYPE_MCCQ:
  635. subsys = CMD_SUBSYSTEM_COMMON;
  636. opcode = OPCODE_COMMON_MCC_DESTROY;
  637. break;
  638. default:
  639. BUG();
  640. }
  641. be_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req));
  642. req->id = cpu_to_le16(q->id);
  643. status = be_mbox_notify_wait(adapter);
  644. spin_unlock(&adapter->mbox_lock);
  645. return status;
  646. }
  647. /* Create an rx filtering policy configuration on an i/f
  648. * Uses mbox
  649. */
  650. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  651. u8 *mac, bool pmac_invalid, u32 *if_handle, u32 *pmac_id)
  652. {
  653. struct be_mcc_wrb *wrb;
  654. struct be_cmd_req_if_create *req;
  655. int status;
  656. spin_lock(&adapter->mbox_lock);
  657. wrb = wrb_from_mbox(adapter);
  658. req = embedded_payload(wrb);
  659. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  660. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  661. OPCODE_COMMON_NTWK_INTERFACE_CREATE, sizeof(*req));
  662. req->capability_flags = cpu_to_le32(cap_flags);
  663. req->enable_flags = cpu_to_le32(en_flags);
  664. req->pmac_invalid = pmac_invalid;
  665. if (!pmac_invalid)
  666. memcpy(req->mac_addr, mac, ETH_ALEN);
  667. status = be_mbox_notify_wait(adapter);
  668. if (!status) {
  669. struct be_cmd_resp_if_create *resp = embedded_payload(wrb);
  670. *if_handle = le32_to_cpu(resp->interface_id);
  671. if (!pmac_invalid)
  672. *pmac_id = le32_to_cpu(resp->pmac_id);
  673. }
  674. spin_unlock(&adapter->mbox_lock);
  675. return status;
  676. }
  677. /* Uses mbox */
  678. int be_cmd_if_destroy(struct be_adapter *adapter, u32 interface_id)
  679. {
  680. struct be_mcc_wrb *wrb;
  681. struct be_cmd_req_if_destroy *req;
  682. int status;
  683. spin_lock(&adapter->mbox_lock);
  684. wrb = wrb_from_mbox(adapter);
  685. req = embedded_payload(wrb);
  686. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  687. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  688. OPCODE_COMMON_NTWK_INTERFACE_DESTROY, sizeof(*req));
  689. req->interface_id = cpu_to_le32(interface_id);
  690. status = be_mbox_notify_wait(adapter);
  691. spin_unlock(&adapter->mbox_lock);
  692. return status;
  693. }
  694. /* Get stats is a non embedded command: the request is not embedded inside
  695. * WRB but is a separate dma memory block
  696. * Uses asynchronous MCC
  697. */
  698. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  699. {
  700. struct be_mcc_wrb *wrb;
  701. struct be_cmd_req_get_stats *req;
  702. struct be_sge *sge;
  703. spin_lock_bh(&adapter->mcc_lock);
  704. wrb = wrb_from_mccq(adapter);
  705. req = nonemb_cmd->va;
  706. sge = nonembedded_sgl(wrb);
  707. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
  708. wrb->tag0 = OPCODE_ETH_GET_STATISTICS;
  709. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  710. OPCODE_ETH_GET_STATISTICS, sizeof(*req));
  711. sge->pa_hi = cpu_to_le32(upper_32_bits(nonemb_cmd->dma));
  712. sge->pa_lo = cpu_to_le32(nonemb_cmd->dma & 0xFFFFFFFF);
  713. sge->len = cpu_to_le32(nonemb_cmd->size);
  714. be_mcc_notify(adapter);
  715. spin_unlock_bh(&adapter->mcc_lock);
  716. return 0;
  717. }
  718. /* Uses synchronous mcc */
  719. int be_cmd_link_status_query(struct be_adapter *adapter,
  720. bool *link_up, u8 *mac_speed, u16 *link_speed)
  721. {
  722. struct be_mcc_wrb *wrb;
  723. struct be_cmd_req_link_status *req;
  724. int status;
  725. spin_lock_bh(&adapter->mcc_lock);
  726. wrb = wrb_from_mccq(adapter);
  727. req = embedded_payload(wrb);
  728. *link_up = false;
  729. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  730. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  731. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY, sizeof(*req));
  732. status = be_mcc_notify_wait(adapter);
  733. if (!status) {
  734. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  735. if (resp->mac_speed != PHY_LINK_SPEED_ZERO) {
  736. *link_up = true;
  737. *link_speed = le16_to_cpu(resp->link_speed);
  738. *mac_speed = resp->mac_speed;
  739. }
  740. }
  741. spin_unlock_bh(&adapter->mcc_lock);
  742. return status;
  743. }
  744. /* Uses Mbox */
  745. int be_cmd_get_fw_ver(struct be_adapter *adapter, char *fw_ver)
  746. {
  747. struct be_mcc_wrb *wrb;
  748. struct be_cmd_req_get_fw_version *req;
  749. int status;
  750. spin_lock(&adapter->mbox_lock);
  751. wrb = wrb_from_mbox(adapter);
  752. req = embedded_payload(wrb);
  753. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  754. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  755. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req));
  756. status = be_mbox_notify_wait(adapter);
  757. if (!status) {
  758. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  759. strncpy(fw_ver, resp->firmware_version_string, FW_VER_LEN);
  760. }
  761. spin_unlock(&adapter->mbox_lock);
  762. return status;
  763. }
  764. /* set the EQ delay interval of an EQ to specified value
  765. * Uses async mcc
  766. */
  767. int be_cmd_modify_eqd(struct be_adapter *adapter, u32 eq_id, u32 eqd)
  768. {
  769. struct be_mcc_wrb *wrb;
  770. struct be_cmd_req_modify_eq_delay *req;
  771. spin_lock_bh(&adapter->mcc_lock);
  772. wrb = wrb_from_mccq(adapter);
  773. req = embedded_payload(wrb);
  774. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  775. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  776. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req));
  777. req->num_eq = cpu_to_le32(1);
  778. req->delay[0].eq_id = cpu_to_le32(eq_id);
  779. req->delay[0].phase = 0;
  780. req->delay[0].delay_multiplier = cpu_to_le32(eqd);
  781. be_mcc_notify(adapter);
  782. spin_unlock_bh(&adapter->mcc_lock);
  783. return 0;
  784. }
  785. /* Uses sycnhronous mcc */
  786. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  787. u32 num, bool untagged, bool promiscuous)
  788. {
  789. struct be_mcc_wrb *wrb;
  790. struct be_cmd_req_vlan_config *req;
  791. int status;
  792. spin_lock_bh(&adapter->mcc_lock);
  793. wrb = wrb_from_mccq(adapter);
  794. req = embedded_payload(wrb);
  795. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  796. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  797. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req));
  798. req->interface_id = if_id;
  799. req->promiscuous = promiscuous;
  800. req->untagged = untagged;
  801. req->num_vlan = num;
  802. if (!promiscuous) {
  803. memcpy(req->normal_vlan, vtag_array,
  804. req->num_vlan * sizeof(vtag_array[0]));
  805. }
  806. status = be_mcc_notify_wait(adapter);
  807. spin_unlock_bh(&adapter->mcc_lock);
  808. return status;
  809. }
  810. /* Uses MCC for this command as it may be called in BH context
  811. * Uses synchronous mcc
  812. */
  813. int be_cmd_promiscuous_config(struct be_adapter *adapter, u8 port_num, bool en)
  814. {
  815. struct be_mcc_wrb *wrb;
  816. struct be_cmd_req_promiscuous_config *req;
  817. int status;
  818. spin_lock_bh(&adapter->mcc_lock);
  819. wrb = wrb_from_mccq(adapter);
  820. req = embedded_payload(wrb);
  821. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  822. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  823. OPCODE_ETH_PROMISCUOUS, sizeof(*req));
  824. if (port_num)
  825. req->port1_promiscuous = en;
  826. else
  827. req->port0_promiscuous = en;
  828. status = be_mcc_notify_wait(adapter);
  829. spin_unlock_bh(&adapter->mcc_lock);
  830. return status;
  831. }
  832. /*
  833. * Uses MCC for this command as it may be called in BH context
  834. * (mc == NULL) => multicast promiscous
  835. */
  836. int be_cmd_multicast_set(struct be_adapter *adapter, u32 if_id,
  837. struct dev_mc_list *mc_list, u32 mc_count,
  838. struct be_dma_mem *mem)
  839. {
  840. struct be_mcc_wrb *wrb;
  841. struct be_cmd_req_mcast_mac_config *req = mem->va;
  842. struct be_sge *sge;
  843. int status;
  844. spin_lock_bh(&adapter->mcc_lock);
  845. wrb = wrb_from_mccq(adapter);
  846. sge = nonembedded_sgl(wrb);
  847. memset(req, 0, sizeof(*req));
  848. be_wrb_hdr_prepare(wrb, sizeof(*req), false, 1);
  849. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  850. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  851. sge->len = cpu_to_le32(mem->size);
  852. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  853. OPCODE_COMMON_NTWK_MULTICAST_SET, sizeof(*req));
  854. req->interface_id = if_id;
  855. if (mc_list) {
  856. int i;
  857. struct dev_mc_list *mc;
  858. req->num_mac = cpu_to_le16(mc_count);
  859. for (mc = mc_list, i = 0; mc; mc = mc->next, i++)
  860. memcpy(req->mac[i].byte, mc->dmi_addr, ETH_ALEN);
  861. } else {
  862. req->promiscuous = 1;
  863. }
  864. status = be_mcc_notify_wait(adapter);
  865. spin_unlock_bh(&adapter->mcc_lock);
  866. return status;
  867. }
  868. /* Uses synchrounous mcc */
  869. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  870. {
  871. struct be_mcc_wrb *wrb;
  872. struct be_cmd_req_set_flow_control *req;
  873. int status;
  874. spin_lock_bh(&adapter->mcc_lock);
  875. wrb = wrb_from_mccq(adapter);
  876. req = embedded_payload(wrb);
  877. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  878. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  879. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req));
  880. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  881. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  882. status = be_mcc_notify_wait(adapter);
  883. spin_unlock_bh(&adapter->mcc_lock);
  884. return status;
  885. }
  886. /* Uses sycn mcc */
  887. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  888. {
  889. struct be_mcc_wrb *wrb;
  890. struct be_cmd_req_get_flow_control *req;
  891. int status;
  892. spin_lock_bh(&adapter->mcc_lock);
  893. wrb = wrb_from_mccq(adapter);
  894. req = embedded_payload(wrb);
  895. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  896. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  897. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req));
  898. status = be_mcc_notify_wait(adapter);
  899. if (!status) {
  900. struct be_cmd_resp_get_flow_control *resp =
  901. embedded_payload(wrb);
  902. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  903. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  904. }
  905. spin_unlock_bh(&adapter->mcc_lock);
  906. return status;
  907. }
  908. /* Uses mbox */
  909. int be_cmd_query_fw_cfg(struct be_adapter *adapter, u32 *port_num, u32 *cap)
  910. {
  911. struct be_mcc_wrb *wrb;
  912. struct be_cmd_req_query_fw_cfg *req;
  913. int status;
  914. spin_lock(&adapter->mbox_lock);
  915. wrb = wrb_from_mbox(adapter);
  916. req = embedded_payload(wrb);
  917. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  918. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  919. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG, sizeof(*req));
  920. status = be_mbox_notify_wait(adapter);
  921. if (!status) {
  922. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  923. *port_num = le32_to_cpu(resp->phys_port);
  924. *cap = le32_to_cpu(resp->function_cap);
  925. }
  926. spin_unlock(&adapter->mbox_lock);
  927. return status;
  928. }
  929. /* Uses mbox */
  930. int be_cmd_reset_function(struct be_adapter *adapter)
  931. {
  932. struct be_mcc_wrb *wrb;
  933. struct be_cmd_req_hdr *req;
  934. int status;
  935. spin_lock(&adapter->mbox_lock);
  936. wrb = wrb_from_mbox(adapter);
  937. req = embedded_payload(wrb);
  938. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  939. be_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  940. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req));
  941. status = be_mbox_notify_wait(adapter);
  942. spin_unlock(&adapter->mbox_lock);
  943. return status;
  944. }
  945. /* Uses sync mcc */
  946. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  947. u8 bcn, u8 sts, u8 state)
  948. {
  949. struct be_mcc_wrb *wrb;
  950. struct be_cmd_req_enable_disable_beacon *req;
  951. int status;
  952. spin_lock_bh(&adapter->mcc_lock);
  953. wrb = wrb_from_mccq(adapter);
  954. req = embedded_payload(wrb);
  955. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  956. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  957. OPCODE_COMMON_ENABLE_DISABLE_BEACON, sizeof(*req));
  958. req->port_num = port_num;
  959. req->beacon_state = state;
  960. req->beacon_duration = bcn;
  961. req->status_duration = sts;
  962. status = be_mcc_notify_wait(adapter);
  963. spin_unlock_bh(&adapter->mcc_lock);
  964. return status;
  965. }
  966. /* Uses sync mcc */
  967. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  968. {
  969. struct be_mcc_wrb *wrb;
  970. struct be_cmd_req_get_beacon_state *req;
  971. int status;
  972. spin_lock_bh(&adapter->mcc_lock);
  973. wrb = wrb_from_mccq(adapter);
  974. req = embedded_payload(wrb);
  975. be_wrb_hdr_prepare(wrb, sizeof(*req), true, 0);
  976. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  977. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req));
  978. req->port_num = port_num;
  979. status = be_mcc_notify_wait(adapter);
  980. if (!status) {
  981. struct be_cmd_resp_get_beacon_state *resp =
  982. embedded_payload(wrb);
  983. *state = resp->beacon_state;
  984. }
  985. spin_unlock_bh(&adapter->mcc_lock);
  986. return status;
  987. }
  988. /* Uses sync mcc */
  989. int be_cmd_read_port_type(struct be_adapter *adapter, u32 port,
  990. u8 *connector)
  991. {
  992. struct be_mcc_wrb *wrb;
  993. struct be_cmd_req_port_type *req;
  994. int status;
  995. spin_lock_bh(&adapter->mcc_lock);
  996. wrb = wrb_from_mccq(adapter);
  997. req = embedded_payload(wrb);
  998. be_wrb_hdr_prepare(wrb, sizeof(struct be_cmd_resp_port_type), true, 0);
  999. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1000. OPCODE_COMMON_READ_TRANSRECV_DATA, sizeof(*req));
  1001. req->port = cpu_to_le32(port);
  1002. req->page_num = cpu_to_le32(TR_PAGE_A0);
  1003. status = be_mcc_notify_wait(adapter);
  1004. if (!status) {
  1005. struct be_cmd_resp_port_type *resp = embedded_payload(wrb);
  1006. *connector = resp->data.connector;
  1007. }
  1008. spin_unlock_bh(&adapter->mcc_lock);
  1009. return status;
  1010. }
  1011. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1012. u32 flash_type, u32 flash_opcode, u32 buf_size)
  1013. {
  1014. struct be_mcc_wrb *wrb;
  1015. struct be_cmd_write_flashrom *req = cmd->va;
  1016. struct be_sge *sge;
  1017. int status;
  1018. spin_lock_bh(&adapter->mcc_lock);
  1019. wrb = wrb_from_mccq(adapter);
  1020. sge = nonembedded_sgl(wrb);
  1021. be_wrb_hdr_prepare(wrb, cmd->size, false, 1);
  1022. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1023. OPCODE_COMMON_WRITE_FLASHROM, cmd->size);
  1024. sge->pa_hi = cpu_to_le32(upper_32_bits(cmd->dma));
  1025. sge->pa_lo = cpu_to_le32(cmd->dma & 0xFFFFFFFF);
  1026. sge->len = cpu_to_le32(cmd->size);
  1027. req->params.op_type = cpu_to_le32(flash_type);
  1028. req->params.op_code = cpu_to_le32(flash_opcode);
  1029. req->params.data_buf_size = cpu_to_le32(buf_size);
  1030. status = be_mcc_notify_wait(adapter);
  1031. spin_unlock_bh(&adapter->mcc_lock);
  1032. return status;
  1033. }
  1034. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc)
  1035. {
  1036. struct be_mcc_wrb *wrb;
  1037. struct be_cmd_write_flashrom *req;
  1038. int status;
  1039. spin_lock_bh(&adapter->mcc_lock);
  1040. wrb = wrb_from_mccq(adapter);
  1041. req = embedded_payload(wrb);
  1042. be_wrb_hdr_prepare(wrb, sizeof(*req)+4, true, 0);
  1043. be_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1044. OPCODE_COMMON_READ_FLASHROM, sizeof(*req)+4);
  1045. req->params.op_type = cpu_to_le32(FLASHROM_TYPE_REDBOOT);
  1046. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  1047. req->params.offset = 0x3FFFC;
  1048. req->params.data_buf_size = 0x4;
  1049. status = be_mcc_notify_wait(adapter);
  1050. if (!status)
  1051. memcpy(flashed_crc, req->params.data_buf, 4);
  1052. spin_unlock_bh(&adapter->mcc_lock);
  1053. return status;
  1054. }