tg3.c 397 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/phy.h>
  34. #include <linux/brcmphy.h>
  35. #include <linux/if_vlan.h>
  36. #include <linux/ip.h>
  37. #include <linux/tcp.h>
  38. #include <linux/workqueue.h>
  39. #include <linux/prefetch.h>
  40. #include <linux/dma-mapping.h>
  41. #include <net/checksum.h>
  42. #include <net/ip.h>
  43. #include <asm/system.h>
  44. #include <asm/io.h>
  45. #include <asm/byteorder.h>
  46. #include <asm/uaccess.h>
  47. #ifdef CONFIG_SPARC
  48. #include <asm/idprom.h>
  49. #include <asm/prom.h>
  50. #endif
  51. #define BAR_0 0
  52. #define BAR_2 2
  53. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  54. #define TG3_VLAN_TAG_USED 1
  55. #else
  56. #define TG3_VLAN_TAG_USED 0
  57. #endif
  58. #define TG3_TSO_SUPPORT 1
  59. #include "tg3.h"
  60. #define DRV_MODULE_NAME "tg3"
  61. #define PFX DRV_MODULE_NAME ": "
  62. #define DRV_MODULE_VERSION "3.95"
  63. #define DRV_MODULE_RELDATE "November 3, 2008"
  64. #define TG3_DEF_MAC_MODE 0
  65. #define TG3_DEF_RX_MODE 0
  66. #define TG3_DEF_TX_MODE 0
  67. #define TG3_DEF_MSG_ENABLE \
  68. (NETIF_MSG_DRV | \
  69. NETIF_MSG_PROBE | \
  70. NETIF_MSG_LINK | \
  71. NETIF_MSG_TIMER | \
  72. NETIF_MSG_IFDOWN | \
  73. NETIF_MSG_IFUP | \
  74. NETIF_MSG_RX_ERR | \
  75. NETIF_MSG_TX_ERR)
  76. /* length of time before we decide the hardware is borked,
  77. * and dev->tx_timeout() should be called to fix the problem
  78. */
  79. #define TG3_TX_TIMEOUT (5 * HZ)
  80. /* hardware minimum and maximum for a single frame's data payload */
  81. #define TG3_MIN_MTU 60
  82. #define TG3_MAX_MTU(tp) \
  83. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  84. /* These numbers seem to be hard coded in the NIC firmware somehow.
  85. * You can't change the ring sizes, but you can change where you place
  86. * them in the NIC onboard memory.
  87. */
  88. #define TG3_RX_RING_SIZE 512
  89. #define TG3_DEF_RX_RING_PENDING 200
  90. #define TG3_RX_JUMBO_RING_SIZE 256
  91. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  92. /* Do not place this n-ring entries value into the tp struct itself,
  93. * we really want to expose these constants to GCC so that modulo et
  94. * al. operations are done with shifts and masks instead of with
  95. * hw multiply/modulo instructions. Another solution would be to
  96. * replace things like '% foo' with '& (foo - 1)'.
  97. */
  98. #define TG3_RX_RCB_RING_SIZE(tp) \
  99. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  100. #define TG3_TX_RING_SIZE 512
  101. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  102. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RING_SIZE)
  104. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  105. TG3_RX_JUMBO_RING_SIZE)
  106. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  107. TG3_RX_RCB_RING_SIZE(tp))
  108. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  109. TG3_TX_RING_SIZE)
  110. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  111. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  112. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  113. /* minimum number of free TX descriptors required to wake up TX process */
  114. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  115. #define TG3_RAW_IP_ALIGN 2
  116. /* number of ETHTOOL_GSTATS u64's */
  117. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  118. #define TG3_NUM_TEST 6
  119. static char version[] __devinitdata =
  120. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  121. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  122. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  123. MODULE_LICENSE("GPL");
  124. MODULE_VERSION(DRV_MODULE_VERSION);
  125. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  126. module_param(tg3_debug, int, 0);
  127. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  128. static struct pci_device_id tg3_pci_tbl[] = {
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5785)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  197. {}
  198. };
  199. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  200. static const struct {
  201. const char string[ETH_GSTRING_LEN];
  202. } ethtool_stats_keys[TG3_NUM_STATS] = {
  203. { "rx_octets" },
  204. { "rx_fragments" },
  205. { "rx_ucast_packets" },
  206. { "rx_mcast_packets" },
  207. { "rx_bcast_packets" },
  208. { "rx_fcs_errors" },
  209. { "rx_align_errors" },
  210. { "rx_xon_pause_rcvd" },
  211. { "rx_xoff_pause_rcvd" },
  212. { "rx_mac_ctrl_rcvd" },
  213. { "rx_xoff_entered" },
  214. { "rx_frame_too_long_errors" },
  215. { "rx_jabbers" },
  216. { "rx_undersize_packets" },
  217. { "rx_in_length_errors" },
  218. { "rx_out_length_errors" },
  219. { "rx_64_or_less_octet_packets" },
  220. { "rx_65_to_127_octet_packets" },
  221. { "rx_128_to_255_octet_packets" },
  222. { "rx_256_to_511_octet_packets" },
  223. { "rx_512_to_1023_octet_packets" },
  224. { "rx_1024_to_1522_octet_packets" },
  225. { "rx_1523_to_2047_octet_packets" },
  226. { "rx_2048_to_4095_octet_packets" },
  227. { "rx_4096_to_8191_octet_packets" },
  228. { "rx_8192_to_9022_octet_packets" },
  229. { "tx_octets" },
  230. { "tx_collisions" },
  231. { "tx_xon_sent" },
  232. { "tx_xoff_sent" },
  233. { "tx_flow_control" },
  234. { "tx_mac_errors" },
  235. { "tx_single_collisions" },
  236. { "tx_mult_collisions" },
  237. { "tx_deferred" },
  238. { "tx_excessive_collisions" },
  239. { "tx_late_collisions" },
  240. { "tx_collide_2times" },
  241. { "tx_collide_3times" },
  242. { "tx_collide_4times" },
  243. { "tx_collide_5times" },
  244. { "tx_collide_6times" },
  245. { "tx_collide_7times" },
  246. { "tx_collide_8times" },
  247. { "tx_collide_9times" },
  248. { "tx_collide_10times" },
  249. { "tx_collide_11times" },
  250. { "tx_collide_12times" },
  251. { "tx_collide_13times" },
  252. { "tx_collide_14times" },
  253. { "tx_collide_15times" },
  254. { "tx_ucast_packets" },
  255. { "tx_mcast_packets" },
  256. { "tx_bcast_packets" },
  257. { "tx_carrier_sense_errors" },
  258. { "tx_discards" },
  259. { "tx_errors" },
  260. { "dma_writeq_full" },
  261. { "dma_write_prioq_full" },
  262. { "rxbds_empty" },
  263. { "rx_discards" },
  264. { "rx_errors" },
  265. { "rx_threshold_hit" },
  266. { "dma_readq_full" },
  267. { "dma_read_prioq_full" },
  268. { "tx_comp_queue_full" },
  269. { "ring_set_send_prod_index" },
  270. { "ring_status_update" },
  271. { "nic_irqs" },
  272. { "nic_avoided_irqs" },
  273. { "nic_tx_threshold_hit" }
  274. };
  275. static const struct {
  276. const char string[ETH_GSTRING_LEN];
  277. } ethtool_test_keys[TG3_NUM_TEST] = {
  278. { "nvram test (online) " },
  279. { "link test (online) " },
  280. { "register test (offline)" },
  281. { "memory test (offline)" },
  282. { "loopback test (offline)" },
  283. { "interrupt test (offline)" },
  284. };
  285. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  286. {
  287. writel(val, tp->regs + off);
  288. }
  289. static u32 tg3_read32(struct tg3 *tp, u32 off)
  290. {
  291. return (readl(tp->regs + off));
  292. }
  293. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  294. {
  295. writel(val, tp->aperegs + off);
  296. }
  297. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  298. {
  299. return (readl(tp->aperegs + off));
  300. }
  301. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  302. {
  303. unsigned long flags;
  304. spin_lock_irqsave(&tp->indirect_lock, flags);
  305. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  306. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  307. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  308. }
  309. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  310. {
  311. writel(val, tp->regs + off);
  312. readl(tp->regs + off);
  313. }
  314. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  315. {
  316. unsigned long flags;
  317. u32 val;
  318. spin_lock_irqsave(&tp->indirect_lock, flags);
  319. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  320. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  321. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  322. return val;
  323. }
  324. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  325. {
  326. unsigned long flags;
  327. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  328. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  329. TG3_64BIT_REG_LOW, val);
  330. return;
  331. }
  332. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  333. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  334. TG3_64BIT_REG_LOW, val);
  335. return;
  336. }
  337. spin_lock_irqsave(&tp->indirect_lock, flags);
  338. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  339. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  340. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  341. /* In indirect mode when disabling interrupts, we also need
  342. * to clear the interrupt bit in the GRC local ctrl register.
  343. */
  344. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  345. (val == 0x1)) {
  346. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  347. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  348. }
  349. }
  350. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  351. {
  352. unsigned long flags;
  353. u32 val;
  354. spin_lock_irqsave(&tp->indirect_lock, flags);
  355. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  356. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  357. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  358. return val;
  359. }
  360. /* usec_wait specifies the wait time in usec when writing to certain registers
  361. * where it is unsafe to read back the register without some delay.
  362. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  363. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  364. */
  365. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  366. {
  367. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  368. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  369. /* Non-posted methods */
  370. tp->write32(tp, off, val);
  371. else {
  372. /* Posted method */
  373. tg3_write32(tp, off, val);
  374. if (usec_wait)
  375. udelay(usec_wait);
  376. tp->read32(tp, off);
  377. }
  378. /* Wait again after the read for the posted method to guarantee that
  379. * the wait time is met.
  380. */
  381. if (usec_wait)
  382. udelay(usec_wait);
  383. }
  384. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  385. {
  386. tp->write32_mbox(tp, off, val);
  387. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  388. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  389. tp->read32_mbox(tp, off);
  390. }
  391. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  392. {
  393. void __iomem *mbox = tp->regs + off;
  394. writel(val, mbox);
  395. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  396. writel(val, mbox);
  397. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  398. readl(mbox);
  399. }
  400. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  401. {
  402. return (readl(tp->regs + off + GRCMBOX_BASE));
  403. }
  404. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  405. {
  406. writel(val, tp->regs + off + GRCMBOX_BASE);
  407. }
  408. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  409. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  410. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  411. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  412. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  413. #define tw32(reg,val) tp->write32(tp, reg, val)
  414. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  415. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  416. #define tr32(reg) tp->read32(tp, reg)
  417. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  418. {
  419. unsigned long flags;
  420. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  421. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  422. return;
  423. spin_lock_irqsave(&tp->indirect_lock, flags);
  424. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  425. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  426. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  427. /* Always leave this as zero. */
  428. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  429. } else {
  430. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  431. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  432. /* Always leave this as zero. */
  433. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  434. }
  435. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  436. }
  437. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  438. {
  439. unsigned long flags;
  440. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  441. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  442. *val = 0;
  443. return;
  444. }
  445. spin_lock_irqsave(&tp->indirect_lock, flags);
  446. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  447. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  448. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  449. /* Always leave this as zero. */
  450. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  451. } else {
  452. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  453. *val = tr32(TG3PCI_MEM_WIN_DATA);
  454. /* Always leave this as zero. */
  455. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  456. }
  457. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  458. }
  459. static void tg3_ape_lock_init(struct tg3 *tp)
  460. {
  461. int i;
  462. /* Make sure the driver hasn't any stale locks. */
  463. for (i = 0; i < 8; i++)
  464. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  465. APE_LOCK_GRANT_DRIVER);
  466. }
  467. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  468. {
  469. int i, off;
  470. int ret = 0;
  471. u32 status;
  472. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  473. return 0;
  474. switch (locknum) {
  475. case TG3_APE_LOCK_GRC:
  476. case TG3_APE_LOCK_MEM:
  477. break;
  478. default:
  479. return -EINVAL;
  480. }
  481. off = 4 * locknum;
  482. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  483. /* Wait for up to 1 millisecond to acquire lock. */
  484. for (i = 0; i < 100; i++) {
  485. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  486. if (status == APE_LOCK_GRANT_DRIVER)
  487. break;
  488. udelay(10);
  489. }
  490. if (status != APE_LOCK_GRANT_DRIVER) {
  491. /* Revoke the lock request. */
  492. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  493. APE_LOCK_GRANT_DRIVER);
  494. ret = -EBUSY;
  495. }
  496. return ret;
  497. }
  498. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  499. {
  500. int off;
  501. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  502. return;
  503. switch (locknum) {
  504. case TG3_APE_LOCK_GRC:
  505. case TG3_APE_LOCK_MEM:
  506. break;
  507. default:
  508. return;
  509. }
  510. off = 4 * locknum;
  511. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  512. }
  513. static void tg3_disable_ints(struct tg3 *tp)
  514. {
  515. tw32(TG3PCI_MISC_HOST_CTRL,
  516. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  517. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  518. }
  519. static inline void tg3_cond_int(struct tg3 *tp)
  520. {
  521. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  522. (tp->hw_status->status & SD_STATUS_UPDATED))
  523. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  524. else
  525. tw32(HOSTCC_MODE, tp->coalesce_mode |
  526. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  527. }
  528. static void tg3_enable_ints(struct tg3 *tp)
  529. {
  530. tp->irq_sync = 0;
  531. wmb();
  532. tw32(TG3PCI_MISC_HOST_CTRL,
  533. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  534. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  535. (tp->last_tag << 24));
  536. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  537. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  538. (tp->last_tag << 24));
  539. tg3_cond_int(tp);
  540. }
  541. static inline unsigned int tg3_has_work(struct tg3 *tp)
  542. {
  543. struct tg3_hw_status *sblk = tp->hw_status;
  544. unsigned int work_exists = 0;
  545. /* check for phy events */
  546. if (!(tp->tg3_flags &
  547. (TG3_FLAG_USE_LINKCHG_REG |
  548. TG3_FLAG_POLL_SERDES))) {
  549. if (sblk->status & SD_STATUS_LINK_CHG)
  550. work_exists = 1;
  551. }
  552. /* check for RX/TX work to do */
  553. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  554. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  555. work_exists = 1;
  556. return work_exists;
  557. }
  558. /* tg3_restart_ints
  559. * similar to tg3_enable_ints, but it accurately determines whether there
  560. * is new work pending and can return without flushing the PIO write
  561. * which reenables interrupts
  562. */
  563. static void tg3_restart_ints(struct tg3 *tp)
  564. {
  565. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  566. tp->last_tag << 24);
  567. mmiowb();
  568. /* When doing tagged status, this work check is unnecessary.
  569. * The last_tag we write above tells the chip which piece of
  570. * work we've completed.
  571. */
  572. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  573. tg3_has_work(tp))
  574. tw32(HOSTCC_MODE, tp->coalesce_mode |
  575. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  576. }
  577. static inline void tg3_netif_stop(struct tg3 *tp)
  578. {
  579. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  580. napi_disable(&tp->napi);
  581. netif_tx_disable(tp->dev);
  582. }
  583. static inline void tg3_netif_start(struct tg3 *tp)
  584. {
  585. netif_wake_queue(tp->dev);
  586. /* NOTE: unconditional netif_wake_queue is only appropriate
  587. * so long as all callers are assured to have free tx slots
  588. * (such as after tg3_init_hw)
  589. */
  590. napi_enable(&tp->napi);
  591. tp->hw_status->status |= SD_STATUS_UPDATED;
  592. tg3_enable_ints(tp);
  593. }
  594. static void tg3_switch_clocks(struct tg3 *tp)
  595. {
  596. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  597. u32 orig_clock_ctrl;
  598. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  599. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  600. return;
  601. orig_clock_ctrl = clock_ctrl;
  602. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  603. CLOCK_CTRL_CLKRUN_OENABLE |
  604. 0x1f);
  605. tp->pci_clock_ctrl = clock_ctrl;
  606. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  607. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  608. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  609. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  610. }
  611. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  612. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  613. clock_ctrl |
  614. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  615. 40);
  616. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  617. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  618. 40);
  619. }
  620. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  621. }
  622. #define PHY_BUSY_LOOPS 5000
  623. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  624. {
  625. u32 frame_val;
  626. unsigned int loops;
  627. int ret;
  628. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  629. tw32_f(MAC_MI_MODE,
  630. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  631. udelay(80);
  632. }
  633. *val = 0x0;
  634. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  635. MI_COM_PHY_ADDR_MASK);
  636. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  637. MI_COM_REG_ADDR_MASK);
  638. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  639. tw32_f(MAC_MI_COM, frame_val);
  640. loops = PHY_BUSY_LOOPS;
  641. while (loops != 0) {
  642. udelay(10);
  643. frame_val = tr32(MAC_MI_COM);
  644. if ((frame_val & MI_COM_BUSY) == 0) {
  645. udelay(5);
  646. frame_val = tr32(MAC_MI_COM);
  647. break;
  648. }
  649. loops -= 1;
  650. }
  651. ret = -EBUSY;
  652. if (loops != 0) {
  653. *val = frame_val & MI_COM_DATA_MASK;
  654. ret = 0;
  655. }
  656. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  657. tw32_f(MAC_MI_MODE, tp->mi_mode);
  658. udelay(80);
  659. }
  660. return ret;
  661. }
  662. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  663. {
  664. u32 frame_val;
  665. unsigned int loops;
  666. int ret;
  667. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  668. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  669. return 0;
  670. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  671. tw32_f(MAC_MI_MODE,
  672. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  673. udelay(80);
  674. }
  675. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  676. MI_COM_PHY_ADDR_MASK);
  677. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  678. MI_COM_REG_ADDR_MASK);
  679. frame_val |= (val & MI_COM_DATA_MASK);
  680. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  681. tw32_f(MAC_MI_COM, frame_val);
  682. loops = PHY_BUSY_LOOPS;
  683. while (loops != 0) {
  684. udelay(10);
  685. frame_val = tr32(MAC_MI_COM);
  686. if ((frame_val & MI_COM_BUSY) == 0) {
  687. udelay(5);
  688. frame_val = tr32(MAC_MI_COM);
  689. break;
  690. }
  691. loops -= 1;
  692. }
  693. ret = -EBUSY;
  694. if (loops != 0)
  695. ret = 0;
  696. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  697. tw32_f(MAC_MI_MODE, tp->mi_mode);
  698. udelay(80);
  699. }
  700. return ret;
  701. }
  702. static int tg3_bmcr_reset(struct tg3 *tp)
  703. {
  704. u32 phy_control;
  705. int limit, err;
  706. /* OK, reset it, and poll the BMCR_RESET bit until it
  707. * clears or we time out.
  708. */
  709. phy_control = BMCR_RESET;
  710. err = tg3_writephy(tp, MII_BMCR, phy_control);
  711. if (err != 0)
  712. return -EBUSY;
  713. limit = 5000;
  714. while (limit--) {
  715. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  716. if (err != 0)
  717. return -EBUSY;
  718. if ((phy_control & BMCR_RESET) == 0) {
  719. udelay(40);
  720. break;
  721. }
  722. udelay(10);
  723. }
  724. if (limit <= 0)
  725. return -EBUSY;
  726. return 0;
  727. }
  728. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  729. {
  730. struct tg3 *tp = (struct tg3 *)bp->priv;
  731. u32 val;
  732. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  733. return -EAGAIN;
  734. if (tg3_readphy(tp, reg, &val))
  735. return -EIO;
  736. return val;
  737. }
  738. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  739. {
  740. struct tg3 *tp = (struct tg3 *)bp->priv;
  741. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_PAUSED)
  742. return -EAGAIN;
  743. if (tg3_writephy(tp, reg, val))
  744. return -EIO;
  745. return 0;
  746. }
  747. static int tg3_mdio_reset(struct mii_bus *bp)
  748. {
  749. return 0;
  750. }
  751. static void tg3_mdio_config_5785(struct tg3 *tp)
  752. {
  753. u32 val;
  754. struct phy_device *phydev;
  755. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  756. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  757. case TG3_PHY_ID_BCM50610:
  758. val = MAC_PHYCFG2_50610_LED_MODES;
  759. break;
  760. case TG3_PHY_ID_BCMAC131:
  761. val = MAC_PHYCFG2_AC131_LED_MODES;
  762. break;
  763. case TG3_PHY_ID_RTL8211C:
  764. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  765. break;
  766. case TG3_PHY_ID_RTL8201E:
  767. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  768. break;
  769. default:
  770. return;
  771. }
  772. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  773. tw32(MAC_PHYCFG2, val);
  774. val = tr32(MAC_PHYCFG1);
  775. val &= ~MAC_PHYCFG1_RGMII_INT;
  776. tw32(MAC_PHYCFG1, val);
  777. return;
  778. }
  779. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE))
  780. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  781. MAC_PHYCFG2_FMODE_MASK_MASK |
  782. MAC_PHYCFG2_GMODE_MASK_MASK |
  783. MAC_PHYCFG2_ACT_MASK_MASK |
  784. MAC_PHYCFG2_QUAL_MASK_MASK |
  785. MAC_PHYCFG2_INBAND_ENABLE;
  786. tw32(MAC_PHYCFG2, val);
  787. val = tr32(MAC_PHYCFG1) & ~(MAC_PHYCFG1_RGMII_EXT_RX_DEC |
  788. MAC_PHYCFG1_RGMII_SND_STAT_EN);
  789. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE) {
  790. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  791. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  792. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  793. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  794. }
  795. tw32(MAC_PHYCFG1, val | MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV);
  796. val = tr32(MAC_EXT_RGMII_MODE);
  797. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  798. MAC_RGMII_MODE_RX_QUALITY |
  799. MAC_RGMII_MODE_RX_ACTIVITY |
  800. MAC_RGMII_MODE_RX_ENG_DET |
  801. MAC_RGMII_MODE_TX_ENABLE |
  802. MAC_RGMII_MODE_TX_LOWPWR |
  803. MAC_RGMII_MODE_TX_RESET);
  804. if (!(tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)) {
  805. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  806. val |= MAC_RGMII_MODE_RX_INT_B |
  807. MAC_RGMII_MODE_RX_QUALITY |
  808. MAC_RGMII_MODE_RX_ACTIVITY |
  809. MAC_RGMII_MODE_RX_ENG_DET;
  810. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  811. val |= MAC_RGMII_MODE_TX_ENABLE |
  812. MAC_RGMII_MODE_TX_LOWPWR |
  813. MAC_RGMII_MODE_TX_RESET;
  814. }
  815. tw32(MAC_EXT_RGMII_MODE, val);
  816. }
  817. static void tg3_mdio_start(struct tg3 *tp)
  818. {
  819. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  820. mutex_lock(&tp->mdio_bus->mdio_lock);
  821. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  822. mutex_unlock(&tp->mdio_bus->mdio_lock);
  823. }
  824. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  825. tw32_f(MAC_MI_MODE, tp->mi_mode);
  826. udelay(80);
  827. if ((tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) &&
  828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  829. tg3_mdio_config_5785(tp);
  830. }
  831. static void tg3_mdio_stop(struct tg3 *tp)
  832. {
  833. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  834. mutex_lock(&tp->mdio_bus->mdio_lock);
  835. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_PAUSED;
  836. mutex_unlock(&tp->mdio_bus->mdio_lock);
  837. }
  838. }
  839. static int tg3_mdio_init(struct tg3 *tp)
  840. {
  841. int i;
  842. u32 reg;
  843. struct phy_device *phydev;
  844. tg3_mdio_start(tp);
  845. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) ||
  846. (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED))
  847. return 0;
  848. tp->mdio_bus = mdiobus_alloc();
  849. if (tp->mdio_bus == NULL)
  850. return -ENOMEM;
  851. tp->mdio_bus->name = "tg3 mdio bus";
  852. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  853. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  854. tp->mdio_bus->priv = tp;
  855. tp->mdio_bus->parent = &tp->pdev->dev;
  856. tp->mdio_bus->read = &tg3_mdio_read;
  857. tp->mdio_bus->write = &tg3_mdio_write;
  858. tp->mdio_bus->reset = &tg3_mdio_reset;
  859. tp->mdio_bus->phy_mask = ~(1 << PHY_ADDR);
  860. tp->mdio_bus->irq = &tp->mdio_irq[0];
  861. for (i = 0; i < PHY_MAX_ADDR; i++)
  862. tp->mdio_bus->irq[i] = PHY_POLL;
  863. /* The bus registration will look for all the PHYs on the mdio bus.
  864. * Unfortunately, it does not ensure the PHY is powered up before
  865. * accessing the PHY ID registers. A chip reset is the
  866. * quickest way to bring the device back to an operational state..
  867. */
  868. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  869. tg3_bmcr_reset(tp);
  870. i = mdiobus_register(tp->mdio_bus);
  871. if (i) {
  872. printk(KERN_WARNING "%s: mdiobus_reg failed (0x%x)\n",
  873. tp->dev->name, i);
  874. mdiobus_free(tp->mdio_bus);
  875. return i;
  876. }
  877. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  878. if (!phydev || !phydev->drv) {
  879. printk(KERN_WARNING "%s: No PHY devices\n", tp->dev->name);
  880. mdiobus_unregister(tp->mdio_bus);
  881. mdiobus_free(tp->mdio_bus);
  882. return -ENODEV;
  883. }
  884. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  885. case TG3_PHY_ID_BCM50610:
  886. if (tp->tg3_flags3 & TG3_FLG3_RGMII_STD_IBND_DISABLE)
  887. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  888. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_RX_EN)
  889. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  890. if (tp->tg3_flags3 & TG3_FLG3_RGMII_EXT_IBND_TX_EN)
  891. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  892. /* fallthru */
  893. case TG3_PHY_ID_RTL8211C:
  894. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  895. break;
  896. case TG3_PHY_ID_RTL8201E:
  897. case TG3_PHY_ID_BCMAC131:
  898. phydev->interface = PHY_INTERFACE_MODE_MII;
  899. break;
  900. }
  901. tp->tg3_flags3 |= TG3_FLG3_MDIOBUS_INITED;
  902. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  903. tg3_mdio_config_5785(tp);
  904. return 0;
  905. }
  906. static void tg3_mdio_fini(struct tg3 *tp)
  907. {
  908. if (tp->tg3_flags3 & TG3_FLG3_MDIOBUS_INITED) {
  909. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_INITED;
  910. mdiobus_unregister(tp->mdio_bus);
  911. mdiobus_free(tp->mdio_bus);
  912. tp->tg3_flags3 &= ~TG3_FLG3_MDIOBUS_PAUSED;
  913. }
  914. }
  915. /* tp->lock is held. */
  916. static inline void tg3_generate_fw_event(struct tg3 *tp)
  917. {
  918. u32 val;
  919. val = tr32(GRC_RX_CPU_EVENT);
  920. val |= GRC_RX_CPU_DRIVER_EVENT;
  921. tw32_f(GRC_RX_CPU_EVENT, val);
  922. tp->last_event_jiffies = jiffies;
  923. }
  924. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  925. /* tp->lock is held. */
  926. static void tg3_wait_for_event_ack(struct tg3 *tp)
  927. {
  928. int i;
  929. unsigned int delay_cnt;
  930. long time_remain;
  931. /* If enough time has passed, no wait is necessary. */
  932. time_remain = (long)(tp->last_event_jiffies + 1 +
  933. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  934. (long)jiffies;
  935. if (time_remain < 0)
  936. return;
  937. /* Check if we can shorten the wait time. */
  938. delay_cnt = jiffies_to_usecs(time_remain);
  939. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  940. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  941. delay_cnt = (delay_cnt >> 3) + 1;
  942. for (i = 0; i < delay_cnt; i++) {
  943. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  944. break;
  945. udelay(8);
  946. }
  947. }
  948. /* tp->lock is held. */
  949. static void tg3_ump_link_report(struct tg3 *tp)
  950. {
  951. u32 reg;
  952. u32 val;
  953. if (!(tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  954. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  955. return;
  956. tg3_wait_for_event_ack(tp);
  957. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  958. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  959. val = 0;
  960. if (!tg3_readphy(tp, MII_BMCR, &reg))
  961. val = reg << 16;
  962. if (!tg3_readphy(tp, MII_BMSR, &reg))
  963. val |= (reg & 0xffff);
  964. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  965. val = 0;
  966. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  967. val = reg << 16;
  968. if (!tg3_readphy(tp, MII_LPA, &reg))
  969. val |= (reg & 0xffff);
  970. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  971. val = 0;
  972. if (!(tp->tg3_flags2 & TG3_FLG2_MII_SERDES)) {
  973. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  974. val = reg << 16;
  975. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  976. val |= (reg & 0xffff);
  977. }
  978. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  979. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  980. val = reg << 16;
  981. else
  982. val = 0;
  983. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  984. tg3_generate_fw_event(tp);
  985. }
  986. static void tg3_link_report(struct tg3 *tp)
  987. {
  988. if (!netif_carrier_ok(tp->dev)) {
  989. if (netif_msg_link(tp))
  990. printk(KERN_INFO PFX "%s: Link is down.\n",
  991. tp->dev->name);
  992. tg3_ump_link_report(tp);
  993. } else if (netif_msg_link(tp)) {
  994. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  995. tp->dev->name,
  996. (tp->link_config.active_speed == SPEED_1000 ?
  997. 1000 :
  998. (tp->link_config.active_speed == SPEED_100 ?
  999. 100 : 10)),
  1000. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1001. "full" : "half"));
  1002. printk(KERN_INFO PFX
  1003. "%s: Flow control is %s for TX and %s for RX.\n",
  1004. tp->dev->name,
  1005. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX) ?
  1006. "on" : "off",
  1007. (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX) ?
  1008. "on" : "off");
  1009. tg3_ump_link_report(tp);
  1010. }
  1011. }
  1012. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1013. {
  1014. u16 miireg;
  1015. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  1016. miireg = ADVERTISE_PAUSE_CAP;
  1017. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  1018. miireg = ADVERTISE_PAUSE_ASYM;
  1019. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  1020. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1021. else
  1022. miireg = 0;
  1023. return miireg;
  1024. }
  1025. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1026. {
  1027. u16 miireg;
  1028. if ((flow_ctrl & TG3_FLOW_CTRL_TX) && (flow_ctrl & TG3_FLOW_CTRL_RX))
  1029. miireg = ADVERTISE_1000XPAUSE;
  1030. else if (flow_ctrl & TG3_FLOW_CTRL_TX)
  1031. miireg = ADVERTISE_1000XPSE_ASYM;
  1032. else if (flow_ctrl & TG3_FLOW_CTRL_RX)
  1033. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1034. else
  1035. miireg = 0;
  1036. return miireg;
  1037. }
  1038. static u8 tg3_resolve_flowctrl_1000T(u16 lcladv, u16 rmtadv)
  1039. {
  1040. u8 cap = 0;
  1041. if (lcladv & ADVERTISE_PAUSE_CAP) {
  1042. if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1043. if (rmtadv & LPA_PAUSE_CAP)
  1044. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1045. else if (rmtadv & LPA_PAUSE_ASYM)
  1046. cap = TG3_FLOW_CTRL_RX;
  1047. } else {
  1048. if (rmtadv & LPA_PAUSE_CAP)
  1049. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1050. }
  1051. } else if (lcladv & ADVERTISE_PAUSE_ASYM) {
  1052. if ((rmtadv & LPA_PAUSE_CAP) && (rmtadv & LPA_PAUSE_ASYM))
  1053. cap = TG3_FLOW_CTRL_TX;
  1054. }
  1055. return cap;
  1056. }
  1057. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1058. {
  1059. u8 cap = 0;
  1060. if (lcladv & ADVERTISE_1000XPAUSE) {
  1061. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1062. if (rmtadv & LPA_1000XPAUSE)
  1063. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1064. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1065. cap = TG3_FLOW_CTRL_RX;
  1066. } else {
  1067. if (rmtadv & LPA_1000XPAUSE)
  1068. cap = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  1069. }
  1070. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1071. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1072. cap = TG3_FLOW_CTRL_TX;
  1073. }
  1074. return cap;
  1075. }
  1076. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1077. {
  1078. u8 autoneg;
  1079. u8 flowctrl = 0;
  1080. u32 old_rx_mode = tp->rx_mode;
  1081. u32 old_tx_mode = tp->tx_mode;
  1082. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  1083. autoneg = tp->mdio_bus->phy_map[PHY_ADDR]->autoneg;
  1084. else
  1085. autoneg = tp->link_config.autoneg;
  1086. if (autoneg == AUTONEG_ENABLE &&
  1087. (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)) {
  1088. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  1089. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1090. else
  1091. flowctrl = tg3_resolve_flowctrl_1000T(lcladv, rmtadv);
  1092. } else
  1093. flowctrl = tp->link_config.flowctrl;
  1094. tp->link_config.active_flowctrl = flowctrl;
  1095. if (flowctrl & TG3_FLOW_CTRL_RX)
  1096. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1097. else
  1098. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1099. if (old_rx_mode != tp->rx_mode)
  1100. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1101. if (flowctrl & TG3_FLOW_CTRL_TX)
  1102. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1103. else
  1104. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1105. if (old_tx_mode != tp->tx_mode)
  1106. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1107. }
  1108. static void tg3_adjust_link(struct net_device *dev)
  1109. {
  1110. u8 oldflowctrl, linkmesg = 0;
  1111. u32 mac_mode, lcl_adv, rmt_adv;
  1112. struct tg3 *tp = netdev_priv(dev);
  1113. struct phy_device *phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1114. spin_lock(&tp->lock);
  1115. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1116. MAC_MODE_HALF_DUPLEX);
  1117. oldflowctrl = tp->link_config.active_flowctrl;
  1118. if (phydev->link) {
  1119. lcl_adv = 0;
  1120. rmt_adv = 0;
  1121. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1122. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1123. else
  1124. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1125. if (phydev->duplex == DUPLEX_HALF)
  1126. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1127. else {
  1128. lcl_adv = tg3_advert_flowctrl_1000T(
  1129. tp->link_config.flowctrl);
  1130. if (phydev->pause)
  1131. rmt_adv = LPA_PAUSE_CAP;
  1132. if (phydev->asym_pause)
  1133. rmt_adv |= LPA_PAUSE_ASYM;
  1134. }
  1135. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1136. } else
  1137. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1138. if (mac_mode != tp->mac_mode) {
  1139. tp->mac_mode = mac_mode;
  1140. tw32_f(MAC_MODE, tp->mac_mode);
  1141. udelay(40);
  1142. }
  1143. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1144. if (phydev->speed == SPEED_10)
  1145. tw32(MAC_MI_STAT,
  1146. MAC_MI_STAT_10MBPS_MODE |
  1147. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1148. else
  1149. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1150. }
  1151. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1152. tw32(MAC_TX_LENGTHS,
  1153. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1154. (6 << TX_LENGTHS_IPG_SHIFT) |
  1155. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1156. else
  1157. tw32(MAC_TX_LENGTHS,
  1158. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1159. (6 << TX_LENGTHS_IPG_SHIFT) |
  1160. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1161. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1162. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1163. phydev->speed != tp->link_config.active_speed ||
  1164. phydev->duplex != tp->link_config.active_duplex ||
  1165. oldflowctrl != tp->link_config.active_flowctrl)
  1166. linkmesg = 1;
  1167. tp->link_config.active_speed = phydev->speed;
  1168. tp->link_config.active_duplex = phydev->duplex;
  1169. spin_unlock(&tp->lock);
  1170. if (linkmesg)
  1171. tg3_link_report(tp);
  1172. }
  1173. static int tg3_phy_init(struct tg3 *tp)
  1174. {
  1175. struct phy_device *phydev;
  1176. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  1177. return 0;
  1178. /* Bring the PHY back to a known state. */
  1179. tg3_bmcr_reset(tp);
  1180. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1181. /* Attach the MAC to the PHY. */
  1182. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1183. phydev->dev_flags, phydev->interface);
  1184. if (IS_ERR(phydev)) {
  1185. printk(KERN_ERR "%s: Could not attach to PHY\n", tp->dev->name);
  1186. return PTR_ERR(phydev);
  1187. }
  1188. /* Mask with MAC supported features. */
  1189. switch (phydev->interface) {
  1190. case PHY_INTERFACE_MODE_GMII:
  1191. case PHY_INTERFACE_MODE_RGMII:
  1192. phydev->supported &= (PHY_GBIT_FEATURES |
  1193. SUPPORTED_Pause |
  1194. SUPPORTED_Asym_Pause);
  1195. break;
  1196. case PHY_INTERFACE_MODE_MII:
  1197. phydev->supported &= (PHY_BASIC_FEATURES |
  1198. SUPPORTED_Pause |
  1199. SUPPORTED_Asym_Pause);
  1200. break;
  1201. default:
  1202. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1203. return -EINVAL;
  1204. }
  1205. tp->tg3_flags3 |= TG3_FLG3_PHY_CONNECTED;
  1206. phydev->advertising = phydev->supported;
  1207. return 0;
  1208. }
  1209. static void tg3_phy_start(struct tg3 *tp)
  1210. {
  1211. struct phy_device *phydev;
  1212. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1213. return;
  1214. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1215. if (tp->link_config.phy_is_low_power) {
  1216. tp->link_config.phy_is_low_power = 0;
  1217. phydev->speed = tp->link_config.orig_speed;
  1218. phydev->duplex = tp->link_config.orig_duplex;
  1219. phydev->autoneg = tp->link_config.orig_autoneg;
  1220. phydev->advertising = tp->link_config.orig_advertising;
  1221. }
  1222. phy_start(phydev);
  1223. phy_start_aneg(phydev);
  1224. }
  1225. static void tg3_phy_stop(struct tg3 *tp)
  1226. {
  1227. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  1228. return;
  1229. phy_stop(tp->mdio_bus->phy_map[PHY_ADDR]);
  1230. }
  1231. static void tg3_phy_fini(struct tg3 *tp)
  1232. {
  1233. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  1234. phy_disconnect(tp->mdio_bus->phy_map[PHY_ADDR]);
  1235. tp->tg3_flags3 &= ~TG3_FLG3_PHY_CONNECTED;
  1236. }
  1237. }
  1238. static void tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  1239. {
  1240. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  1241. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  1242. }
  1243. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1244. {
  1245. u32 reg;
  1246. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  1247. return;
  1248. reg = MII_TG3_MISC_SHDW_WREN |
  1249. MII_TG3_MISC_SHDW_SCR5_SEL |
  1250. MII_TG3_MISC_SHDW_SCR5_LPED |
  1251. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1252. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1253. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1254. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1255. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1256. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1257. reg = MII_TG3_MISC_SHDW_WREN |
  1258. MII_TG3_MISC_SHDW_APD_SEL |
  1259. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1260. if (enable)
  1261. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1262. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1263. }
  1264. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1265. {
  1266. u32 phy;
  1267. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  1268. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  1269. return;
  1270. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1271. u32 ephy;
  1272. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  1273. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  1274. ephy | MII_TG3_EPHY_SHADOW_EN);
  1275. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  1276. if (enable)
  1277. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1278. else
  1279. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  1280. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  1281. }
  1282. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  1283. }
  1284. } else {
  1285. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  1286. MII_TG3_AUXCTL_SHDWSEL_MISC;
  1287. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  1288. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  1289. if (enable)
  1290. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1291. else
  1292. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1293. phy |= MII_TG3_AUXCTL_MISC_WREN;
  1294. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1295. }
  1296. }
  1297. }
  1298. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1299. {
  1300. u32 val;
  1301. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  1302. return;
  1303. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  1304. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  1305. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1306. (val | (1 << 15) | (1 << 4)));
  1307. }
  1308. static void tg3_phy_apply_otp(struct tg3 *tp)
  1309. {
  1310. u32 otp, phy;
  1311. if (!tp->phy_otp)
  1312. return;
  1313. otp = tp->phy_otp;
  1314. /* Enable SM_DSP clock and tx 6dB coding. */
  1315. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1316. MII_TG3_AUXCTL_ACTL_SMDSP_ENA |
  1317. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1318. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1319. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1320. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1321. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1322. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1323. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1324. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1325. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1326. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1327. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1328. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1329. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1330. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1331. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1332. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1333. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1334. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1335. /* Turn off SM_DSP clock. */
  1336. phy = MII_TG3_AUXCTL_SHDWSEL_AUXCTL |
  1337. MII_TG3_AUXCTL_ACTL_TX_6DB;
  1338. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  1339. }
  1340. static int tg3_wait_macro_done(struct tg3 *tp)
  1341. {
  1342. int limit = 100;
  1343. while (limit--) {
  1344. u32 tmp32;
  1345. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  1346. if ((tmp32 & 0x1000) == 0)
  1347. break;
  1348. }
  1349. }
  1350. if (limit <= 0)
  1351. return -EBUSY;
  1352. return 0;
  1353. }
  1354. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1355. {
  1356. static const u32 test_pat[4][6] = {
  1357. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1358. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1359. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1360. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1361. };
  1362. int chan;
  1363. for (chan = 0; chan < 4; chan++) {
  1364. int i;
  1365. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1366. (chan * 0x2000) | 0x0200);
  1367. tg3_writephy(tp, 0x16, 0x0002);
  1368. for (i = 0; i < 6; i++)
  1369. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1370. test_pat[chan][i]);
  1371. tg3_writephy(tp, 0x16, 0x0202);
  1372. if (tg3_wait_macro_done(tp)) {
  1373. *resetp = 1;
  1374. return -EBUSY;
  1375. }
  1376. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1377. (chan * 0x2000) | 0x0200);
  1378. tg3_writephy(tp, 0x16, 0x0082);
  1379. if (tg3_wait_macro_done(tp)) {
  1380. *resetp = 1;
  1381. return -EBUSY;
  1382. }
  1383. tg3_writephy(tp, 0x16, 0x0802);
  1384. if (tg3_wait_macro_done(tp)) {
  1385. *resetp = 1;
  1386. return -EBUSY;
  1387. }
  1388. for (i = 0; i < 6; i += 2) {
  1389. u32 low, high;
  1390. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1391. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1392. tg3_wait_macro_done(tp)) {
  1393. *resetp = 1;
  1394. return -EBUSY;
  1395. }
  1396. low &= 0x7fff;
  1397. high &= 0x000f;
  1398. if (low != test_pat[chan][i] ||
  1399. high != test_pat[chan][i+1]) {
  1400. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1401. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1402. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1403. return -EBUSY;
  1404. }
  1405. }
  1406. }
  1407. return 0;
  1408. }
  1409. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1410. {
  1411. int chan;
  1412. for (chan = 0; chan < 4; chan++) {
  1413. int i;
  1414. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1415. (chan * 0x2000) | 0x0200);
  1416. tg3_writephy(tp, 0x16, 0x0002);
  1417. for (i = 0; i < 6; i++)
  1418. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1419. tg3_writephy(tp, 0x16, 0x0202);
  1420. if (tg3_wait_macro_done(tp))
  1421. return -EBUSY;
  1422. }
  1423. return 0;
  1424. }
  1425. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1426. {
  1427. u32 reg32, phy9_orig;
  1428. int retries, do_phy_reset, err;
  1429. retries = 10;
  1430. do_phy_reset = 1;
  1431. do {
  1432. if (do_phy_reset) {
  1433. err = tg3_bmcr_reset(tp);
  1434. if (err)
  1435. return err;
  1436. do_phy_reset = 0;
  1437. }
  1438. /* Disable transmitter and interrupt. */
  1439. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1440. continue;
  1441. reg32 |= 0x3000;
  1442. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1443. /* Set full-duplex, 1000 mbps. */
  1444. tg3_writephy(tp, MII_BMCR,
  1445. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  1446. /* Set to master mode. */
  1447. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  1448. continue;
  1449. tg3_writephy(tp, MII_TG3_CTRL,
  1450. (MII_TG3_CTRL_AS_MASTER |
  1451. MII_TG3_CTRL_ENABLE_AS_MASTER));
  1452. /* Enable SM_DSP_CLOCK and 6dB. */
  1453. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1454. /* Block the PHY control access. */
  1455. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1456. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  1457. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1458. if (!err)
  1459. break;
  1460. } while (--retries);
  1461. err = tg3_phy_reset_chanpat(tp);
  1462. if (err)
  1463. return err;
  1464. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  1465. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  1466. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1467. tg3_writephy(tp, 0x16, 0x0000);
  1468. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1469. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1470. /* Set Extended packet length bit for jumbo frames */
  1471. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  1472. }
  1473. else {
  1474. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1475. }
  1476. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  1477. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1478. reg32 &= ~0x3000;
  1479. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1480. } else if (!err)
  1481. err = -EBUSY;
  1482. return err;
  1483. }
  1484. /* This will reset the tigon3 PHY if there is no valid
  1485. * link unless the FORCE argument is non-zero.
  1486. */
  1487. static int tg3_phy_reset(struct tg3 *tp)
  1488. {
  1489. u32 cpmuctrl;
  1490. u32 phy_status;
  1491. int err;
  1492. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1493. u32 val;
  1494. val = tr32(GRC_MISC_CFG);
  1495. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1496. udelay(40);
  1497. }
  1498. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  1499. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  1500. if (err != 0)
  1501. return -EBUSY;
  1502. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1503. netif_carrier_off(tp->dev);
  1504. tg3_link_report(tp);
  1505. }
  1506. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1507. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1508. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1509. err = tg3_phy_reset_5703_4_5(tp);
  1510. if (err)
  1511. return err;
  1512. goto out;
  1513. }
  1514. cpmuctrl = 0;
  1515. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1516. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1517. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1518. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1519. tw32(TG3_CPMU_CTRL,
  1520. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1521. }
  1522. err = tg3_bmcr_reset(tp);
  1523. if (err)
  1524. return err;
  1525. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1526. u32 phy;
  1527. phy = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1528. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, phy);
  1529. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1530. }
  1531. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1532. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1533. u32 val;
  1534. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1535. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1536. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1537. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1538. udelay(40);
  1539. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1540. }
  1541. }
  1542. tg3_phy_apply_otp(tp);
  1543. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  1544. tg3_phy_toggle_apd(tp, true);
  1545. else
  1546. tg3_phy_toggle_apd(tp, false);
  1547. out:
  1548. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  1549. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1550. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1551. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  1552. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1553. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  1554. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1555. }
  1556. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  1557. tg3_writephy(tp, 0x1c, 0x8d68);
  1558. tg3_writephy(tp, 0x1c, 0x8d68);
  1559. }
  1560. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  1561. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1562. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1563. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  1564. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1565. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  1566. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  1567. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  1568. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1569. }
  1570. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  1571. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  1572. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1573. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  1574. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1575. tg3_writephy(tp, MII_TG3_TEST1,
  1576. MII_TG3_TEST1_TRIM_EN | 0x4);
  1577. } else
  1578. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1579. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  1580. }
  1581. /* Set Extended packet length bit (bit 14) on all chips that */
  1582. /* support jumbo frames */
  1583. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1584. /* Cannot do read-modify-write on 5401 */
  1585. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1586. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1587. u32 phy_reg;
  1588. /* Set bit 14 with read-modify-write to preserve other bits */
  1589. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  1590. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  1591. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  1592. }
  1593. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1594. * jumbo frames transmission.
  1595. */
  1596. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  1597. u32 phy_reg;
  1598. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  1599. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1600. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1601. }
  1602. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1603. /* adjust output voltage */
  1604. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  1605. }
  1606. tg3_phy_toggle_automdix(tp, 1);
  1607. tg3_phy_set_wirespeed(tp);
  1608. return 0;
  1609. }
  1610. static void tg3_frob_aux_power(struct tg3 *tp)
  1611. {
  1612. struct tg3 *tp_peer = tp;
  1613. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1614. return;
  1615. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1616. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1617. struct net_device *dev_peer;
  1618. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1619. /* remove_one() may have been run on the peer. */
  1620. if (!dev_peer)
  1621. tp_peer = tp;
  1622. else
  1623. tp_peer = netdev_priv(dev_peer);
  1624. }
  1625. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1626. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1627. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1628. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1629. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1630. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1631. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1632. (GRC_LCLCTRL_GPIO_OE0 |
  1633. GRC_LCLCTRL_GPIO_OE1 |
  1634. GRC_LCLCTRL_GPIO_OE2 |
  1635. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1636. GRC_LCLCTRL_GPIO_OUTPUT1),
  1637. 100);
  1638. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  1639. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1640. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1641. GRC_LCLCTRL_GPIO_OE1 |
  1642. GRC_LCLCTRL_GPIO_OE2 |
  1643. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1644. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1645. tp->grc_local_ctrl;
  1646. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1647. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1648. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1649. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1650. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1651. } else {
  1652. u32 no_gpio2;
  1653. u32 grc_local_ctrl = 0;
  1654. if (tp_peer != tp &&
  1655. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1656. return;
  1657. /* Workaround to prevent overdrawing Amps. */
  1658. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1659. ASIC_REV_5714) {
  1660. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1661. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1662. grc_local_ctrl, 100);
  1663. }
  1664. /* On 5753 and variants, GPIO2 cannot be used. */
  1665. no_gpio2 = tp->nic_sram_data_cfg &
  1666. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1667. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1668. GRC_LCLCTRL_GPIO_OE1 |
  1669. GRC_LCLCTRL_GPIO_OE2 |
  1670. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1671. GRC_LCLCTRL_GPIO_OUTPUT2;
  1672. if (no_gpio2) {
  1673. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1674. GRC_LCLCTRL_GPIO_OUTPUT2);
  1675. }
  1676. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1677. grc_local_ctrl, 100);
  1678. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1679. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1680. grc_local_ctrl, 100);
  1681. if (!no_gpio2) {
  1682. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1683. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1684. grc_local_ctrl, 100);
  1685. }
  1686. }
  1687. } else {
  1688. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1689. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1690. if (tp_peer != tp &&
  1691. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1692. return;
  1693. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1694. (GRC_LCLCTRL_GPIO_OE1 |
  1695. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1696. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1697. GRC_LCLCTRL_GPIO_OE1, 100);
  1698. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1699. (GRC_LCLCTRL_GPIO_OE1 |
  1700. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1701. }
  1702. }
  1703. }
  1704. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1705. {
  1706. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1707. return 1;
  1708. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1709. if (speed != SPEED_10)
  1710. return 1;
  1711. } else if (speed == SPEED_10)
  1712. return 1;
  1713. return 0;
  1714. }
  1715. static int tg3_setup_phy(struct tg3 *, int);
  1716. #define RESET_KIND_SHUTDOWN 0
  1717. #define RESET_KIND_INIT 1
  1718. #define RESET_KIND_SUSPEND 2
  1719. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1720. static int tg3_halt_cpu(struct tg3 *, u32);
  1721. static int tg3_nvram_lock(struct tg3 *);
  1722. static void tg3_nvram_unlock(struct tg3 *);
  1723. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1724. {
  1725. u32 val;
  1726. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1727. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1728. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1729. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1730. sg_dig_ctrl |=
  1731. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1732. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1733. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1734. }
  1735. return;
  1736. }
  1737. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1738. tg3_bmcr_reset(tp);
  1739. val = tr32(GRC_MISC_CFG);
  1740. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1741. udelay(40);
  1742. return;
  1743. } else if (do_low_power) {
  1744. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1745. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1746. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  1747. MII_TG3_AUXCTL_SHDWSEL_PWRCTL |
  1748. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1749. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1750. MII_TG3_AUXCTL_PCTL_VREG_11V);
  1751. }
  1752. /* The PHY should not be powered down on some chips because
  1753. * of bugs.
  1754. */
  1755. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1756. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1757. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1758. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1759. return;
  1760. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1761. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1762. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1763. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1764. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1765. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1766. }
  1767. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1768. }
  1769. /* tp->lock is held. */
  1770. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  1771. {
  1772. u32 addr_high, addr_low;
  1773. int i;
  1774. addr_high = ((tp->dev->dev_addr[0] << 8) |
  1775. tp->dev->dev_addr[1]);
  1776. addr_low = ((tp->dev->dev_addr[2] << 24) |
  1777. (tp->dev->dev_addr[3] << 16) |
  1778. (tp->dev->dev_addr[4] << 8) |
  1779. (tp->dev->dev_addr[5] << 0));
  1780. for (i = 0; i < 4; i++) {
  1781. if (i == 1 && skip_mac_1)
  1782. continue;
  1783. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  1784. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  1785. }
  1786. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1787. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1788. for (i = 0; i < 12; i++) {
  1789. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  1790. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  1791. }
  1792. }
  1793. addr_high = (tp->dev->dev_addr[0] +
  1794. tp->dev->dev_addr[1] +
  1795. tp->dev->dev_addr[2] +
  1796. tp->dev->dev_addr[3] +
  1797. tp->dev->dev_addr[4] +
  1798. tp->dev->dev_addr[5]) &
  1799. TX_BACKOFF_SEED_MASK;
  1800. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  1801. }
  1802. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1803. {
  1804. u32 misc_host_ctrl;
  1805. bool device_should_wake, do_low_power;
  1806. /* Make sure register accesses (indirect or otherwise)
  1807. * will function correctly.
  1808. */
  1809. pci_write_config_dword(tp->pdev,
  1810. TG3PCI_MISC_HOST_CTRL,
  1811. tp->misc_host_ctrl);
  1812. switch (state) {
  1813. case PCI_D0:
  1814. pci_enable_wake(tp->pdev, state, false);
  1815. pci_set_power_state(tp->pdev, PCI_D0);
  1816. /* Switch out of Vaux if it is a NIC */
  1817. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1818. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1819. return 0;
  1820. case PCI_D1:
  1821. case PCI_D2:
  1822. case PCI_D3hot:
  1823. break;
  1824. default:
  1825. printk(KERN_ERR PFX "%s: Invalid power state (D%d) requested\n",
  1826. tp->dev->name, state);
  1827. return -EINVAL;
  1828. }
  1829. /* Restore the CLKREQ setting. */
  1830. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  1831. u16 lnkctl;
  1832. pci_read_config_word(tp->pdev,
  1833. tp->pcie_cap + PCI_EXP_LNKCTL,
  1834. &lnkctl);
  1835. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  1836. pci_write_config_word(tp->pdev,
  1837. tp->pcie_cap + PCI_EXP_LNKCTL,
  1838. lnkctl);
  1839. }
  1840. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1841. tw32(TG3PCI_MISC_HOST_CTRL,
  1842. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1843. device_should_wake = pci_pme_capable(tp->pdev, state) &&
  1844. device_may_wakeup(&tp->pdev->dev) &&
  1845. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  1846. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  1847. do_low_power = false;
  1848. if ((tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) &&
  1849. !tp->link_config.phy_is_low_power) {
  1850. struct phy_device *phydev;
  1851. u32 phyid, advertising;
  1852. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  1853. tp->link_config.phy_is_low_power = 1;
  1854. tp->link_config.orig_speed = phydev->speed;
  1855. tp->link_config.orig_duplex = phydev->duplex;
  1856. tp->link_config.orig_autoneg = phydev->autoneg;
  1857. tp->link_config.orig_advertising = phydev->advertising;
  1858. advertising = ADVERTISED_TP |
  1859. ADVERTISED_Pause |
  1860. ADVERTISED_Autoneg |
  1861. ADVERTISED_10baseT_Half;
  1862. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1863. device_should_wake) {
  1864. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1865. advertising |=
  1866. ADVERTISED_100baseT_Half |
  1867. ADVERTISED_100baseT_Full |
  1868. ADVERTISED_10baseT_Full;
  1869. else
  1870. advertising |= ADVERTISED_10baseT_Full;
  1871. }
  1872. phydev->advertising = advertising;
  1873. phy_start_aneg(phydev);
  1874. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  1875. if (phyid != TG3_PHY_ID_BCMAC131) {
  1876. phyid &= TG3_PHY_OUI_MASK;
  1877. if (phyid == TG3_PHY_OUI_1 &&
  1878. phyid == TG3_PHY_OUI_2 &&
  1879. phyid == TG3_PHY_OUI_3)
  1880. do_low_power = true;
  1881. }
  1882. }
  1883. } else {
  1884. do_low_power = false;
  1885. if (tp->link_config.phy_is_low_power == 0) {
  1886. tp->link_config.phy_is_low_power = 1;
  1887. tp->link_config.orig_speed = tp->link_config.speed;
  1888. tp->link_config.orig_duplex = tp->link_config.duplex;
  1889. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1890. }
  1891. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1892. tp->link_config.speed = SPEED_10;
  1893. tp->link_config.duplex = DUPLEX_HALF;
  1894. tp->link_config.autoneg = AUTONEG_ENABLE;
  1895. tg3_setup_phy(tp, 0);
  1896. }
  1897. }
  1898. __tg3_set_mac_addr(tp, 0);
  1899. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1900. u32 val;
  1901. val = tr32(GRC_VCPU_EXT_CTRL);
  1902. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1903. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1904. int i;
  1905. u32 val;
  1906. for (i = 0; i < 200; i++) {
  1907. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1908. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1909. break;
  1910. msleep(1);
  1911. }
  1912. }
  1913. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1914. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1915. WOL_DRV_STATE_SHUTDOWN |
  1916. WOL_DRV_WOL |
  1917. WOL_SET_MAGIC_PKT);
  1918. if (device_should_wake) {
  1919. u32 mac_mode;
  1920. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1921. if (do_low_power) {
  1922. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1923. udelay(40);
  1924. }
  1925. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1926. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1927. else
  1928. mac_mode = MAC_MODE_PORT_MODE_MII;
  1929. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1930. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1931. ASIC_REV_5700) {
  1932. u32 speed = (tp->tg3_flags &
  1933. TG3_FLAG_WOL_SPEED_100MB) ?
  1934. SPEED_100 : SPEED_10;
  1935. if (tg3_5700_link_polarity(tp, speed))
  1936. mac_mode |= MAC_MODE_LINK_POLARITY;
  1937. else
  1938. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1939. }
  1940. } else {
  1941. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1942. }
  1943. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1944. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1945. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1946. if (((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  1947. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) &&
  1948. ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  1949. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)))
  1950. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  1951. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  1952. mac_mode |= tp->mac_mode &
  1953. (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  1954. if (mac_mode & MAC_MODE_APE_TX_EN)
  1955. mac_mode |= MAC_MODE_TDE_ENABLE;
  1956. }
  1957. tw32_f(MAC_MODE, mac_mode);
  1958. udelay(100);
  1959. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1960. udelay(10);
  1961. }
  1962. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1963. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1964. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1965. u32 base_val;
  1966. base_val = tp->pci_clock_ctrl;
  1967. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1968. CLOCK_CTRL_TXCLK_DISABLE);
  1969. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1970. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1971. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1972. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1973. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1974. /* do nothing */
  1975. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1976. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1977. u32 newbits1, newbits2;
  1978. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1979. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1980. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1981. CLOCK_CTRL_TXCLK_DISABLE |
  1982. CLOCK_CTRL_ALTCLK);
  1983. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1984. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1985. newbits1 = CLOCK_CTRL_625_CORE;
  1986. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1987. } else {
  1988. newbits1 = CLOCK_CTRL_ALTCLK;
  1989. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1990. }
  1991. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1992. 40);
  1993. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1994. 40);
  1995. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1996. u32 newbits3;
  1997. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1998. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1999. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2000. CLOCK_CTRL_TXCLK_DISABLE |
  2001. CLOCK_CTRL_44MHZ_CORE);
  2002. } else {
  2003. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2004. }
  2005. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2006. tp->pci_clock_ctrl | newbits3, 40);
  2007. }
  2008. }
  2009. if (!(device_should_wake) &&
  2010. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  2011. tg3_power_down_phy(tp, do_low_power);
  2012. tg3_frob_aux_power(tp);
  2013. /* Workaround for unstable PLL clock */
  2014. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2015. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2016. u32 val = tr32(0x7d00);
  2017. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2018. tw32(0x7d00, val);
  2019. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  2020. int err;
  2021. err = tg3_nvram_lock(tp);
  2022. tg3_halt_cpu(tp, RX_CPU_BASE);
  2023. if (!err)
  2024. tg3_nvram_unlock(tp);
  2025. }
  2026. }
  2027. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2028. if (device_should_wake)
  2029. pci_enable_wake(tp->pdev, state, true);
  2030. /* Finally, set the new power state. */
  2031. pci_set_power_state(tp->pdev, state);
  2032. return 0;
  2033. }
  2034. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2035. {
  2036. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2037. case MII_TG3_AUX_STAT_10HALF:
  2038. *speed = SPEED_10;
  2039. *duplex = DUPLEX_HALF;
  2040. break;
  2041. case MII_TG3_AUX_STAT_10FULL:
  2042. *speed = SPEED_10;
  2043. *duplex = DUPLEX_FULL;
  2044. break;
  2045. case MII_TG3_AUX_STAT_100HALF:
  2046. *speed = SPEED_100;
  2047. *duplex = DUPLEX_HALF;
  2048. break;
  2049. case MII_TG3_AUX_STAT_100FULL:
  2050. *speed = SPEED_100;
  2051. *duplex = DUPLEX_FULL;
  2052. break;
  2053. case MII_TG3_AUX_STAT_1000HALF:
  2054. *speed = SPEED_1000;
  2055. *duplex = DUPLEX_HALF;
  2056. break;
  2057. case MII_TG3_AUX_STAT_1000FULL:
  2058. *speed = SPEED_1000;
  2059. *duplex = DUPLEX_FULL;
  2060. break;
  2061. default:
  2062. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2063. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2064. SPEED_10;
  2065. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2066. DUPLEX_HALF;
  2067. break;
  2068. }
  2069. *speed = SPEED_INVALID;
  2070. *duplex = DUPLEX_INVALID;
  2071. break;
  2072. }
  2073. }
  2074. static void tg3_phy_copper_begin(struct tg3 *tp)
  2075. {
  2076. u32 new_adv;
  2077. int i;
  2078. if (tp->link_config.phy_is_low_power) {
  2079. /* Entering low power mode. Disable gigabit and
  2080. * 100baseT advertisements.
  2081. */
  2082. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2083. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  2084. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  2085. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  2086. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  2087. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2088. } else if (tp->link_config.speed == SPEED_INVALID) {
  2089. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  2090. tp->link_config.advertising &=
  2091. ~(ADVERTISED_1000baseT_Half |
  2092. ADVERTISED_1000baseT_Full);
  2093. new_adv = ADVERTISE_CSMA;
  2094. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  2095. new_adv |= ADVERTISE_10HALF;
  2096. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  2097. new_adv |= ADVERTISE_10FULL;
  2098. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  2099. new_adv |= ADVERTISE_100HALF;
  2100. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  2101. new_adv |= ADVERTISE_100FULL;
  2102. new_adv |= tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2103. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2104. if (tp->link_config.advertising &
  2105. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  2106. new_adv = 0;
  2107. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2108. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  2109. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2110. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  2111. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  2112. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2113. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  2114. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2115. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2116. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2117. } else {
  2118. tg3_writephy(tp, MII_TG3_CTRL, 0);
  2119. }
  2120. } else {
  2121. new_adv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2122. new_adv |= ADVERTISE_CSMA;
  2123. /* Asking for a specific link mode. */
  2124. if (tp->link_config.speed == SPEED_1000) {
  2125. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2126. if (tp->link_config.duplex == DUPLEX_FULL)
  2127. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  2128. else
  2129. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  2130. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2131. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2132. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  2133. MII_TG3_CTRL_ENABLE_AS_MASTER);
  2134. } else {
  2135. if (tp->link_config.speed == SPEED_100) {
  2136. if (tp->link_config.duplex == DUPLEX_FULL)
  2137. new_adv |= ADVERTISE_100FULL;
  2138. else
  2139. new_adv |= ADVERTISE_100HALF;
  2140. } else {
  2141. if (tp->link_config.duplex == DUPLEX_FULL)
  2142. new_adv |= ADVERTISE_10FULL;
  2143. else
  2144. new_adv |= ADVERTISE_10HALF;
  2145. }
  2146. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2147. new_adv = 0;
  2148. }
  2149. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  2150. }
  2151. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2152. tp->link_config.speed != SPEED_INVALID) {
  2153. u32 bmcr, orig_bmcr;
  2154. tp->link_config.active_speed = tp->link_config.speed;
  2155. tp->link_config.active_duplex = tp->link_config.duplex;
  2156. bmcr = 0;
  2157. switch (tp->link_config.speed) {
  2158. default:
  2159. case SPEED_10:
  2160. break;
  2161. case SPEED_100:
  2162. bmcr |= BMCR_SPEED100;
  2163. break;
  2164. case SPEED_1000:
  2165. bmcr |= TG3_BMCR_SPEED1000;
  2166. break;
  2167. }
  2168. if (tp->link_config.duplex == DUPLEX_FULL)
  2169. bmcr |= BMCR_FULLDPLX;
  2170. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2171. (bmcr != orig_bmcr)) {
  2172. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2173. for (i = 0; i < 1500; i++) {
  2174. u32 tmp;
  2175. udelay(10);
  2176. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2177. tg3_readphy(tp, MII_BMSR, &tmp))
  2178. continue;
  2179. if (!(tmp & BMSR_LSTATUS)) {
  2180. udelay(40);
  2181. break;
  2182. }
  2183. }
  2184. tg3_writephy(tp, MII_BMCR, bmcr);
  2185. udelay(40);
  2186. }
  2187. } else {
  2188. tg3_writephy(tp, MII_BMCR,
  2189. BMCR_ANENABLE | BMCR_ANRESTART);
  2190. }
  2191. }
  2192. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2193. {
  2194. int err;
  2195. /* Turn off tap power management. */
  2196. /* Set Extended packet length bit */
  2197. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  2198. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  2199. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  2200. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  2201. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  2202. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2203. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  2204. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  2205. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  2206. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  2207. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  2208. udelay(40);
  2209. return err;
  2210. }
  2211. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2212. {
  2213. u32 adv_reg, all_mask = 0;
  2214. if (mask & ADVERTISED_10baseT_Half)
  2215. all_mask |= ADVERTISE_10HALF;
  2216. if (mask & ADVERTISED_10baseT_Full)
  2217. all_mask |= ADVERTISE_10FULL;
  2218. if (mask & ADVERTISED_100baseT_Half)
  2219. all_mask |= ADVERTISE_100HALF;
  2220. if (mask & ADVERTISED_100baseT_Full)
  2221. all_mask |= ADVERTISE_100FULL;
  2222. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2223. return 0;
  2224. if ((adv_reg & all_mask) != all_mask)
  2225. return 0;
  2226. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  2227. u32 tg3_ctrl;
  2228. all_mask = 0;
  2229. if (mask & ADVERTISED_1000baseT_Half)
  2230. all_mask |= ADVERTISE_1000HALF;
  2231. if (mask & ADVERTISED_1000baseT_Full)
  2232. all_mask |= ADVERTISE_1000FULL;
  2233. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  2234. return 0;
  2235. if ((tg3_ctrl & all_mask) != all_mask)
  2236. return 0;
  2237. }
  2238. return 1;
  2239. }
  2240. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2241. {
  2242. u32 curadv, reqadv;
  2243. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2244. return 1;
  2245. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2246. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2247. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2248. if (curadv != reqadv)
  2249. return 0;
  2250. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG)
  2251. tg3_readphy(tp, MII_LPA, rmtadv);
  2252. } else {
  2253. /* Reprogram the advertisement register, even if it
  2254. * does not affect the current link. If the link
  2255. * gets renegotiated in the future, we can save an
  2256. * additional renegotiation cycle by advertising
  2257. * it correctly in the first place.
  2258. */
  2259. if (curadv != reqadv) {
  2260. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2261. ADVERTISE_PAUSE_ASYM);
  2262. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2263. }
  2264. }
  2265. return 1;
  2266. }
  2267. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2268. {
  2269. int current_link_up;
  2270. u32 bmsr, dummy;
  2271. u32 lcl_adv, rmt_adv;
  2272. u16 current_speed;
  2273. u8 current_duplex;
  2274. int i, err;
  2275. tw32(MAC_EVENT, 0);
  2276. tw32_f(MAC_STATUS,
  2277. (MAC_STATUS_SYNC_CHANGED |
  2278. MAC_STATUS_CFG_CHANGED |
  2279. MAC_STATUS_MI_COMPLETION |
  2280. MAC_STATUS_LNKSTATE_CHANGED));
  2281. udelay(40);
  2282. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2283. tw32_f(MAC_MI_MODE,
  2284. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2285. udelay(80);
  2286. }
  2287. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  2288. /* Some third-party PHYs need to be reset on link going
  2289. * down.
  2290. */
  2291. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2292. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2293. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2294. netif_carrier_ok(tp->dev)) {
  2295. tg3_readphy(tp, MII_BMSR, &bmsr);
  2296. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2297. !(bmsr & BMSR_LSTATUS))
  2298. force_reset = 1;
  2299. }
  2300. if (force_reset)
  2301. tg3_phy_reset(tp);
  2302. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  2303. tg3_readphy(tp, MII_BMSR, &bmsr);
  2304. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2305. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  2306. bmsr = 0;
  2307. if (!(bmsr & BMSR_LSTATUS)) {
  2308. err = tg3_init_5401phy_dsp(tp);
  2309. if (err)
  2310. return err;
  2311. tg3_readphy(tp, MII_BMSR, &bmsr);
  2312. for (i = 0; i < 1000; i++) {
  2313. udelay(10);
  2314. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2315. (bmsr & BMSR_LSTATUS)) {
  2316. udelay(40);
  2317. break;
  2318. }
  2319. }
  2320. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  2321. !(bmsr & BMSR_LSTATUS) &&
  2322. tp->link_config.active_speed == SPEED_1000) {
  2323. err = tg3_phy_reset(tp);
  2324. if (!err)
  2325. err = tg3_init_5401phy_dsp(tp);
  2326. if (err)
  2327. return err;
  2328. }
  2329. }
  2330. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2331. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2332. /* 5701 {A0,B0} CRC bug workaround */
  2333. tg3_writephy(tp, 0x15, 0x0a75);
  2334. tg3_writephy(tp, 0x1c, 0x8c68);
  2335. tg3_writephy(tp, 0x1c, 0x8d68);
  2336. tg3_writephy(tp, 0x1c, 0x8c68);
  2337. }
  2338. /* Clear pending interrupts... */
  2339. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2340. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  2341. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  2342. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2343. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  2344. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2345. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2346. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2347. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2348. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2349. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2350. else
  2351. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2352. }
  2353. current_link_up = 0;
  2354. current_speed = SPEED_INVALID;
  2355. current_duplex = DUPLEX_INVALID;
  2356. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  2357. u32 val;
  2358. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  2359. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  2360. if (!(val & (1 << 10))) {
  2361. val |= (1 << 10);
  2362. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  2363. goto relink;
  2364. }
  2365. }
  2366. bmsr = 0;
  2367. for (i = 0; i < 100; i++) {
  2368. tg3_readphy(tp, MII_BMSR, &bmsr);
  2369. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2370. (bmsr & BMSR_LSTATUS))
  2371. break;
  2372. udelay(40);
  2373. }
  2374. if (bmsr & BMSR_LSTATUS) {
  2375. u32 aux_stat, bmcr;
  2376. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2377. for (i = 0; i < 2000; i++) {
  2378. udelay(10);
  2379. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2380. aux_stat)
  2381. break;
  2382. }
  2383. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2384. &current_speed,
  2385. &current_duplex);
  2386. bmcr = 0;
  2387. for (i = 0; i < 200; i++) {
  2388. tg3_readphy(tp, MII_BMCR, &bmcr);
  2389. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2390. continue;
  2391. if (bmcr && bmcr != 0x7fff)
  2392. break;
  2393. udelay(10);
  2394. }
  2395. lcl_adv = 0;
  2396. rmt_adv = 0;
  2397. tp->link_config.active_speed = current_speed;
  2398. tp->link_config.active_duplex = current_duplex;
  2399. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2400. if ((bmcr & BMCR_ANENABLE) &&
  2401. tg3_copper_is_advertising_all(tp,
  2402. tp->link_config.advertising)) {
  2403. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2404. &rmt_adv))
  2405. current_link_up = 1;
  2406. }
  2407. } else {
  2408. if (!(bmcr & BMCR_ANENABLE) &&
  2409. tp->link_config.speed == current_speed &&
  2410. tp->link_config.duplex == current_duplex &&
  2411. tp->link_config.flowctrl ==
  2412. tp->link_config.active_flowctrl) {
  2413. current_link_up = 1;
  2414. }
  2415. }
  2416. if (current_link_up == 1 &&
  2417. tp->link_config.active_duplex == DUPLEX_FULL)
  2418. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2419. }
  2420. relink:
  2421. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  2422. u32 tmp;
  2423. tg3_phy_copper_begin(tp);
  2424. tg3_readphy(tp, MII_BMSR, &tmp);
  2425. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  2426. (tmp & BMSR_LSTATUS))
  2427. current_link_up = 1;
  2428. }
  2429. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2430. if (current_link_up == 1) {
  2431. if (tp->link_config.active_speed == SPEED_100 ||
  2432. tp->link_config.active_speed == SPEED_10)
  2433. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2434. else
  2435. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2436. } else
  2437. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2438. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2439. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2440. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2441. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2442. if (current_link_up == 1 &&
  2443. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2444. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2445. else
  2446. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2447. }
  2448. /* ??? Without this setting Netgear GA302T PHY does not
  2449. * ??? send/receive packets...
  2450. */
  2451. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  2452. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2453. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2454. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2455. udelay(80);
  2456. }
  2457. tw32_f(MAC_MODE, tp->mac_mode);
  2458. udelay(40);
  2459. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  2460. /* Polled via timer. */
  2461. tw32_f(MAC_EVENT, 0);
  2462. } else {
  2463. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2464. }
  2465. udelay(40);
  2466. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2467. current_link_up == 1 &&
  2468. tp->link_config.active_speed == SPEED_1000 &&
  2469. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  2470. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  2471. udelay(120);
  2472. tw32_f(MAC_STATUS,
  2473. (MAC_STATUS_SYNC_CHANGED |
  2474. MAC_STATUS_CFG_CHANGED));
  2475. udelay(40);
  2476. tg3_write_mem(tp,
  2477. NIC_SRAM_FIRMWARE_MBOX,
  2478. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2479. }
  2480. /* Prevent send BD corruption. */
  2481. if (tp->tg3_flags3 & TG3_FLG3_CLKREQ_BUG) {
  2482. u16 oldlnkctl, newlnkctl;
  2483. pci_read_config_word(tp->pdev,
  2484. tp->pcie_cap + PCI_EXP_LNKCTL,
  2485. &oldlnkctl);
  2486. if (tp->link_config.active_speed == SPEED_100 ||
  2487. tp->link_config.active_speed == SPEED_10)
  2488. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2489. else
  2490. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2491. if (newlnkctl != oldlnkctl)
  2492. pci_write_config_word(tp->pdev,
  2493. tp->pcie_cap + PCI_EXP_LNKCTL,
  2494. newlnkctl);
  2495. }
  2496. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2497. if (current_link_up)
  2498. netif_carrier_on(tp->dev);
  2499. else
  2500. netif_carrier_off(tp->dev);
  2501. tg3_link_report(tp);
  2502. }
  2503. return 0;
  2504. }
  2505. struct tg3_fiber_aneginfo {
  2506. int state;
  2507. #define ANEG_STATE_UNKNOWN 0
  2508. #define ANEG_STATE_AN_ENABLE 1
  2509. #define ANEG_STATE_RESTART_INIT 2
  2510. #define ANEG_STATE_RESTART 3
  2511. #define ANEG_STATE_DISABLE_LINK_OK 4
  2512. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2513. #define ANEG_STATE_ABILITY_DETECT 6
  2514. #define ANEG_STATE_ACK_DETECT_INIT 7
  2515. #define ANEG_STATE_ACK_DETECT 8
  2516. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2517. #define ANEG_STATE_COMPLETE_ACK 10
  2518. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2519. #define ANEG_STATE_IDLE_DETECT 12
  2520. #define ANEG_STATE_LINK_OK 13
  2521. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2522. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2523. u32 flags;
  2524. #define MR_AN_ENABLE 0x00000001
  2525. #define MR_RESTART_AN 0x00000002
  2526. #define MR_AN_COMPLETE 0x00000004
  2527. #define MR_PAGE_RX 0x00000008
  2528. #define MR_NP_LOADED 0x00000010
  2529. #define MR_TOGGLE_TX 0x00000020
  2530. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2531. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2532. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2533. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2534. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2535. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2536. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2537. #define MR_TOGGLE_RX 0x00002000
  2538. #define MR_NP_RX 0x00004000
  2539. #define MR_LINK_OK 0x80000000
  2540. unsigned long link_time, cur_time;
  2541. u32 ability_match_cfg;
  2542. int ability_match_count;
  2543. char ability_match, idle_match, ack_match;
  2544. u32 txconfig, rxconfig;
  2545. #define ANEG_CFG_NP 0x00000080
  2546. #define ANEG_CFG_ACK 0x00000040
  2547. #define ANEG_CFG_RF2 0x00000020
  2548. #define ANEG_CFG_RF1 0x00000010
  2549. #define ANEG_CFG_PS2 0x00000001
  2550. #define ANEG_CFG_PS1 0x00008000
  2551. #define ANEG_CFG_HD 0x00004000
  2552. #define ANEG_CFG_FD 0x00002000
  2553. #define ANEG_CFG_INVAL 0x00001f06
  2554. };
  2555. #define ANEG_OK 0
  2556. #define ANEG_DONE 1
  2557. #define ANEG_TIMER_ENAB 2
  2558. #define ANEG_FAILED -1
  2559. #define ANEG_STATE_SETTLE_TIME 10000
  2560. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2561. struct tg3_fiber_aneginfo *ap)
  2562. {
  2563. u16 flowctrl;
  2564. unsigned long delta;
  2565. u32 rx_cfg_reg;
  2566. int ret;
  2567. if (ap->state == ANEG_STATE_UNKNOWN) {
  2568. ap->rxconfig = 0;
  2569. ap->link_time = 0;
  2570. ap->cur_time = 0;
  2571. ap->ability_match_cfg = 0;
  2572. ap->ability_match_count = 0;
  2573. ap->ability_match = 0;
  2574. ap->idle_match = 0;
  2575. ap->ack_match = 0;
  2576. }
  2577. ap->cur_time++;
  2578. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2579. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2580. if (rx_cfg_reg != ap->ability_match_cfg) {
  2581. ap->ability_match_cfg = rx_cfg_reg;
  2582. ap->ability_match = 0;
  2583. ap->ability_match_count = 0;
  2584. } else {
  2585. if (++ap->ability_match_count > 1) {
  2586. ap->ability_match = 1;
  2587. ap->ability_match_cfg = rx_cfg_reg;
  2588. }
  2589. }
  2590. if (rx_cfg_reg & ANEG_CFG_ACK)
  2591. ap->ack_match = 1;
  2592. else
  2593. ap->ack_match = 0;
  2594. ap->idle_match = 0;
  2595. } else {
  2596. ap->idle_match = 1;
  2597. ap->ability_match_cfg = 0;
  2598. ap->ability_match_count = 0;
  2599. ap->ability_match = 0;
  2600. ap->ack_match = 0;
  2601. rx_cfg_reg = 0;
  2602. }
  2603. ap->rxconfig = rx_cfg_reg;
  2604. ret = ANEG_OK;
  2605. switch(ap->state) {
  2606. case ANEG_STATE_UNKNOWN:
  2607. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2608. ap->state = ANEG_STATE_AN_ENABLE;
  2609. /* fallthru */
  2610. case ANEG_STATE_AN_ENABLE:
  2611. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2612. if (ap->flags & MR_AN_ENABLE) {
  2613. ap->link_time = 0;
  2614. ap->cur_time = 0;
  2615. ap->ability_match_cfg = 0;
  2616. ap->ability_match_count = 0;
  2617. ap->ability_match = 0;
  2618. ap->idle_match = 0;
  2619. ap->ack_match = 0;
  2620. ap->state = ANEG_STATE_RESTART_INIT;
  2621. } else {
  2622. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2623. }
  2624. break;
  2625. case ANEG_STATE_RESTART_INIT:
  2626. ap->link_time = ap->cur_time;
  2627. ap->flags &= ~(MR_NP_LOADED);
  2628. ap->txconfig = 0;
  2629. tw32(MAC_TX_AUTO_NEG, 0);
  2630. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2631. tw32_f(MAC_MODE, tp->mac_mode);
  2632. udelay(40);
  2633. ret = ANEG_TIMER_ENAB;
  2634. ap->state = ANEG_STATE_RESTART;
  2635. /* fallthru */
  2636. case ANEG_STATE_RESTART:
  2637. delta = ap->cur_time - ap->link_time;
  2638. if (delta > ANEG_STATE_SETTLE_TIME) {
  2639. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  2640. } else {
  2641. ret = ANEG_TIMER_ENAB;
  2642. }
  2643. break;
  2644. case ANEG_STATE_DISABLE_LINK_OK:
  2645. ret = ANEG_DONE;
  2646. break;
  2647. case ANEG_STATE_ABILITY_DETECT_INIT:
  2648. ap->flags &= ~(MR_TOGGLE_TX);
  2649. ap->txconfig = ANEG_CFG_FD;
  2650. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2651. if (flowctrl & ADVERTISE_1000XPAUSE)
  2652. ap->txconfig |= ANEG_CFG_PS1;
  2653. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2654. ap->txconfig |= ANEG_CFG_PS2;
  2655. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2656. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2657. tw32_f(MAC_MODE, tp->mac_mode);
  2658. udelay(40);
  2659. ap->state = ANEG_STATE_ABILITY_DETECT;
  2660. break;
  2661. case ANEG_STATE_ABILITY_DETECT:
  2662. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  2663. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  2664. }
  2665. break;
  2666. case ANEG_STATE_ACK_DETECT_INIT:
  2667. ap->txconfig |= ANEG_CFG_ACK;
  2668. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2669. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2670. tw32_f(MAC_MODE, tp->mac_mode);
  2671. udelay(40);
  2672. ap->state = ANEG_STATE_ACK_DETECT;
  2673. /* fallthru */
  2674. case ANEG_STATE_ACK_DETECT:
  2675. if (ap->ack_match != 0) {
  2676. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2677. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2678. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2679. } else {
  2680. ap->state = ANEG_STATE_AN_ENABLE;
  2681. }
  2682. } else if (ap->ability_match != 0 &&
  2683. ap->rxconfig == 0) {
  2684. ap->state = ANEG_STATE_AN_ENABLE;
  2685. }
  2686. break;
  2687. case ANEG_STATE_COMPLETE_ACK_INIT:
  2688. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2689. ret = ANEG_FAILED;
  2690. break;
  2691. }
  2692. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2693. MR_LP_ADV_HALF_DUPLEX |
  2694. MR_LP_ADV_SYM_PAUSE |
  2695. MR_LP_ADV_ASYM_PAUSE |
  2696. MR_LP_ADV_REMOTE_FAULT1 |
  2697. MR_LP_ADV_REMOTE_FAULT2 |
  2698. MR_LP_ADV_NEXT_PAGE |
  2699. MR_TOGGLE_RX |
  2700. MR_NP_RX);
  2701. if (ap->rxconfig & ANEG_CFG_FD)
  2702. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2703. if (ap->rxconfig & ANEG_CFG_HD)
  2704. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2705. if (ap->rxconfig & ANEG_CFG_PS1)
  2706. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2707. if (ap->rxconfig & ANEG_CFG_PS2)
  2708. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2709. if (ap->rxconfig & ANEG_CFG_RF1)
  2710. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2711. if (ap->rxconfig & ANEG_CFG_RF2)
  2712. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2713. if (ap->rxconfig & ANEG_CFG_NP)
  2714. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2715. ap->link_time = ap->cur_time;
  2716. ap->flags ^= (MR_TOGGLE_TX);
  2717. if (ap->rxconfig & 0x0008)
  2718. ap->flags |= MR_TOGGLE_RX;
  2719. if (ap->rxconfig & ANEG_CFG_NP)
  2720. ap->flags |= MR_NP_RX;
  2721. ap->flags |= MR_PAGE_RX;
  2722. ap->state = ANEG_STATE_COMPLETE_ACK;
  2723. ret = ANEG_TIMER_ENAB;
  2724. break;
  2725. case ANEG_STATE_COMPLETE_ACK:
  2726. if (ap->ability_match != 0 &&
  2727. ap->rxconfig == 0) {
  2728. ap->state = ANEG_STATE_AN_ENABLE;
  2729. break;
  2730. }
  2731. delta = ap->cur_time - ap->link_time;
  2732. if (delta > ANEG_STATE_SETTLE_TIME) {
  2733. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2734. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2735. } else {
  2736. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2737. !(ap->flags & MR_NP_RX)) {
  2738. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2739. } else {
  2740. ret = ANEG_FAILED;
  2741. }
  2742. }
  2743. }
  2744. break;
  2745. case ANEG_STATE_IDLE_DETECT_INIT:
  2746. ap->link_time = ap->cur_time;
  2747. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2748. tw32_f(MAC_MODE, tp->mac_mode);
  2749. udelay(40);
  2750. ap->state = ANEG_STATE_IDLE_DETECT;
  2751. ret = ANEG_TIMER_ENAB;
  2752. break;
  2753. case ANEG_STATE_IDLE_DETECT:
  2754. if (ap->ability_match != 0 &&
  2755. ap->rxconfig == 0) {
  2756. ap->state = ANEG_STATE_AN_ENABLE;
  2757. break;
  2758. }
  2759. delta = ap->cur_time - ap->link_time;
  2760. if (delta > ANEG_STATE_SETTLE_TIME) {
  2761. /* XXX another gem from the Broadcom driver :( */
  2762. ap->state = ANEG_STATE_LINK_OK;
  2763. }
  2764. break;
  2765. case ANEG_STATE_LINK_OK:
  2766. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2767. ret = ANEG_DONE;
  2768. break;
  2769. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2770. /* ??? unimplemented */
  2771. break;
  2772. case ANEG_STATE_NEXT_PAGE_WAIT:
  2773. /* ??? unimplemented */
  2774. break;
  2775. default:
  2776. ret = ANEG_FAILED;
  2777. break;
  2778. }
  2779. return ret;
  2780. }
  2781. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  2782. {
  2783. int res = 0;
  2784. struct tg3_fiber_aneginfo aninfo;
  2785. int status = ANEG_FAILED;
  2786. unsigned int tick;
  2787. u32 tmp;
  2788. tw32_f(MAC_TX_AUTO_NEG, 0);
  2789. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2790. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2791. udelay(40);
  2792. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2793. udelay(40);
  2794. memset(&aninfo, 0, sizeof(aninfo));
  2795. aninfo.flags |= MR_AN_ENABLE;
  2796. aninfo.state = ANEG_STATE_UNKNOWN;
  2797. aninfo.cur_time = 0;
  2798. tick = 0;
  2799. while (++tick < 195000) {
  2800. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2801. if (status == ANEG_DONE || status == ANEG_FAILED)
  2802. break;
  2803. udelay(1);
  2804. }
  2805. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2806. tw32_f(MAC_MODE, tp->mac_mode);
  2807. udelay(40);
  2808. *txflags = aninfo.txconfig;
  2809. *rxflags = aninfo.flags;
  2810. if (status == ANEG_DONE &&
  2811. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2812. MR_LP_ADV_FULL_DUPLEX)))
  2813. res = 1;
  2814. return res;
  2815. }
  2816. static void tg3_init_bcm8002(struct tg3 *tp)
  2817. {
  2818. u32 mac_status = tr32(MAC_STATUS);
  2819. int i;
  2820. /* Reset when initting first time or we have a link. */
  2821. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2822. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2823. return;
  2824. /* Set PLL lock range. */
  2825. tg3_writephy(tp, 0x16, 0x8007);
  2826. /* SW reset */
  2827. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2828. /* Wait for reset to complete. */
  2829. /* XXX schedule_timeout() ... */
  2830. for (i = 0; i < 500; i++)
  2831. udelay(10);
  2832. /* Config mode; select PMA/Ch 1 regs. */
  2833. tg3_writephy(tp, 0x10, 0x8411);
  2834. /* Enable auto-lock and comdet, select txclk for tx. */
  2835. tg3_writephy(tp, 0x11, 0x0a10);
  2836. tg3_writephy(tp, 0x18, 0x00a0);
  2837. tg3_writephy(tp, 0x16, 0x41ff);
  2838. /* Assert and deassert POR. */
  2839. tg3_writephy(tp, 0x13, 0x0400);
  2840. udelay(40);
  2841. tg3_writephy(tp, 0x13, 0x0000);
  2842. tg3_writephy(tp, 0x11, 0x0a50);
  2843. udelay(40);
  2844. tg3_writephy(tp, 0x11, 0x0a10);
  2845. /* Wait for signal to stabilize */
  2846. /* XXX schedule_timeout() ... */
  2847. for (i = 0; i < 15000; i++)
  2848. udelay(10);
  2849. /* Deselect the channel register so we can read the PHYID
  2850. * later.
  2851. */
  2852. tg3_writephy(tp, 0x10, 0x8011);
  2853. }
  2854. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2855. {
  2856. u16 flowctrl;
  2857. u32 sg_dig_ctrl, sg_dig_status;
  2858. u32 serdes_cfg, expected_sg_dig_ctrl;
  2859. int workaround, port_a;
  2860. int current_link_up;
  2861. serdes_cfg = 0;
  2862. expected_sg_dig_ctrl = 0;
  2863. workaround = 0;
  2864. port_a = 1;
  2865. current_link_up = 0;
  2866. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2867. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2868. workaround = 1;
  2869. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2870. port_a = 0;
  2871. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2872. /* preserve bits 20-23 for voltage regulator */
  2873. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2874. }
  2875. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2876. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2877. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  2878. if (workaround) {
  2879. u32 val = serdes_cfg;
  2880. if (port_a)
  2881. val |= 0xc010000;
  2882. else
  2883. val |= 0x4010000;
  2884. tw32_f(MAC_SERDES_CFG, val);
  2885. }
  2886. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2887. }
  2888. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2889. tg3_setup_flow_control(tp, 0, 0);
  2890. current_link_up = 1;
  2891. }
  2892. goto out;
  2893. }
  2894. /* Want auto-negotiation. */
  2895. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  2896. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  2897. if (flowctrl & ADVERTISE_1000XPAUSE)
  2898. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  2899. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  2900. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  2901. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2902. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2903. tp->serdes_counter &&
  2904. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2905. MAC_STATUS_RCVD_CFG)) ==
  2906. MAC_STATUS_PCS_SYNCED)) {
  2907. tp->serdes_counter--;
  2908. current_link_up = 1;
  2909. goto out;
  2910. }
  2911. restart_autoneg:
  2912. if (workaround)
  2913. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2914. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  2915. udelay(5);
  2916. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2917. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2918. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2919. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2920. MAC_STATUS_SIGNAL_DET)) {
  2921. sg_dig_status = tr32(SG_DIG_STATUS);
  2922. mac_status = tr32(MAC_STATUS);
  2923. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  2924. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2925. u32 local_adv = 0, remote_adv = 0;
  2926. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  2927. local_adv |= ADVERTISE_1000XPAUSE;
  2928. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  2929. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2930. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  2931. remote_adv |= LPA_1000XPAUSE;
  2932. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  2933. remote_adv |= LPA_1000XPAUSE_ASYM;
  2934. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2935. current_link_up = 1;
  2936. tp->serdes_counter = 0;
  2937. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2938. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  2939. if (tp->serdes_counter)
  2940. tp->serdes_counter--;
  2941. else {
  2942. if (workaround) {
  2943. u32 val = serdes_cfg;
  2944. if (port_a)
  2945. val |= 0xc010000;
  2946. else
  2947. val |= 0x4010000;
  2948. tw32_f(MAC_SERDES_CFG, val);
  2949. }
  2950. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  2951. udelay(40);
  2952. /* Link parallel detection - link is up */
  2953. /* only if we have PCS_SYNC and not */
  2954. /* receiving config code words */
  2955. mac_status = tr32(MAC_STATUS);
  2956. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2957. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2958. tg3_setup_flow_control(tp, 0, 0);
  2959. current_link_up = 1;
  2960. tp->tg3_flags2 |=
  2961. TG3_FLG2_PARALLEL_DETECT;
  2962. tp->serdes_counter =
  2963. SERDES_PARALLEL_DET_TIMEOUT;
  2964. } else
  2965. goto restart_autoneg;
  2966. }
  2967. }
  2968. } else {
  2969. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2970. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2971. }
  2972. out:
  2973. return current_link_up;
  2974. }
  2975. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2976. {
  2977. int current_link_up = 0;
  2978. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2979. goto out;
  2980. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2981. u32 txflags, rxflags;
  2982. int i;
  2983. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  2984. u32 local_adv = 0, remote_adv = 0;
  2985. if (txflags & ANEG_CFG_PS1)
  2986. local_adv |= ADVERTISE_1000XPAUSE;
  2987. if (txflags & ANEG_CFG_PS2)
  2988. local_adv |= ADVERTISE_1000XPSE_ASYM;
  2989. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  2990. remote_adv |= LPA_1000XPAUSE;
  2991. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  2992. remote_adv |= LPA_1000XPAUSE_ASYM;
  2993. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2994. current_link_up = 1;
  2995. }
  2996. for (i = 0; i < 30; i++) {
  2997. udelay(20);
  2998. tw32_f(MAC_STATUS,
  2999. (MAC_STATUS_SYNC_CHANGED |
  3000. MAC_STATUS_CFG_CHANGED));
  3001. udelay(40);
  3002. if ((tr32(MAC_STATUS) &
  3003. (MAC_STATUS_SYNC_CHANGED |
  3004. MAC_STATUS_CFG_CHANGED)) == 0)
  3005. break;
  3006. }
  3007. mac_status = tr32(MAC_STATUS);
  3008. if (current_link_up == 0 &&
  3009. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3010. !(mac_status & MAC_STATUS_RCVD_CFG))
  3011. current_link_up = 1;
  3012. } else {
  3013. tg3_setup_flow_control(tp, 0, 0);
  3014. /* Forcing 1000FD link up. */
  3015. current_link_up = 1;
  3016. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3017. udelay(40);
  3018. tw32_f(MAC_MODE, tp->mac_mode);
  3019. udelay(40);
  3020. }
  3021. out:
  3022. return current_link_up;
  3023. }
  3024. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3025. {
  3026. u32 orig_pause_cfg;
  3027. u16 orig_active_speed;
  3028. u8 orig_active_duplex;
  3029. u32 mac_status;
  3030. int current_link_up;
  3031. int i;
  3032. orig_pause_cfg = tp->link_config.active_flowctrl;
  3033. orig_active_speed = tp->link_config.active_speed;
  3034. orig_active_duplex = tp->link_config.active_duplex;
  3035. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  3036. netif_carrier_ok(tp->dev) &&
  3037. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  3038. mac_status = tr32(MAC_STATUS);
  3039. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3040. MAC_STATUS_SIGNAL_DET |
  3041. MAC_STATUS_CFG_CHANGED |
  3042. MAC_STATUS_RCVD_CFG);
  3043. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3044. MAC_STATUS_SIGNAL_DET)) {
  3045. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3046. MAC_STATUS_CFG_CHANGED));
  3047. return 0;
  3048. }
  3049. }
  3050. tw32_f(MAC_TX_AUTO_NEG, 0);
  3051. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3052. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3053. tw32_f(MAC_MODE, tp->mac_mode);
  3054. udelay(40);
  3055. if (tp->phy_id == PHY_ID_BCM8002)
  3056. tg3_init_bcm8002(tp);
  3057. /* Enable link change event even when serdes polling. */
  3058. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3059. udelay(40);
  3060. current_link_up = 0;
  3061. mac_status = tr32(MAC_STATUS);
  3062. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  3063. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3064. else
  3065. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3066. tp->hw_status->status =
  3067. (SD_STATUS_UPDATED |
  3068. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  3069. for (i = 0; i < 100; i++) {
  3070. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3071. MAC_STATUS_CFG_CHANGED));
  3072. udelay(5);
  3073. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3074. MAC_STATUS_CFG_CHANGED |
  3075. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3076. break;
  3077. }
  3078. mac_status = tr32(MAC_STATUS);
  3079. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3080. current_link_up = 0;
  3081. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3082. tp->serdes_counter == 0) {
  3083. tw32_f(MAC_MODE, (tp->mac_mode |
  3084. MAC_MODE_SEND_CONFIGS));
  3085. udelay(1);
  3086. tw32_f(MAC_MODE, tp->mac_mode);
  3087. }
  3088. }
  3089. if (current_link_up == 1) {
  3090. tp->link_config.active_speed = SPEED_1000;
  3091. tp->link_config.active_duplex = DUPLEX_FULL;
  3092. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3093. LED_CTRL_LNKLED_OVERRIDE |
  3094. LED_CTRL_1000MBPS_ON));
  3095. } else {
  3096. tp->link_config.active_speed = SPEED_INVALID;
  3097. tp->link_config.active_duplex = DUPLEX_INVALID;
  3098. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3099. LED_CTRL_LNKLED_OVERRIDE |
  3100. LED_CTRL_TRAFFIC_OVERRIDE));
  3101. }
  3102. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3103. if (current_link_up)
  3104. netif_carrier_on(tp->dev);
  3105. else
  3106. netif_carrier_off(tp->dev);
  3107. tg3_link_report(tp);
  3108. } else {
  3109. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3110. if (orig_pause_cfg != now_pause_cfg ||
  3111. orig_active_speed != tp->link_config.active_speed ||
  3112. orig_active_duplex != tp->link_config.active_duplex)
  3113. tg3_link_report(tp);
  3114. }
  3115. return 0;
  3116. }
  3117. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3118. {
  3119. int current_link_up, err = 0;
  3120. u32 bmsr, bmcr;
  3121. u16 current_speed;
  3122. u8 current_duplex;
  3123. u32 local_adv, remote_adv;
  3124. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3125. tw32_f(MAC_MODE, tp->mac_mode);
  3126. udelay(40);
  3127. tw32(MAC_EVENT, 0);
  3128. tw32_f(MAC_STATUS,
  3129. (MAC_STATUS_SYNC_CHANGED |
  3130. MAC_STATUS_CFG_CHANGED |
  3131. MAC_STATUS_MI_COMPLETION |
  3132. MAC_STATUS_LNKSTATE_CHANGED));
  3133. udelay(40);
  3134. if (force_reset)
  3135. tg3_phy_reset(tp);
  3136. current_link_up = 0;
  3137. current_speed = SPEED_INVALID;
  3138. current_duplex = DUPLEX_INVALID;
  3139. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3140. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3141. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3142. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3143. bmsr |= BMSR_LSTATUS;
  3144. else
  3145. bmsr &= ~BMSR_LSTATUS;
  3146. }
  3147. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3148. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3149. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3150. /* do nothing, just check for link up at the end */
  3151. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3152. u32 adv, new_adv;
  3153. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3154. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3155. ADVERTISE_1000XPAUSE |
  3156. ADVERTISE_1000XPSE_ASYM |
  3157. ADVERTISE_SLCT);
  3158. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3159. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3160. new_adv |= ADVERTISE_1000XHALF;
  3161. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3162. new_adv |= ADVERTISE_1000XFULL;
  3163. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3164. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3165. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3166. tg3_writephy(tp, MII_BMCR, bmcr);
  3167. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3168. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3169. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3170. return err;
  3171. }
  3172. } else {
  3173. u32 new_bmcr;
  3174. bmcr &= ~BMCR_SPEED1000;
  3175. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3176. if (tp->link_config.duplex == DUPLEX_FULL)
  3177. new_bmcr |= BMCR_FULLDPLX;
  3178. if (new_bmcr != bmcr) {
  3179. /* BMCR_SPEED1000 is a reserved bit that needs
  3180. * to be set on write.
  3181. */
  3182. new_bmcr |= BMCR_SPEED1000;
  3183. /* Force a linkdown */
  3184. if (netif_carrier_ok(tp->dev)) {
  3185. u32 adv;
  3186. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3187. adv &= ~(ADVERTISE_1000XFULL |
  3188. ADVERTISE_1000XHALF |
  3189. ADVERTISE_SLCT);
  3190. tg3_writephy(tp, MII_ADVERTISE, adv);
  3191. tg3_writephy(tp, MII_BMCR, bmcr |
  3192. BMCR_ANRESTART |
  3193. BMCR_ANENABLE);
  3194. udelay(10);
  3195. netif_carrier_off(tp->dev);
  3196. }
  3197. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3198. bmcr = new_bmcr;
  3199. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3200. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3201. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3202. ASIC_REV_5714) {
  3203. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3204. bmsr |= BMSR_LSTATUS;
  3205. else
  3206. bmsr &= ~BMSR_LSTATUS;
  3207. }
  3208. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3209. }
  3210. }
  3211. if (bmsr & BMSR_LSTATUS) {
  3212. current_speed = SPEED_1000;
  3213. current_link_up = 1;
  3214. if (bmcr & BMCR_FULLDPLX)
  3215. current_duplex = DUPLEX_FULL;
  3216. else
  3217. current_duplex = DUPLEX_HALF;
  3218. local_adv = 0;
  3219. remote_adv = 0;
  3220. if (bmcr & BMCR_ANENABLE) {
  3221. u32 common;
  3222. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3223. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3224. common = local_adv & remote_adv;
  3225. if (common & (ADVERTISE_1000XHALF |
  3226. ADVERTISE_1000XFULL)) {
  3227. if (common & ADVERTISE_1000XFULL)
  3228. current_duplex = DUPLEX_FULL;
  3229. else
  3230. current_duplex = DUPLEX_HALF;
  3231. }
  3232. else
  3233. current_link_up = 0;
  3234. }
  3235. }
  3236. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3237. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3238. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3239. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3240. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3241. tw32_f(MAC_MODE, tp->mac_mode);
  3242. udelay(40);
  3243. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3244. tp->link_config.active_speed = current_speed;
  3245. tp->link_config.active_duplex = current_duplex;
  3246. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3247. if (current_link_up)
  3248. netif_carrier_on(tp->dev);
  3249. else {
  3250. netif_carrier_off(tp->dev);
  3251. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3252. }
  3253. tg3_link_report(tp);
  3254. }
  3255. return err;
  3256. }
  3257. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3258. {
  3259. if (tp->serdes_counter) {
  3260. /* Give autoneg time to complete. */
  3261. tp->serdes_counter--;
  3262. return;
  3263. }
  3264. if (!netif_carrier_ok(tp->dev) &&
  3265. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3266. u32 bmcr;
  3267. tg3_readphy(tp, MII_BMCR, &bmcr);
  3268. if (bmcr & BMCR_ANENABLE) {
  3269. u32 phy1, phy2;
  3270. /* Select shadow register 0x1f */
  3271. tg3_writephy(tp, 0x1c, 0x7c00);
  3272. tg3_readphy(tp, 0x1c, &phy1);
  3273. /* Select expansion interrupt status register */
  3274. tg3_writephy(tp, 0x17, 0x0f01);
  3275. tg3_readphy(tp, 0x15, &phy2);
  3276. tg3_readphy(tp, 0x15, &phy2);
  3277. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3278. /* We have signal detect and not receiving
  3279. * config code words, link is up by parallel
  3280. * detection.
  3281. */
  3282. bmcr &= ~BMCR_ANENABLE;
  3283. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3284. tg3_writephy(tp, MII_BMCR, bmcr);
  3285. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  3286. }
  3287. }
  3288. }
  3289. else if (netif_carrier_ok(tp->dev) &&
  3290. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3291. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  3292. u32 phy2;
  3293. /* Select expansion interrupt status register */
  3294. tg3_writephy(tp, 0x17, 0x0f01);
  3295. tg3_readphy(tp, 0x15, &phy2);
  3296. if (phy2 & 0x20) {
  3297. u32 bmcr;
  3298. /* Config code words received, turn on autoneg. */
  3299. tg3_readphy(tp, MII_BMCR, &bmcr);
  3300. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3301. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  3302. }
  3303. }
  3304. }
  3305. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3306. {
  3307. int err;
  3308. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  3309. err = tg3_setup_fiber_phy(tp, force_reset);
  3310. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  3311. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3312. } else {
  3313. err = tg3_setup_copper_phy(tp, force_reset);
  3314. }
  3315. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3316. u32 val, scale;
  3317. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3318. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3319. scale = 65;
  3320. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3321. scale = 6;
  3322. else
  3323. scale = 12;
  3324. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3325. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3326. tw32(GRC_MISC_CFG, val);
  3327. }
  3328. if (tp->link_config.active_speed == SPEED_1000 &&
  3329. tp->link_config.active_duplex == DUPLEX_HALF)
  3330. tw32(MAC_TX_LENGTHS,
  3331. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3332. (6 << TX_LENGTHS_IPG_SHIFT) |
  3333. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3334. else
  3335. tw32(MAC_TX_LENGTHS,
  3336. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3337. (6 << TX_LENGTHS_IPG_SHIFT) |
  3338. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  3339. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  3340. if (netif_carrier_ok(tp->dev)) {
  3341. tw32(HOSTCC_STAT_COAL_TICKS,
  3342. tp->coal.stats_block_coalesce_usecs);
  3343. } else {
  3344. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3345. }
  3346. }
  3347. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  3348. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  3349. if (!netif_carrier_ok(tp->dev))
  3350. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3351. tp->pwrmgmt_thresh;
  3352. else
  3353. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3354. tw32(PCIE_PWR_MGMT_THRESH, val);
  3355. }
  3356. return err;
  3357. }
  3358. /* This is called whenever we suspect that the system chipset is re-
  3359. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3360. * is bogus tx completions. We try to recover by setting the
  3361. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3362. * in the workqueue.
  3363. */
  3364. static void tg3_tx_recover(struct tg3 *tp)
  3365. {
  3366. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  3367. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3368. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  3369. "mapped I/O cycles to the network device, attempting to "
  3370. "recover. Please report the problem to the driver maintainer "
  3371. "and include system chipset information.\n", tp->dev->name);
  3372. spin_lock(&tp->lock);
  3373. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  3374. spin_unlock(&tp->lock);
  3375. }
  3376. static inline u32 tg3_tx_avail(struct tg3 *tp)
  3377. {
  3378. smp_mb();
  3379. return (tp->tx_pending -
  3380. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  3381. }
  3382. /* Tigon3 never reports partial packet sends. So we do not
  3383. * need special logic to handle SKBs that have not had all
  3384. * of their frags sent yet, like SunGEM does.
  3385. */
  3386. static void tg3_tx(struct tg3 *tp)
  3387. {
  3388. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  3389. u32 sw_idx = tp->tx_cons;
  3390. while (sw_idx != hw_idx) {
  3391. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  3392. struct sk_buff *skb = ri->skb;
  3393. int i, tx_bug = 0;
  3394. if (unlikely(skb == NULL)) {
  3395. tg3_tx_recover(tp);
  3396. return;
  3397. }
  3398. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  3399. ri->skb = NULL;
  3400. sw_idx = NEXT_TX(sw_idx);
  3401. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3402. ri = &tp->tx_buffers[sw_idx];
  3403. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3404. tx_bug = 1;
  3405. sw_idx = NEXT_TX(sw_idx);
  3406. }
  3407. dev_kfree_skb(skb);
  3408. if (unlikely(tx_bug)) {
  3409. tg3_tx_recover(tp);
  3410. return;
  3411. }
  3412. }
  3413. tp->tx_cons = sw_idx;
  3414. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3415. * before checking for netif_queue_stopped(). Without the
  3416. * memory barrier, there is a small possibility that tg3_start_xmit()
  3417. * will miss it and cause the queue to be stopped forever.
  3418. */
  3419. smp_mb();
  3420. if (unlikely(netif_queue_stopped(tp->dev) &&
  3421. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  3422. netif_tx_lock(tp->dev);
  3423. if (netif_queue_stopped(tp->dev) &&
  3424. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  3425. netif_wake_queue(tp->dev);
  3426. netif_tx_unlock(tp->dev);
  3427. }
  3428. }
  3429. /* Returns size of skb allocated or < 0 on error.
  3430. *
  3431. * We only need to fill in the address because the other members
  3432. * of the RX descriptor are invariant, see tg3_init_rings.
  3433. *
  3434. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3435. * posting buffers we only dirty the first cache line of the RX
  3436. * descriptor (containing the address). Whereas for the RX status
  3437. * buffers the cpu only reads the last cacheline of the RX descriptor
  3438. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3439. */
  3440. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  3441. int src_idx, u32 dest_idx_unmasked)
  3442. {
  3443. struct tg3_rx_buffer_desc *desc;
  3444. struct ring_info *map, *src_map;
  3445. struct sk_buff *skb;
  3446. dma_addr_t mapping;
  3447. int skb_size, dest_idx;
  3448. src_map = NULL;
  3449. switch (opaque_key) {
  3450. case RXD_OPAQUE_RING_STD:
  3451. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3452. desc = &tp->rx_std[dest_idx];
  3453. map = &tp->rx_std_buffers[dest_idx];
  3454. if (src_idx >= 0)
  3455. src_map = &tp->rx_std_buffers[src_idx];
  3456. skb_size = tp->rx_pkt_buf_sz;
  3457. break;
  3458. case RXD_OPAQUE_RING_JUMBO:
  3459. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3460. desc = &tp->rx_jumbo[dest_idx];
  3461. map = &tp->rx_jumbo_buffers[dest_idx];
  3462. if (src_idx >= 0)
  3463. src_map = &tp->rx_jumbo_buffers[src_idx];
  3464. skb_size = RX_JUMBO_PKT_BUF_SZ;
  3465. break;
  3466. default:
  3467. return -EINVAL;
  3468. }
  3469. /* Do not overwrite any of the map or rp information
  3470. * until we are sure we can commit to a new buffer.
  3471. *
  3472. * Callers depend upon this behavior and assume that
  3473. * we leave everything unchanged if we fail.
  3474. */
  3475. skb = netdev_alloc_skb(tp->dev, skb_size);
  3476. if (skb == NULL)
  3477. return -ENOMEM;
  3478. skb_reserve(skb, tp->rx_offset);
  3479. mapping = pci_map_single(tp->pdev, skb->data,
  3480. skb_size - tp->rx_offset,
  3481. PCI_DMA_FROMDEVICE);
  3482. map->skb = skb;
  3483. pci_unmap_addr_set(map, mapping, mapping);
  3484. if (src_map != NULL)
  3485. src_map->skb = NULL;
  3486. desc->addr_hi = ((u64)mapping >> 32);
  3487. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3488. return skb_size;
  3489. }
  3490. /* We only need to move over in the address because the other
  3491. * members of the RX descriptor are invariant. See notes above
  3492. * tg3_alloc_rx_skb for full details.
  3493. */
  3494. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  3495. int src_idx, u32 dest_idx_unmasked)
  3496. {
  3497. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3498. struct ring_info *src_map, *dest_map;
  3499. int dest_idx;
  3500. switch (opaque_key) {
  3501. case RXD_OPAQUE_RING_STD:
  3502. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  3503. dest_desc = &tp->rx_std[dest_idx];
  3504. dest_map = &tp->rx_std_buffers[dest_idx];
  3505. src_desc = &tp->rx_std[src_idx];
  3506. src_map = &tp->rx_std_buffers[src_idx];
  3507. break;
  3508. case RXD_OPAQUE_RING_JUMBO:
  3509. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  3510. dest_desc = &tp->rx_jumbo[dest_idx];
  3511. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  3512. src_desc = &tp->rx_jumbo[src_idx];
  3513. src_map = &tp->rx_jumbo_buffers[src_idx];
  3514. break;
  3515. default:
  3516. return;
  3517. }
  3518. dest_map->skb = src_map->skb;
  3519. pci_unmap_addr_set(dest_map, mapping,
  3520. pci_unmap_addr(src_map, mapping));
  3521. dest_desc->addr_hi = src_desc->addr_hi;
  3522. dest_desc->addr_lo = src_desc->addr_lo;
  3523. src_map->skb = NULL;
  3524. }
  3525. #if TG3_VLAN_TAG_USED
  3526. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  3527. {
  3528. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  3529. }
  3530. #endif
  3531. /* The RX ring scheme is composed of multiple rings which post fresh
  3532. * buffers to the chip, and one special ring the chip uses to report
  3533. * status back to the host.
  3534. *
  3535. * The special ring reports the status of received packets to the
  3536. * host. The chip does not write into the original descriptor the
  3537. * RX buffer was obtained from. The chip simply takes the original
  3538. * descriptor as provided by the host, updates the status and length
  3539. * field, then writes this into the next status ring entry.
  3540. *
  3541. * Each ring the host uses to post buffers to the chip is described
  3542. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  3543. * it is first placed into the on-chip ram. When the packet's length
  3544. * is known, it walks down the TG3_BDINFO entries to select the ring.
  3545. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  3546. * which is within the range of the new packet's length is chosen.
  3547. *
  3548. * The "separate ring for rx status" scheme may sound queer, but it makes
  3549. * sense from a cache coherency perspective. If only the host writes
  3550. * to the buffer post rings, and only the chip writes to the rx status
  3551. * rings, then cache lines never move beyond shared-modified state.
  3552. * If both the host and chip were to write into the same ring, cache line
  3553. * eviction could occur since both entities want it in an exclusive state.
  3554. */
  3555. static int tg3_rx(struct tg3 *tp, int budget)
  3556. {
  3557. u32 work_mask, rx_std_posted = 0;
  3558. u32 sw_idx = tp->rx_rcb_ptr;
  3559. u16 hw_idx;
  3560. int received;
  3561. hw_idx = tp->hw_status->idx[0].rx_producer;
  3562. /*
  3563. * We need to order the read of hw_idx and the read of
  3564. * the opaque cookie.
  3565. */
  3566. rmb();
  3567. work_mask = 0;
  3568. received = 0;
  3569. while (sw_idx != hw_idx && budget > 0) {
  3570. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  3571. unsigned int len;
  3572. struct sk_buff *skb;
  3573. dma_addr_t dma_addr;
  3574. u32 opaque_key, desc_idx, *post_ptr;
  3575. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  3576. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  3577. if (opaque_key == RXD_OPAQUE_RING_STD) {
  3578. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  3579. mapping);
  3580. skb = tp->rx_std_buffers[desc_idx].skb;
  3581. post_ptr = &tp->rx_std_ptr;
  3582. rx_std_posted++;
  3583. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  3584. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  3585. mapping);
  3586. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  3587. post_ptr = &tp->rx_jumbo_ptr;
  3588. }
  3589. else {
  3590. goto next_pkt_nopost;
  3591. }
  3592. work_mask |= opaque_key;
  3593. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  3594. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  3595. drop_it:
  3596. tg3_recycle_rx(tp, opaque_key,
  3597. desc_idx, *post_ptr);
  3598. drop_it_no_recycle:
  3599. /* Other statistics kept track of by card. */
  3600. tp->net_stats.rx_dropped++;
  3601. goto next_pkt;
  3602. }
  3603. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  3604. ETH_FCS_LEN;
  3605. if (len > RX_COPY_THRESHOLD
  3606. && tp->rx_offset == NET_IP_ALIGN
  3607. /* rx_offset will likely not equal NET_IP_ALIGN
  3608. * if this is a 5701 card running in PCI-X mode
  3609. * [see tg3_get_invariants()]
  3610. */
  3611. ) {
  3612. int skb_size;
  3613. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  3614. desc_idx, *post_ptr);
  3615. if (skb_size < 0)
  3616. goto drop_it;
  3617. pci_unmap_single(tp->pdev, dma_addr,
  3618. skb_size - tp->rx_offset,
  3619. PCI_DMA_FROMDEVICE);
  3620. skb_put(skb, len);
  3621. } else {
  3622. struct sk_buff *copy_skb;
  3623. tg3_recycle_rx(tp, opaque_key,
  3624. desc_idx, *post_ptr);
  3625. copy_skb = netdev_alloc_skb(tp->dev,
  3626. len + TG3_RAW_IP_ALIGN);
  3627. if (copy_skb == NULL)
  3628. goto drop_it_no_recycle;
  3629. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  3630. skb_put(copy_skb, len);
  3631. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3632. skb_copy_from_linear_data(skb, copy_skb->data, len);
  3633. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  3634. /* We'll reuse the original ring buffer. */
  3635. skb = copy_skb;
  3636. }
  3637. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  3638. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  3639. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  3640. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  3641. skb->ip_summed = CHECKSUM_UNNECESSARY;
  3642. else
  3643. skb->ip_summed = CHECKSUM_NONE;
  3644. skb->protocol = eth_type_trans(skb, tp->dev);
  3645. #if TG3_VLAN_TAG_USED
  3646. if (tp->vlgrp != NULL &&
  3647. desc->type_flags & RXD_FLAG_VLAN) {
  3648. tg3_vlan_rx(tp, skb,
  3649. desc->err_vlan & RXD_VLAN_MASK);
  3650. } else
  3651. #endif
  3652. netif_receive_skb(skb);
  3653. received++;
  3654. budget--;
  3655. next_pkt:
  3656. (*post_ptr)++;
  3657. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  3658. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  3659. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  3660. TG3_64BIT_REG_LOW, idx);
  3661. work_mask &= ~RXD_OPAQUE_RING_STD;
  3662. rx_std_posted = 0;
  3663. }
  3664. next_pkt_nopost:
  3665. sw_idx++;
  3666. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  3667. /* Refresh hw_idx to see if there is new work */
  3668. if (sw_idx == hw_idx) {
  3669. hw_idx = tp->hw_status->idx[0].rx_producer;
  3670. rmb();
  3671. }
  3672. }
  3673. /* ACK the status ring. */
  3674. tp->rx_rcb_ptr = sw_idx;
  3675. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  3676. /* Refill RX ring(s). */
  3677. if (work_mask & RXD_OPAQUE_RING_STD) {
  3678. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  3679. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  3680. sw_idx);
  3681. }
  3682. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3683. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3684. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3685. sw_idx);
  3686. }
  3687. mmiowb();
  3688. return received;
  3689. }
  3690. static int tg3_poll_work(struct tg3 *tp, int work_done, int budget)
  3691. {
  3692. struct tg3_hw_status *sblk = tp->hw_status;
  3693. /* handle link change and other phy events */
  3694. if (!(tp->tg3_flags &
  3695. (TG3_FLAG_USE_LINKCHG_REG |
  3696. TG3_FLAG_POLL_SERDES))) {
  3697. if (sblk->status & SD_STATUS_LINK_CHG) {
  3698. sblk->status = SD_STATUS_UPDATED |
  3699. (sblk->status & ~SD_STATUS_LINK_CHG);
  3700. spin_lock(&tp->lock);
  3701. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  3702. tw32_f(MAC_STATUS,
  3703. (MAC_STATUS_SYNC_CHANGED |
  3704. MAC_STATUS_CFG_CHANGED |
  3705. MAC_STATUS_MI_COMPLETION |
  3706. MAC_STATUS_LNKSTATE_CHANGED));
  3707. udelay(40);
  3708. } else
  3709. tg3_setup_phy(tp, 0);
  3710. spin_unlock(&tp->lock);
  3711. }
  3712. }
  3713. /* run TX completion thread */
  3714. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3715. tg3_tx(tp);
  3716. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3717. return work_done;
  3718. }
  3719. /* run RX thread, within the bounds set by NAPI.
  3720. * All RX "locking" is done by ensuring outside
  3721. * code synchronizes with tg3->napi.poll()
  3722. */
  3723. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3724. work_done += tg3_rx(tp, budget - work_done);
  3725. return work_done;
  3726. }
  3727. static int tg3_poll(struct napi_struct *napi, int budget)
  3728. {
  3729. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3730. int work_done = 0;
  3731. struct tg3_hw_status *sblk = tp->hw_status;
  3732. while (1) {
  3733. work_done = tg3_poll_work(tp, work_done, budget);
  3734. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING))
  3735. goto tx_recovery;
  3736. if (unlikely(work_done >= budget))
  3737. break;
  3738. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3739. /* tp->last_tag is used in tg3_restart_ints() below
  3740. * to tell the hw how much work has been processed,
  3741. * so we must read it before checking for more work.
  3742. */
  3743. tp->last_tag = sblk->status_tag;
  3744. rmb();
  3745. } else
  3746. sblk->status &= ~SD_STATUS_UPDATED;
  3747. if (likely(!tg3_has_work(tp))) {
  3748. netif_rx_complete(tp->dev, napi);
  3749. tg3_restart_ints(tp);
  3750. break;
  3751. }
  3752. }
  3753. return work_done;
  3754. tx_recovery:
  3755. /* work_done is guaranteed to be less than budget. */
  3756. netif_rx_complete(tp->dev, napi);
  3757. schedule_work(&tp->reset_task);
  3758. return work_done;
  3759. }
  3760. static void tg3_irq_quiesce(struct tg3 *tp)
  3761. {
  3762. BUG_ON(tp->irq_sync);
  3763. tp->irq_sync = 1;
  3764. smp_mb();
  3765. synchronize_irq(tp->pdev->irq);
  3766. }
  3767. static inline int tg3_irq_sync(struct tg3 *tp)
  3768. {
  3769. return tp->irq_sync;
  3770. }
  3771. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3772. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3773. * with as well. Most of the time, this is not necessary except when
  3774. * shutting down the device.
  3775. */
  3776. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3777. {
  3778. spin_lock_bh(&tp->lock);
  3779. if (irq_sync)
  3780. tg3_irq_quiesce(tp);
  3781. }
  3782. static inline void tg3_full_unlock(struct tg3 *tp)
  3783. {
  3784. spin_unlock_bh(&tp->lock);
  3785. }
  3786. /* One-shot MSI handler - Chip automatically disables interrupt
  3787. * after sending MSI so driver doesn't have to do it.
  3788. */
  3789. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3790. {
  3791. struct net_device *dev = dev_id;
  3792. struct tg3 *tp = netdev_priv(dev);
  3793. prefetch(tp->hw_status);
  3794. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3795. if (likely(!tg3_irq_sync(tp)))
  3796. netif_rx_schedule(dev, &tp->napi);
  3797. return IRQ_HANDLED;
  3798. }
  3799. /* MSI ISR - No need to check for interrupt sharing and no need to
  3800. * flush status block and interrupt mailbox. PCI ordering rules
  3801. * guarantee that MSI will arrive after the status block.
  3802. */
  3803. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3804. {
  3805. struct net_device *dev = dev_id;
  3806. struct tg3 *tp = netdev_priv(dev);
  3807. prefetch(tp->hw_status);
  3808. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3809. /*
  3810. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3811. * chip-internal interrupt pending events.
  3812. * Writing non-zero to intr-mbox-0 additional tells the
  3813. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3814. * event coalescing.
  3815. */
  3816. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3817. if (likely(!tg3_irq_sync(tp)))
  3818. netif_rx_schedule(dev, &tp->napi);
  3819. return IRQ_RETVAL(1);
  3820. }
  3821. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3822. {
  3823. struct net_device *dev = dev_id;
  3824. struct tg3 *tp = netdev_priv(dev);
  3825. struct tg3_hw_status *sblk = tp->hw_status;
  3826. unsigned int handled = 1;
  3827. /* In INTx mode, it is possible for the interrupt to arrive at
  3828. * the CPU before the status block posted prior to the interrupt.
  3829. * Reading the PCI State register will confirm whether the
  3830. * interrupt is ours and will flush the status block.
  3831. */
  3832. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3833. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3834. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3835. handled = 0;
  3836. goto out;
  3837. }
  3838. }
  3839. /*
  3840. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3841. * chip-internal interrupt pending events.
  3842. * Writing non-zero to intr-mbox-0 additional tells the
  3843. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3844. * event coalescing.
  3845. *
  3846. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3847. * spurious interrupts. The flush impacts performance but
  3848. * excessive spurious interrupts can be worse in some cases.
  3849. */
  3850. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3851. if (tg3_irq_sync(tp))
  3852. goto out;
  3853. sblk->status &= ~SD_STATUS_UPDATED;
  3854. if (likely(tg3_has_work(tp))) {
  3855. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3856. netif_rx_schedule(dev, &tp->napi);
  3857. } else {
  3858. /* No work, shared interrupt perhaps? re-enable
  3859. * interrupts, and flush that PCI write
  3860. */
  3861. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3862. 0x00000000);
  3863. }
  3864. out:
  3865. return IRQ_RETVAL(handled);
  3866. }
  3867. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3868. {
  3869. struct net_device *dev = dev_id;
  3870. struct tg3 *tp = netdev_priv(dev);
  3871. struct tg3_hw_status *sblk = tp->hw_status;
  3872. unsigned int handled = 1;
  3873. /* In INTx mode, it is possible for the interrupt to arrive at
  3874. * the CPU before the status block posted prior to the interrupt.
  3875. * Reading the PCI State register will confirm whether the
  3876. * interrupt is ours and will flush the status block.
  3877. */
  3878. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3879. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3880. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3881. handled = 0;
  3882. goto out;
  3883. }
  3884. }
  3885. /*
  3886. * writing any value to intr-mbox-0 clears PCI INTA# and
  3887. * chip-internal interrupt pending events.
  3888. * writing non-zero to intr-mbox-0 additional tells the
  3889. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3890. * event coalescing.
  3891. *
  3892. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3893. * spurious interrupts. The flush impacts performance but
  3894. * excessive spurious interrupts can be worse in some cases.
  3895. */
  3896. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3897. if (tg3_irq_sync(tp))
  3898. goto out;
  3899. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3900. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3901. /* Update last_tag to mark that this status has been
  3902. * seen. Because interrupt may be shared, we may be
  3903. * racing with tg3_poll(), so only update last_tag
  3904. * if tg3_poll() is not scheduled.
  3905. */
  3906. tp->last_tag = sblk->status_tag;
  3907. __netif_rx_schedule(dev, &tp->napi);
  3908. }
  3909. out:
  3910. return IRQ_RETVAL(handled);
  3911. }
  3912. /* ISR for interrupt test */
  3913. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3914. {
  3915. struct net_device *dev = dev_id;
  3916. struct tg3 *tp = netdev_priv(dev);
  3917. struct tg3_hw_status *sblk = tp->hw_status;
  3918. if ((sblk->status & SD_STATUS_UPDATED) ||
  3919. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3920. tg3_disable_ints(tp);
  3921. return IRQ_RETVAL(1);
  3922. }
  3923. return IRQ_RETVAL(0);
  3924. }
  3925. static int tg3_init_hw(struct tg3 *, int);
  3926. static int tg3_halt(struct tg3 *, int, int);
  3927. /* Restart hardware after configuration changes, self-test, etc.
  3928. * Invoked with tp->lock held.
  3929. */
  3930. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3931. __releases(tp->lock)
  3932. __acquires(tp->lock)
  3933. {
  3934. int err;
  3935. err = tg3_init_hw(tp, reset_phy);
  3936. if (err) {
  3937. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3938. "aborting.\n", tp->dev->name);
  3939. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3940. tg3_full_unlock(tp);
  3941. del_timer_sync(&tp->timer);
  3942. tp->irq_sync = 0;
  3943. napi_enable(&tp->napi);
  3944. dev_close(tp->dev);
  3945. tg3_full_lock(tp, 0);
  3946. }
  3947. return err;
  3948. }
  3949. #ifdef CONFIG_NET_POLL_CONTROLLER
  3950. static void tg3_poll_controller(struct net_device *dev)
  3951. {
  3952. struct tg3 *tp = netdev_priv(dev);
  3953. tg3_interrupt(tp->pdev->irq, dev);
  3954. }
  3955. #endif
  3956. static void tg3_reset_task(struct work_struct *work)
  3957. {
  3958. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3959. int err;
  3960. unsigned int restart_timer;
  3961. tg3_full_lock(tp, 0);
  3962. if (!netif_running(tp->dev)) {
  3963. tg3_full_unlock(tp);
  3964. return;
  3965. }
  3966. tg3_full_unlock(tp);
  3967. tg3_phy_stop(tp);
  3968. tg3_netif_stop(tp);
  3969. tg3_full_lock(tp, 1);
  3970. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3971. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3972. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3973. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3974. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3975. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3976. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3977. }
  3978. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3979. err = tg3_init_hw(tp, 1);
  3980. if (err)
  3981. goto out;
  3982. tg3_netif_start(tp);
  3983. if (restart_timer)
  3984. mod_timer(&tp->timer, jiffies + 1);
  3985. out:
  3986. tg3_full_unlock(tp);
  3987. if (!err)
  3988. tg3_phy_start(tp);
  3989. }
  3990. static void tg3_dump_short_state(struct tg3 *tp)
  3991. {
  3992. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3993. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3994. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3995. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3996. }
  3997. static void tg3_tx_timeout(struct net_device *dev)
  3998. {
  3999. struct tg3 *tp = netdev_priv(dev);
  4000. if (netif_msg_tx_err(tp)) {
  4001. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  4002. dev->name);
  4003. tg3_dump_short_state(tp);
  4004. }
  4005. schedule_work(&tp->reset_task);
  4006. }
  4007. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4008. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4009. {
  4010. u32 base = (u32) mapping & 0xffffffff;
  4011. return ((base > 0xffffdcc0) &&
  4012. (base + len + 8 < base));
  4013. }
  4014. /* Test for DMA addresses > 40-bit */
  4015. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4016. int len)
  4017. {
  4018. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4019. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  4020. return (((u64) mapping + len) > DMA_40BIT_MASK);
  4021. return 0;
  4022. #else
  4023. return 0;
  4024. #endif
  4025. }
  4026. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  4027. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4028. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  4029. u32 last_plus_one, u32 *start,
  4030. u32 base_flags, u32 mss)
  4031. {
  4032. struct sk_buff *new_skb;
  4033. dma_addr_t new_addr = 0;
  4034. u32 entry = *start;
  4035. int i, ret = 0;
  4036. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4037. new_skb = skb_copy(skb, GFP_ATOMIC);
  4038. else {
  4039. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4040. new_skb = skb_copy_expand(skb,
  4041. skb_headroom(skb) + more_headroom,
  4042. skb_tailroom(skb), GFP_ATOMIC);
  4043. }
  4044. if (!new_skb) {
  4045. ret = -1;
  4046. } else {
  4047. /* New SKB is guaranteed to be linear. */
  4048. entry = *start;
  4049. ret = skb_dma_map(&tp->pdev->dev, new_skb, DMA_TO_DEVICE);
  4050. new_addr = skb_shinfo(new_skb)->dma_maps[0];
  4051. /* Make sure new skb does not cross any 4G boundaries.
  4052. * Drop the packet if it does.
  4053. */
  4054. if (ret || tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4055. if (!ret)
  4056. skb_dma_unmap(&tp->pdev->dev, new_skb,
  4057. DMA_TO_DEVICE);
  4058. ret = -1;
  4059. dev_kfree_skb(new_skb);
  4060. new_skb = NULL;
  4061. } else {
  4062. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  4063. base_flags, 1 | (mss << 1));
  4064. *start = NEXT_TX(entry);
  4065. }
  4066. }
  4067. /* Now clean up the sw ring entries. */
  4068. i = 0;
  4069. while (entry != last_plus_one) {
  4070. if (i == 0) {
  4071. tp->tx_buffers[entry].skb = new_skb;
  4072. } else {
  4073. tp->tx_buffers[entry].skb = NULL;
  4074. }
  4075. entry = NEXT_TX(entry);
  4076. i++;
  4077. }
  4078. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4079. dev_kfree_skb(skb);
  4080. return ret;
  4081. }
  4082. static void tg3_set_txd(struct tg3 *tp, int entry,
  4083. dma_addr_t mapping, int len, u32 flags,
  4084. u32 mss_and_is_end)
  4085. {
  4086. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  4087. int is_end = (mss_and_is_end & 0x1);
  4088. u32 mss = (mss_and_is_end >> 1);
  4089. u32 vlan_tag = 0;
  4090. if (is_end)
  4091. flags |= TXD_FLAG_END;
  4092. if (flags & TXD_FLAG_VLAN) {
  4093. vlan_tag = flags >> 16;
  4094. flags &= 0xffff;
  4095. }
  4096. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4097. txd->addr_hi = ((u64) mapping >> 32);
  4098. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4099. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4100. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4101. }
  4102. /* hard_start_xmit for devices that don't have any bugs and
  4103. * support TG3_FLG2_HW_TSO_2 only.
  4104. */
  4105. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4106. {
  4107. struct tg3 *tp = netdev_priv(dev);
  4108. u32 len, entry, base_flags, mss;
  4109. struct skb_shared_info *sp;
  4110. dma_addr_t mapping;
  4111. len = skb_headlen(skb);
  4112. /* We are running in BH disabled context with netif_tx_lock
  4113. * and TX reclaim runs via tp->napi.poll inside of a software
  4114. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4115. * no IRQ context deadlocks to worry about either. Rejoice!
  4116. */
  4117. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4118. if (!netif_queue_stopped(dev)) {
  4119. netif_stop_queue(dev);
  4120. /* This is a hard error, log it. */
  4121. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4122. "queue awake!\n", dev->name);
  4123. }
  4124. return NETDEV_TX_BUSY;
  4125. }
  4126. entry = tp->tx_prod;
  4127. base_flags = 0;
  4128. mss = 0;
  4129. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4130. int tcp_opt_len, ip_tcp_len;
  4131. if (skb_header_cloned(skb) &&
  4132. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4133. dev_kfree_skb(skb);
  4134. goto out_unlock;
  4135. }
  4136. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  4137. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  4138. else {
  4139. struct iphdr *iph = ip_hdr(skb);
  4140. tcp_opt_len = tcp_optlen(skb);
  4141. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4142. iph->check = 0;
  4143. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  4144. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  4145. }
  4146. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4147. TXD_FLAG_CPU_POST_DMA);
  4148. tcp_hdr(skb)->check = 0;
  4149. }
  4150. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  4151. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4152. #if TG3_VLAN_TAG_USED
  4153. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4154. base_flags |= (TXD_FLAG_VLAN |
  4155. (vlan_tx_tag_get(skb) << 16));
  4156. #endif
  4157. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4158. dev_kfree_skb(skb);
  4159. goto out_unlock;
  4160. }
  4161. sp = skb_shinfo(skb);
  4162. mapping = sp->dma_maps[0];
  4163. tp->tx_buffers[entry].skb = skb;
  4164. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4165. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4166. entry = NEXT_TX(entry);
  4167. /* Now loop through additional data fragments, and queue them. */
  4168. if (skb_shinfo(skb)->nr_frags > 0) {
  4169. unsigned int i, last;
  4170. last = skb_shinfo(skb)->nr_frags - 1;
  4171. for (i = 0; i <= last; i++) {
  4172. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4173. len = frag->size;
  4174. mapping = sp->dma_maps[i + 1];
  4175. tp->tx_buffers[entry].skb = NULL;
  4176. tg3_set_txd(tp, entry, mapping, len,
  4177. base_flags, (i == last) | (mss << 1));
  4178. entry = NEXT_TX(entry);
  4179. }
  4180. }
  4181. /* Packets are ready, update Tx producer idx local and on card. */
  4182. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4183. tp->tx_prod = entry;
  4184. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4185. netif_stop_queue(dev);
  4186. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4187. netif_wake_queue(tp->dev);
  4188. }
  4189. out_unlock:
  4190. mmiowb();
  4191. dev->trans_start = jiffies;
  4192. return NETDEV_TX_OK;
  4193. }
  4194. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  4195. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4196. * TSO header is greater than 80 bytes.
  4197. */
  4198. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4199. {
  4200. struct sk_buff *segs, *nskb;
  4201. /* Estimate the number of fragments in the worst case */
  4202. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  4203. netif_stop_queue(tp->dev);
  4204. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  4205. return NETDEV_TX_BUSY;
  4206. netif_wake_queue(tp->dev);
  4207. }
  4208. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4209. if (IS_ERR(segs))
  4210. goto tg3_tso_bug_end;
  4211. do {
  4212. nskb = segs;
  4213. segs = segs->next;
  4214. nskb->next = NULL;
  4215. tg3_start_xmit_dma_bug(nskb, tp->dev);
  4216. } while (segs);
  4217. tg3_tso_bug_end:
  4218. dev_kfree_skb(skb);
  4219. return NETDEV_TX_OK;
  4220. }
  4221. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4222. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  4223. */
  4224. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  4225. {
  4226. struct tg3 *tp = netdev_priv(dev);
  4227. u32 len, entry, base_flags, mss;
  4228. struct skb_shared_info *sp;
  4229. int would_hit_hwbug;
  4230. dma_addr_t mapping;
  4231. len = skb_headlen(skb);
  4232. /* We are running in BH disabled context with netif_tx_lock
  4233. * and TX reclaim runs via tp->napi.poll inside of a software
  4234. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4235. * no IRQ context deadlocks to worry about either. Rejoice!
  4236. */
  4237. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4238. if (!netif_queue_stopped(dev)) {
  4239. netif_stop_queue(dev);
  4240. /* This is a hard error, log it. */
  4241. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  4242. "queue awake!\n", dev->name);
  4243. }
  4244. return NETDEV_TX_BUSY;
  4245. }
  4246. entry = tp->tx_prod;
  4247. base_flags = 0;
  4248. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4249. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4250. mss = 0;
  4251. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  4252. struct iphdr *iph;
  4253. int tcp_opt_len, ip_tcp_len, hdr_len;
  4254. if (skb_header_cloned(skb) &&
  4255. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4256. dev_kfree_skb(skb);
  4257. goto out_unlock;
  4258. }
  4259. tcp_opt_len = tcp_optlen(skb);
  4260. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4261. hdr_len = ip_tcp_len + tcp_opt_len;
  4262. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4263. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  4264. return (tg3_tso_bug(tp, skb));
  4265. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4266. TXD_FLAG_CPU_POST_DMA);
  4267. iph = ip_hdr(skb);
  4268. iph->check = 0;
  4269. iph->tot_len = htons(mss + hdr_len);
  4270. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  4271. tcp_hdr(skb)->check = 0;
  4272. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4273. } else
  4274. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4275. iph->daddr, 0,
  4276. IPPROTO_TCP,
  4277. 0);
  4278. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  4279. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  4280. if (tcp_opt_len || iph->ihl > 5) {
  4281. int tsflags;
  4282. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4283. mss |= (tsflags << 11);
  4284. }
  4285. } else {
  4286. if (tcp_opt_len || iph->ihl > 5) {
  4287. int tsflags;
  4288. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4289. base_flags |= tsflags << 12;
  4290. }
  4291. }
  4292. }
  4293. #if TG3_VLAN_TAG_USED
  4294. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  4295. base_flags |= (TXD_FLAG_VLAN |
  4296. (vlan_tx_tag_get(skb) << 16));
  4297. #endif
  4298. if (skb_dma_map(&tp->pdev->dev, skb, DMA_TO_DEVICE)) {
  4299. dev_kfree_skb(skb);
  4300. goto out_unlock;
  4301. }
  4302. sp = skb_shinfo(skb);
  4303. mapping = sp->dma_maps[0];
  4304. tp->tx_buffers[entry].skb = skb;
  4305. would_hit_hwbug = 0;
  4306. if (tp->tg3_flags3 & TG3_FLG3_5701_DMA_BUG)
  4307. would_hit_hwbug = 1;
  4308. else if (tg3_4g_overflow_test(mapping, len))
  4309. would_hit_hwbug = 1;
  4310. tg3_set_txd(tp, entry, mapping, len, base_flags,
  4311. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4312. entry = NEXT_TX(entry);
  4313. /* Now loop through additional data fragments, and queue them. */
  4314. if (skb_shinfo(skb)->nr_frags > 0) {
  4315. unsigned int i, last;
  4316. last = skb_shinfo(skb)->nr_frags - 1;
  4317. for (i = 0; i <= last; i++) {
  4318. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4319. len = frag->size;
  4320. mapping = sp->dma_maps[i + 1];
  4321. tp->tx_buffers[entry].skb = NULL;
  4322. if (tg3_4g_overflow_test(mapping, len))
  4323. would_hit_hwbug = 1;
  4324. if (tg3_40bit_overflow_test(tp, mapping, len))
  4325. would_hit_hwbug = 1;
  4326. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  4327. tg3_set_txd(tp, entry, mapping, len,
  4328. base_flags, (i == last)|(mss << 1));
  4329. else
  4330. tg3_set_txd(tp, entry, mapping, len,
  4331. base_flags, (i == last));
  4332. entry = NEXT_TX(entry);
  4333. }
  4334. }
  4335. if (would_hit_hwbug) {
  4336. u32 last_plus_one = entry;
  4337. u32 start;
  4338. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  4339. start &= (TG3_TX_RING_SIZE - 1);
  4340. /* If the workaround fails due to memory/mapping
  4341. * failure, silently drop this packet.
  4342. */
  4343. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  4344. &start, base_flags, mss))
  4345. goto out_unlock;
  4346. entry = start;
  4347. }
  4348. /* Packets are ready, update Tx producer idx local and on card. */
  4349. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  4350. tp->tx_prod = entry;
  4351. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  4352. netif_stop_queue(dev);
  4353. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  4354. netif_wake_queue(tp->dev);
  4355. }
  4356. out_unlock:
  4357. mmiowb();
  4358. dev->trans_start = jiffies;
  4359. return NETDEV_TX_OK;
  4360. }
  4361. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  4362. int new_mtu)
  4363. {
  4364. dev->mtu = new_mtu;
  4365. if (new_mtu > ETH_DATA_LEN) {
  4366. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4367. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  4368. ethtool_op_set_tso(dev, 0);
  4369. }
  4370. else
  4371. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  4372. } else {
  4373. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4374. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  4375. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  4376. }
  4377. }
  4378. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  4379. {
  4380. struct tg3 *tp = netdev_priv(dev);
  4381. int err;
  4382. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  4383. return -EINVAL;
  4384. if (!netif_running(dev)) {
  4385. /* We'll just catch it later when the
  4386. * device is up'd.
  4387. */
  4388. tg3_set_mtu(dev, tp, new_mtu);
  4389. return 0;
  4390. }
  4391. tg3_phy_stop(tp);
  4392. tg3_netif_stop(tp);
  4393. tg3_full_lock(tp, 1);
  4394. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4395. tg3_set_mtu(dev, tp, new_mtu);
  4396. err = tg3_restart_hw(tp, 0);
  4397. if (!err)
  4398. tg3_netif_start(tp);
  4399. tg3_full_unlock(tp);
  4400. if (!err)
  4401. tg3_phy_start(tp);
  4402. return err;
  4403. }
  4404. /* Free up pending packets in all rx/tx rings.
  4405. *
  4406. * The chip has been shut down and the driver detached from
  4407. * the networking, so no interrupts or new tx packets will
  4408. * end up in the driver. tp->{tx,}lock is not held and we are not
  4409. * in an interrupt context and thus may sleep.
  4410. */
  4411. static void tg3_free_rings(struct tg3 *tp)
  4412. {
  4413. struct ring_info *rxp;
  4414. int i;
  4415. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4416. rxp = &tp->rx_std_buffers[i];
  4417. if (rxp->skb == NULL)
  4418. continue;
  4419. pci_unmap_single(tp->pdev,
  4420. pci_unmap_addr(rxp, mapping),
  4421. tp->rx_pkt_buf_sz - tp->rx_offset,
  4422. PCI_DMA_FROMDEVICE);
  4423. dev_kfree_skb_any(rxp->skb);
  4424. rxp->skb = NULL;
  4425. }
  4426. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4427. rxp = &tp->rx_jumbo_buffers[i];
  4428. if (rxp->skb == NULL)
  4429. continue;
  4430. pci_unmap_single(tp->pdev,
  4431. pci_unmap_addr(rxp, mapping),
  4432. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  4433. PCI_DMA_FROMDEVICE);
  4434. dev_kfree_skb_any(rxp->skb);
  4435. rxp->skb = NULL;
  4436. }
  4437. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  4438. struct tx_ring_info *txp;
  4439. struct sk_buff *skb;
  4440. txp = &tp->tx_buffers[i];
  4441. skb = txp->skb;
  4442. if (skb == NULL) {
  4443. i++;
  4444. continue;
  4445. }
  4446. skb_dma_unmap(&tp->pdev->dev, skb, DMA_TO_DEVICE);
  4447. txp->skb = NULL;
  4448. i += skb_shinfo(skb)->nr_frags + 1;
  4449. dev_kfree_skb_any(skb);
  4450. }
  4451. }
  4452. /* Initialize tx/rx rings for packet processing.
  4453. *
  4454. * The chip has been shut down and the driver detached from
  4455. * the networking, so no interrupts or new tx packets will
  4456. * end up in the driver. tp->{tx,}lock are held and thus
  4457. * we may not sleep.
  4458. */
  4459. static int tg3_init_rings(struct tg3 *tp)
  4460. {
  4461. u32 i;
  4462. /* Free up all the SKBs. */
  4463. tg3_free_rings(tp);
  4464. /* Zero out all descriptors. */
  4465. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  4466. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  4467. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  4468. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  4469. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  4470. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  4471. (tp->dev->mtu > ETH_DATA_LEN))
  4472. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  4473. /* Initialize invariants of the rings, we only set this
  4474. * stuff once. This works because the card does not
  4475. * write into the rx buffer posting rings.
  4476. */
  4477. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  4478. struct tg3_rx_buffer_desc *rxd;
  4479. rxd = &tp->rx_std[i];
  4480. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  4481. << RXD_LEN_SHIFT;
  4482. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  4483. rxd->opaque = (RXD_OPAQUE_RING_STD |
  4484. (i << RXD_OPAQUE_INDEX_SHIFT));
  4485. }
  4486. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4487. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  4488. struct tg3_rx_buffer_desc *rxd;
  4489. rxd = &tp->rx_jumbo[i];
  4490. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  4491. << RXD_LEN_SHIFT;
  4492. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  4493. RXD_FLAG_JUMBO;
  4494. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  4495. (i << RXD_OPAQUE_INDEX_SHIFT));
  4496. }
  4497. }
  4498. /* Now allocate fresh SKBs for each rx ring. */
  4499. for (i = 0; i < tp->rx_pending; i++) {
  4500. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  4501. printk(KERN_WARNING PFX
  4502. "%s: Using a smaller RX standard ring, "
  4503. "only %d out of %d buffers were allocated "
  4504. "successfully.\n",
  4505. tp->dev->name, i, tp->rx_pending);
  4506. if (i == 0)
  4507. return -ENOMEM;
  4508. tp->rx_pending = i;
  4509. break;
  4510. }
  4511. }
  4512. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  4513. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  4514. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  4515. -1, i) < 0) {
  4516. printk(KERN_WARNING PFX
  4517. "%s: Using a smaller RX jumbo ring, "
  4518. "only %d out of %d buffers were "
  4519. "allocated successfully.\n",
  4520. tp->dev->name, i, tp->rx_jumbo_pending);
  4521. if (i == 0) {
  4522. tg3_free_rings(tp);
  4523. return -ENOMEM;
  4524. }
  4525. tp->rx_jumbo_pending = i;
  4526. break;
  4527. }
  4528. }
  4529. }
  4530. return 0;
  4531. }
  4532. /*
  4533. * Must not be invoked with interrupt sources disabled and
  4534. * the hardware shutdown down.
  4535. */
  4536. static void tg3_free_consistent(struct tg3 *tp)
  4537. {
  4538. kfree(tp->rx_std_buffers);
  4539. tp->rx_std_buffers = NULL;
  4540. if (tp->rx_std) {
  4541. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4542. tp->rx_std, tp->rx_std_mapping);
  4543. tp->rx_std = NULL;
  4544. }
  4545. if (tp->rx_jumbo) {
  4546. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4547. tp->rx_jumbo, tp->rx_jumbo_mapping);
  4548. tp->rx_jumbo = NULL;
  4549. }
  4550. if (tp->rx_rcb) {
  4551. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4552. tp->rx_rcb, tp->rx_rcb_mapping);
  4553. tp->rx_rcb = NULL;
  4554. }
  4555. if (tp->tx_ring) {
  4556. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4557. tp->tx_ring, tp->tx_desc_mapping);
  4558. tp->tx_ring = NULL;
  4559. }
  4560. if (tp->hw_status) {
  4561. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  4562. tp->hw_status, tp->status_mapping);
  4563. tp->hw_status = NULL;
  4564. }
  4565. if (tp->hw_stats) {
  4566. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  4567. tp->hw_stats, tp->stats_mapping);
  4568. tp->hw_stats = NULL;
  4569. }
  4570. }
  4571. /*
  4572. * Must not be invoked with interrupt sources disabled and
  4573. * the hardware shutdown down. Can sleep.
  4574. */
  4575. static int tg3_alloc_consistent(struct tg3 *tp)
  4576. {
  4577. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  4578. (TG3_RX_RING_SIZE +
  4579. TG3_RX_JUMBO_RING_SIZE)) +
  4580. (sizeof(struct tx_ring_info) *
  4581. TG3_TX_RING_SIZE),
  4582. GFP_KERNEL);
  4583. if (!tp->rx_std_buffers)
  4584. return -ENOMEM;
  4585. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  4586. tp->tx_buffers = (struct tx_ring_info *)
  4587. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  4588. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  4589. &tp->rx_std_mapping);
  4590. if (!tp->rx_std)
  4591. goto err_out;
  4592. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  4593. &tp->rx_jumbo_mapping);
  4594. if (!tp->rx_jumbo)
  4595. goto err_out;
  4596. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  4597. &tp->rx_rcb_mapping);
  4598. if (!tp->rx_rcb)
  4599. goto err_out;
  4600. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  4601. &tp->tx_desc_mapping);
  4602. if (!tp->tx_ring)
  4603. goto err_out;
  4604. tp->hw_status = pci_alloc_consistent(tp->pdev,
  4605. TG3_HW_STATUS_SIZE,
  4606. &tp->status_mapping);
  4607. if (!tp->hw_status)
  4608. goto err_out;
  4609. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  4610. sizeof(struct tg3_hw_stats),
  4611. &tp->stats_mapping);
  4612. if (!tp->hw_stats)
  4613. goto err_out;
  4614. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4615. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4616. return 0;
  4617. err_out:
  4618. tg3_free_consistent(tp);
  4619. return -ENOMEM;
  4620. }
  4621. #define MAX_WAIT_CNT 1000
  4622. /* To stop a block, clear the enable bit and poll till it
  4623. * clears. tp->lock is held.
  4624. */
  4625. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  4626. {
  4627. unsigned int i;
  4628. u32 val;
  4629. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  4630. switch (ofs) {
  4631. case RCVLSC_MODE:
  4632. case DMAC_MODE:
  4633. case MBFREE_MODE:
  4634. case BUFMGR_MODE:
  4635. case MEMARB_MODE:
  4636. /* We can't enable/disable these bits of the
  4637. * 5705/5750, just say success.
  4638. */
  4639. return 0;
  4640. default:
  4641. break;
  4642. }
  4643. }
  4644. val = tr32(ofs);
  4645. val &= ~enable_bit;
  4646. tw32_f(ofs, val);
  4647. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4648. udelay(100);
  4649. val = tr32(ofs);
  4650. if ((val & enable_bit) == 0)
  4651. break;
  4652. }
  4653. if (i == MAX_WAIT_CNT && !silent) {
  4654. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  4655. "ofs=%lx enable_bit=%x\n",
  4656. ofs, enable_bit);
  4657. return -ENODEV;
  4658. }
  4659. return 0;
  4660. }
  4661. /* tp->lock is held. */
  4662. static int tg3_abort_hw(struct tg3 *tp, int silent)
  4663. {
  4664. int i, err;
  4665. tg3_disable_ints(tp);
  4666. tp->rx_mode &= ~RX_MODE_ENABLE;
  4667. tw32_f(MAC_RX_MODE, tp->rx_mode);
  4668. udelay(10);
  4669. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  4670. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  4671. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  4672. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  4673. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  4674. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  4675. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  4676. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  4677. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  4678. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  4679. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  4680. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  4681. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  4682. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  4683. tw32_f(MAC_MODE, tp->mac_mode);
  4684. udelay(40);
  4685. tp->tx_mode &= ~TX_MODE_ENABLE;
  4686. tw32_f(MAC_TX_MODE, tp->tx_mode);
  4687. for (i = 0; i < MAX_WAIT_CNT; i++) {
  4688. udelay(100);
  4689. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  4690. break;
  4691. }
  4692. if (i >= MAX_WAIT_CNT) {
  4693. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  4694. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  4695. tp->dev->name, tr32(MAC_TX_MODE));
  4696. err |= -ENODEV;
  4697. }
  4698. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  4699. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  4700. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  4701. tw32(FTQ_RESET, 0xffffffff);
  4702. tw32(FTQ_RESET, 0x00000000);
  4703. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  4704. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  4705. if (tp->hw_status)
  4706. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  4707. if (tp->hw_stats)
  4708. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4709. return err;
  4710. }
  4711. /* tp->lock is held. */
  4712. static int tg3_nvram_lock(struct tg3 *tp)
  4713. {
  4714. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4715. int i;
  4716. if (tp->nvram_lock_cnt == 0) {
  4717. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4718. for (i = 0; i < 8000; i++) {
  4719. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4720. break;
  4721. udelay(20);
  4722. }
  4723. if (i == 8000) {
  4724. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4725. return -ENODEV;
  4726. }
  4727. }
  4728. tp->nvram_lock_cnt++;
  4729. }
  4730. return 0;
  4731. }
  4732. /* tp->lock is held. */
  4733. static void tg3_nvram_unlock(struct tg3 *tp)
  4734. {
  4735. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4736. if (tp->nvram_lock_cnt > 0)
  4737. tp->nvram_lock_cnt--;
  4738. if (tp->nvram_lock_cnt == 0)
  4739. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4740. }
  4741. }
  4742. /* tp->lock is held. */
  4743. static void tg3_enable_nvram_access(struct tg3 *tp)
  4744. {
  4745. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4746. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4747. u32 nvaccess = tr32(NVRAM_ACCESS);
  4748. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4749. }
  4750. }
  4751. /* tp->lock is held. */
  4752. static void tg3_disable_nvram_access(struct tg3 *tp)
  4753. {
  4754. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4755. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4756. u32 nvaccess = tr32(NVRAM_ACCESS);
  4757. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4758. }
  4759. }
  4760. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4761. {
  4762. int i;
  4763. u32 apedata;
  4764. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4765. if (apedata != APE_SEG_SIG_MAGIC)
  4766. return;
  4767. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4768. if (!(apedata & APE_FW_STATUS_READY))
  4769. return;
  4770. /* Wait for up to 1 millisecond for APE to service previous event. */
  4771. for (i = 0; i < 10; i++) {
  4772. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4773. return;
  4774. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4775. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4776. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4777. event | APE_EVENT_STATUS_EVENT_PENDING);
  4778. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4779. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4780. break;
  4781. udelay(100);
  4782. }
  4783. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4784. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4785. }
  4786. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4787. {
  4788. u32 event;
  4789. u32 apedata;
  4790. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4791. return;
  4792. switch (kind) {
  4793. case RESET_KIND_INIT:
  4794. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4795. APE_HOST_SEG_SIG_MAGIC);
  4796. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4797. APE_HOST_SEG_LEN_MAGIC);
  4798. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4799. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4800. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4801. APE_HOST_DRIVER_ID_MAGIC);
  4802. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4803. APE_HOST_BEHAV_NO_PHYLOCK);
  4804. event = APE_EVENT_STATUS_STATE_START;
  4805. break;
  4806. case RESET_KIND_SHUTDOWN:
  4807. /* With the interface we are currently using,
  4808. * APE does not track driver state. Wiping
  4809. * out the HOST SEGMENT SIGNATURE forces
  4810. * the APE to assume OS absent status.
  4811. */
  4812. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  4813. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4814. break;
  4815. case RESET_KIND_SUSPEND:
  4816. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4817. break;
  4818. default:
  4819. return;
  4820. }
  4821. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4822. tg3_ape_send_event(tp, event);
  4823. }
  4824. /* tp->lock is held. */
  4825. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4826. {
  4827. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4828. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4829. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4830. switch (kind) {
  4831. case RESET_KIND_INIT:
  4832. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4833. DRV_STATE_START);
  4834. break;
  4835. case RESET_KIND_SHUTDOWN:
  4836. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4837. DRV_STATE_UNLOAD);
  4838. break;
  4839. case RESET_KIND_SUSPEND:
  4840. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4841. DRV_STATE_SUSPEND);
  4842. break;
  4843. default:
  4844. break;
  4845. }
  4846. }
  4847. if (kind == RESET_KIND_INIT ||
  4848. kind == RESET_KIND_SUSPEND)
  4849. tg3_ape_driver_state_change(tp, kind);
  4850. }
  4851. /* tp->lock is held. */
  4852. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4853. {
  4854. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4855. switch (kind) {
  4856. case RESET_KIND_INIT:
  4857. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4858. DRV_STATE_START_DONE);
  4859. break;
  4860. case RESET_KIND_SHUTDOWN:
  4861. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4862. DRV_STATE_UNLOAD_DONE);
  4863. break;
  4864. default:
  4865. break;
  4866. }
  4867. }
  4868. if (kind == RESET_KIND_SHUTDOWN)
  4869. tg3_ape_driver_state_change(tp, kind);
  4870. }
  4871. /* tp->lock is held. */
  4872. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4873. {
  4874. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4875. switch (kind) {
  4876. case RESET_KIND_INIT:
  4877. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4878. DRV_STATE_START);
  4879. break;
  4880. case RESET_KIND_SHUTDOWN:
  4881. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4882. DRV_STATE_UNLOAD);
  4883. break;
  4884. case RESET_KIND_SUSPEND:
  4885. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4886. DRV_STATE_SUSPEND);
  4887. break;
  4888. default:
  4889. break;
  4890. }
  4891. }
  4892. }
  4893. static int tg3_poll_fw(struct tg3 *tp)
  4894. {
  4895. int i;
  4896. u32 val;
  4897. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4898. /* Wait up to 20ms for init done. */
  4899. for (i = 0; i < 200; i++) {
  4900. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4901. return 0;
  4902. udelay(100);
  4903. }
  4904. return -ENODEV;
  4905. }
  4906. /* Wait for firmware initialization to complete. */
  4907. for (i = 0; i < 100000; i++) {
  4908. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4909. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4910. break;
  4911. udelay(10);
  4912. }
  4913. /* Chip might not be fitted with firmware. Some Sun onboard
  4914. * parts are configured like that. So don't signal the timeout
  4915. * of the above loop as an error, but do report the lack of
  4916. * running firmware once.
  4917. */
  4918. if (i >= 100000 &&
  4919. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4920. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4921. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4922. tp->dev->name);
  4923. }
  4924. return 0;
  4925. }
  4926. /* Save PCI command register before chip reset */
  4927. static void tg3_save_pci_state(struct tg3 *tp)
  4928. {
  4929. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  4930. }
  4931. /* Restore PCI state after chip reset */
  4932. static void tg3_restore_pci_state(struct tg3 *tp)
  4933. {
  4934. u32 val;
  4935. /* Re-enable indirect register accesses. */
  4936. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4937. tp->misc_host_ctrl);
  4938. /* Set MAX PCI retry to zero. */
  4939. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4940. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4941. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4942. val |= PCISTATE_RETRY_SAME_DMA;
  4943. /* Allow reads and writes to the APE register and memory space. */
  4944. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4945. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4946. PCISTATE_ALLOW_APE_SHMEM_WR;
  4947. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4948. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  4949. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  4950. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  4951. pcie_set_readrq(tp->pdev, 4096);
  4952. else {
  4953. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  4954. tp->pci_cacheline_sz);
  4955. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  4956. tp->pci_lat_timer);
  4957. }
  4958. }
  4959. /* Make sure PCI-X relaxed ordering bit is clear. */
  4960. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  4961. u16 pcix_cmd;
  4962. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4963. &pcix_cmd);
  4964. pcix_cmd &= ~PCI_X_CMD_ERO;
  4965. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4966. pcix_cmd);
  4967. }
  4968. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4969. /* Chip reset on 5780 will reset MSI enable bit,
  4970. * so need to restore it.
  4971. */
  4972. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4973. u16 ctrl;
  4974. pci_read_config_word(tp->pdev,
  4975. tp->msi_cap + PCI_MSI_FLAGS,
  4976. &ctrl);
  4977. pci_write_config_word(tp->pdev,
  4978. tp->msi_cap + PCI_MSI_FLAGS,
  4979. ctrl | PCI_MSI_FLAGS_ENABLE);
  4980. val = tr32(MSGINT_MODE);
  4981. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4982. }
  4983. }
  4984. }
  4985. static void tg3_stop_fw(struct tg3 *);
  4986. /* tp->lock is held. */
  4987. static int tg3_chip_reset(struct tg3 *tp)
  4988. {
  4989. u32 val;
  4990. void (*write_op)(struct tg3 *, u32, u32);
  4991. int err;
  4992. tg3_nvram_lock(tp);
  4993. tg3_mdio_stop(tp);
  4994. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  4995. /* No matching tg3_nvram_unlock() after this because
  4996. * chip reset below will undo the nvram lock.
  4997. */
  4998. tp->nvram_lock_cnt = 0;
  4999. /* GRC_MISC_CFG core clock reset will clear the memory
  5000. * enable bit in PCI register 4 and the MSI enable bit
  5001. * on some chips, so we save relevant registers here.
  5002. */
  5003. tg3_save_pci_state(tp);
  5004. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5005. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  5006. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  5007. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  5008. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  5009. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  5010. tw32(GRC_FASTBOOT_PC, 0);
  5011. /*
  5012. * We must avoid the readl() that normally takes place.
  5013. * It locks machines, causes machine checks, and other
  5014. * fun things. So, temporarily disable the 5701
  5015. * hardware workaround, while we do the reset.
  5016. */
  5017. write_op = tp->write32;
  5018. if (write_op == tg3_write_flush_reg32)
  5019. tp->write32 = tg3_write32;
  5020. /* Prevent the irq handler from reading or writing PCI registers
  5021. * during chip reset when the memory enable bit in the PCI command
  5022. * register may be cleared. The chip does not generate interrupt
  5023. * at this time, but the irq handler may still be called due to irq
  5024. * sharing or irqpoll.
  5025. */
  5026. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  5027. if (tp->hw_status) {
  5028. tp->hw_status->status = 0;
  5029. tp->hw_status->status_tag = 0;
  5030. }
  5031. tp->last_tag = 0;
  5032. smp_mb();
  5033. synchronize_irq(tp->pdev->irq);
  5034. /* do the reset */
  5035. val = GRC_MISC_CFG_CORECLK_RESET;
  5036. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  5037. if (tr32(0x7e2c) == 0x60) {
  5038. tw32(0x7e2c, 0x20);
  5039. }
  5040. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5041. tw32(GRC_MISC_CFG, (1 << 29));
  5042. val |= (1 << 29);
  5043. }
  5044. }
  5045. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5046. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5047. tw32(GRC_VCPU_EXT_CTRL,
  5048. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5049. }
  5050. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5051. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5052. tw32(GRC_MISC_CFG, val);
  5053. /* restore 5701 hardware bug workaround write method */
  5054. tp->write32 = write_op;
  5055. /* Unfortunately, we have to delay before the PCI read back.
  5056. * Some 575X chips even will not respond to a PCI cfg access
  5057. * when the reset command is given to the chip.
  5058. *
  5059. * How do these hardware designers expect things to work
  5060. * properly if the PCI write is posted for a long period
  5061. * of time? It is always necessary to have some method by
  5062. * which a register read back can occur to push the write
  5063. * out which does the reset.
  5064. *
  5065. * For most tg3 variants the trick below was working.
  5066. * Ho hum...
  5067. */
  5068. udelay(120);
  5069. /* Flush PCI posted writes. The normal MMIO registers
  5070. * are inaccessible at this time so this is the only
  5071. * way to make this reliably (actually, this is no longer
  5072. * the case, see above). I tried to use indirect
  5073. * register read/write but this upset some 5701 variants.
  5074. */
  5075. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5076. udelay(120);
  5077. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) && tp->pcie_cap) {
  5078. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5079. int i;
  5080. u32 cfg_val;
  5081. /* Wait for link training to complete. */
  5082. for (i = 0; i < 5000; i++)
  5083. udelay(100);
  5084. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5085. pci_write_config_dword(tp->pdev, 0xc4,
  5086. cfg_val | (1 << 15));
  5087. }
  5088. /* Set PCIE max payload size to 128 bytes and
  5089. * clear the "no snoop" and "relaxed ordering" bits.
  5090. */
  5091. pci_write_config_word(tp->pdev,
  5092. tp->pcie_cap + PCI_EXP_DEVCTL,
  5093. 0);
  5094. pcie_set_readrq(tp->pdev, 4096);
  5095. /* Clear error status */
  5096. pci_write_config_word(tp->pdev,
  5097. tp->pcie_cap + PCI_EXP_DEVSTA,
  5098. PCI_EXP_DEVSTA_CED |
  5099. PCI_EXP_DEVSTA_NFED |
  5100. PCI_EXP_DEVSTA_FED |
  5101. PCI_EXP_DEVSTA_URD);
  5102. }
  5103. tg3_restore_pci_state(tp);
  5104. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  5105. val = 0;
  5106. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  5107. val = tr32(MEMARB_MODE);
  5108. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5109. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5110. tg3_stop_fw(tp);
  5111. tw32(0x5000, 0x400);
  5112. }
  5113. tw32(GRC_MODE, tp->grc_mode);
  5114. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  5115. val = tr32(0xc4);
  5116. tw32(0xc4, val | (1 << 15));
  5117. }
  5118. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  5119. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5120. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  5121. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  5122. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  5123. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5124. }
  5125. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5126. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  5127. tw32_f(MAC_MODE, tp->mac_mode);
  5128. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5129. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  5130. tw32_f(MAC_MODE, tp->mac_mode);
  5131. } else if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5132. tp->mac_mode &= (MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN);
  5133. if (tp->mac_mode & MAC_MODE_APE_TX_EN)
  5134. tp->mac_mode |= MAC_MODE_TDE_ENABLE;
  5135. tw32_f(MAC_MODE, tp->mac_mode);
  5136. } else
  5137. tw32_f(MAC_MODE, 0);
  5138. udelay(40);
  5139. tg3_mdio_start(tp);
  5140. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  5141. err = tg3_poll_fw(tp);
  5142. if (err)
  5143. return err;
  5144. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  5145. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5146. val = tr32(0x7c00);
  5147. tw32(0x7c00, val | (1 << 25));
  5148. }
  5149. /* Reprobe ASF enable state. */
  5150. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  5151. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  5152. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  5153. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  5154. u32 nic_cfg;
  5155. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  5156. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  5157. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  5158. tp->last_event_jiffies = jiffies;
  5159. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  5160. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  5161. }
  5162. }
  5163. return 0;
  5164. }
  5165. /* tp->lock is held. */
  5166. static void tg3_stop_fw(struct tg3 *tp)
  5167. {
  5168. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  5169. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  5170. /* Wait for RX cpu to ACK the previous event. */
  5171. tg3_wait_for_event_ack(tp);
  5172. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  5173. tg3_generate_fw_event(tp);
  5174. /* Wait for RX cpu to ACK this event. */
  5175. tg3_wait_for_event_ack(tp);
  5176. }
  5177. }
  5178. /* tp->lock is held. */
  5179. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  5180. {
  5181. int err;
  5182. tg3_stop_fw(tp);
  5183. tg3_write_sig_pre_reset(tp, kind);
  5184. tg3_abort_hw(tp, silent);
  5185. err = tg3_chip_reset(tp);
  5186. tg3_write_sig_legacy(tp, kind);
  5187. tg3_write_sig_post_reset(tp, kind);
  5188. if (err)
  5189. return err;
  5190. return 0;
  5191. }
  5192. #define TG3_FW_RELEASE_MAJOR 0x0
  5193. #define TG3_FW_RELASE_MINOR 0x0
  5194. #define TG3_FW_RELEASE_FIX 0x0
  5195. #define TG3_FW_START_ADDR 0x08000000
  5196. #define TG3_FW_TEXT_ADDR 0x08000000
  5197. #define TG3_FW_TEXT_LEN 0x9c0
  5198. #define TG3_FW_RODATA_ADDR 0x080009c0
  5199. #define TG3_FW_RODATA_LEN 0x60
  5200. #define TG3_FW_DATA_ADDR 0x08000a40
  5201. #define TG3_FW_DATA_LEN 0x20
  5202. #define TG3_FW_SBSS_ADDR 0x08000a60
  5203. #define TG3_FW_SBSS_LEN 0xc
  5204. #define TG3_FW_BSS_ADDR 0x08000a70
  5205. #define TG3_FW_BSS_LEN 0x10
  5206. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  5207. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  5208. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  5209. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  5210. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  5211. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  5212. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  5213. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  5214. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  5215. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  5216. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  5217. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  5218. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  5219. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  5220. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  5221. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  5222. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5223. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  5224. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  5225. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  5226. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5227. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  5228. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  5229. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5230. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5231. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5232. 0, 0, 0, 0, 0, 0,
  5233. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  5234. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5235. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5236. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5237. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  5238. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  5239. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  5240. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  5241. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5242. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  5243. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  5244. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5245. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5246. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  5247. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  5248. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  5249. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  5250. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  5251. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  5252. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  5253. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  5254. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  5255. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  5256. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  5257. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  5258. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  5259. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  5260. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  5261. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  5262. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  5263. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  5264. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  5265. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  5266. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  5267. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  5268. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  5269. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  5270. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  5271. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  5272. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  5273. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  5274. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  5275. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  5276. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  5277. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  5278. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  5279. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  5280. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  5281. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  5282. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  5283. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  5284. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  5285. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  5286. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  5287. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  5288. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  5289. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  5290. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  5291. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  5292. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  5293. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  5294. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  5295. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  5296. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  5297. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  5298. };
  5299. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  5300. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  5301. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  5302. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5303. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  5304. 0x00000000
  5305. };
  5306. #if 0 /* All zeros, don't eat up space with it. */
  5307. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  5308. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5309. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  5310. };
  5311. #endif
  5312. #define RX_CPU_SCRATCH_BASE 0x30000
  5313. #define RX_CPU_SCRATCH_SIZE 0x04000
  5314. #define TX_CPU_SCRATCH_BASE 0x34000
  5315. #define TX_CPU_SCRATCH_SIZE 0x04000
  5316. /* tp->lock is held. */
  5317. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  5318. {
  5319. int i;
  5320. BUG_ON(offset == TX_CPU_BASE &&
  5321. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  5322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5323. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  5324. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  5325. return 0;
  5326. }
  5327. if (offset == RX_CPU_BASE) {
  5328. for (i = 0; i < 10000; i++) {
  5329. tw32(offset + CPU_STATE, 0xffffffff);
  5330. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5331. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5332. break;
  5333. }
  5334. tw32(offset + CPU_STATE, 0xffffffff);
  5335. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  5336. udelay(10);
  5337. } else {
  5338. for (i = 0; i < 10000; i++) {
  5339. tw32(offset + CPU_STATE, 0xffffffff);
  5340. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  5341. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  5342. break;
  5343. }
  5344. }
  5345. if (i >= 10000) {
  5346. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  5347. "and %s CPU\n",
  5348. tp->dev->name,
  5349. (offset == RX_CPU_BASE ? "RX" : "TX"));
  5350. return -ENODEV;
  5351. }
  5352. /* Clear firmware's nvram arbitration. */
  5353. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  5354. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  5355. return 0;
  5356. }
  5357. struct fw_info {
  5358. unsigned int text_base;
  5359. unsigned int text_len;
  5360. const u32 *text_data;
  5361. unsigned int rodata_base;
  5362. unsigned int rodata_len;
  5363. const u32 *rodata_data;
  5364. unsigned int data_base;
  5365. unsigned int data_len;
  5366. const u32 *data_data;
  5367. };
  5368. /* tp->lock is held. */
  5369. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  5370. int cpu_scratch_size, struct fw_info *info)
  5371. {
  5372. int err, lock_err, i;
  5373. void (*write_op)(struct tg3 *, u32, u32);
  5374. if (cpu_base == TX_CPU_BASE &&
  5375. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5376. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  5377. "TX cpu firmware on %s which is 5705.\n",
  5378. tp->dev->name);
  5379. return -EINVAL;
  5380. }
  5381. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  5382. write_op = tg3_write_mem;
  5383. else
  5384. write_op = tg3_write_indirect_reg32;
  5385. /* It is possible that bootcode is still loading at this point.
  5386. * Get the nvram lock first before halting the cpu.
  5387. */
  5388. lock_err = tg3_nvram_lock(tp);
  5389. err = tg3_halt_cpu(tp, cpu_base);
  5390. if (!lock_err)
  5391. tg3_nvram_unlock(tp);
  5392. if (err)
  5393. goto out;
  5394. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  5395. write_op(tp, cpu_scratch_base + i, 0);
  5396. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5397. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  5398. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  5399. write_op(tp, (cpu_scratch_base +
  5400. (info->text_base & 0xffff) +
  5401. (i * sizeof(u32))),
  5402. (info->text_data ?
  5403. info->text_data[i] : 0));
  5404. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  5405. write_op(tp, (cpu_scratch_base +
  5406. (info->rodata_base & 0xffff) +
  5407. (i * sizeof(u32))),
  5408. (info->rodata_data ?
  5409. info->rodata_data[i] : 0));
  5410. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  5411. write_op(tp, (cpu_scratch_base +
  5412. (info->data_base & 0xffff) +
  5413. (i * sizeof(u32))),
  5414. (info->data_data ?
  5415. info->data_data[i] : 0));
  5416. err = 0;
  5417. out:
  5418. return err;
  5419. }
  5420. /* tp->lock is held. */
  5421. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  5422. {
  5423. struct fw_info info;
  5424. int err, i;
  5425. info.text_base = TG3_FW_TEXT_ADDR;
  5426. info.text_len = TG3_FW_TEXT_LEN;
  5427. info.text_data = &tg3FwText[0];
  5428. info.rodata_base = TG3_FW_RODATA_ADDR;
  5429. info.rodata_len = TG3_FW_RODATA_LEN;
  5430. info.rodata_data = &tg3FwRodata[0];
  5431. info.data_base = TG3_FW_DATA_ADDR;
  5432. info.data_len = TG3_FW_DATA_LEN;
  5433. info.data_data = NULL;
  5434. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  5435. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  5436. &info);
  5437. if (err)
  5438. return err;
  5439. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  5440. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  5441. &info);
  5442. if (err)
  5443. return err;
  5444. /* Now startup only the RX cpu. */
  5445. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5446. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5447. for (i = 0; i < 5; i++) {
  5448. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  5449. break;
  5450. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5451. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  5452. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  5453. udelay(1000);
  5454. }
  5455. if (i >= 5) {
  5456. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  5457. "to set RX CPU PC, is %08x should be %08x\n",
  5458. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  5459. TG3_FW_TEXT_ADDR);
  5460. return -ENODEV;
  5461. }
  5462. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  5463. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  5464. return 0;
  5465. }
  5466. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  5467. #define TG3_TSO_FW_RELASE_MINOR 0x6
  5468. #define TG3_TSO_FW_RELEASE_FIX 0x0
  5469. #define TG3_TSO_FW_START_ADDR 0x08000000
  5470. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  5471. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  5472. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  5473. #define TG3_TSO_FW_RODATA_LEN 0x60
  5474. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  5475. #define TG3_TSO_FW_DATA_LEN 0x30
  5476. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  5477. #define TG3_TSO_FW_SBSS_LEN 0x2c
  5478. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  5479. #define TG3_TSO_FW_BSS_LEN 0x894
  5480. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  5481. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  5482. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  5483. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5484. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  5485. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  5486. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  5487. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  5488. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  5489. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  5490. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  5491. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  5492. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  5493. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  5494. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  5495. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  5496. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  5497. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  5498. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  5499. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5500. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  5501. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  5502. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  5503. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  5504. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  5505. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  5506. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  5507. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  5508. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  5509. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  5510. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5511. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  5512. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  5513. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  5514. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  5515. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  5516. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  5517. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  5518. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  5519. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  5520. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  5521. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  5522. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  5523. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  5524. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  5525. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  5526. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  5527. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  5528. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5529. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  5530. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  5531. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  5532. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  5533. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  5534. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  5535. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  5536. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  5537. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  5538. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  5539. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  5540. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  5541. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  5542. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  5543. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  5544. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  5545. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  5546. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  5547. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  5548. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  5549. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  5550. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  5551. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  5552. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  5553. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  5554. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  5555. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  5556. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  5557. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  5558. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  5559. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  5560. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  5561. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  5562. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  5563. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  5564. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  5565. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  5566. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  5567. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  5568. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5569. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  5570. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  5571. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  5572. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  5573. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  5574. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  5575. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  5576. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  5577. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  5578. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  5579. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  5580. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  5581. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  5582. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  5583. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  5584. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  5585. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  5586. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  5587. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  5588. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  5589. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  5590. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  5591. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  5592. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  5593. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  5594. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  5595. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  5596. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  5597. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  5598. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  5599. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  5600. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  5601. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  5602. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  5603. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  5604. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  5605. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  5606. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  5607. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  5608. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  5609. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  5610. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  5611. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  5612. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  5613. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  5614. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  5615. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  5616. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  5617. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  5618. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  5619. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5620. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  5621. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  5622. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  5623. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  5624. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  5625. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  5626. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  5627. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  5628. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  5629. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  5630. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  5631. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  5632. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  5633. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  5634. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  5635. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  5636. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  5637. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  5638. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  5639. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  5640. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  5641. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  5642. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  5643. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  5644. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  5645. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  5646. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  5647. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  5648. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  5649. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  5650. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5651. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  5652. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  5653. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  5654. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  5655. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  5656. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  5657. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  5658. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  5659. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  5660. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  5661. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  5662. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  5663. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  5664. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  5665. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  5666. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  5667. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  5668. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  5669. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  5670. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  5671. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  5672. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  5673. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  5674. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  5675. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  5676. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  5677. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  5678. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  5679. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  5680. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  5681. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  5682. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  5683. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  5684. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  5685. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  5686. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  5687. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  5688. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  5689. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  5690. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  5691. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  5692. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  5693. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  5694. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  5695. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  5696. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  5697. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  5698. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  5699. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  5700. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  5701. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5702. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  5703. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  5704. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  5705. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  5706. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  5707. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  5708. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  5709. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  5710. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  5711. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  5712. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  5713. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  5714. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  5715. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  5716. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  5717. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  5718. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  5719. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  5720. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  5721. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  5722. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  5723. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  5724. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  5725. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  5726. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  5727. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  5728. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  5729. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  5730. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  5731. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  5732. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  5733. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  5734. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  5735. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  5736. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  5737. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  5738. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  5739. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5740. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5741. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5742. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5743. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5744. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5745. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5746. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5747. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5748. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5749. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5750. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5751. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5752. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5753. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5754. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5755. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5756. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5757. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5758. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5759. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5760. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5761. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5762. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5763. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5764. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5765. };
  5766. static const u32 tg3TsoFwRodata[] = {
  5767. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5768. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5769. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5770. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5771. 0x00000000,
  5772. };
  5773. static const u32 tg3TsoFwData[] = {
  5774. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5775. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5776. 0x00000000,
  5777. };
  5778. /* 5705 needs a special version of the TSO firmware. */
  5779. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5780. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5781. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5782. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5783. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5784. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5785. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5786. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5787. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5788. #define TG3_TSO5_FW_DATA_LEN 0x20
  5789. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5790. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5791. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5792. #define TG3_TSO5_FW_BSS_LEN 0x88
  5793. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5794. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5795. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5796. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5797. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5798. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5799. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5800. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5801. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5802. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5803. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5804. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5805. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5806. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5807. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5808. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5809. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5810. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5811. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5812. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5813. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5814. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5815. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5816. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5817. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5818. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5819. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5820. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5821. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5822. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5823. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5824. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5825. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5826. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5827. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5828. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5829. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5830. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5831. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5832. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5833. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5834. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5835. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5836. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5837. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5838. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5839. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5840. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5841. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5842. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5843. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5844. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5845. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5846. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5847. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5848. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5849. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5850. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5851. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5852. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5853. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5854. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5855. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5856. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5857. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5858. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5859. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5860. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5861. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5862. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5863. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5864. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5865. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5866. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5867. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5868. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5869. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5870. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5871. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5872. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5873. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5874. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5875. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5876. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5877. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5878. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5879. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5880. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5881. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5882. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5883. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5884. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5885. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5886. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5887. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5888. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5889. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5890. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5891. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5892. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5893. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5894. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5895. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5896. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5897. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5898. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5899. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5900. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5901. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5902. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5903. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5904. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5905. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5906. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5907. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5908. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5909. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5910. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5911. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5912. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5913. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5914. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5915. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5916. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5917. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5918. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5919. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5920. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5921. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5922. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5923. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5924. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5925. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5926. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5927. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5928. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5929. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5930. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5931. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5932. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5933. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5934. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5935. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5936. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5937. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5938. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5939. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5940. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5941. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5942. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5943. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5944. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5945. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5946. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5947. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5948. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5949. 0x00000000, 0x00000000, 0x00000000,
  5950. };
  5951. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5952. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5953. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5954. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5955. 0x00000000, 0x00000000, 0x00000000,
  5956. };
  5957. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5958. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5959. 0x00000000, 0x00000000, 0x00000000,
  5960. };
  5961. /* tp->lock is held. */
  5962. static int tg3_load_tso_firmware(struct tg3 *tp)
  5963. {
  5964. struct fw_info info;
  5965. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5966. int err, i;
  5967. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5968. return 0;
  5969. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5970. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5971. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5972. info.text_data = &tg3Tso5FwText[0];
  5973. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5974. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5975. info.rodata_data = &tg3Tso5FwRodata[0];
  5976. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5977. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5978. info.data_data = &tg3Tso5FwData[0];
  5979. cpu_base = RX_CPU_BASE;
  5980. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5981. cpu_scratch_size = (info.text_len +
  5982. info.rodata_len +
  5983. info.data_len +
  5984. TG3_TSO5_FW_SBSS_LEN +
  5985. TG3_TSO5_FW_BSS_LEN);
  5986. } else {
  5987. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5988. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5989. info.text_data = &tg3TsoFwText[0];
  5990. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5991. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5992. info.rodata_data = &tg3TsoFwRodata[0];
  5993. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5994. info.data_len = TG3_TSO_FW_DATA_LEN;
  5995. info.data_data = &tg3TsoFwData[0];
  5996. cpu_base = TX_CPU_BASE;
  5997. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5998. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5999. }
  6000. err = tg3_load_firmware_cpu(tp, cpu_base,
  6001. cpu_scratch_base, cpu_scratch_size,
  6002. &info);
  6003. if (err)
  6004. return err;
  6005. /* Now startup the cpu. */
  6006. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6007. tw32_f(cpu_base + CPU_PC, info.text_base);
  6008. for (i = 0; i < 5; i++) {
  6009. if (tr32(cpu_base + CPU_PC) == info.text_base)
  6010. break;
  6011. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6012. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6013. tw32_f(cpu_base + CPU_PC, info.text_base);
  6014. udelay(1000);
  6015. }
  6016. if (i >= 5) {
  6017. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  6018. "to set CPU PC, is %08x should be %08x\n",
  6019. tp->dev->name, tr32(cpu_base + CPU_PC),
  6020. info.text_base);
  6021. return -ENODEV;
  6022. }
  6023. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6024. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6025. return 0;
  6026. }
  6027. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6028. {
  6029. struct tg3 *tp = netdev_priv(dev);
  6030. struct sockaddr *addr = p;
  6031. int err = 0, skip_mac_1 = 0;
  6032. if (!is_valid_ether_addr(addr->sa_data))
  6033. return -EINVAL;
  6034. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6035. if (!netif_running(dev))
  6036. return 0;
  6037. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6038. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6039. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6040. addr0_low = tr32(MAC_ADDR_0_LOW);
  6041. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6042. addr1_low = tr32(MAC_ADDR_1_LOW);
  6043. /* Skip MAC addr 1 if ASF is using it. */
  6044. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6045. !(addr1_high == 0 && addr1_low == 0))
  6046. skip_mac_1 = 1;
  6047. }
  6048. spin_lock_bh(&tp->lock);
  6049. __tg3_set_mac_addr(tp, skip_mac_1);
  6050. spin_unlock_bh(&tp->lock);
  6051. return err;
  6052. }
  6053. /* tp->lock is held. */
  6054. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6055. dma_addr_t mapping, u32 maxlen_flags,
  6056. u32 nic_addr)
  6057. {
  6058. tg3_write_mem(tp,
  6059. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6060. ((u64) mapping >> 32));
  6061. tg3_write_mem(tp,
  6062. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6063. ((u64) mapping & 0xffffffff));
  6064. tg3_write_mem(tp,
  6065. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6066. maxlen_flags);
  6067. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6068. tg3_write_mem(tp,
  6069. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6070. nic_addr);
  6071. }
  6072. static void __tg3_set_rx_mode(struct net_device *);
  6073. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6074. {
  6075. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6076. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6077. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6078. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6079. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6080. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6081. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6082. }
  6083. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6084. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6085. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6086. u32 val = ec->stats_block_coalesce_usecs;
  6087. if (!netif_carrier_ok(tp->dev))
  6088. val = 0;
  6089. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6090. }
  6091. }
  6092. /* tp->lock is held. */
  6093. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6094. {
  6095. u32 val, rdmac_mode;
  6096. int i, err, limit;
  6097. tg3_disable_ints(tp);
  6098. tg3_stop_fw(tp);
  6099. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6100. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  6101. tg3_abort_hw(tp, 1);
  6102. }
  6103. if (reset_phy &&
  6104. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB))
  6105. tg3_phy_reset(tp);
  6106. err = tg3_chip_reset(tp);
  6107. if (err)
  6108. return err;
  6109. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6110. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6111. val = tr32(TG3_CPMU_CTRL);
  6112. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6113. tw32(TG3_CPMU_CTRL, val);
  6114. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6115. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6116. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6117. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6118. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6119. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6120. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6121. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6122. val = tr32(TG3_CPMU_HST_ACC);
  6123. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6124. val |= CPMU_HST_ACC_MACCLK_6_25;
  6125. tw32(TG3_CPMU_HST_ACC, val);
  6126. }
  6127. /* This works around an issue with Athlon chipsets on
  6128. * B3 tigon3 silicon. This bit has no effect on any
  6129. * other revision. But do not set this on PCI Express
  6130. * chips and don't even touch the clocks if the CPMU is present.
  6131. */
  6132. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  6133. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  6134. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6135. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6136. }
  6137. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6138. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  6139. val = tr32(TG3PCI_PCISTATE);
  6140. val |= PCISTATE_RETRY_SAME_DMA;
  6141. tw32(TG3PCI_PCISTATE, val);
  6142. }
  6143. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  6144. /* Allow reads and writes to the
  6145. * APE register and memory space.
  6146. */
  6147. val = tr32(TG3PCI_PCISTATE);
  6148. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6149. PCISTATE_ALLOW_APE_SHMEM_WR;
  6150. tw32(TG3PCI_PCISTATE, val);
  6151. }
  6152. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6153. /* Enable some hw fixes. */
  6154. val = tr32(TG3PCI_MSI_DATA);
  6155. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6156. tw32(TG3PCI_MSI_DATA, val);
  6157. }
  6158. /* Descriptor ring init may make accesses to the
  6159. * NIC SRAM area to setup the TX descriptors, so we
  6160. * can only do this after the hardware has been
  6161. * successfully reset.
  6162. */
  6163. err = tg3_init_rings(tp);
  6164. if (err)
  6165. return err;
  6166. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6167. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6168. /* This value is determined during the probe time DMA
  6169. * engine test, tg3_test_dma.
  6170. */
  6171. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6172. }
  6173. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6174. GRC_MODE_4X_NIC_SEND_RINGS |
  6175. GRC_MODE_NO_TX_PHDR_CSUM |
  6176. GRC_MODE_NO_RX_PHDR_CSUM);
  6177. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6178. /* Pseudo-header checksum is done by hardware logic and not
  6179. * the offload processers, so make the chip do the pseudo-
  6180. * header checksums on receive. For transmit it is more
  6181. * convenient to do the pseudo-header checksum in software
  6182. * as Linux does that on transmit for us in all cases.
  6183. */
  6184. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6185. tw32(GRC_MODE,
  6186. tp->grc_mode |
  6187. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6188. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6189. val = tr32(GRC_MISC_CFG);
  6190. val &= ~0xff;
  6191. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6192. tw32(GRC_MISC_CFG, val);
  6193. /* Initialize MBUF/DESC pool. */
  6194. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6195. /* Do nothing. */
  6196. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6197. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6198. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6199. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6200. else
  6201. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6202. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6203. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6204. }
  6205. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6206. int fw_len;
  6207. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  6208. TG3_TSO5_FW_RODATA_LEN +
  6209. TG3_TSO5_FW_DATA_LEN +
  6210. TG3_TSO5_FW_SBSS_LEN +
  6211. TG3_TSO5_FW_BSS_LEN);
  6212. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6213. tw32(BUFMGR_MB_POOL_ADDR,
  6214. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6215. tw32(BUFMGR_MB_POOL_SIZE,
  6216. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6217. }
  6218. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6219. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6220. tp->bufmgr_config.mbuf_read_dma_low_water);
  6221. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6222. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6223. tw32(BUFMGR_MB_HIGH_WATER,
  6224. tp->bufmgr_config.mbuf_high_water);
  6225. } else {
  6226. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6227. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6228. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6229. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6230. tw32(BUFMGR_MB_HIGH_WATER,
  6231. tp->bufmgr_config.mbuf_high_water_jumbo);
  6232. }
  6233. tw32(BUFMGR_DMA_LOW_WATER,
  6234. tp->bufmgr_config.dma_low_water);
  6235. tw32(BUFMGR_DMA_HIGH_WATER,
  6236. tp->bufmgr_config.dma_high_water);
  6237. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  6238. for (i = 0; i < 2000; i++) {
  6239. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6240. break;
  6241. udelay(10);
  6242. }
  6243. if (i >= 2000) {
  6244. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  6245. tp->dev->name);
  6246. return -ENODEV;
  6247. }
  6248. /* Setup replenish threshold. */
  6249. val = tp->rx_pending / 8;
  6250. if (val == 0)
  6251. val = 1;
  6252. else if (val > tp->rx_std_max_post)
  6253. val = tp->rx_std_max_post;
  6254. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6255. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6256. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6257. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  6258. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  6259. }
  6260. tw32(RCVBDI_STD_THRESH, val);
  6261. /* Initialize TG3_BDINFO's at:
  6262. * RCVDBDI_STD_BD: standard eth size rx ring
  6263. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6264. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6265. *
  6266. * like so:
  6267. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6268. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6269. * ring attribute flags
  6270. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6271. *
  6272. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6273. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6274. *
  6275. * The size of each ring is fixed in the firmware, but the location is
  6276. * configurable.
  6277. */
  6278. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6279. ((u64) tp->rx_std_mapping >> 32));
  6280. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6281. ((u64) tp->rx_std_mapping & 0xffffffff));
  6282. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6283. NIC_SRAM_RX_BUFFER_DESC);
  6284. /* Don't even try to program the JUMBO/MINI buffer descriptor
  6285. * configs on 5705.
  6286. */
  6287. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  6288. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6289. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  6290. } else {
  6291. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6292. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6293. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6294. BDINFO_FLAGS_DISABLED);
  6295. /* Setup replenish threshold. */
  6296. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  6297. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  6298. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6299. ((u64) tp->rx_jumbo_mapping >> 32));
  6300. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6301. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  6302. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6303. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  6304. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6305. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6306. } else {
  6307. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6308. BDINFO_FLAGS_DISABLED);
  6309. }
  6310. }
  6311. /* There is only one send ring on 5705/5750, no need to explicitly
  6312. * disable the others.
  6313. */
  6314. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6315. /* Clear out send RCB ring in SRAM. */
  6316. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  6317. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6318. BDINFO_FLAGS_DISABLED);
  6319. }
  6320. tp->tx_prod = 0;
  6321. tp->tx_cons = 0;
  6322. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6323. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6324. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  6325. tp->tx_desc_mapping,
  6326. (TG3_TX_RING_SIZE <<
  6327. BDINFO_FLAGS_MAXLEN_SHIFT),
  6328. NIC_SRAM_TX_BUFFER_DESC);
  6329. /* There is only one receive return ring on 5705/5750, no need
  6330. * to explicitly disable the others.
  6331. */
  6332. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6333. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  6334. i += TG3_BDINFO_SIZE) {
  6335. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  6336. BDINFO_FLAGS_DISABLED);
  6337. }
  6338. }
  6339. tp->rx_rcb_ptr = 0;
  6340. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  6341. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  6342. tp->rx_rcb_mapping,
  6343. (TG3_RX_RCB_RING_SIZE(tp) <<
  6344. BDINFO_FLAGS_MAXLEN_SHIFT),
  6345. 0);
  6346. tp->rx_std_ptr = tp->rx_pending;
  6347. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  6348. tp->rx_std_ptr);
  6349. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  6350. tp->rx_jumbo_pending : 0;
  6351. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  6352. tp->rx_jumbo_ptr);
  6353. /* Initialize MAC address and backoff seed. */
  6354. __tg3_set_mac_addr(tp, 0);
  6355. /* MTU + ethernet header + FCS + optional VLAN tag */
  6356. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  6357. /* The slot time is changed by tg3_setup_phy if we
  6358. * run at gigabit with half duplex.
  6359. */
  6360. tw32(MAC_TX_LENGTHS,
  6361. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6362. (6 << TX_LENGTHS_IPG_SHIFT) |
  6363. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  6364. /* Receive rules. */
  6365. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6366. tw32(RCVLPC_CONFIG, 0x0181);
  6367. /* Calculate RDMAC_MODE setting early, we need it to determine
  6368. * the RCVLPC_STATE_ENABLE mask.
  6369. */
  6370. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6371. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6372. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6373. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6374. RDMAC_MODE_LNGREAD_ENAB);
  6375. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6376. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6377. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6378. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6379. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6380. /* If statement applies to 5705 and 5750 PCI devices only */
  6381. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6382. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6383. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  6384. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  6385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6386. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6387. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6388. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  6389. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6390. }
  6391. }
  6392. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  6393. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6394. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6395. rdmac_mode |= (1 << 27);
  6396. /* Receive/send statistics. */
  6397. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  6398. val = tr32(RCVLPC_STATS_ENABLE);
  6399. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6400. tw32(RCVLPC_STATS_ENABLE, val);
  6401. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6402. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  6403. val = tr32(RCVLPC_STATS_ENABLE);
  6404. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6405. tw32(RCVLPC_STATS_ENABLE, val);
  6406. } else {
  6407. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6408. }
  6409. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6410. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6411. tw32(SNDDATAI_STATSCTRL,
  6412. (SNDDATAI_SCTRL_ENABLE |
  6413. SNDDATAI_SCTRL_FASTUPD));
  6414. /* Setup host coalescing engine. */
  6415. tw32(HOSTCC_MODE, 0);
  6416. for (i = 0; i < 2000; i++) {
  6417. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6418. break;
  6419. udelay(10);
  6420. }
  6421. __tg3_set_coalesce(tp, &tp->coal);
  6422. /* set status block DMA address */
  6423. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6424. ((u64) tp->status_mapping >> 32));
  6425. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6426. ((u64) tp->status_mapping & 0xffffffff));
  6427. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6428. /* Status/statistics block address. See tg3_timer,
  6429. * the tg3_periodic_fetch_stats call there, and
  6430. * tg3_get_stats to see how this works for 5705/5750 chips.
  6431. */
  6432. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6433. ((u64) tp->stats_mapping >> 32));
  6434. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6435. ((u64) tp->stats_mapping & 0xffffffff));
  6436. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6437. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6438. }
  6439. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6440. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6441. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6442. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6443. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6444. /* Clear statistics/status block in chip, and status block in ram. */
  6445. for (i = NIC_SRAM_STATS_BLK;
  6446. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6447. i += sizeof(u32)) {
  6448. tg3_write_mem(tp, i, 0);
  6449. udelay(40);
  6450. }
  6451. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  6452. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  6453. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  6454. /* reset to prevent losing 1st rx packet intermittently */
  6455. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6456. udelay(10);
  6457. }
  6458. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6459. tp->mac_mode &= MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6460. else
  6461. tp->mac_mode = 0;
  6462. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6463. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6464. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6465. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6466. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6467. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6468. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6469. udelay(40);
  6470. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6471. * If TG3_FLG2_IS_NIC is zero, we should read the
  6472. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6473. * whether used as inputs or outputs, are set by boot code after
  6474. * reset.
  6475. */
  6476. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  6477. u32 gpio_mask;
  6478. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6479. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6480. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6481. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6482. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6483. GRC_LCLCTRL_GPIO_OUTPUT3;
  6484. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6485. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6486. tp->grc_local_ctrl &= ~gpio_mask;
  6487. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6488. /* GPIO1 must be driven high for eeprom write protect */
  6489. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  6490. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6491. GRC_LCLCTRL_GPIO_OUTPUT1);
  6492. }
  6493. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6494. udelay(100);
  6495. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  6496. tp->last_tag = 0;
  6497. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  6498. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  6499. udelay(40);
  6500. }
  6501. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  6502. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  6503. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  6504. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  6505. WDMAC_MODE_LNGREAD_ENAB);
  6506. /* If statement applies to 5705 and 5750 PCI devices only */
  6507. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6508. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  6509. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  6510. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  6511. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  6512. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  6513. /* nothing */
  6514. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6515. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  6516. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  6517. val |= WDMAC_MODE_RX_ACCEL;
  6518. }
  6519. }
  6520. /* Enable host coalescing bug fix */
  6521. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  6522. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  6523. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  6524. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) ||
  6525. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785))
  6526. val |= WDMAC_MODE_STATUS_TAG_FIX;
  6527. tw32_f(WDMAC_MODE, val);
  6528. udelay(40);
  6529. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  6530. u16 pcix_cmd;
  6531. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6532. &pcix_cmd);
  6533. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  6534. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  6535. pcix_cmd |= PCI_X_CMD_READ_2K;
  6536. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  6537. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  6538. pcix_cmd |= PCI_X_CMD_READ_2K;
  6539. }
  6540. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  6541. pcix_cmd);
  6542. }
  6543. tw32_f(RDMAC_MODE, rdmac_mode);
  6544. udelay(40);
  6545. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  6546. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  6547. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  6548. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  6549. tw32(SNDDATAC_MODE,
  6550. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  6551. else
  6552. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  6553. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  6554. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  6555. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  6556. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  6557. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  6558. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  6559. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  6560. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  6561. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  6562. err = tg3_load_5701_a0_firmware_fix(tp);
  6563. if (err)
  6564. return err;
  6565. }
  6566. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  6567. err = tg3_load_tso_firmware(tp);
  6568. if (err)
  6569. return err;
  6570. }
  6571. tp->tx_mode = TX_MODE_ENABLE;
  6572. tw32_f(MAC_TX_MODE, tp->tx_mode);
  6573. udelay(100);
  6574. tp->rx_mode = RX_MODE_ENABLE;
  6575. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6576. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6577. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6578. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  6579. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  6580. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6581. udelay(10);
  6582. tw32(MAC_LED_CTRL, tp->led_ctrl);
  6583. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  6584. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6585. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6586. udelay(10);
  6587. }
  6588. tw32_f(MAC_RX_MODE, tp->rx_mode);
  6589. udelay(10);
  6590. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  6591. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  6592. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  6593. /* Set drive transmission level to 1.2V */
  6594. /* only if the signal pre-emphasis bit is not set */
  6595. val = tr32(MAC_SERDES_CFG);
  6596. val &= 0xfffff000;
  6597. val |= 0x880;
  6598. tw32(MAC_SERDES_CFG, val);
  6599. }
  6600. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  6601. tw32(MAC_SERDES_CFG, 0x616000);
  6602. }
  6603. /* Prevent chip from dropping frames when flow control
  6604. * is enabled.
  6605. */
  6606. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  6607. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  6608. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  6609. /* Use hardware link auto-negotiation */
  6610. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  6611. }
  6612. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  6613. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  6614. u32 tmp;
  6615. tmp = tr32(SERDES_RX_CTRL);
  6616. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  6617. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  6618. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  6619. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6620. }
  6621. if (!(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  6622. if (tp->link_config.phy_is_low_power) {
  6623. tp->link_config.phy_is_low_power = 0;
  6624. tp->link_config.speed = tp->link_config.orig_speed;
  6625. tp->link_config.duplex = tp->link_config.orig_duplex;
  6626. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  6627. }
  6628. err = tg3_setup_phy(tp, 0);
  6629. if (err)
  6630. return err;
  6631. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6632. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  6633. u32 tmp;
  6634. /* Clear CRC stats. */
  6635. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  6636. tg3_writephy(tp, MII_TG3_TEST1,
  6637. tmp | MII_TG3_TEST1_CRC_EN);
  6638. tg3_readphy(tp, 0x14, &tmp);
  6639. }
  6640. }
  6641. }
  6642. __tg3_set_rx_mode(tp->dev);
  6643. /* Initialize receive rules. */
  6644. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  6645. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6646. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  6647. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  6648. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  6649. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  6650. limit = 8;
  6651. else
  6652. limit = 16;
  6653. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  6654. limit -= 4;
  6655. switch (limit) {
  6656. case 16:
  6657. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  6658. case 15:
  6659. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  6660. case 14:
  6661. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  6662. case 13:
  6663. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  6664. case 12:
  6665. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  6666. case 11:
  6667. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  6668. case 10:
  6669. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  6670. case 9:
  6671. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  6672. case 8:
  6673. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  6674. case 7:
  6675. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  6676. case 6:
  6677. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  6678. case 5:
  6679. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  6680. case 4:
  6681. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  6682. case 3:
  6683. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  6684. case 2:
  6685. case 1:
  6686. default:
  6687. break;
  6688. }
  6689. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  6690. /* Write our heartbeat update interval to APE. */
  6691. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  6692. APE_HOST_HEARTBEAT_INT_DISABLE);
  6693. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  6694. return 0;
  6695. }
  6696. /* Called at device open time to get the chip ready for
  6697. * packet processing. Invoked with tp->lock held.
  6698. */
  6699. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  6700. {
  6701. tg3_switch_clocks(tp);
  6702. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  6703. return tg3_reset_hw(tp, reset_phy);
  6704. }
  6705. #define TG3_STAT_ADD32(PSTAT, REG) \
  6706. do { u32 __val = tr32(REG); \
  6707. (PSTAT)->low += __val; \
  6708. if ((PSTAT)->low < __val) \
  6709. (PSTAT)->high += 1; \
  6710. } while (0)
  6711. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  6712. {
  6713. struct tg3_hw_stats *sp = tp->hw_stats;
  6714. if (!netif_carrier_ok(tp->dev))
  6715. return;
  6716. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  6717. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  6718. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  6719. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  6720. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6721. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6722. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6723. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6724. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6725. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6726. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6727. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6728. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6729. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6730. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6731. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6732. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6733. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6734. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6735. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6736. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6737. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6738. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6739. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6740. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6741. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6742. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6743. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6744. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6745. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6746. }
  6747. static void tg3_timer(unsigned long __opaque)
  6748. {
  6749. struct tg3 *tp = (struct tg3 *) __opaque;
  6750. if (tp->irq_sync)
  6751. goto restart_timer;
  6752. spin_lock(&tp->lock);
  6753. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6754. /* All of this garbage is because when using non-tagged
  6755. * IRQ status the mailbox/status_block protocol the chip
  6756. * uses with the cpu is race prone.
  6757. */
  6758. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6759. tw32(GRC_LOCAL_CTRL,
  6760. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6761. } else {
  6762. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6763. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6764. }
  6765. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6766. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6767. spin_unlock(&tp->lock);
  6768. schedule_work(&tp->reset_task);
  6769. return;
  6770. }
  6771. }
  6772. /* This part only runs once per second. */
  6773. if (!--tp->timer_counter) {
  6774. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6775. tg3_periodic_fetch_stats(tp);
  6776. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6777. u32 mac_stat;
  6778. int phy_event;
  6779. mac_stat = tr32(MAC_STATUS);
  6780. phy_event = 0;
  6781. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6782. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6783. phy_event = 1;
  6784. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6785. phy_event = 1;
  6786. if (phy_event)
  6787. tg3_setup_phy(tp, 0);
  6788. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6789. u32 mac_stat = tr32(MAC_STATUS);
  6790. int need_setup = 0;
  6791. if (netif_carrier_ok(tp->dev) &&
  6792. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6793. need_setup = 1;
  6794. }
  6795. if (! netif_carrier_ok(tp->dev) &&
  6796. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6797. MAC_STATUS_SIGNAL_DET))) {
  6798. need_setup = 1;
  6799. }
  6800. if (need_setup) {
  6801. if (!tp->serdes_counter) {
  6802. tw32_f(MAC_MODE,
  6803. (tp->mac_mode &
  6804. ~MAC_MODE_PORT_MODE_MASK));
  6805. udelay(40);
  6806. tw32_f(MAC_MODE, tp->mac_mode);
  6807. udelay(40);
  6808. }
  6809. tg3_setup_phy(tp, 0);
  6810. }
  6811. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6812. tg3_serdes_parallel_detect(tp);
  6813. tp->timer_counter = tp->timer_multiplier;
  6814. }
  6815. /* Heartbeat is only sent once every 2 seconds.
  6816. *
  6817. * The heartbeat is to tell the ASF firmware that the host
  6818. * driver is still alive. In the event that the OS crashes,
  6819. * ASF needs to reset the hardware to free up the FIFO space
  6820. * that may be filled with rx packets destined for the host.
  6821. * If the FIFO is full, ASF will no longer function properly.
  6822. *
  6823. * Unintended resets have been reported on real time kernels
  6824. * where the timer doesn't run on time. Netpoll will also have
  6825. * same problem.
  6826. *
  6827. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6828. * to check the ring condition when the heartbeat is expiring
  6829. * before doing the reset. This will prevent most unintended
  6830. * resets.
  6831. */
  6832. if (!--tp->asf_counter) {
  6833. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  6834. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  6835. tg3_wait_for_event_ack(tp);
  6836. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6837. FWCMD_NICDRV_ALIVE3);
  6838. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6839. /* 5 seconds timeout */
  6840. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6841. tg3_generate_fw_event(tp);
  6842. }
  6843. tp->asf_counter = tp->asf_multiplier;
  6844. }
  6845. spin_unlock(&tp->lock);
  6846. restart_timer:
  6847. tp->timer.expires = jiffies + tp->timer_offset;
  6848. add_timer(&tp->timer);
  6849. }
  6850. static int tg3_request_irq(struct tg3 *tp)
  6851. {
  6852. irq_handler_t fn;
  6853. unsigned long flags;
  6854. struct net_device *dev = tp->dev;
  6855. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6856. fn = tg3_msi;
  6857. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6858. fn = tg3_msi_1shot;
  6859. flags = IRQF_SAMPLE_RANDOM;
  6860. } else {
  6861. fn = tg3_interrupt;
  6862. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6863. fn = tg3_interrupt_tagged;
  6864. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6865. }
  6866. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6867. }
  6868. static int tg3_test_interrupt(struct tg3 *tp)
  6869. {
  6870. struct net_device *dev = tp->dev;
  6871. int err, i, intr_ok = 0;
  6872. if (!netif_running(dev))
  6873. return -ENODEV;
  6874. tg3_disable_ints(tp);
  6875. free_irq(tp->pdev->irq, dev);
  6876. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6877. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6878. if (err)
  6879. return err;
  6880. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6881. tg3_enable_ints(tp);
  6882. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6883. HOSTCC_MODE_NOW);
  6884. for (i = 0; i < 5; i++) {
  6885. u32 int_mbox, misc_host_ctrl;
  6886. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6887. TG3_64BIT_REG_LOW);
  6888. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6889. if ((int_mbox != 0) ||
  6890. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6891. intr_ok = 1;
  6892. break;
  6893. }
  6894. msleep(10);
  6895. }
  6896. tg3_disable_ints(tp);
  6897. free_irq(tp->pdev->irq, dev);
  6898. err = tg3_request_irq(tp);
  6899. if (err)
  6900. return err;
  6901. if (intr_ok)
  6902. return 0;
  6903. return -EIO;
  6904. }
  6905. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6906. * successfully restored
  6907. */
  6908. static int tg3_test_msi(struct tg3 *tp)
  6909. {
  6910. struct net_device *dev = tp->dev;
  6911. int err;
  6912. u16 pci_cmd;
  6913. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6914. return 0;
  6915. /* Turn off SERR reporting in case MSI terminates with Master
  6916. * Abort.
  6917. */
  6918. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6919. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6920. pci_cmd & ~PCI_COMMAND_SERR);
  6921. err = tg3_test_interrupt(tp);
  6922. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6923. if (!err)
  6924. return 0;
  6925. /* other failures */
  6926. if (err != -EIO)
  6927. return err;
  6928. /* MSI test failed, go back to INTx mode */
  6929. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6930. "switching to INTx mode. Please report this failure to "
  6931. "the PCI maintainer and include system chipset information.\n",
  6932. tp->dev->name);
  6933. free_irq(tp->pdev->irq, dev);
  6934. pci_disable_msi(tp->pdev);
  6935. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6936. err = tg3_request_irq(tp);
  6937. if (err)
  6938. return err;
  6939. /* Need to reset the chip because the MSI cycle may have terminated
  6940. * with Master Abort.
  6941. */
  6942. tg3_full_lock(tp, 1);
  6943. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6944. err = tg3_init_hw(tp, 1);
  6945. tg3_full_unlock(tp);
  6946. if (err)
  6947. free_irq(tp->pdev->irq, dev);
  6948. return err;
  6949. }
  6950. static int tg3_open(struct net_device *dev)
  6951. {
  6952. struct tg3 *tp = netdev_priv(dev);
  6953. int err;
  6954. netif_carrier_off(tp->dev);
  6955. err = tg3_set_power_state(tp, PCI_D0);
  6956. if (err)
  6957. return err;
  6958. tg3_full_lock(tp, 0);
  6959. tg3_disable_ints(tp);
  6960. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6961. tg3_full_unlock(tp);
  6962. /* The placement of this call is tied
  6963. * to the setup and use of Host TX descriptors.
  6964. */
  6965. err = tg3_alloc_consistent(tp);
  6966. if (err)
  6967. return err;
  6968. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6969. /* All MSI supporting chips should support tagged
  6970. * status. Assert that this is the case.
  6971. */
  6972. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6973. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6974. "Not using MSI.\n", tp->dev->name);
  6975. } else if (pci_enable_msi(tp->pdev) == 0) {
  6976. u32 msi_mode;
  6977. msi_mode = tr32(MSGINT_MODE);
  6978. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6979. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6980. }
  6981. }
  6982. err = tg3_request_irq(tp);
  6983. if (err) {
  6984. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6985. pci_disable_msi(tp->pdev);
  6986. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6987. }
  6988. tg3_free_consistent(tp);
  6989. return err;
  6990. }
  6991. napi_enable(&tp->napi);
  6992. tg3_full_lock(tp, 0);
  6993. err = tg3_init_hw(tp, 1);
  6994. if (err) {
  6995. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6996. tg3_free_rings(tp);
  6997. } else {
  6998. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6999. tp->timer_offset = HZ;
  7000. else
  7001. tp->timer_offset = HZ / 10;
  7002. BUG_ON(tp->timer_offset > HZ);
  7003. tp->timer_counter = tp->timer_multiplier =
  7004. (HZ / tp->timer_offset);
  7005. tp->asf_counter = tp->asf_multiplier =
  7006. ((HZ / tp->timer_offset) * 2);
  7007. init_timer(&tp->timer);
  7008. tp->timer.expires = jiffies + tp->timer_offset;
  7009. tp->timer.data = (unsigned long) tp;
  7010. tp->timer.function = tg3_timer;
  7011. }
  7012. tg3_full_unlock(tp);
  7013. if (err) {
  7014. napi_disable(&tp->napi);
  7015. free_irq(tp->pdev->irq, dev);
  7016. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7017. pci_disable_msi(tp->pdev);
  7018. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7019. }
  7020. tg3_free_consistent(tp);
  7021. return err;
  7022. }
  7023. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7024. err = tg3_test_msi(tp);
  7025. if (err) {
  7026. tg3_full_lock(tp, 0);
  7027. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7028. pci_disable_msi(tp->pdev);
  7029. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7030. }
  7031. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7032. tg3_free_rings(tp);
  7033. tg3_free_consistent(tp);
  7034. tg3_full_unlock(tp);
  7035. napi_disable(&tp->napi);
  7036. return err;
  7037. }
  7038. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7039. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  7040. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7041. tw32(PCIE_TRANSACTION_CFG,
  7042. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7043. }
  7044. }
  7045. }
  7046. tg3_phy_start(tp);
  7047. tg3_full_lock(tp, 0);
  7048. add_timer(&tp->timer);
  7049. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7050. tg3_enable_ints(tp);
  7051. tg3_full_unlock(tp);
  7052. netif_start_queue(dev);
  7053. return 0;
  7054. }
  7055. #if 0
  7056. /*static*/ void tg3_dump_state(struct tg3 *tp)
  7057. {
  7058. u32 val32, val32_2, val32_3, val32_4, val32_5;
  7059. u16 val16;
  7060. int i;
  7061. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  7062. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  7063. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  7064. val16, val32);
  7065. /* MAC block */
  7066. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  7067. tr32(MAC_MODE), tr32(MAC_STATUS));
  7068. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  7069. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  7070. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  7071. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  7072. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  7073. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  7074. /* Send data initiator control block */
  7075. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  7076. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  7077. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  7078. tr32(SNDDATAI_STATSCTRL));
  7079. /* Send data completion control block */
  7080. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  7081. /* Send BD ring selector block */
  7082. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  7083. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  7084. /* Send BD initiator control block */
  7085. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  7086. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  7087. /* Send BD completion control block */
  7088. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  7089. /* Receive list placement control block */
  7090. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  7091. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  7092. printk(" RCVLPC_STATSCTRL[%08x]\n",
  7093. tr32(RCVLPC_STATSCTRL));
  7094. /* Receive data and receive BD initiator control block */
  7095. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  7096. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  7097. /* Receive data completion control block */
  7098. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  7099. tr32(RCVDCC_MODE));
  7100. /* Receive BD initiator control block */
  7101. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  7102. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  7103. /* Receive BD completion control block */
  7104. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  7105. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  7106. /* Receive list selector control block */
  7107. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  7108. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  7109. /* Mbuf cluster free block */
  7110. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  7111. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  7112. /* Host coalescing control block */
  7113. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  7114. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  7115. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  7116. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7117. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7118. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  7119. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  7120. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  7121. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  7122. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  7123. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  7124. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  7125. /* Memory arbiter control block */
  7126. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  7127. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  7128. /* Buffer manager control block */
  7129. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  7130. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  7131. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  7132. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  7133. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  7134. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  7135. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  7136. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  7137. /* Read DMA control block */
  7138. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  7139. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  7140. /* Write DMA control block */
  7141. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  7142. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  7143. /* DMA completion block */
  7144. printk("DEBUG: DMAC_MODE[%08x]\n",
  7145. tr32(DMAC_MODE));
  7146. /* GRC block */
  7147. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  7148. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  7149. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  7150. tr32(GRC_LOCAL_CTRL));
  7151. /* TG3_BDINFOs */
  7152. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  7153. tr32(RCVDBDI_JUMBO_BD + 0x0),
  7154. tr32(RCVDBDI_JUMBO_BD + 0x4),
  7155. tr32(RCVDBDI_JUMBO_BD + 0x8),
  7156. tr32(RCVDBDI_JUMBO_BD + 0xc));
  7157. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  7158. tr32(RCVDBDI_STD_BD + 0x0),
  7159. tr32(RCVDBDI_STD_BD + 0x4),
  7160. tr32(RCVDBDI_STD_BD + 0x8),
  7161. tr32(RCVDBDI_STD_BD + 0xc));
  7162. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  7163. tr32(RCVDBDI_MINI_BD + 0x0),
  7164. tr32(RCVDBDI_MINI_BD + 0x4),
  7165. tr32(RCVDBDI_MINI_BD + 0x8),
  7166. tr32(RCVDBDI_MINI_BD + 0xc));
  7167. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  7168. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  7169. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  7170. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  7171. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  7172. val32, val32_2, val32_3, val32_4);
  7173. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  7174. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  7175. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  7176. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  7177. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  7178. val32, val32_2, val32_3, val32_4);
  7179. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  7180. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  7181. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  7182. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  7183. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  7184. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  7185. val32, val32_2, val32_3, val32_4, val32_5);
  7186. /* SW status block */
  7187. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  7188. tp->hw_status->status,
  7189. tp->hw_status->status_tag,
  7190. tp->hw_status->rx_jumbo_consumer,
  7191. tp->hw_status->rx_consumer,
  7192. tp->hw_status->rx_mini_consumer,
  7193. tp->hw_status->idx[0].rx_producer,
  7194. tp->hw_status->idx[0].tx_consumer);
  7195. /* SW statistics block */
  7196. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  7197. ((u32 *)tp->hw_stats)[0],
  7198. ((u32 *)tp->hw_stats)[1],
  7199. ((u32 *)tp->hw_stats)[2],
  7200. ((u32 *)tp->hw_stats)[3]);
  7201. /* Mailboxes */
  7202. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  7203. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  7204. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  7205. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  7206. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  7207. /* NIC side send descriptors. */
  7208. for (i = 0; i < 6; i++) {
  7209. unsigned long txd;
  7210. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  7211. + (i * sizeof(struct tg3_tx_buffer_desc));
  7212. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  7213. i,
  7214. readl(txd + 0x0), readl(txd + 0x4),
  7215. readl(txd + 0x8), readl(txd + 0xc));
  7216. }
  7217. /* NIC side RX descriptors. */
  7218. for (i = 0; i < 6; i++) {
  7219. unsigned long rxd;
  7220. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  7221. + (i * sizeof(struct tg3_rx_buffer_desc));
  7222. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  7223. i,
  7224. readl(rxd + 0x0), readl(rxd + 0x4),
  7225. readl(rxd + 0x8), readl(rxd + 0xc));
  7226. rxd += (4 * sizeof(u32));
  7227. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  7228. i,
  7229. readl(rxd + 0x0), readl(rxd + 0x4),
  7230. readl(rxd + 0x8), readl(rxd + 0xc));
  7231. }
  7232. for (i = 0; i < 6; i++) {
  7233. unsigned long rxd;
  7234. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  7235. + (i * sizeof(struct tg3_rx_buffer_desc));
  7236. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  7237. i,
  7238. readl(rxd + 0x0), readl(rxd + 0x4),
  7239. readl(rxd + 0x8), readl(rxd + 0xc));
  7240. rxd += (4 * sizeof(u32));
  7241. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  7242. i,
  7243. readl(rxd + 0x0), readl(rxd + 0x4),
  7244. readl(rxd + 0x8), readl(rxd + 0xc));
  7245. }
  7246. }
  7247. #endif
  7248. static struct net_device_stats *tg3_get_stats(struct net_device *);
  7249. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7250. static int tg3_close(struct net_device *dev)
  7251. {
  7252. struct tg3 *tp = netdev_priv(dev);
  7253. napi_disable(&tp->napi);
  7254. cancel_work_sync(&tp->reset_task);
  7255. netif_stop_queue(dev);
  7256. del_timer_sync(&tp->timer);
  7257. tg3_full_lock(tp, 1);
  7258. #if 0
  7259. tg3_dump_state(tp);
  7260. #endif
  7261. tg3_disable_ints(tp);
  7262. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7263. tg3_free_rings(tp);
  7264. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  7265. tg3_full_unlock(tp);
  7266. free_irq(tp->pdev->irq, dev);
  7267. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  7268. pci_disable_msi(tp->pdev);
  7269. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  7270. }
  7271. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  7272. sizeof(tp->net_stats_prev));
  7273. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7274. sizeof(tp->estats_prev));
  7275. tg3_free_consistent(tp);
  7276. tg3_set_power_state(tp, PCI_D3hot);
  7277. netif_carrier_off(tp->dev);
  7278. return 0;
  7279. }
  7280. static inline unsigned long get_stat64(tg3_stat64_t *val)
  7281. {
  7282. unsigned long ret;
  7283. #if (BITS_PER_LONG == 32)
  7284. ret = val->low;
  7285. #else
  7286. ret = ((u64)val->high << 32) | ((u64)val->low);
  7287. #endif
  7288. return ret;
  7289. }
  7290. static inline u64 get_estat64(tg3_stat64_t *val)
  7291. {
  7292. return ((u64)val->high << 32) | ((u64)val->low);
  7293. }
  7294. static unsigned long calc_crc_errors(struct tg3 *tp)
  7295. {
  7296. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7297. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  7298. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7299. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7300. u32 val;
  7301. spin_lock_bh(&tp->lock);
  7302. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7303. tg3_writephy(tp, MII_TG3_TEST1,
  7304. val | MII_TG3_TEST1_CRC_EN);
  7305. tg3_readphy(tp, 0x14, &val);
  7306. } else
  7307. val = 0;
  7308. spin_unlock_bh(&tp->lock);
  7309. tp->phy_crc_errors += val;
  7310. return tp->phy_crc_errors;
  7311. }
  7312. return get_stat64(&hw_stats->rx_fcs_errors);
  7313. }
  7314. #define ESTAT_ADD(member) \
  7315. estats->member = old_estats->member + \
  7316. get_estat64(&hw_stats->member)
  7317. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7318. {
  7319. struct tg3_ethtool_stats *estats = &tp->estats;
  7320. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7321. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7322. if (!hw_stats)
  7323. return old_estats;
  7324. ESTAT_ADD(rx_octets);
  7325. ESTAT_ADD(rx_fragments);
  7326. ESTAT_ADD(rx_ucast_packets);
  7327. ESTAT_ADD(rx_mcast_packets);
  7328. ESTAT_ADD(rx_bcast_packets);
  7329. ESTAT_ADD(rx_fcs_errors);
  7330. ESTAT_ADD(rx_align_errors);
  7331. ESTAT_ADD(rx_xon_pause_rcvd);
  7332. ESTAT_ADD(rx_xoff_pause_rcvd);
  7333. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7334. ESTAT_ADD(rx_xoff_entered);
  7335. ESTAT_ADD(rx_frame_too_long_errors);
  7336. ESTAT_ADD(rx_jabbers);
  7337. ESTAT_ADD(rx_undersize_packets);
  7338. ESTAT_ADD(rx_in_length_errors);
  7339. ESTAT_ADD(rx_out_length_errors);
  7340. ESTAT_ADD(rx_64_or_less_octet_packets);
  7341. ESTAT_ADD(rx_65_to_127_octet_packets);
  7342. ESTAT_ADD(rx_128_to_255_octet_packets);
  7343. ESTAT_ADD(rx_256_to_511_octet_packets);
  7344. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7345. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7346. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7347. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7348. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7349. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7350. ESTAT_ADD(tx_octets);
  7351. ESTAT_ADD(tx_collisions);
  7352. ESTAT_ADD(tx_xon_sent);
  7353. ESTAT_ADD(tx_xoff_sent);
  7354. ESTAT_ADD(tx_flow_control);
  7355. ESTAT_ADD(tx_mac_errors);
  7356. ESTAT_ADD(tx_single_collisions);
  7357. ESTAT_ADD(tx_mult_collisions);
  7358. ESTAT_ADD(tx_deferred);
  7359. ESTAT_ADD(tx_excessive_collisions);
  7360. ESTAT_ADD(tx_late_collisions);
  7361. ESTAT_ADD(tx_collide_2times);
  7362. ESTAT_ADD(tx_collide_3times);
  7363. ESTAT_ADD(tx_collide_4times);
  7364. ESTAT_ADD(tx_collide_5times);
  7365. ESTAT_ADD(tx_collide_6times);
  7366. ESTAT_ADD(tx_collide_7times);
  7367. ESTAT_ADD(tx_collide_8times);
  7368. ESTAT_ADD(tx_collide_9times);
  7369. ESTAT_ADD(tx_collide_10times);
  7370. ESTAT_ADD(tx_collide_11times);
  7371. ESTAT_ADD(tx_collide_12times);
  7372. ESTAT_ADD(tx_collide_13times);
  7373. ESTAT_ADD(tx_collide_14times);
  7374. ESTAT_ADD(tx_collide_15times);
  7375. ESTAT_ADD(tx_ucast_packets);
  7376. ESTAT_ADD(tx_mcast_packets);
  7377. ESTAT_ADD(tx_bcast_packets);
  7378. ESTAT_ADD(tx_carrier_sense_errors);
  7379. ESTAT_ADD(tx_discards);
  7380. ESTAT_ADD(tx_errors);
  7381. ESTAT_ADD(dma_writeq_full);
  7382. ESTAT_ADD(dma_write_prioq_full);
  7383. ESTAT_ADD(rxbds_empty);
  7384. ESTAT_ADD(rx_discards);
  7385. ESTAT_ADD(rx_errors);
  7386. ESTAT_ADD(rx_threshold_hit);
  7387. ESTAT_ADD(dma_readq_full);
  7388. ESTAT_ADD(dma_read_prioq_full);
  7389. ESTAT_ADD(tx_comp_queue_full);
  7390. ESTAT_ADD(ring_set_send_prod_index);
  7391. ESTAT_ADD(ring_status_update);
  7392. ESTAT_ADD(nic_irqs);
  7393. ESTAT_ADD(nic_avoided_irqs);
  7394. ESTAT_ADD(nic_tx_threshold_hit);
  7395. return estats;
  7396. }
  7397. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  7398. {
  7399. struct tg3 *tp = netdev_priv(dev);
  7400. struct net_device_stats *stats = &tp->net_stats;
  7401. struct net_device_stats *old_stats = &tp->net_stats_prev;
  7402. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7403. if (!hw_stats)
  7404. return old_stats;
  7405. stats->rx_packets = old_stats->rx_packets +
  7406. get_stat64(&hw_stats->rx_ucast_packets) +
  7407. get_stat64(&hw_stats->rx_mcast_packets) +
  7408. get_stat64(&hw_stats->rx_bcast_packets);
  7409. stats->tx_packets = old_stats->tx_packets +
  7410. get_stat64(&hw_stats->tx_ucast_packets) +
  7411. get_stat64(&hw_stats->tx_mcast_packets) +
  7412. get_stat64(&hw_stats->tx_bcast_packets);
  7413. stats->rx_bytes = old_stats->rx_bytes +
  7414. get_stat64(&hw_stats->rx_octets);
  7415. stats->tx_bytes = old_stats->tx_bytes +
  7416. get_stat64(&hw_stats->tx_octets);
  7417. stats->rx_errors = old_stats->rx_errors +
  7418. get_stat64(&hw_stats->rx_errors);
  7419. stats->tx_errors = old_stats->tx_errors +
  7420. get_stat64(&hw_stats->tx_errors) +
  7421. get_stat64(&hw_stats->tx_mac_errors) +
  7422. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7423. get_stat64(&hw_stats->tx_discards);
  7424. stats->multicast = old_stats->multicast +
  7425. get_stat64(&hw_stats->rx_mcast_packets);
  7426. stats->collisions = old_stats->collisions +
  7427. get_stat64(&hw_stats->tx_collisions);
  7428. stats->rx_length_errors = old_stats->rx_length_errors +
  7429. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7430. get_stat64(&hw_stats->rx_undersize_packets);
  7431. stats->rx_over_errors = old_stats->rx_over_errors +
  7432. get_stat64(&hw_stats->rxbds_empty);
  7433. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7434. get_stat64(&hw_stats->rx_align_errors);
  7435. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7436. get_stat64(&hw_stats->tx_discards);
  7437. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7438. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7439. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7440. calc_crc_errors(tp);
  7441. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7442. get_stat64(&hw_stats->rx_discards);
  7443. return stats;
  7444. }
  7445. static inline u32 calc_crc(unsigned char *buf, int len)
  7446. {
  7447. u32 reg;
  7448. u32 tmp;
  7449. int j, k;
  7450. reg = 0xffffffff;
  7451. for (j = 0; j < len; j++) {
  7452. reg ^= buf[j];
  7453. for (k = 0; k < 8; k++) {
  7454. tmp = reg & 0x01;
  7455. reg >>= 1;
  7456. if (tmp) {
  7457. reg ^= 0xedb88320;
  7458. }
  7459. }
  7460. }
  7461. return ~reg;
  7462. }
  7463. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7464. {
  7465. /* accept or reject all multicast frames */
  7466. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7467. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7468. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7469. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7470. }
  7471. static void __tg3_set_rx_mode(struct net_device *dev)
  7472. {
  7473. struct tg3 *tp = netdev_priv(dev);
  7474. u32 rx_mode;
  7475. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  7476. RX_MODE_KEEP_VLAN_TAG);
  7477. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  7478. * flag clear.
  7479. */
  7480. #if TG3_VLAN_TAG_USED
  7481. if (!tp->vlgrp &&
  7482. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7483. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7484. #else
  7485. /* By definition, VLAN is disabled always in this
  7486. * case.
  7487. */
  7488. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  7489. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  7490. #endif
  7491. if (dev->flags & IFF_PROMISC) {
  7492. /* Promiscuous mode. */
  7493. rx_mode |= RX_MODE_PROMISC;
  7494. } else if (dev->flags & IFF_ALLMULTI) {
  7495. /* Accept all multicast. */
  7496. tg3_set_multi (tp, 1);
  7497. } else if (dev->mc_count < 1) {
  7498. /* Reject all multicast. */
  7499. tg3_set_multi (tp, 0);
  7500. } else {
  7501. /* Accept one or more multicast(s). */
  7502. struct dev_mc_list *mclist;
  7503. unsigned int i;
  7504. u32 mc_filter[4] = { 0, };
  7505. u32 regidx;
  7506. u32 bit;
  7507. u32 crc;
  7508. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  7509. i++, mclist = mclist->next) {
  7510. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  7511. bit = ~crc & 0x7f;
  7512. regidx = (bit & 0x60) >> 5;
  7513. bit &= 0x1f;
  7514. mc_filter[regidx] |= (1 << bit);
  7515. }
  7516. tw32(MAC_HASH_REG_0, mc_filter[0]);
  7517. tw32(MAC_HASH_REG_1, mc_filter[1]);
  7518. tw32(MAC_HASH_REG_2, mc_filter[2]);
  7519. tw32(MAC_HASH_REG_3, mc_filter[3]);
  7520. }
  7521. if (rx_mode != tp->rx_mode) {
  7522. tp->rx_mode = rx_mode;
  7523. tw32_f(MAC_RX_MODE, rx_mode);
  7524. udelay(10);
  7525. }
  7526. }
  7527. static void tg3_set_rx_mode(struct net_device *dev)
  7528. {
  7529. struct tg3 *tp = netdev_priv(dev);
  7530. if (!netif_running(dev))
  7531. return;
  7532. tg3_full_lock(tp, 0);
  7533. __tg3_set_rx_mode(dev);
  7534. tg3_full_unlock(tp);
  7535. }
  7536. #define TG3_REGDUMP_LEN (32 * 1024)
  7537. static int tg3_get_regs_len(struct net_device *dev)
  7538. {
  7539. return TG3_REGDUMP_LEN;
  7540. }
  7541. static void tg3_get_regs(struct net_device *dev,
  7542. struct ethtool_regs *regs, void *_p)
  7543. {
  7544. u32 *p = _p;
  7545. struct tg3 *tp = netdev_priv(dev);
  7546. u8 *orig_p = _p;
  7547. int i;
  7548. regs->version = 0;
  7549. memset(p, 0, TG3_REGDUMP_LEN);
  7550. if (tp->link_config.phy_is_low_power)
  7551. return;
  7552. tg3_full_lock(tp, 0);
  7553. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  7554. #define GET_REG32_LOOP(base,len) \
  7555. do { p = (u32 *)(orig_p + (base)); \
  7556. for (i = 0; i < len; i += 4) \
  7557. __GET_REG32((base) + i); \
  7558. } while (0)
  7559. #define GET_REG32_1(reg) \
  7560. do { p = (u32 *)(orig_p + (reg)); \
  7561. __GET_REG32((reg)); \
  7562. } while (0)
  7563. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  7564. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  7565. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  7566. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  7567. GET_REG32_1(SNDDATAC_MODE);
  7568. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  7569. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  7570. GET_REG32_1(SNDBDC_MODE);
  7571. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  7572. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  7573. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  7574. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  7575. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  7576. GET_REG32_1(RCVDCC_MODE);
  7577. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  7578. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  7579. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  7580. GET_REG32_1(MBFREE_MODE);
  7581. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  7582. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  7583. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  7584. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  7585. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  7586. GET_REG32_1(RX_CPU_MODE);
  7587. GET_REG32_1(RX_CPU_STATE);
  7588. GET_REG32_1(RX_CPU_PGMCTR);
  7589. GET_REG32_1(RX_CPU_HWBKPT);
  7590. GET_REG32_1(TX_CPU_MODE);
  7591. GET_REG32_1(TX_CPU_STATE);
  7592. GET_REG32_1(TX_CPU_PGMCTR);
  7593. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  7594. GET_REG32_LOOP(FTQ_RESET, 0x120);
  7595. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  7596. GET_REG32_1(DMAC_MODE);
  7597. GET_REG32_LOOP(GRC_MODE, 0x4c);
  7598. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  7599. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  7600. #undef __GET_REG32
  7601. #undef GET_REG32_LOOP
  7602. #undef GET_REG32_1
  7603. tg3_full_unlock(tp);
  7604. }
  7605. static int tg3_get_eeprom_len(struct net_device *dev)
  7606. {
  7607. struct tg3 *tp = netdev_priv(dev);
  7608. return tp->nvram_size;
  7609. }
  7610. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  7611. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val);
  7612. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  7613. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7614. {
  7615. struct tg3 *tp = netdev_priv(dev);
  7616. int ret;
  7617. u8 *pd;
  7618. u32 i, offset, len, b_offset, b_count;
  7619. __le32 val;
  7620. if (tp->link_config.phy_is_low_power)
  7621. return -EAGAIN;
  7622. offset = eeprom->offset;
  7623. len = eeprom->len;
  7624. eeprom->len = 0;
  7625. eeprom->magic = TG3_EEPROM_MAGIC;
  7626. if (offset & 3) {
  7627. /* adjustments to start on required 4 byte boundary */
  7628. b_offset = offset & 3;
  7629. b_count = 4 - b_offset;
  7630. if (b_count > len) {
  7631. /* i.e. offset=1 len=2 */
  7632. b_count = len;
  7633. }
  7634. ret = tg3_nvram_read_le(tp, offset-b_offset, &val);
  7635. if (ret)
  7636. return ret;
  7637. memcpy(data, ((char*)&val) + b_offset, b_count);
  7638. len -= b_count;
  7639. offset += b_count;
  7640. eeprom->len += b_count;
  7641. }
  7642. /* read bytes upto the last 4 byte boundary */
  7643. pd = &data[eeprom->len];
  7644. for (i = 0; i < (len - (len & 3)); i += 4) {
  7645. ret = tg3_nvram_read_le(tp, offset + i, &val);
  7646. if (ret) {
  7647. eeprom->len += i;
  7648. return ret;
  7649. }
  7650. memcpy(pd + i, &val, 4);
  7651. }
  7652. eeprom->len += i;
  7653. if (len & 3) {
  7654. /* read last bytes not ending on 4 byte boundary */
  7655. pd = &data[eeprom->len];
  7656. b_count = len & 3;
  7657. b_offset = offset + len - b_count;
  7658. ret = tg3_nvram_read_le(tp, b_offset, &val);
  7659. if (ret)
  7660. return ret;
  7661. memcpy(pd, &val, b_count);
  7662. eeprom->len += b_count;
  7663. }
  7664. return 0;
  7665. }
  7666. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  7667. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  7668. {
  7669. struct tg3 *tp = netdev_priv(dev);
  7670. int ret;
  7671. u32 offset, len, b_offset, odd_len;
  7672. u8 *buf;
  7673. __le32 start, end;
  7674. if (tp->link_config.phy_is_low_power)
  7675. return -EAGAIN;
  7676. if (eeprom->magic != TG3_EEPROM_MAGIC)
  7677. return -EINVAL;
  7678. offset = eeprom->offset;
  7679. len = eeprom->len;
  7680. if ((b_offset = (offset & 3))) {
  7681. /* adjustments to start on required 4 byte boundary */
  7682. ret = tg3_nvram_read_le(tp, offset-b_offset, &start);
  7683. if (ret)
  7684. return ret;
  7685. len += b_offset;
  7686. offset &= ~3;
  7687. if (len < 4)
  7688. len = 4;
  7689. }
  7690. odd_len = 0;
  7691. if (len & 3) {
  7692. /* adjustments to end on required 4 byte boundary */
  7693. odd_len = 1;
  7694. len = (len + 3) & ~3;
  7695. ret = tg3_nvram_read_le(tp, offset+len-4, &end);
  7696. if (ret)
  7697. return ret;
  7698. }
  7699. buf = data;
  7700. if (b_offset || odd_len) {
  7701. buf = kmalloc(len, GFP_KERNEL);
  7702. if (!buf)
  7703. return -ENOMEM;
  7704. if (b_offset)
  7705. memcpy(buf, &start, 4);
  7706. if (odd_len)
  7707. memcpy(buf+len-4, &end, 4);
  7708. memcpy(buf + b_offset, data, eeprom->len);
  7709. }
  7710. ret = tg3_nvram_write_block(tp, offset, len, buf);
  7711. if (buf != data)
  7712. kfree(buf);
  7713. return ret;
  7714. }
  7715. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7716. {
  7717. struct tg3 *tp = netdev_priv(dev);
  7718. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7719. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7720. return -EAGAIN;
  7721. return phy_ethtool_gset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7722. }
  7723. cmd->supported = (SUPPORTED_Autoneg);
  7724. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7725. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7726. SUPPORTED_1000baseT_Full);
  7727. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7728. cmd->supported |= (SUPPORTED_100baseT_Half |
  7729. SUPPORTED_100baseT_Full |
  7730. SUPPORTED_10baseT_Half |
  7731. SUPPORTED_10baseT_Full |
  7732. SUPPORTED_TP);
  7733. cmd->port = PORT_TP;
  7734. } else {
  7735. cmd->supported |= SUPPORTED_FIBRE;
  7736. cmd->port = PORT_FIBRE;
  7737. }
  7738. cmd->advertising = tp->link_config.advertising;
  7739. if (netif_running(dev)) {
  7740. cmd->speed = tp->link_config.active_speed;
  7741. cmd->duplex = tp->link_config.active_duplex;
  7742. }
  7743. cmd->phy_address = PHY_ADDR;
  7744. cmd->transceiver = 0;
  7745. cmd->autoneg = tp->link_config.autoneg;
  7746. cmd->maxtxpkt = 0;
  7747. cmd->maxrxpkt = 0;
  7748. return 0;
  7749. }
  7750. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7751. {
  7752. struct tg3 *tp = netdev_priv(dev);
  7753. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7754. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7755. return -EAGAIN;
  7756. return phy_ethtool_sset(tp->mdio_bus->phy_map[PHY_ADDR], cmd);
  7757. }
  7758. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7759. /* These are the only valid advertisement bits allowed. */
  7760. if (cmd->autoneg == AUTONEG_ENABLE &&
  7761. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7762. ADVERTISED_1000baseT_Full |
  7763. ADVERTISED_Autoneg |
  7764. ADVERTISED_FIBRE)))
  7765. return -EINVAL;
  7766. /* Fiber can only do SPEED_1000. */
  7767. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7768. (cmd->speed != SPEED_1000))
  7769. return -EINVAL;
  7770. /* Copper cannot force SPEED_1000. */
  7771. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7772. (cmd->speed == SPEED_1000))
  7773. return -EINVAL;
  7774. else if ((cmd->speed == SPEED_1000) &&
  7775. (tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7776. return -EINVAL;
  7777. tg3_full_lock(tp, 0);
  7778. tp->link_config.autoneg = cmd->autoneg;
  7779. if (cmd->autoneg == AUTONEG_ENABLE) {
  7780. tp->link_config.advertising = (cmd->advertising |
  7781. ADVERTISED_Autoneg);
  7782. tp->link_config.speed = SPEED_INVALID;
  7783. tp->link_config.duplex = DUPLEX_INVALID;
  7784. } else {
  7785. tp->link_config.advertising = 0;
  7786. tp->link_config.speed = cmd->speed;
  7787. tp->link_config.duplex = cmd->duplex;
  7788. }
  7789. tp->link_config.orig_speed = tp->link_config.speed;
  7790. tp->link_config.orig_duplex = tp->link_config.duplex;
  7791. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7792. if (netif_running(dev))
  7793. tg3_setup_phy(tp, 1);
  7794. tg3_full_unlock(tp);
  7795. return 0;
  7796. }
  7797. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7798. {
  7799. struct tg3 *tp = netdev_priv(dev);
  7800. strcpy(info->driver, DRV_MODULE_NAME);
  7801. strcpy(info->version, DRV_MODULE_VERSION);
  7802. strcpy(info->fw_version, tp->fw_ver);
  7803. strcpy(info->bus_info, pci_name(tp->pdev));
  7804. }
  7805. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7806. {
  7807. struct tg3 *tp = netdev_priv(dev);
  7808. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  7809. device_can_wakeup(&tp->pdev->dev))
  7810. wol->supported = WAKE_MAGIC;
  7811. else
  7812. wol->supported = 0;
  7813. wol->wolopts = 0;
  7814. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  7815. device_can_wakeup(&tp->pdev->dev))
  7816. wol->wolopts = WAKE_MAGIC;
  7817. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7818. }
  7819. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7820. {
  7821. struct tg3 *tp = netdev_priv(dev);
  7822. struct device *dp = &tp->pdev->dev;
  7823. if (wol->wolopts & ~WAKE_MAGIC)
  7824. return -EINVAL;
  7825. if ((wol->wolopts & WAKE_MAGIC) &&
  7826. !((tp->tg3_flags & TG3_FLAG_WOL_CAP) && device_can_wakeup(dp)))
  7827. return -EINVAL;
  7828. spin_lock_bh(&tp->lock);
  7829. if (wol->wolopts & WAKE_MAGIC) {
  7830. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7831. device_set_wakeup_enable(dp, true);
  7832. } else {
  7833. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7834. device_set_wakeup_enable(dp, false);
  7835. }
  7836. spin_unlock_bh(&tp->lock);
  7837. return 0;
  7838. }
  7839. static u32 tg3_get_msglevel(struct net_device *dev)
  7840. {
  7841. struct tg3 *tp = netdev_priv(dev);
  7842. return tp->msg_enable;
  7843. }
  7844. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7845. {
  7846. struct tg3 *tp = netdev_priv(dev);
  7847. tp->msg_enable = value;
  7848. }
  7849. static int tg3_set_tso(struct net_device *dev, u32 value)
  7850. {
  7851. struct tg3 *tp = netdev_priv(dev);
  7852. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7853. if (value)
  7854. return -EINVAL;
  7855. return 0;
  7856. }
  7857. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7858. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7859. if (value) {
  7860. dev->features |= NETIF_F_TSO6;
  7861. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  7862. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  7863. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  7864. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7865. dev->features |= NETIF_F_TSO_ECN;
  7866. } else
  7867. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7868. }
  7869. return ethtool_op_set_tso(dev, value);
  7870. }
  7871. static int tg3_nway_reset(struct net_device *dev)
  7872. {
  7873. struct tg3 *tp = netdev_priv(dev);
  7874. int r;
  7875. if (!netif_running(dev))
  7876. return -EAGAIN;
  7877. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7878. return -EINVAL;
  7879. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7880. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7881. return -EAGAIN;
  7882. r = phy_start_aneg(tp->mdio_bus->phy_map[PHY_ADDR]);
  7883. } else {
  7884. u32 bmcr;
  7885. spin_lock_bh(&tp->lock);
  7886. r = -EINVAL;
  7887. tg3_readphy(tp, MII_BMCR, &bmcr);
  7888. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7889. ((bmcr & BMCR_ANENABLE) ||
  7890. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7891. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7892. BMCR_ANENABLE);
  7893. r = 0;
  7894. }
  7895. spin_unlock_bh(&tp->lock);
  7896. }
  7897. return r;
  7898. }
  7899. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7900. {
  7901. struct tg3 *tp = netdev_priv(dev);
  7902. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7903. ering->rx_mini_max_pending = 0;
  7904. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7905. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7906. else
  7907. ering->rx_jumbo_max_pending = 0;
  7908. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7909. ering->rx_pending = tp->rx_pending;
  7910. ering->rx_mini_pending = 0;
  7911. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7912. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7913. else
  7914. ering->rx_jumbo_pending = 0;
  7915. ering->tx_pending = tp->tx_pending;
  7916. }
  7917. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7918. {
  7919. struct tg3 *tp = netdev_priv(dev);
  7920. int irq_sync = 0, err = 0;
  7921. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7922. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7923. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7924. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7925. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7926. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7927. return -EINVAL;
  7928. if (netif_running(dev)) {
  7929. tg3_phy_stop(tp);
  7930. tg3_netif_stop(tp);
  7931. irq_sync = 1;
  7932. }
  7933. tg3_full_lock(tp, irq_sync);
  7934. tp->rx_pending = ering->rx_pending;
  7935. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7936. tp->rx_pending > 63)
  7937. tp->rx_pending = 63;
  7938. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7939. tp->tx_pending = ering->tx_pending;
  7940. if (netif_running(dev)) {
  7941. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7942. err = tg3_restart_hw(tp, 1);
  7943. if (!err)
  7944. tg3_netif_start(tp);
  7945. }
  7946. tg3_full_unlock(tp);
  7947. if (irq_sync && !err)
  7948. tg3_phy_start(tp);
  7949. return err;
  7950. }
  7951. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7952. {
  7953. struct tg3 *tp = netdev_priv(dev);
  7954. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7955. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_RX)
  7956. epause->rx_pause = 1;
  7957. else
  7958. epause->rx_pause = 0;
  7959. if (tp->link_config.active_flowctrl & TG3_FLOW_CTRL_TX)
  7960. epause->tx_pause = 1;
  7961. else
  7962. epause->tx_pause = 0;
  7963. }
  7964. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7965. {
  7966. struct tg3 *tp = netdev_priv(dev);
  7967. int err = 0;
  7968. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  7969. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  7970. return -EAGAIN;
  7971. if (epause->autoneg) {
  7972. u32 newadv;
  7973. struct phy_device *phydev;
  7974. phydev = tp->mdio_bus->phy_map[PHY_ADDR];
  7975. if (epause->rx_pause) {
  7976. if (epause->tx_pause)
  7977. newadv = ADVERTISED_Pause;
  7978. else
  7979. newadv = ADVERTISED_Pause |
  7980. ADVERTISED_Asym_Pause;
  7981. } else if (epause->tx_pause) {
  7982. newadv = ADVERTISED_Asym_Pause;
  7983. } else
  7984. newadv = 0;
  7985. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED) {
  7986. u32 oldadv = phydev->advertising &
  7987. (ADVERTISED_Pause |
  7988. ADVERTISED_Asym_Pause);
  7989. if (oldadv != newadv) {
  7990. phydev->advertising &=
  7991. ~(ADVERTISED_Pause |
  7992. ADVERTISED_Asym_Pause);
  7993. phydev->advertising |= newadv;
  7994. err = phy_start_aneg(phydev);
  7995. }
  7996. } else {
  7997. tp->link_config.advertising &=
  7998. ~(ADVERTISED_Pause |
  7999. ADVERTISED_Asym_Pause);
  8000. tp->link_config.advertising |= newadv;
  8001. }
  8002. } else {
  8003. if (epause->rx_pause)
  8004. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  8005. else
  8006. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  8007. if (epause->tx_pause)
  8008. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  8009. else
  8010. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  8011. if (netif_running(dev))
  8012. tg3_setup_flow_control(tp, 0, 0);
  8013. }
  8014. } else {
  8015. int irq_sync = 0;
  8016. if (netif_running(dev)) {
  8017. tg3_netif_stop(tp);
  8018. irq_sync = 1;
  8019. }
  8020. tg3_full_lock(tp, irq_sync);
  8021. if (epause->autoneg)
  8022. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  8023. else
  8024. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  8025. if (epause->rx_pause)
  8026. tp->link_config.flowctrl |= TG3_FLOW_CTRL_RX;
  8027. else
  8028. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_RX;
  8029. if (epause->tx_pause)
  8030. tp->link_config.flowctrl |= TG3_FLOW_CTRL_TX;
  8031. else
  8032. tp->link_config.flowctrl &= ~TG3_FLOW_CTRL_TX;
  8033. if (netif_running(dev)) {
  8034. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8035. err = tg3_restart_hw(tp, 1);
  8036. if (!err)
  8037. tg3_netif_start(tp);
  8038. }
  8039. tg3_full_unlock(tp);
  8040. }
  8041. return err;
  8042. }
  8043. static u32 tg3_get_rx_csum(struct net_device *dev)
  8044. {
  8045. struct tg3 *tp = netdev_priv(dev);
  8046. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  8047. }
  8048. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  8049. {
  8050. struct tg3 *tp = netdev_priv(dev);
  8051. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8052. if (data != 0)
  8053. return -EINVAL;
  8054. return 0;
  8055. }
  8056. spin_lock_bh(&tp->lock);
  8057. if (data)
  8058. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  8059. else
  8060. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  8061. spin_unlock_bh(&tp->lock);
  8062. return 0;
  8063. }
  8064. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  8065. {
  8066. struct tg3 *tp = netdev_priv(dev);
  8067. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  8068. if (data != 0)
  8069. return -EINVAL;
  8070. return 0;
  8071. }
  8072. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8073. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8074. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8075. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8076. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8077. ethtool_op_set_tx_ipv6_csum(dev, data);
  8078. else
  8079. ethtool_op_set_tx_csum(dev, data);
  8080. return 0;
  8081. }
  8082. static int tg3_get_sset_count (struct net_device *dev, int sset)
  8083. {
  8084. switch (sset) {
  8085. case ETH_SS_TEST:
  8086. return TG3_NUM_TEST;
  8087. case ETH_SS_STATS:
  8088. return TG3_NUM_STATS;
  8089. default:
  8090. return -EOPNOTSUPP;
  8091. }
  8092. }
  8093. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  8094. {
  8095. switch (stringset) {
  8096. case ETH_SS_STATS:
  8097. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8098. break;
  8099. case ETH_SS_TEST:
  8100. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8101. break;
  8102. default:
  8103. WARN_ON(1); /* we need a WARN() */
  8104. break;
  8105. }
  8106. }
  8107. static int tg3_phys_id(struct net_device *dev, u32 data)
  8108. {
  8109. struct tg3 *tp = netdev_priv(dev);
  8110. int i;
  8111. if (!netif_running(tp->dev))
  8112. return -EAGAIN;
  8113. if (data == 0)
  8114. data = UINT_MAX / 2;
  8115. for (i = 0; i < (data * 2); i++) {
  8116. if ((i % 2) == 0)
  8117. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8118. LED_CTRL_1000MBPS_ON |
  8119. LED_CTRL_100MBPS_ON |
  8120. LED_CTRL_10MBPS_ON |
  8121. LED_CTRL_TRAFFIC_OVERRIDE |
  8122. LED_CTRL_TRAFFIC_BLINK |
  8123. LED_CTRL_TRAFFIC_LED);
  8124. else
  8125. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8126. LED_CTRL_TRAFFIC_OVERRIDE);
  8127. if (msleep_interruptible(500))
  8128. break;
  8129. }
  8130. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8131. return 0;
  8132. }
  8133. static void tg3_get_ethtool_stats (struct net_device *dev,
  8134. struct ethtool_stats *estats, u64 *tmp_stats)
  8135. {
  8136. struct tg3 *tp = netdev_priv(dev);
  8137. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8138. }
  8139. #define NVRAM_TEST_SIZE 0x100
  8140. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8141. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8142. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8143. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8144. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8145. static int tg3_test_nvram(struct tg3 *tp)
  8146. {
  8147. u32 csum, magic;
  8148. __le32 *buf;
  8149. int i, j, k, err = 0, size;
  8150. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8151. return -EIO;
  8152. if (magic == TG3_EEPROM_MAGIC)
  8153. size = NVRAM_TEST_SIZE;
  8154. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8155. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8156. TG3_EEPROM_SB_FORMAT_1) {
  8157. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8158. case TG3_EEPROM_SB_REVISION_0:
  8159. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8160. break;
  8161. case TG3_EEPROM_SB_REVISION_2:
  8162. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8163. break;
  8164. case TG3_EEPROM_SB_REVISION_3:
  8165. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8166. break;
  8167. default:
  8168. return 0;
  8169. }
  8170. } else
  8171. return 0;
  8172. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8173. size = NVRAM_SELFBOOT_HW_SIZE;
  8174. else
  8175. return -EIO;
  8176. buf = kmalloc(size, GFP_KERNEL);
  8177. if (buf == NULL)
  8178. return -ENOMEM;
  8179. err = -EIO;
  8180. for (i = 0, j = 0; i < size; i += 4, j++) {
  8181. if ((err = tg3_nvram_read_le(tp, i, &buf[j])) != 0)
  8182. break;
  8183. }
  8184. if (i < size)
  8185. goto out;
  8186. /* Selfboot format */
  8187. magic = swab32(le32_to_cpu(buf[0]));
  8188. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8189. TG3_EEPROM_MAGIC_FW) {
  8190. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8191. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8192. TG3_EEPROM_SB_REVISION_2) {
  8193. /* For rev 2, the csum doesn't include the MBA. */
  8194. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8195. csum8 += buf8[i];
  8196. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8197. csum8 += buf8[i];
  8198. } else {
  8199. for (i = 0; i < size; i++)
  8200. csum8 += buf8[i];
  8201. }
  8202. if (csum8 == 0) {
  8203. err = 0;
  8204. goto out;
  8205. }
  8206. err = -EIO;
  8207. goto out;
  8208. }
  8209. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8210. TG3_EEPROM_MAGIC_HW) {
  8211. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8212. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8213. u8 *buf8 = (u8 *) buf;
  8214. /* Separate the parity bits and the data bytes. */
  8215. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8216. if ((i == 0) || (i == 8)) {
  8217. int l;
  8218. u8 msk;
  8219. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8220. parity[k++] = buf8[i] & msk;
  8221. i++;
  8222. }
  8223. else if (i == 16) {
  8224. int l;
  8225. u8 msk;
  8226. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8227. parity[k++] = buf8[i] & msk;
  8228. i++;
  8229. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8230. parity[k++] = buf8[i] & msk;
  8231. i++;
  8232. }
  8233. data[j++] = buf8[i];
  8234. }
  8235. err = -EIO;
  8236. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8237. u8 hw8 = hweight8(data[i]);
  8238. if ((hw8 & 0x1) && parity[i])
  8239. goto out;
  8240. else if (!(hw8 & 0x1) && !parity[i])
  8241. goto out;
  8242. }
  8243. err = 0;
  8244. goto out;
  8245. }
  8246. /* Bootstrap checksum at offset 0x10 */
  8247. csum = calc_crc((unsigned char *) buf, 0x10);
  8248. if(csum != le32_to_cpu(buf[0x10/4]))
  8249. goto out;
  8250. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8251. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8252. if (csum != le32_to_cpu(buf[0xfc/4]))
  8253. goto out;
  8254. err = 0;
  8255. out:
  8256. kfree(buf);
  8257. return err;
  8258. }
  8259. #define TG3_SERDES_TIMEOUT_SEC 2
  8260. #define TG3_COPPER_TIMEOUT_SEC 6
  8261. static int tg3_test_link(struct tg3 *tp)
  8262. {
  8263. int i, max;
  8264. if (!netif_running(tp->dev))
  8265. return -ENODEV;
  8266. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  8267. max = TG3_SERDES_TIMEOUT_SEC;
  8268. else
  8269. max = TG3_COPPER_TIMEOUT_SEC;
  8270. for (i = 0; i < max; i++) {
  8271. if (netif_carrier_ok(tp->dev))
  8272. return 0;
  8273. if (msleep_interruptible(1000))
  8274. break;
  8275. }
  8276. return -EIO;
  8277. }
  8278. /* Only test the commonly used registers */
  8279. static int tg3_test_registers(struct tg3 *tp)
  8280. {
  8281. int i, is_5705, is_5750;
  8282. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8283. static struct {
  8284. u16 offset;
  8285. u16 flags;
  8286. #define TG3_FL_5705 0x1
  8287. #define TG3_FL_NOT_5705 0x2
  8288. #define TG3_FL_NOT_5788 0x4
  8289. #define TG3_FL_NOT_5750 0x8
  8290. u32 read_mask;
  8291. u32 write_mask;
  8292. } reg_tbl[] = {
  8293. /* MAC Control Registers */
  8294. { MAC_MODE, TG3_FL_NOT_5705,
  8295. 0x00000000, 0x00ef6f8c },
  8296. { MAC_MODE, TG3_FL_5705,
  8297. 0x00000000, 0x01ef6b8c },
  8298. { MAC_STATUS, TG3_FL_NOT_5705,
  8299. 0x03800107, 0x00000000 },
  8300. { MAC_STATUS, TG3_FL_5705,
  8301. 0x03800100, 0x00000000 },
  8302. { MAC_ADDR_0_HIGH, 0x0000,
  8303. 0x00000000, 0x0000ffff },
  8304. { MAC_ADDR_0_LOW, 0x0000,
  8305. 0x00000000, 0xffffffff },
  8306. { MAC_RX_MTU_SIZE, 0x0000,
  8307. 0x00000000, 0x0000ffff },
  8308. { MAC_TX_MODE, 0x0000,
  8309. 0x00000000, 0x00000070 },
  8310. { MAC_TX_LENGTHS, 0x0000,
  8311. 0x00000000, 0x00003fff },
  8312. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8313. 0x00000000, 0x000007fc },
  8314. { MAC_RX_MODE, TG3_FL_5705,
  8315. 0x00000000, 0x000007dc },
  8316. { MAC_HASH_REG_0, 0x0000,
  8317. 0x00000000, 0xffffffff },
  8318. { MAC_HASH_REG_1, 0x0000,
  8319. 0x00000000, 0xffffffff },
  8320. { MAC_HASH_REG_2, 0x0000,
  8321. 0x00000000, 0xffffffff },
  8322. { MAC_HASH_REG_3, 0x0000,
  8323. 0x00000000, 0xffffffff },
  8324. /* Receive Data and Receive BD Initiator Control Registers. */
  8325. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8326. 0x00000000, 0xffffffff },
  8327. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8328. 0x00000000, 0xffffffff },
  8329. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8330. 0x00000000, 0x00000003 },
  8331. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8332. 0x00000000, 0xffffffff },
  8333. { RCVDBDI_STD_BD+0, 0x0000,
  8334. 0x00000000, 0xffffffff },
  8335. { RCVDBDI_STD_BD+4, 0x0000,
  8336. 0x00000000, 0xffffffff },
  8337. { RCVDBDI_STD_BD+8, 0x0000,
  8338. 0x00000000, 0xffff0002 },
  8339. { RCVDBDI_STD_BD+0xc, 0x0000,
  8340. 0x00000000, 0xffffffff },
  8341. /* Receive BD Initiator Control Registers. */
  8342. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8343. 0x00000000, 0xffffffff },
  8344. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8345. 0x00000000, 0x000003ff },
  8346. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8347. 0x00000000, 0xffffffff },
  8348. /* Host Coalescing Control Registers. */
  8349. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8350. 0x00000000, 0x00000004 },
  8351. { HOSTCC_MODE, TG3_FL_5705,
  8352. 0x00000000, 0x000000f6 },
  8353. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8354. 0x00000000, 0xffffffff },
  8355. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8356. 0x00000000, 0x000003ff },
  8357. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8358. 0x00000000, 0xffffffff },
  8359. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8360. 0x00000000, 0x000003ff },
  8361. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8362. 0x00000000, 0xffffffff },
  8363. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8364. 0x00000000, 0x000000ff },
  8365. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8366. 0x00000000, 0xffffffff },
  8367. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8368. 0x00000000, 0x000000ff },
  8369. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8370. 0x00000000, 0xffffffff },
  8371. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8372. 0x00000000, 0xffffffff },
  8373. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8374. 0x00000000, 0xffffffff },
  8375. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8376. 0x00000000, 0x000000ff },
  8377. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8378. 0x00000000, 0xffffffff },
  8379. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8380. 0x00000000, 0x000000ff },
  8381. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8382. 0x00000000, 0xffffffff },
  8383. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8384. 0x00000000, 0xffffffff },
  8385. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8386. 0x00000000, 0xffffffff },
  8387. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8388. 0x00000000, 0xffffffff },
  8389. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8390. 0x00000000, 0xffffffff },
  8391. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8392. 0xffffffff, 0x00000000 },
  8393. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8394. 0xffffffff, 0x00000000 },
  8395. /* Buffer Manager Control Registers. */
  8396. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8397. 0x00000000, 0x007fff80 },
  8398. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8399. 0x00000000, 0x007fffff },
  8400. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8401. 0x00000000, 0x0000003f },
  8402. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8403. 0x00000000, 0x000001ff },
  8404. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8405. 0x00000000, 0x000001ff },
  8406. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8407. 0xffffffff, 0x00000000 },
  8408. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8409. 0xffffffff, 0x00000000 },
  8410. /* Mailbox Registers */
  8411. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8412. 0x00000000, 0x000001ff },
  8413. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8414. 0x00000000, 0x000001ff },
  8415. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8416. 0x00000000, 0x000007ff },
  8417. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8418. 0x00000000, 0x000001ff },
  8419. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8420. };
  8421. is_5705 = is_5750 = 0;
  8422. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8423. is_5705 = 1;
  8424. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8425. is_5750 = 1;
  8426. }
  8427. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8428. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8429. continue;
  8430. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8431. continue;
  8432. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  8433. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8434. continue;
  8435. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8436. continue;
  8437. offset = (u32) reg_tbl[i].offset;
  8438. read_mask = reg_tbl[i].read_mask;
  8439. write_mask = reg_tbl[i].write_mask;
  8440. /* Save the original register content */
  8441. save_val = tr32(offset);
  8442. /* Determine the read-only value. */
  8443. read_val = save_val & read_mask;
  8444. /* Write zero to the register, then make sure the read-only bits
  8445. * are not changed and the read/write bits are all zeros.
  8446. */
  8447. tw32(offset, 0);
  8448. val = tr32(offset);
  8449. /* Test the read-only and read/write bits. */
  8450. if (((val & read_mask) != read_val) || (val & write_mask))
  8451. goto out;
  8452. /* Write ones to all the bits defined by RdMask and WrMask, then
  8453. * make sure the read-only bits are not changed and the
  8454. * read/write bits are all ones.
  8455. */
  8456. tw32(offset, read_mask | write_mask);
  8457. val = tr32(offset);
  8458. /* Test the read-only bits. */
  8459. if ((val & read_mask) != read_val)
  8460. goto out;
  8461. /* Test the read/write bits. */
  8462. if ((val & write_mask) != write_mask)
  8463. goto out;
  8464. tw32(offset, save_val);
  8465. }
  8466. return 0;
  8467. out:
  8468. if (netif_msg_hw(tp))
  8469. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  8470. offset);
  8471. tw32(offset, save_val);
  8472. return -EIO;
  8473. }
  8474. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  8475. {
  8476. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  8477. int i;
  8478. u32 j;
  8479. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  8480. for (j = 0; j < len; j += 4) {
  8481. u32 val;
  8482. tg3_write_mem(tp, offset + j, test_pattern[i]);
  8483. tg3_read_mem(tp, offset + j, &val);
  8484. if (val != test_pattern[i])
  8485. return -EIO;
  8486. }
  8487. }
  8488. return 0;
  8489. }
  8490. static int tg3_test_memory(struct tg3 *tp)
  8491. {
  8492. static struct mem_entry {
  8493. u32 offset;
  8494. u32 len;
  8495. } mem_tbl_570x[] = {
  8496. { 0x00000000, 0x00b50},
  8497. { 0x00002000, 0x1c000},
  8498. { 0xffffffff, 0x00000}
  8499. }, mem_tbl_5705[] = {
  8500. { 0x00000100, 0x0000c},
  8501. { 0x00000200, 0x00008},
  8502. { 0x00004000, 0x00800},
  8503. { 0x00006000, 0x01000},
  8504. { 0x00008000, 0x02000},
  8505. { 0x00010000, 0x0e000},
  8506. { 0xffffffff, 0x00000}
  8507. }, mem_tbl_5755[] = {
  8508. { 0x00000200, 0x00008},
  8509. { 0x00004000, 0x00800},
  8510. { 0x00006000, 0x00800},
  8511. { 0x00008000, 0x02000},
  8512. { 0x00010000, 0x0c000},
  8513. { 0xffffffff, 0x00000}
  8514. }, mem_tbl_5906[] = {
  8515. { 0x00000200, 0x00008},
  8516. { 0x00004000, 0x00400},
  8517. { 0x00006000, 0x00400},
  8518. { 0x00008000, 0x01000},
  8519. { 0x00010000, 0x01000},
  8520. { 0xffffffff, 0x00000}
  8521. };
  8522. struct mem_entry *mem_tbl;
  8523. int err = 0;
  8524. int i;
  8525. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  8526. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  8527. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8528. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8529. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8530. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  8531. mem_tbl = mem_tbl_5755;
  8532. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8533. mem_tbl = mem_tbl_5906;
  8534. else
  8535. mem_tbl = mem_tbl_5705;
  8536. } else
  8537. mem_tbl = mem_tbl_570x;
  8538. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  8539. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  8540. mem_tbl[i].len)) != 0)
  8541. break;
  8542. }
  8543. return err;
  8544. }
  8545. #define TG3_MAC_LOOPBACK 0
  8546. #define TG3_PHY_LOOPBACK 1
  8547. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  8548. {
  8549. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  8550. u32 desc_idx;
  8551. struct sk_buff *skb, *rx_skb;
  8552. u8 *tx_data;
  8553. dma_addr_t map;
  8554. int num_pkts, tx_len, rx_len, i, err;
  8555. struct tg3_rx_buffer_desc *desc;
  8556. if (loopback_mode == TG3_MAC_LOOPBACK) {
  8557. /* HW errata - mac loopback fails in some cases on 5780.
  8558. * Normal traffic and PHY loopback are not affected by
  8559. * errata.
  8560. */
  8561. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  8562. return 0;
  8563. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  8564. MAC_MODE_PORT_INT_LPBACK;
  8565. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8566. mac_mode |= MAC_MODE_LINK_POLARITY;
  8567. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  8568. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8569. else
  8570. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8571. tw32(MAC_MODE, mac_mode);
  8572. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  8573. u32 val;
  8574. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8575. u32 phytest;
  8576. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  8577. u32 phy;
  8578. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  8579. phytest | MII_TG3_EPHY_SHADOW_EN);
  8580. if (!tg3_readphy(tp, 0x1b, &phy))
  8581. tg3_writephy(tp, 0x1b, phy & ~0x20);
  8582. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  8583. }
  8584. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  8585. } else
  8586. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  8587. tg3_phy_toggle_automdix(tp, 0);
  8588. tg3_writephy(tp, MII_BMCR, val);
  8589. udelay(40);
  8590. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  8591. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8592. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  8593. mac_mode |= MAC_MODE_PORT_MODE_MII;
  8594. } else
  8595. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  8596. /* reset to prevent losing 1st rx packet intermittently */
  8597. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  8598. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  8599. udelay(10);
  8600. tw32_f(MAC_RX_MODE, tp->rx_mode);
  8601. }
  8602. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  8603. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  8604. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  8605. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  8606. mac_mode |= MAC_MODE_LINK_POLARITY;
  8607. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  8608. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  8609. }
  8610. tw32(MAC_MODE, mac_mode);
  8611. }
  8612. else
  8613. return -EINVAL;
  8614. err = -EIO;
  8615. tx_len = 1514;
  8616. skb = netdev_alloc_skb(tp->dev, tx_len);
  8617. if (!skb)
  8618. return -ENOMEM;
  8619. tx_data = skb_put(skb, tx_len);
  8620. memcpy(tx_data, tp->dev->dev_addr, 6);
  8621. memset(tx_data + 6, 0x0, 8);
  8622. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  8623. for (i = 14; i < tx_len; i++)
  8624. tx_data[i] = (u8) (i & 0xff);
  8625. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  8626. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8627. HOSTCC_MODE_NOW);
  8628. udelay(10);
  8629. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  8630. num_pkts = 0;
  8631. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  8632. tp->tx_prod++;
  8633. num_pkts++;
  8634. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  8635. tp->tx_prod);
  8636. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  8637. udelay(10);
  8638. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  8639. for (i = 0; i < 25; i++) {
  8640. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  8641. HOSTCC_MODE_NOW);
  8642. udelay(10);
  8643. tx_idx = tp->hw_status->idx[0].tx_consumer;
  8644. rx_idx = tp->hw_status->idx[0].rx_producer;
  8645. if ((tx_idx == tp->tx_prod) &&
  8646. (rx_idx == (rx_start_idx + num_pkts)))
  8647. break;
  8648. }
  8649. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  8650. dev_kfree_skb(skb);
  8651. if (tx_idx != tp->tx_prod)
  8652. goto out;
  8653. if (rx_idx != rx_start_idx + num_pkts)
  8654. goto out;
  8655. desc = &tp->rx_rcb[rx_start_idx];
  8656. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  8657. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  8658. if (opaque_key != RXD_OPAQUE_RING_STD)
  8659. goto out;
  8660. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  8661. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  8662. goto out;
  8663. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  8664. if (rx_len != tx_len)
  8665. goto out;
  8666. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  8667. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  8668. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  8669. for (i = 14; i < tx_len; i++) {
  8670. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  8671. goto out;
  8672. }
  8673. err = 0;
  8674. /* tg3_free_rings will unmap and free the rx_skb */
  8675. out:
  8676. return err;
  8677. }
  8678. #define TG3_MAC_LOOPBACK_FAILED 1
  8679. #define TG3_PHY_LOOPBACK_FAILED 2
  8680. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  8681. TG3_PHY_LOOPBACK_FAILED)
  8682. static int tg3_test_loopback(struct tg3 *tp)
  8683. {
  8684. int err = 0;
  8685. u32 cpmuctrl = 0;
  8686. if (!netif_running(tp->dev))
  8687. return TG3_LOOPBACK_FAILED;
  8688. err = tg3_reset_hw(tp, 1);
  8689. if (err)
  8690. return TG3_LOOPBACK_FAILED;
  8691. /* Turn off gphy autopowerdown. */
  8692. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8693. tg3_phy_toggle_apd(tp, false);
  8694. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8695. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8696. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8697. int i;
  8698. u32 status;
  8699. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  8700. /* Wait for up to 40 microseconds to acquire lock. */
  8701. for (i = 0; i < 4; i++) {
  8702. status = tr32(TG3_CPMU_MUTEX_GNT);
  8703. if (status == CPMU_MUTEX_GNT_DRIVER)
  8704. break;
  8705. udelay(10);
  8706. }
  8707. if (status != CPMU_MUTEX_GNT_DRIVER)
  8708. return TG3_LOOPBACK_FAILED;
  8709. /* Turn off link-based power management. */
  8710. cpmuctrl = tr32(TG3_CPMU_CTRL);
  8711. tw32(TG3_CPMU_CTRL,
  8712. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  8713. CPMU_CTRL_LINK_AWARE_MODE));
  8714. }
  8715. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  8716. err |= TG3_MAC_LOOPBACK_FAILED;
  8717. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  8718. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  8719. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  8720. tw32(TG3_CPMU_CTRL, cpmuctrl);
  8721. /* Release the mutex */
  8722. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  8723. }
  8724. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  8725. !(tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)) {
  8726. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  8727. err |= TG3_PHY_LOOPBACK_FAILED;
  8728. }
  8729. /* Re-enable gphy autopowerdown. */
  8730. if (tp->tg3_flags3 & TG3_FLG3_PHY_ENABLE_APD)
  8731. tg3_phy_toggle_apd(tp, true);
  8732. return err;
  8733. }
  8734. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  8735. u64 *data)
  8736. {
  8737. struct tg3 *tp = netdev_priv(dev);
  8738. if (tp->link_config.phy_is_low_power)
  8739. tg3_set_power_state(tp, PCI_D0);
  8740. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  8741. if (tg3_test_nvram(tp) != 0) {
  8742. etest->flags |= ETH_TEST_FL_FAILED;
  8743. data[0] = 1;
  8744. }
  8745. if (tg3_test_link(tp) != 0) {
  8746. etest->flags |= ETH_TEST_FL_FAILED;
  8747. data[1] = 1;
  8748. }
  8749. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  8750. int err, err2 = 0, irq_sync = 0;
  8751. if (netif_running(dev)) {
  8752. tg3_phy_stop(tp);
  8753. tg3_netif_stop(tp);
  8754. irq_sync = 1;
  8755. }
  8756. tg3_full_lock(tp, irq_sync);
  8757. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  8758. err = tg3_nvram_lock(tp);
  8759. tg3_halt_cpu(tp, RX_CPU_BASE);
  8760. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  8761. tg3_halt_cpu(tp, TX_CPU_BASE);
  8762. if (!err)
  8763. tg3_nvram_unlock(tp);
  8764. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  8765. tg3_phy_reset(tp);
  8766. if (tg3_test_registers(tp) != 0) {
  8767. etest->flags |= ETH_TEST_FL_FAILED;
  8768. data[2] = 1;
  8769. }
  8770. if (tg3_test_memory(tp) != 0) {
  8771. etest->flags |= ETH_TEST_FL_FAILED;
  8772. data[3] = 1;
  8773. }
  8774. if ((data[4] = tg3_test_loopback(tp)) != 0)
  8775. etest->flags |= ETH_TEST_FL_FAILED;
  8776. tg3_full_unlock(tp);
  8777. if (tg3_test_interrupt(tp) != 0) {
  8778. etest->flags |= ETH_TEST_FL_FAILED;
  8779. data[5] = 1;
  8780. }
  8781. tg3_full_lock(tp, 0);
  8782. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8783. if (netif_running(dev)) {
  8784. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  8785. err2 = tg3_restart_hw(tp, 1);
  8786. if (!err2)
  8787. tg3_netif_start(tp);
  8788. }
  8789. tg3_full_unlock(tp);
  8790. if (irq_sync && !err2)
  8791. tg3_phy_start(tp);
  8792. }
  8793. if (tp->link_config.phy_is_low_power)
  8794. tg3_set_power_state(tp, PCI_D3hot);
  8795. }
  8796. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  8797. {
  8798. struct mii_ioctl_data *data = if_mii(ifr);
  8799. struct tg3 *tp = netdev_priv(dev);
  8800. int err;
  8801. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  8802. if (!(tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED))
  8803. return -EAGAIN;
  8804. return phy_mii_ioctl(tp->mdio_bus->phy_map[PHY_ADDR], data, cmd);
  8805. }
  8806. switch(cmd) {
  8807. case SIOCGMIIPHY:
  8808. data->phy_id = PHY_ADDR;
  8809. /* fallthru */
  8810. case SIOCGMIIREG: {
  8811. u32 mii_regval;
  8812. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8813. break; /* We have no PHY */
  8814. if (tp->link_config.phy_is_low_power)
  8815. return -EAGAIN;
  8816. spin_lock_bh(&tp->lock);
  8817. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  8818. spin_unlock_bh(&tp->lock);
  8819. data->val_out = mii_regval;
  8820. return err;
  8821. }
  8822. case SIOCSMIIREG:
  8823. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  8824. break; /* We have no PHY */
  8825. if (!capable(CAP_NET_ADMIN))
  8826. return -EPERM;
  8827. if (tp->link_config.phy_is_low_power)
  8828. return -EAGAIN;
  8829. spin_lock_bh(&tp->lock);
  8830. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  8831. spin_unlock_bh(&tp->lock);
  8832. return err;
  8833. default:
  8834. /* do nothing */
  8835. break;
  8836. }
  8837. return -EOPNOTSUPP;
  8838. }
  8839. #if TG3_VLAN_TAG_USED
  8840. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  8841. {
  8842. struct tg3 *tp = netdev_priv(dev);
  8843. if (netif_running(dev))
  8844. tg3_netif_stop(tp);
  8845. tg3_full_lock(tp, 0);
  8846. tp->vlgrp = grp;
  8847. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8848. __tg3_set_rx_mode(dev);
  8849. if (netif_running(dev))
  8850. tg3_netif_start(tp);
  8851. tg3_full_unlock(tp);
  8852. }
  8853. #endif
  8854. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8855. {
  8856. struct tg3 *tp = netdev_priv(dev);
  8857. memcpy(ec, &tp->coal, sizeof(*ec));
  8858. return 0;
  8859. }
  8860. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8861. {
  8862. struct tg3 *tp = netdev_priv(dev);
  8863. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8864. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8865. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8866. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8867. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8868. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8869. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8870. }
  8871. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8872. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8873. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8874. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8875. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8876. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8877. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8878. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8879. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8880. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8881. return -EINVAL;
  8882. /* No rx interrupts will be generated if both are zero */
  8883. if ((ec->rx_coalesce_usecs == 0) &&
  8884. (ec->rx_max_coalesced_frames == 0))
  8885. return -EINVAL;
  8886. /* No tx interrupts will be generated if both are zero */
  8887. if ((ec->tx_coalesce_usecs == 0) &&
  8888. (ec->tx_max_coalesced_frames == 0))
  8889. return -EINVAL;
  8890. /* Only copy relevant parameters, ignore all others. */
  8891. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8892. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8893. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8894. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8895. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8896. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8897. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8898. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8899. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8900. if (netif_running(dev)) {
  8901. tg3_full_lock(tp, 0);
  8902. __tg3_set_coalesce(tp, &tp->coal);
  8903. tg3_full_unlock(tp);
  8904. }
  8905. return 0;
  8906. }
  8907. static const struct ethtool_ops tg3_ethtool_ops = {
  8908. .get_settings = tg3_get_settings,
  8909. .set_settings = tg3_set_settings,
  8910. .get_drvinfo = tg3_get_drvinfo,
  8911. .get_regs_len = tg3_get_regs_len,
  8912. .get_regs = tg3_get_regs,
  8913. .get_wol = tg3_get_wol,
  8914. .set_wol = tg3_set_wol,
  8915. .get_msglevel = tg3_get_msglevel,
  8916. .set_msglevel = tg3_set_msglevel,
  8917. .nway_reset = tg3_nway_reset,
  8918. .get_link = ethtool_op_get_link,
  8919. .get_eeprom_len = tg3_get_eeprom_len,
  8920. .get_eeprom = tg3_get_eeprom,
  8921. .set_eeprom = tg3_set_eeprom,
  8922. .get_ringparam = tg3_get_ringparam,
  8923. .set_ringparam = tg3_set_ringparam,
  8924. .get_pauseparam = tg3_get_pauseparam,
  8925. .set_pauseparam = tg3_set_pauseparam,
  8926. .get_rx_csum = tg3_get_rx_csum,
  8927. .set_rx_csum = tg3_set_rx_csum,
  8928. .set_tx_csum = tg3_set_tx_csum,
  8929. .set_sg = ethtool_op_set_sg,
  8930. .set_tso = tg3_set_tso,
  8931. .self_test = tg3_self_test,
  8932. .get_strings = tg3_get_strings,
  8933. .phys_id = tg3_phys_id,
  8934. .get_ethtool_stats = tg3_get_ethtool_stats,
  8935. .get_coalesce = tg3_get_coalesce,
  8936. .set_coalesce = tg3_set_coalesce,
  8937. .get_sset_count = tg3_get_sset_count,
  8938. };
  8939. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8940. {
  8941. u32 cursize, val, magic;
  8942. tp->nvram_size = EEPROM_CHIP_SIZE;
  8943. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8944. return;
  8945. if ((magic != TG3_EEPROM_MAGIC) &&
  8946. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8947. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8948. return;
  8949. /*
  8950. * Size the chip by reading offsets at increasing powers of two.
  8951. * When we encounter our validation signature, we know the addressing
  8952. * has wrapped around, and thus have our chip size.
  8953. */
  8954. cursize = 0x10;
  8955. while (cursize < tp->nvram_size) {
  8956. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8957. return;
  8958. if (val == magic)
  8959. break;
  8960. cursize <<= 1;
  8961. }
  8962. tp->nvram_size = cursize;
  8963. }
  8964. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8965. {
  8966. u32 val;
  8967. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8968. return;
  8969. /* Selfboot format */
  8970. if (val != TG3_EEPROM_MAGIC) {
  8971. tg3_get_eeprom_size(tp);
  8972. return;
  8973. }
  8974. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8975. if (val != 0) {
  8976. tp->nvram_size = (val >> 16) * 1024;
  8977. return;
  8978. }
  8979. }
  8980. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  8981. }
  8982. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8983. {
  8984. u32 nvcfg1;
  8985. nvcfg1 = tr32(NVRAM_CFG1);
  8986. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8987. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8988. }
  8989. else {
  8990. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8991. tw32(NVRAM_CFG1, nvcfg1);
  8992. }
  8993. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8994. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8995. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8996. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8997. tp->nvram_jedecnum = JEDEC_ATMEL;
  8998. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8999. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9000. break;
  9001. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9002. tp->nvram_jedecnum = JEDEC_ATMEL;
  9003. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9004. break;
  9005. case FLASH_VENDOR_ATMEL_EEPROM:
  9006. tp->nvram_jedecnum = JEDEC_ATMEL;
  9007. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9008. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9009. break;
  9010. case FLASH_VENDOR_ST:
  9011. tp->nvram_jedecnum = JEDEC_ST;
  9012. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9013. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9014. break;
  9015. case FLASH_VENDOR_SAIFUN:
  9016. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9017. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9018. break;
  9019. case FLASH_VENDOR_SST_SMALL:
  9020. case FLASH_VENDOR_SST_LARGE:
  9021. tp->nvram_jedecnum = JEDEC_SST;
  9022. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9023. break;
  9024. }
  9025. }
  9026. else {
  9027. tp->nvram_jedecnum = JEDEC_ATMEL;
  9028. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9029. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9030. }
  9031. }
  9032. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9033. {
  9034. u32 nvcfg1;
  9035. nvcfg1 = tr32(NVRAM_CFG1);
  9036. /* NVRAM protection for TPM */
  9037. if (nvcfg1 & (1 << 27))
  9038. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9039. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9040. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9041. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9042. tp->nvram_jedecnum = JEDEC_ATMEL;
  9043. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9044. break;
  9045. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9046. tp->nvram_jedecnum = JEDEC_ATMEL;
  9047. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9048. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9049. break;
  9050. case FLASH_5752VENDOR_ST_M45PE10:
  9051. case FLASH_5752VENDOR_ST_M45PE20:
  9052. case FLASH_5752VENDOR_ST_M45PE40:
  9053. tp->nvram_jedecnum = JEDEC_ST;
  9054. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9055. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9056. break;
  9057. }
  9058. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  9059. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9060. case FLASH_5752PAGE_SIZE_256:
  9061. tp->nvram_pagesize = 256;
  9062. break;
  9063. case FLASH_5752PAGE_SIZE_512:
  9064. tp->nvram_pagesize = 512;
  9065. break;
  9066. case FLASH_5752PAGE_SIZE_1K:
  9067. tp->nvram_pagesize = 1024;
  9068. break;
  9069. case FLASH_5752PAGE_SIZE_2K:
  9070. tp->nvram_pagesize = 2048;
  9071. break;
  9072. case FLASH_5752PAGE_SIZE_4K:
  9073. tp->nvram_pagesize = 4096;
  9074. break;
  9075. case FLASH_5752PAGE_SIZE_264:
  9076. tp->nvram_pagesize = 264;
  9077. break;
  9078. }
  9079. }
  9080. else {
  9081. /* For eeprom, set pagesize to maximum eeprom size */
  9082. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9083. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9084. tw32(NVRAM_CFG1, nvcfg1);
  9085. }
  9086. }
  9087. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9088. {
  9089. u32 nvcfg1, protect = 0;
  9090. nvcfg1 = tr32(NVRAM_CFG1);
  9091. /* NVRAM protection for TPM */
  9092. if (nvcfg1 & (1 << 27)) {
  9093. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9094. protect = 1;
  9095. }
  9096. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9097. switch (nvcfg1) {
  9098. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9099. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9100. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9101. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9102. tp->nvram_jedecnum = JEDEC_ATMEL;
  9103. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9104. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9105. tp->nvram_pagesize = 264;
  9106. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9107. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9108. tp->nvram_size = (protect ? 0x3e200 :
  9109. TG3_NVRAM_SIZE_512KB);
  9110. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9111. tp->nvram_size = (protect ? 0x1f200 :
  9112. TG3_NVRAM_SIZE_256KB);
  9113. else
  9114. tp->nvram_size = (protect ? 0x1f200 :
  9115. TG3_NVRAM_SIZE_128KB);
  9116. break;
  9117. case FLASH_5752VENDOR_ST_M45PE10:
  9118. case FLASH_5752VENDOR_ST_M45PE20:
  9119. case FLASH_5752VENDOR_ST_M45PE40:
  9120. tp->nvram_jedecnum = JEDEC_ST;
  9121. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9122. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9123. tp->nvram_pagesize = 256;
  9124. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9125. tp->nvram_size = (protect ?
  9126. TG3_NVRAM_SIZE_64KB :
  9127. TG3_NVRAM_SIZE_128KB);
  9128. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9129. tp->nvram_size = (protect ?
  9130. TG3_NVRAM_SIZE_64KB :
  9131. TG3_NVRAM_SIZE_256KB);
  9132. else
  9133. tp->nvram_size = (protect ?
  9134. TG3_NVRAM_SIZE_128KB :
  9135. TG3_NVRAM_SIZE_512KB);
  9136. break;
  9137. }
  9138. }
  9139. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9140. {
  9141. u32 nvcfg1;
  9142. nvcfg1 = tr32(NVRAM_CFG1);
  9143. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9144. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9145. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9146. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9147. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9148. tp->nvram_jedecnum = JEDEC_ATMEL;
  9149. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9150. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9151. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9152. tw32(NVRAM_CFG1, nvcfg1);
  9153. break;
  9154. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9155. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9156. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9157. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9158. tp->nvram_jedecnum = JEDEC_ATMEL;
  9159. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9160. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9161. tp->nvram_pagesize = 264;
  9162. break;
  9163. case FLASH_5752VENDOR_ST_M45PE10:
  9164. case FLASH_5752VENDOR_ST_M45PE20:
  9165. case FLASH_5752VENDOR_ST_M45PE40:
  9166. tp->nvram_jedecnum = JEDEC_ST;
  9167. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9168. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9169. tp->nvram_pagesize = 256;
  9170. break;
  9171. }
  9172. }
  9173. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9174. {
  9175. u32 nvcfg1, protect = 0;
  9176. nvcfg1 = tr32(NVRAM_CFG1);
  9177. /* NVRAM protection for TPM */
  9178. if (nvcfg1 & (1 << 27)) {
  9179. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  9180. protect = 1;
  9181. }
  9182. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9183. switch (nvcfg1) {
  9184. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9185. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9186. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9187. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9188. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9189. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9190. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9191. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9192. tp->nvram_jedecnum = JEDEC_ATMEL;
  9193. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9194. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9195. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  9196. tp->nvram_pagesize = 256;
  9197. break;
  9198. case FLASH_5761VENDOR_ST_A_M45PE20:
  9199. case FLASH_5761VENDOR_ST_A_M45PE40:
  9200. case FLASH_5761VENDOR_ST_A_M45PE80:
  9201. case FLASH_5761VENDOR_ST_A_M45PE16:
  9202. case FLASH_5761VENDOR_ST_M_M45PE20:
  9203. case FLASH_5761VENDOR_ST_M_M45PE40:
  9204. case FLASH_5761VENDOR_ST_M_M45PE80:
  9205. case FLASH_5761VENDOR_ST_M_M45PE16:
  9206. tp->nvram_jedecnum = JEDEC_ST;
  9207. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9208. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  9209. tp->nvram_pagesize = 256;
  9210. break;
  9211. }
  9212. if (protect) {
  9213. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9214. } else {
  9215. switch (nvcfg1) {
  9216. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9217. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9218. case FLASH_5761VENDOR_ST_A_M45PE16:
  9219. case FLASH_5761VENDOR_ST_M_M45PE16:
  9220. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9221. break;
  9222. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9223. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9224. case FLASH_5761VENDOR_ST_A_M45PE80:
  9225. case FLASH_5761VENDOR_ST_M_M45PE80:
  9226. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9227. break;
  9228. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9229. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9230. case FLASH_5761VENDOR_ST_A_M45PE40:
  9231. case FLASH_5761VENDOR_ST_M_M45PE40:
  9232. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9233. break;
  9234. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9235. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9236. case FLASH_5761VENDOR_ST_A_M45PE20:
  9237. case FLASH_5761VENDOR_ST_M_M45PE20:
  9238. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9239. break;
  9240. }
  9241. }
  9242. }
  9243. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9244. {
  9245. tp->nvram_jedecnum = JEDEC_ATMEL;
  9246. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  9247. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9248. }
  9249. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  9250. static void __devinit tg3_nvram_init(struct tg3 *tp)
  9251. {
  9252. tw32_f(GRC_EEPROM_ADDR,
  9253. (EEPROM_ADDR_FSM_RESET |
  9254. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  9255. EEPROM_ADDR_CLKPERD_SHIFT)));
  9256. msleep(1);
  9257. /* Enable seeprom accesses. */
  9258. tw32_f(GRC_LOCAL_CTRL,
  9259. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  9260. udelay(100);
  9261. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9262. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  9263. tp->tg3_flags |= TG3_FLAG_NVRAM;
  9264. if (tg3_nvram_lock(tp)) {
  9265. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  9266. "tg3_nvram_init failed.\n", tp->dev->name);
  9267. return;
  9268. }
  9269. tg3_enable_nvram_access(tp);
  9270. tp->nvram_size = 0;
  9271. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9272. tg3_get_5752_nvram_info(tp);
  9273. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9274. tg3_get_5755_nvram_info(tp);
  9275. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9276. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9277. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9278. tg3_get_5787_nvram_info(tp);
  9279. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9280. tg3_get_5761_nvram_info(tp);
  9281. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9282. tg3_get_5906_nvram_info(tp);
  9283. else
  9284. tg3_get_nvram_info(tp);
  9285. if (tp->nvram_size == 0)
  9286. tg3_get_nvram_size(tp);
  9287. tg3_disable_nvram_access(tp);
  9288. tg3_nvram_unlock(tp);
  9289. } else {
  9290. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  9291. tg3_get_eeprom_size(tp);
  9292. }
  9293. }
  9294. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  9295. u32 offset, u32 *val)
  9296. {
  9297. u32 tmp;
  9298. int i;
  9299. if (offset > EEPROM_ADDR_ADDR_MASK ||
  9300. (offset % 4) != 0)
  9301. return -EINVAL;
  9302. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  9303. EEPROM_ADDR_DEVID_MASK |
  9304. EEPROM_ADDR_READ);
  9305. tw32(GRC_EEPROM_ADDR,
  9306. tmp |
  9307. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9308. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  9309. EEPROM_ADDR_ADDR_MASK) |
  9310. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  9311. for (i = 0; i < 1000; i++) {
  9312. tmp = tr32(GRC_EEPROM_ADDR);
  9313. if (tmp & EEPROM_ADDR_COMPLETE)
  9314. break;
  9315. msleep(1);
  9316. }
  9317. if (!(tmp & EEPROM_ADDR_COMPLETE))
  9318. return -EBUSY;
  9319. *val = tr32(GRC_EEPROM_DATA);
  9320. return 0;
  9321. }
  9322. #define NVRAM_CMD_TIMEOUT 10000
  9323. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  9324. {
  9325. int i;
  9326. tw32(NVRAM_CMD, nvram_cmd);
  9327. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  9328. udelay(10);
  9329. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  9330. udelay(10);
  9331. break;
  9332. }
  9333. }
  9334. if (i == NVRAM_CMD_TIMEOUT) {
  9335. return -EBUSY;
  9336. }
  9337. return 0;
  9338. }
  9339. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  9340. {
  9341. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9342. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9343. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9344. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9345. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9346. addr = ((addr / tp->nvram_pagesize) <<
  9347. ATMEL_AT45DB0X1B_PAGE_POS) +
  9348. (addr % tp->nvram_pagesize);
  9349. return addr;
  9350. }
  9351. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  9352. {
  9353. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  9354. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  9355. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  9356. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  9357. (tp->nvram_jedecnum == JEDEC_ATMEL))
  9358. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  9359. tp->nvram_pagesize) +
  9360. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  9361. return addr;
  9362. }
  9363. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  9364. {
  9365. int ret;
  9366. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  9367. return tg3_nvram_read_using_eeprom(tp, offset, val);
  9368. offset = tg3_nvram_phys_addr(tp, offset);
  9369. if (offset > NVRAM_ADDR_MSK)
  9370. return -EINVAL;
  9371. ret = tg3_nvram_lock(tp);
  9372. if (ret)
  9373. return ret;
  9374. tg3_enable_nvram_access(tp);
  9375. tw32(NVRAM_ADDR, offset);
  9376. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  9377. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  9378. if (ret == 0)
  9379. *val = swab32(tr32(NVRAM_RDDATA));
  9380. tg3_disable_nvram_access(tp);
  9381. tg3_nvram_unlock(tp);
  9382. return ret;
  9383. }
  9384. static int tg3_nvram_read_le(struct tg3 *tp, u32 offset, __le32 *val)
  9385. {
  9386. u32 v;
  9387. int res = tg3_nvram_read(tp, offset, &v);
  9388. if (!res)
  9389. *val = cpu_to_le32(v);
  9390. return res;
  9391. }
  9392. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  9393. {
  9394. int err;
  9395. u32 tmp;
  9396. err = tg3_nvram_read(tp, offset, &tmp);
  9397. *val = swab32(tmp);
  9398. return err;
  9399. }
  9400. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  9401. u32 offset, u32 len, u8 *buf)
  9402. {
  9403. int i, j, rc = 0;
  9404. u32 val;
  9405. for (i = 0; i < len; i += 4) {
  9406. u32 addr;
  9407. __le32 data;
  9408. addr = offset + i;
  9409. memcpy(&data, buf + i, 4);
  9410. tw32(GRC_EEPROM_DATA, le32_to_cpu(data));
  9411. val = tr32(GRC_EEPROM_ADDR);
  9412. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  9413. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  9414. EEPROM_ADDR_READ);
  9415. tw32(GRC_EEPROM_ADDR, val |
  9416. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  9417. (addr & EEPROM_ADDR_ADDR_MASK) |
  9418. EEPROM_ADDR_START |
  9419. EEPROM_ADDR_WRITE);
  9420. for (j = 0; j < 1000; j++) {
  9421. val = tr32(GRC_EEPROM_ADDR);
  9422. if (val & EEPROM_ADDR_COMPLETE)
  9423. break;
  9424. msleep(1);
  9425. }
  9426. if (!(val & EEPROM_ADDR_COMPLETE)) {
  9427. rc = -EBUSY;
  9428. break;
  9429. }
  9430. }
  9431. return rc;
  9432. }
  9433. /* offset and length are dword aligned */
  9434. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  9435. u8 *buf)
  9436. {
  9437. int ret = 0;
  9438. u32 pagesize = tp->nvram_pagesize;
  9439. u32 pagemask = pagesize - 1;
  9440. u32 nvram_cmd;
  9441. u8 *tmp;
  9442. tmp = kmalloc(pagesize, GFP_KERNEL);
  9443. if (tmp == NULL)
  9444. return -ENOMEM;
  9445. while (len) {
  9446. int j;
  9447. u32 phy_addr, page_off, size;
  9448. phy_addr = offset & ~pagemask;
  9449. for (j = 0; j < pagesize; j += 4) {
  9450. if ((ret = tg3_nvram_read_le(tp, phy_addr + j,
  9451. (__le32 *) (tmp + j))))
  9452. break;
  9453. }
  9454. if (ret)
  9455. break;
  9456. page_off = offset & pagemask;
  9457. size = pagesize;
  9458. if (len < size)
  9459. size = len;
  9460. len -= size;
  9461. memcpy(tmp + page_off, buf, size);
  9462. offset = offset + (pagesize - page_off);
  9463. tg3_enable_nvram_access(tp);
  9464. /*
  9465. * Before we can erase the flash page, we need
  9466. * to issue a special "write enable" command.
  9467. */
  9468. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9469. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9470. break;
  9471. /* Erase the target page */
  9472. tw32(NVRAM_ADDR, phy_addr);
  9473. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  9474. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  9475. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9476. break;
  9477. /* Issue another write enable to start the write. */
  9478. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9479. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  9480. break;
  9481. for (j = 0; j < pagesize; j += 4) {
  9482. __be32 data;
  9483. data = *((__be32 *) (tmp + j));
  9484. /* swab32(le32_to_cpu(data)), actually */
  9485. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9486. tw32(NVRAM_ADDR, phy_addr + j);
  9487. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  9488. NVRAM_CMD_WR;
  9489. if (j == 0)
  9490. nvram_cmd |= NVRAM_CMD_FIRST;
  9491. else if (j == (pagesize - 4))
  9492. nvram_cmd |= NVRAM_CMD_LAST;
  9493. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9494. break;
  9495. }
  9496. if (ret)
  9497. break;
  9498. }
  9499. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  9500. tg3_nvram_exec_cmd(tp, nvram_cmd);
  9501. kfree(tmp);
  9502. return ret;
  9503. }
  9504. /* offset and length are dword aligned */
  9505. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  9506. u8 *buf)
  9507. {
  9508. int i, ret = 0;
  9509. for (i = 0; i < len; i += 4, offset += 4) {
  9510. u32 page_off, phy_addr, nvram_cmd;
  9511. __be32 data;
  9512. memcpy(&data, buf + i, 4);
  9513. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  9514. page_off = offset % tp->nvram_pagesize;
  9515. phy_addr = tg3_nvram_phys_addr(tp, offset);
  9516. tw32(NVRAM_ADDR, phy_addr);
  9517. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  9518. if ((page_off == 0) || (i == 0))
  9519. nvram_cmd |= NVRAM_CMD_FIRST;
  9520. if (page_off == (tp->nvram_pagesize - 4))
  9521. nvram_cmd |= NVRAM_CMD_LAST;
  9522. if (i == (len - 4))
  9523. nvram_cmd |= NVRAM_CMD_LAST;
  9524. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  9525. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  9526. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  9527. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  9528. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  9529. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) &&
  9530. (tp->nvram_jedecnum == JEDEC_ST) &&
  9531. (nvram_cmd & NVRAM_CMD_FIRST)) {
  9532. if ((ret = tg3_nvram_exec_cmd(tp,
  9533. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  9534. NVRAM_CMD_DONE)))
  9535. break;
  9536. }
  9537. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9538. /* We always do complete word writes to eeprom. */
  9539. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  9540. }
  9541. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  9542. break;
  9543. }
  9544. return ret;
  9545. }
  9546. /* offset and length are dword aligned */
  9547. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  9548. {
  9549. int ret;
  9550. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9551. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  9552. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  9553. udelay(40);
  9554. }
  9555. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  9556. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  9557. }
  9558. else {
  9559. u32 grc_mode;
  9560. ret = tg3_nvram_lock(tp);
  9561. if (ret)
  9562. return ret;
  9563. tg3_enable_nvram_access(tp);
  9564. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  9565. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  9566. tw32(NVRAM_WRITE1, 0x406);
  9567. grc_mode = tr32(GRC_MODE);
  9568. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  9569. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  9570. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  9571. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  9572. buf);
  9573. }
  9574. else {
  9575. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  9576. buf);
  9577. }
  9578. grc_mode = tr32(GRC_MODE);
  9579. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  9580. tg3_disable_nvram_access(tp);
  9581. tg3_nvram_unlock(tp);
  9582. }
  9583. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  9584. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  9585. udelay(40);
  9586. }
  9587. return ret;
  9588. }
  9589. struct subsys_tbl_ent {
  9590. u16 subsys_vendor, subsys_devid;
  9591. u32 phy_id;
  9592. };
  9593. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  9594. /* Broadcom boards. */
  9595. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  9596. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  9597. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  9598. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  9599. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  9600. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  9601. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  9602. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  9603. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  9604. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  9605. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  9606. /* 3com boards. */
  9607. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  9608. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  9609. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  9610. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  9611. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  9612. /* DELL boards. */
  9613. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  9614. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  9615. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  9616. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  9617. /* Compaq boards. */
  9618. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  9619. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  9620. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  9621. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  9622. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  9623. /* IBM boards. */
  9624. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  9625. };
  9626. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  9627. {
  9628. int i;
  9629. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  9630. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  9631. tp->pdev->subsystem_vendor) &&
  9632. (subsys_id_to_phy_id[i].subsys_devid ==
  9633. tp->pdev->subsystem_device))
  9634. return &subsys_id_to_phy_id[i];
  9635. }
  9636. return NULL;
  9637. }
  9638. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  9639. {
  9640. u32 val;
  9641. u16 pmcsr;
  9642. /* On some early chips the SRAM cannot be accessed in D3hot state,
  9643. * so need make sure we're in D0.
  9644. */
  9645. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  9646. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  9647. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  9648. msleep(1);
  9649. /* Make sure register accesses (indirect or otherwise)
  9650. * will function correctly.
  9651. */
  9652. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9653. tp->misc_host_ctrl);
  9654. /* The memory arbiter has to be enabled in order for SRAM accesses
  9655. * to succeed. Normally on powerup the tg3 chip firmware will make
  9656. * sure it is enabled, but other entities such as system netboot
  9657. * code might disable it.
  9658. */
  9659. val = tr32(MEMARB_MODE);
  9660. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  9661. tp->phy_id = PHY_ID_INVALID;
  9662. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9663. /* Assume an onboard device and WOL capable by default. */
  9664. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  9665. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9666. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  9667. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9668. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9669. }
  9670. val = tr32(VCPU_CFGSHDW);
  9671. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  9672. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9673. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  9674. (val & VCPU_CFGSHDW_WOL_MAGPKT) &&
  9675. device_may_wakeup(&tp->pdev->dev))
  9676. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9677. goto done;
  9678. }
  9679. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  9680. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  9681. u32 nic_cfg, led_cfg;
  9682. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  9683. int eeprom_phy_serdes = 0;
  9684. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  9685. tp->nic_sram_data_cfg = nic_cfg;
  9686. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  9687. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  9688. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  9689. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  9690. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  9691. (ver > 0) && (ver < 0x100))
  9692. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  9693. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9694. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  9695. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  9696. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  9697. eeprom_phy_serdes = 1;
  9698. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  9699. if (nic_phy_id != 0) {
  9700. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  9701. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  9702. eeprom_phy_id = (id1 >> 16) << 10;
  9703. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  9704. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  9705. } else
  9706. eeprom_phy_id = 0;
  9707. tp->phy_id = eeprom_phy_id;
  9708. if (eeprom_phy_serdes) {
  9709. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  9710. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  9711. else
  9712. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9713. }
  9714. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9715. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  9716. SHASTA_EXT_LED_MODE_MASK);
  9717. else
  9718. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  9719. switch (led_cfg) {
  9720. default:
  9721. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  9722. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9723. break;
  9724. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  9725. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9726. break;
  9727. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  9728. tp->led_ctrl = LED_CTRL_MODE_MAC;
  9729. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  9730. * read on some older 5700/5701 bootcode.
  9731. */
  9732. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9733. ASIC_REV_5700 ||
  9734. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9735. ASIC_REV_5701)
  9736. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9737. break;
  9738. case SHASTA_EXT_LED_SHARED:
  9739. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  9740. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  9741. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  9742. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9743. LED_CTRL_MODE_PHY_2);
  9744. break;
  9745. case SHASTA_EXT_LED_MAC:
  9746. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  9747. break;
  9748. case SHASTA_EXT_LED_COMBO:
  9749. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  9750. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  9751. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  9752. LED_CTRL_MODE_PHY_2);
  9753. break;
  9754. }
  9755. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9756. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  9757. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  9758. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  9759. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  9760. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  9761. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  9762. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  9763. if ((tp->pdev->subsystem_vendor ==
  9764. PCI_VENDOR_ID_ARIMA) &&
  9765. (tp->pdev->subsystem_device == 0x205a ||
  9766. tp->pdev->subsystem_device == 0x2063))
  9767. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9768. } else {
  9769. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  9770. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  9771. }
  9772. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  9773. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  9774. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  9775. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  9776. }
  9777. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  9778. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9779. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  9780. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  9781. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  9782. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  9783. if ((tp->tg3_flags & TG3_FLAG_WOL_CAP) &&
  9784. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE))
  9785. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  9786. if (cfg2 & (1 << 17))
  9787. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  9788. /* serdes signal pre-emphasis in register 0x590 set by */
  9789. /* bootcode if bit 18 is set */
  9790. if (cfg2 & (1 << 18))
  9791. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  9792. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  9793. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX &&
  9794. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  9795. tp->tg3_flags3 |= TG3_FLG3_PHY_ENABLE_APD;
  9796. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9797. u32 cfg3;
  9798. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  9799. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  9800. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  9801. }
  9802. if (cfg4 & NIC_SRAM_RGMII_STD_IBND_DISABLE)
  9803. tp->tg3_flags3 |= TG3_FLG3_RGMII_STD_IBND_DISABLE;
  9804. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  9805. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_RX_EN;
  9806. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  9807. tp->tg3_flags3 |= TG3_FLG3_RGMII_EXT_IBND_TX_EN;
  9808. }
  9809. done:
  9810. device_init_wakeup(&tp->pdev->dev, tp->tg3_flags & TG3_FLAG_WOL_CAP);
  9811. device_set_wakeup_enable(&tp->pdev->dev,
  9812. tp->tg3_flags & TG3_FLAG_WOL_ENABLE);
  9813. }
  9814. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  9815. {
  9816. int i;
  9817. u32 val;
  9818. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  9819. tw32(OTP_CTRL, cmd);
  9820. /* Wait for up to 1 ms for command to execute. */
  9821. for (i = 0; i < 100; i++) {
  9822. val = tr32(OTP_STATUS);
  9823. if (val & OTP_STATUS_CMD_DONE)
  9824. break;
  9825. udelay(10);
  9826. }
  9827. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  9828. }
  9829. /* Read the gphy configuration from the OTP region of the chip. The gphy
  9830. * configuration is a 32-bit value that straddles the alignment boundary.
  9831. * We do two 32-bit reads and then shift and merge the results.
  9832. */
  9833. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  9834. {
  9835. u32 bhalf_otp, thalf_otp;
  9836. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  9837. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  9838. return 0;
  9839. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  9840. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9841. return 0;
  9842. thalf_otp = tr32(OTP_READ_DATA);
  9843. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  9844. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  9845. return 0;
  9846. bhalf_otp = tr32(OTP_READ_DATA);
  9847. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  9848. }
  9849. static int __devinit tg3_phy_probe(struct tg3 *tp)
  9850. {
  9851. u32 hw_phy_id_1, hw_phy_id_2;
  9852. u32 hw_phy_id, hw_phy_id_masked;
  9853. int err;
  9854. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB)
  9855. return tg3_phy_init(tp);
  9856. /* Reading the PHY ID register can conflict with ASF
  9857. * firwmare access to the PHY hardware.
  9858. */
  9859. err = 0;
  9860. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  9861. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  9862. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  9863. } else {
  9864. /* Now read the physical PHY_ID from the chip and verify
  9865. * that it is sane. If it doesn't look good, we fall back
  9866. * to either the hard-coded table based PHY_ID and failing
  9867. * that the value found in the eeprom area.
  9868. */
  9869. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  9870. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  9871. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  9872. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  9873. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  9874. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  9875. }
  9876. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  9877. tp->phy_id = hw_phy_id;
  9878. if (hw_phy_id_masked == PHY_ID_BCM8002)
  9879. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9880. else
  9881. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  9882. } else {
  9883. if (tp->phy_id != PHY_ID_INVALID) {
  9884. /* Do nothing, phy ID already set up in
  9885. * tg3_get_eeprom_hw_cfg().
  9886. */
  9887. } else {
  9888. struct subsys_tbl_ent *p;
  9889. /* No eeprom signature? Try the hardcoded
  9890. * subsys device table.
  9891. */
  9892. p = lookup_by_subsys(tp);
  9893. if (!p)
  9894. return -ENODEV;
  9895. tp->phy_id = p->phy_id;
  9896. if (!tp->phy_id ||
  9897. tp->phy_id == PHY_ID_BCM8002)
  9898. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  9899. }
  9900. }
  9901. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  9902. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  9903. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  9904. u32 bmsr, adv_reg, tg3_ctrl, mask;
  9905. tg3_readphy(tp, MII_BMSR, &bmsr);
  9906. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  9907. (bmsr & BMSR_LSTATUS))
  9908. goto skip_phy_reset;
  9909. err = tg3_phy_reset(tp);
  9910. if (err)
  9911. return err;
  9912. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  9913. ADVERTISE_100HALF | ADVERTISE_100FULL |
  9914. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  9915. tg3_ctrl = 0;
  9916. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  9917. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  9918. MII_TG3_CTRL_ADV_1000_FULL);
  9919. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9920. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  9921. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  9922. MII_TG3_CTRL_ENABLE_AS_MASTER);
  9923. }
  9924. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  9925. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  9926. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  9927. if (!tg3_copper_is_advertising_all(tp, mask)) {
  9928. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9929. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9930. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9931. tg3_writephy(tp, MII_BMCR,
  9932. BMCR_ANENABLE | BMCR_ANRESTART);
  9933. }
  9934. tg3_phy_set_wirespeed(tp);
  9935. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9936. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9937. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9938. }
  9939. skip_phy_reset:
  9940. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9941. err = tg3_init_5401phy_dsp(tp);
  9942. if (err)
  9943. return err;
  9944. }
  9945. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9946. err = tg3_init_5401phy_dsp(tp);
  9947. }
  9948. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9949. tp->link_config.advertising =
  9950. (ADVERTISED_1000baseT_Half |
  9951. ADVERTISED_1000baseT_Full |
  9952. ADVERTISED_Autoneg |
  9953. ADVERTISED_FIBRE);
  9954. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9955. tp->link_config.advertising &=
  9956. ~(ADVERTISED_1000baseT_Half |
  9957. ADVERTISED_1000baseT_Full);
  9958. return err;
  9959. }
  9960. static void __devinit tg3_read_partno(struct tg3 *tp)
  9961. {
  9962. unsigned char vpd_data[256];
  9963. unsigned int i;
  9964. u32 magic;
  9965. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9966. goto out_not_found;
  9967. if (magic == TG3_EEPROM_MAGIC) {
  9968. for (i = 0; i < 256; i += 4) {
  9969. u32 tmp;
  9970. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9971. goto out_not_found;
  9972. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9973. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9974. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9975. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9976. }
  9977. } else {
  9978. int vpd_cap;
  9979. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9980. for (i = 0; i < 256; i += 4) {
  9981. u32 tmp, j = 0;
  9982. __le32 v;
  9983. u16 tmp16;
  9984. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9985. i);
  9986. while (j++ < 100) {
  9987. pci_read_config_word(tp->pdev, vpd_cap +
  9988. PCI_VPD_ADDR, &tmp16);
  9989. if (tmp16 & 0x8000)
  9990. break;
  9991. msleep(1);
  9992. }
  9993. if (!(tmp16 & 0x8000))
  9994. goto out_not_found;
  9995. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9996. &tmp);
  9997. v = cpu_to_le32(tmp);
  9998. memcpy(&vpd_data[i], &v, 4);
  9999. }
  10000. }
  10001. /* Now parse and find the part number. */
  10002. for (i = 0; i < 254; ) {
  10003. unsigned char val = vpd_data[i];
  10004. unsigned int block_end;
  10005. if (val == 0x82 || val == 0x91) {
  10006. i = (i + 3 +
  10007. (vpd_data[i + 1] +
  10008. (vpd_data[i + 2] << 8)));
  10009. continue;
  10010. }
  10011. if (val != 0x90)
  10012. goto out_not_found;
  10013. block_end = (i + 3 +
  10014. (vpd_data[i + 1] +
  10015. (vpd_data[i + 2] << 8)));
  10016. i += 3;
  10017. if (block_end > 256)
  10018. goto out_not_found;
  10019. while (i < (block_end - 2)) {
  10020. if (vpd_data[i + 0] == 'P' &&
  10021. vpd_data[i + 1] == 'N') {
  10022. int partno_len = vpd_data[i + 2];
  10023. i += 3;
  10024. if (partno_len > 24 || (partno_len + i) > 256)
  10025. goto out_not_found;
  10026. memcpy(tp->board_part_number,
  10027. &vpd_data[i], partno_len);
  10028. /* Success. */
  10029. return;
  10030. }
  10031. i += 3 + vpd_data[i + 2];
  10032. }
  10033. /* Part number not found. */
  10034. goto out_not_found;
  10035. }
  10036. out_not_found:
  10037. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10038. strcpy(tp->board_part_number, "BCM95906");
  10039. else
  10040. strcpy(tp->board_part_number, "none");
  10041. }
  10042. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10043. {
  10044. u32 val;
  10045. if (tg3_nvram_read_swab(tp, offset, &val) ||
  10046. (val & 0xfc000000) != 0x0c000000 ||
  10047. tg3_nvram_read_swab(tp, offset + 4, &val) ||
  10048. val != 0)
  10049. return 0;
  10050. return 1;
  10051. }
  10052. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10053. {
  10054. u32 offset, major, minor, build;
  10055. tp->fw_ver[0] = 's';
  10056. tp->fw_ver[1] = 'b';
  10057. tp->fw_ver[2] = '\0';
  10058. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10059. return;
  10060. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10061. case TG3_EEPROM_SB_REVISION_0:
  10062. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10063. break;
  10064. case TG3_EEPROM_SB_REVISION_2:
  10065. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  10066. break;
  10067. case TG3_EEPROM_SB_REVISION_3:
  10068. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  10069. break;
  10070. default:
  10071. return;
  10072. }
  10073. if (tg3_nvram_read_swab(tp, offset, &val))
  10074. return;
  10075. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  10076. TG3_EEPROM_SB_EDH_BLD_SHFT;
  10077. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  10078. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  10079. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  10080. if (minor > 99 || build > 26)
  10081. return;
  10082. snprintf(&tp->fw_ver[2], 30, " v%d.%02d", major, minor);
  10083. if (build > 0) {
  10084. tp->fw_ver[8] = 'a' + build - 1;
  10085. tp->fw_ver[9] = '\0';
  10086. }
  10087. }
  10088. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  10089. {
  10090. u32 val, offset, start;
  10091. u32 ver_offset;
  10092. int i, bcnt;
  10093. if (tg3_nvram_read_swab(tp, 0, &val))
  10094. return;
  10095. if (val != TG3_EEPROM_MAGIC) {
  10096. if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  10097. tg3_read_sb_ver(tp, val);
  10098. return;
  10099. }
  10100. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  10101. tg3_nvram_read_swab(tp, 0x4, &start))
  10102. return;
  10103. offset = tg3_nvram_logical_addr(tp, offset);
  10104. if (!tg3_fw_img_is_valid(tp, offset) ||
  10105. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  10106. return;
  10107. offset = offset + ver_offset - start;
  10108. for (i = 0; i < 16; i += 4) {
  10109. __le32 v;
  10110. if (tg3_nvram_read_le(tp, offset + i, &v))
  10111. return;
  10112. memcpy(tp->fw_ver + i, &v, 4);
  10113. }
  10114. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  10115. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  10116. return;
  10117. for (offset = TG3_NVM_DIR_START;
  10118. offset < TG3_NVM_DIR_END;
  10119. offset += TG3_NVM_DIRENT_SIZE) {
  10120. if (tg3_nvram_read_swab(tp, offset, &val))
  10121. return;
  10122. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  10123. break;
  10124. }
  10125. if (offset == TG3_NVM_DIR_END)
  10126. return;
  10127. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  10128. start = 0x08000000;
  10129. else if (tg3_nvram_read_swab(tp, offset - 4, &start))
  10130. return;
  10131. if (tg3_nvram_read_swab(tp, offset + 4, &offset) ||
  10132. !tg3_fw_img_is_valid(tp, offset) ||
  10133. tg3_nvram_read_swab(tp, offset + 8, &val))
  10134. return;
  10135. offset += val - start;
  10136. bcnt = strlen(tp->fw_ver);
  10137. tp->fw_ver[bcnt++] = ',';
  10138. tp->fw_ver[bcnt++] = ' ';
  10139. for (i = 0; i < 4; i++) {
  10140. __le32 v;
  10141. if (tg3_nvram_read_le(tp, offset, &v))
  10142. return;
  10143. offset += sizeof(v);
  10144. if (bcnt > TG3_VER_SIZE - sizeof(v)) {
  10145. memcpy(&tp->fw_ver[bcnt], &v, TG3_VER_SIZE - bcnt);
  10146. break;
  10147. }
  10148. memcpy(&tp->fw_ver[bcnt], &v, sizeof(v));
  10149. bcnt += sizeof(v);
  10150. }
  10151. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  10152. }
  10153. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  10154. static int __devinit tg3_get_invariants(struct tg3 *tp)
  10155. {
  10156. static struct pci_device_id write_reorder_chipsets[] = {
  10157. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10158. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  10159. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  10160. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  10161. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  10162. PCI_DEVICE_ID_VIA_8385_0) },
  10163. { },
  10164. };
  10165. u32 misc_ctrl_reg;
  10166. u32 cacheline_sz_reg;
  10167. u32 pci_state_reg, grc_misc_cfg;
  10168. u32 val;
  10169. u16 pci_cmd;
  10170. int err;
  10171. /* Force memory write invalidate off. If we leave it on,
  10172. * then on 5700_BX chips we have to enable a workaround.
  10173. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  10174. * to match the cacheline size. The Broadcom driver have this
  10175. * workaround but turns MWI off all the times so never uses
  10176. * it. This seems to suggest that the workaround is insufficient.
  10177. */
  10178. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10179. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  10180. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10181. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  10182. * has the register indirect write enable bit set before
  10183. * we try to access any of the MMIO registers. It is also
  10184. * critical that the PCI-X hw workaround situation is decided
  10185. * before that as well.
  10186. */
  10187. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10188. &misc_ctrl_reg);
  10189. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  10190. MISC_HOST_CTRL_CHIPREV_SHIFT);
  10191. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  10192. u32 prod_id_asic_rev;
  10193. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  10194. &prod_id_asic_rev);
  10195. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  10196. }
  10197. /* Wrong chip ID in 5752 A0. This code can be removed later
  10198. * as A0 is not in production.
  10199. */
  10200. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  10201. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  10202. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  10203. * we need to disable memory and use config. cycles
  10204. * only to access all registers. The 5702/03 chips
  10205. * can mistakenly decode the special cycles from the
  10206. * ICH chipsets as memory write cycles, causing corruption
  10207. * of register and memory space. Only certain ICH bridges
  10208. * will drive special cycles with non-zero data during the
  10209. * address phase which can fall within the 5703's address
  10210. * range. This is not an ICH bug as the PCI spec allows
  10211. * non-zero address during special cycles. However, only
  10212. * these ICH bridges are known to drive non-zero addresses
  10213. * during special cycles.
  10214. *
  10215. * Since special cycles do not cross PCI bridges, we only
  10216. * enable this workaround if the 5703 is on the secondary
  10217. * bus of these ICH bridges.
  10218. */
  10219. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  10220. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  10221. static struct tg3_dev_id {
  10222. u32 vendor;
  10223. u32 device;
  10224. u32 rev;
  10225. } ich_chipsets[] = {
  10226. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  10227. PCI_ANY_ID },
  10228. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  10229. PCI_ANY_ID },
  10230. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  10231. 0xa },
  10232. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  10233. PCI_ANY_ID },
  10234. { },
  10235. };
  10236. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  10237. struct pci_dev *bridge = NULL;
  10238. while (pci_id->vendor != 0) {
  10239. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  10240. bridge);
  10241. if (!bridge) {
  10242. pci_id++;
  10243. continue;
  10244. }
  10245. if (pci_id->rev != PCI_ANY_ID) {
  10246. if (bridge->revision > pci_id->rev)
  10247. continue;
  10248. }
  10249. if (bridge->subordinate &&
  10250. (bridge->subordinate->number ==
  10251. tp->pdev->bus->number)) {
  10252. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  10253. pci_dev_put(bridge);
  10254. break;
  10255. }
  10256. }
  10257. }
  10258. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  10259. static struct tg3_dev_id {
  10260. u32 vendor;
  10261. u32 device;
  10262. } bridge_chipsets[] = {
  10263. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  10264. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  10265. { },
  10266. };
  10267. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  10268. struct pci_dev *bridge = NULL;
  10269. while (pci_id->vendor != 0) {
  10270. bridge = pci_get_device(pci_id->vendor,
  10271. pci_id->device,
  10272. bridge);
  10273. if (!bridge) {
  10274. pci_id++;
  10275. continue;
  10276. }
  10277. if (bridge->subordinate &&
  10278. (bridge->subordinate->number <=
  10279. tp->pdev->bus->number) &&
  10280. (bridge->subordinate->subordinate >=
  10281. tp->pdev->bus->number)) {
  10282. tp->tg3_flags3 |= TG3_FLG3_5701_DMA_BUG;
  10283. pci_dev_put(bridge);
  10284. break;
  10285. }
  10286. }
  10287. }
  10288. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  10289. * DMA addresses > 40-bit. This bridge may have other additional
  10290. * 57xx devices behind it in some 4-port NIC designs for example.
  10291. * Any tg3 device found behind the bridge will also need the 40-bit
  10292. * DMA workaround.
  10293. */
  10294. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  10295. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10296. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  10297. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10298. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  10299. }
  10300. else {
  10301. struct pci_dev *bridge = NULL;
  10302. do {
  10303. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  10304. PCI_DEVICE_ID_SERVERWORKS_EPB,
  10305. bridge);
  10306. if (bridge && bridge->subordinate &&
  10307. (bridge->subordinate->number <=
  10308. tp->pdev->bus->number) &&
  10309. (bridge->subordinate->subordinate >=
  10310. tp->pdev->bus->number)) {
  10311. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  10312. pci_dev_put(bridge);
  10313. break;
  10314. }
  10315. } while (bridge);
  10316. }
  10317. /* Initialize misc host control in PCI block. */
  10318. tp->misc_host_ctrl |= (misc_ctrl_reg &
  10319. MISC_HOST_CTRL_CHIPREV);
  10320. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10321. tp->misc_host_ctrl);
  10322. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10323. &cacheline_sz_reg);
  10324. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  10325. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  10326. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  10327. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  10328. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10329. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  10330. tp->pdev_peer = tg3_find_peer(tp);
  10331. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10332. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10333. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10334. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10335. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10336. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10337. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10338. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10339. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10340. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  10341. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  10342. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  10343. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  10344. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  10345. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  10346. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  10347. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  10348. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  10349. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  10350. tp->pdev_peer == tp->pdev))
  10351. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  10352. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10353. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10354. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10355. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10356. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  10357. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10358. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  10359. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  10360. } else {
  10361. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  10362. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10363. ASIC_REV_5750 &&
  10364. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  10365. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  10366. }
  10367. }
  10368. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10369. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10370. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  10371. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10372. &pci_state_reg);
  10373. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  10374. if (tp->pcie_cap != 0) {
  10375. u16 lnkctl;
  10376. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10377. pcie_set_readrq(tp->pdev, 4096);
  10378. pci_read_config_word(tp->pdev,
  10379. tp->pcie_cap + PCI_EXP_LNKCTL,
  10380. &lnkctl);
  10381. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  10382. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10383. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  10384. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10385. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10386. tp->tg3_flags3 |= TG3_FLG3_CLKREQ_BUG;
  10387. }
  10388. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  10389. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  10390. } else if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  10391. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10392. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  10393. if (!tp->pcix_cap) {
  10394. printk(KERN_ERR PFX "Cannot find PCI-X "
  10395. "capability, aborting.\n");
  10396. return -EIO;
  10397. }
  10398. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  10399. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  10400. }
  10401. /* If we have an AMD 762 or VIA K8T800 chipset, write
  10402. * reordering to the mailbox registers done by the host
  10403. * controller can cause major troubles. We read back from
  10404. * every mailbox register write to force the writes to be
  10405. * posted to the chip in order.
  10406. */
  10407. if (pci_dev_present(write_reorder_chipsets) &&
  10408. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10409. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  10410. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10411. tp->pci_lat_timer < 64) {
  10412. tp->pci_lat_timer = 64;
  10413. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  10414. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  10415. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  10416. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  10417. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  10418. cacheline_sz_reg);
  10419. }
  10420. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  10421. /* 5700 BX chips need to have their TX producer index
  10422. * mailboxes written twice to workaround a bug.
  10423. */
  10424. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  10425. /* If we are in PCI-X mode, enable register write workaround.
  10426. *
  10427. * The workaround is to use indirect register accesses
  10428. * for all chip writes not to mailbox registers.
  10429. */
  10430. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10431. u32 pm_reg;
  10432. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10433. /* The chip can have it's power management PCI config
  10434. * space registers clobbered due to this bug.
  10435. * So explicitly force the chip into D0 here.
  10436. */
  10437. pci_read_config_dword(tp->pdev,
  10438. tp->pm_cap + PCI_PM_CTRL,
  10439. &pm_reg);
  10440. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  10441. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  10442. pci_write_config_dword(tp->pdev,
  10443. tp->pm_cap + PCI_PM_CTRL,
  10444. pm_reg);
  10445. /* Also, force SERR#/PERR# in PCI command. */
  10446. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10447. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  10448. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10449. }
  10450. }
  10451. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  10452. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  10453. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  10454. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  10455. /* Chip-specific fixup from Broadcom driver */
  10456. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  10457. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  10458. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  10459. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  10460. }
  10461. /* Default fast path register access methods */
  10462. tp->read32 = tg3_read32;
  10463. tp->write32 = tg3_write32;
  10464. tp->read32_mbox = tg3_read32;
  10465. tp->write32_mbox = tg3_write32;
  10466. tp->write32_tx_mbox = tg3_write32;
  10467. tp->write32_rx_mbox = tg3_write32;
  10468. /* Various workaround register access methods */
  10469. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  10470. tp->write32 = tg3_write_indirect_reg32;
  10471. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10472. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  10473. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  10474. /*
  10475. * Back to back register writes can cause problems on these
  10476. * chips, the workaround is to read back all reg writes
  10477. * except those to mailbox regs.
  10478. *
  10479. * See tg3_write_indirect_reg32().
  10480. */
  10481. tp->write32 = tg3_write_flush_reg32;
  10482. }
  10483. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  10484. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  10485. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  10486. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  10487. tp->write32_rx_mbox = tg3_write_flush_reg32;
  10488. }
  10489. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  10490. tp->read32 = tg3_read_indirect_reg32;
  10491. tp->write32 = tg3_write_indirect_reg32;
  10492. tp->read32_mbox = tg3_read_indirect_mbox;
  10493. tp->write32_mbox = tg3_write_indirect_mbox;
  10494. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  10495. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  10496. iounmap(tp->regs);
  10497. tp->regs = NULL;
  10498. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  10499. pci_cmd &= ~PCI_COMMAND_MEMORY;
  10500. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  10501. }
  10502. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10503. tp->read32_mbox = tg3_read32_mbox_5906;
  10504. tp->write32_mbox = tg3_write32_mbox_5906;
  10505. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  10506. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  10507. }
  10508. if (tp->write32 == tg3_write_indirect_reg32 ||
  10509. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10510. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10511. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  10512. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  10513. /* Get eeprom hw config before calling tg3_set_power_state().
  10514. * In particular, the TG3_FLG2_IS_NIC flag must be
  10515. * determined before calling tg3_set_power_state() so that
  10516. * we know whether or not to switch out of Vaux power.
  10517. * When the flag is set, it means that GPIO1 is used for eeprom
  10518. * write protect and also implies that it is a LOM where GPIOs
  10519. * are not used to switch power.
  10520. */
  10521. tg3_get_eeprom_hw_cfg(tp);
  10522. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10523. /* Allow reads and writes to the
  10524. * APE register and memory space.
  10525. */
  10526. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  10527. PCISTATE_ALLOW_APE_SHMEM_WR;
  10528. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10529. pci_state_reg);
  10530. }
  10531. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10532. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  10533. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10534. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  10535. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  10536. * GPIO1 driven high will bring 5700's external PHY out of reset.
  10537. * It is also used as eeprom write protect on LOMs.
  10538. */
  10539. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  10540. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10541. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  10542. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  10543. GRC_LCLCTRL_GPIO_OUTPUT1);
  10544. /* Unused GPIO3 must be driven as output on 5752 because there
  10545. * are no pull-up resistors on unused GPIO pins.
  10546. */
  10547. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10548. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  10549. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10550. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10551. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761) {
  10552. /* Turn off the debug UART. */
  10553. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  10554. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  10555. /* Keep VMain power. */
  10556. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  10557. GRC_LCLCTRL_GPIO_OUTPUT0;
  10558. }
  10559. /* Force the chip into D0. */
  10560. err = tg3_set_power_state(tp, PCI_D0);
  10561. if (err) {
  10562. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  10563. pci_name(tp->pdev));
  10564. return err;
  10565. }
  10566. /* 5700 B0 chips do not support checksumming correctly due
  10567. * to hardware bugs.
  10568. */
  10569. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  10570. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  10571. /* Derive initial jumbo mode from MTU assigned in
  10572. * ether_setup() via the alloc_etherdev() call
  10573. */
  10574. if (tp->dev->mtu > ETH_DATA_LEN &&
  10575. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  10576. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  10577. /* Determine WakeOnLan speed to use. */
  10578. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10579. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  10580. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  10581. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  10582. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  10583. } else {
  10584. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  10585. }
  10586. /* A few boards don't want Ethernet@WireSpeed phy feature */
  10587. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  10588. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  10589. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  10590. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  10591. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  10592. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  10593. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  10594. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  10595. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  10596. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  10597. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  10598. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  10599. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10600. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10601. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10602. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10603. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  10604. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  10605. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  10606. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  10607. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  10608. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  10609. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906 &&
  10610. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  10611. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  10612. }
  10613. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10614. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  10615. tp->phy_otp = tg3_read_otp_phycfg(tp);
  10616. if (tp->phy_otp == 0)
  10617. tp->phy_otp = TG3_OTP_DEFAULT;
  10618. }
  10619. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)
  10620. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  10621. else
  10622. tp->mi_mode = MAC_MI_MODE_BASE;
  10623. tp->coalesce_mode = 0;
  10624. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  10625. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  10626. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  10627. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10628. tp->tg3_flags3 |= TG3_FLG3_USE_PHYLIB;
  10629. err = tg3_mdio_init(tp);
  10630. if (err)
  10631. return err;
  10632. /* Initialize data/descriptor byte/word swapping. */
  10633. val = tr32(GRC_MODE);
  10634. val &= GRC_MODE_HOST_STACKUP;
  10635. tw32(GRC_MODE, val | tp->grc_mode);
  10636. tg3_switch_clocks(tp);
  10637. /* Clear this out for sanity. */
  10638. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  10639. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  10640. &pci_state_reg);
  10641. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  10642. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  10643. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  10644. if (chiprevid == CHIPREV_ID_5701_A0 ||
  10645. chiprevid == CHIPREV_ID_5701_B0 ||
  10646. chiprevid == CHIPREV_ID_5701_B2 ||
  10647. chiprevid == CHIPREV_ID_5701_B5) {
  10648. void __iomem *sram_base;
  10649. /* Write some dummy words into the SRAM status block
  10650. * area, see if it reads back correctly. If the return
  10651. * value is bad, force enable the PCIX workaround.
  10652. */
  10653. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  10654. writel(0x00000000, sram_base);
  10655. writel(0x00000000, sram_base + 4);
  10656. writel(0xffffffff, sram_base + 4);
  10657. if (readl(sram_base) != 0x00000000)
  10658. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  10659. }
  10660. }
  10661. udelay(50);
  10662. tg3_nvram_init(tp);
  10663. grc_misc_cfg = tr32(GRC_MISC_CFG);
  10664. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  10665. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10666. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  10667. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  10668. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  10669. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  10670. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  10671. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  10672. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  10673. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  10674. HOSTCC_MODE_CLRTICK_TXBD);
  10675. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  10676. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10677. tp->misc_host_ctrl);
  10678. }
  10679. /* Preserve the APE MAC_MODE bits */
  10680. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  10681. tp->mac_mode = tr32(MAC_MODE) |
  10682. MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  10683. else
  10684. tp->mac_mode = TG3_DEF_MAC_MODE;
  10685. /* these are limited to 10/100 only */
  10686. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  10687. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  10688. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  10689. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10690. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  10691. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  10692. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  10693. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  10694. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  10695. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  10696. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  10697. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10698. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  10699. err = tg3_phy_probe(tp);
  10700. if (err) {
  10701. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  10702. pci_name(tp->pdev), err);
  10703. /* ... but do not return immediately ... */
  10704. tg3_mdio_fini(tp);
  10705. }
  10706. tg3_read_partno(tp);
  10707. tg3_read_fw_ver(tp);
  10708. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  10709. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10710. } else {
  10711. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10712. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  10713. else
  10714. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  10715. }
  10716. /* 5700 {AX,BX} chips have a broken status block link
  10717. * change bit implementation, so we must use the
  10718. * status register in those cases.
  10719. */
  10720. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  10721. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  10722. else
  10723. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  10724. /* The led_ctrl is set during tg3_phy_probe, here we might
  10725. * have to force the link status polling mechanism based
  10726. * upon subsystem IDs.
  10727. */
  10728. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  10729. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10730. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  10731. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  10732. TG3_FLAG_USE_LINKCHG_REG);
  10733. }
  10734. /* For all SERDES we poll the MAC status register. */
  10735. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  10736. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  10737. else
  10738. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  10739. tp->rx_offset = NET_IP_ALIGN;
  10740. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  10741. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  10742. tp->rx_offset = 0;
  10743. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  10744. /* Increment the rx prod index on the rx std ring by at most
  10745. * 8 for these chips to workaround hw errata.
  10746. */
  10747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  10748. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  10749. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10750. tp->rx_std_max_post = 8;
  10751. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  10752. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  10753. PCIE_PWR_MGMT_L1_THRESH_MSK;
  10754. return err;
  10755. }
  10756. #ifdef CONFIG_SPARC
  10757. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  10758. {
  10759. struct net_device *dev = tp->dev;
  10760. struct pci_dev *pdev = tp->pdev;
  10761. struct device_node *dp = pci_device_to_OF_node(pdev);
  10762. const unsigned char *addr;
  10763. int len;
  10764. addr = of_get_property(dp, "local-mac-address", &len);
  10765. if (addr && len == 6) {
  10766. memcpy(dev->dev_addr, addr, 6);
  10767. memcpy(dev->perm_addr, dev->dev_addr, 6);
  10768. return 0;
  10769. }
  10770. return -ENODEV;
  10771. }
  10772. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  10773. {
  10774. struct net_device *dev = tp->dev;
  10775. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  10776. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  10777. return 0;
  10778. }
  10779. #endif
  10780. static int __devinit tg3_get_device_address(struct tg3 *tp)
  10781. {
  10782. struct net_device *dev = tp->dev;
  10783. u32 hi, lo, mac_offset;
  10784. int addr_ok = 0;
  10785. #ifdef CONFIG_SPARC
  10786. if (!tg3_get_macaddr_sparc(tp))
  10787. return 0;
  10788. #endif
  10789. mac_offset = 0x7c;
  10790. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  10791. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  10792. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  10793. mac_offset = 0xcc;
  10794. if (tg3_nvram_lock(tp))
  10795. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  10796. else
  10797. tg3_nvram_unlock(tp);
  10798. }
  10799. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10800. mac_offset = 0x10;
  10801. /* First try to get it from MAC address mailbox. */
  10802. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  10803. if ((hi >> 16) == 0x484b) {
  10804. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10805. dev->dev_addr[1] = (hi >> 0) & 0xff;
  10806. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  10807. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10808. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10809. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10810. dev->dev_addr[5] = (lo >> 0) & 0xff;
  10811. /* Some old bootcode may report a 0 MAC address in SRAM */
  10812. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  10813. }
  10814. if (!addr_ok) {
  10815. /* Next, try NVRAM. */
  10816. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  10817. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  10818. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  10819. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  10820. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  10821. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  10822. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  10823. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  10824. }
  10825. /* Finally just fetch it out of the MAC control regs. */
  10826. else {
  10827. hi = tr32(MAC_ADDR_0_HIGH);
  10828. lo = tr32(MAC_ADDR_0_LOW);
  10829. dev->dev_addr[5] = lo & 0xff;
  10830. dev->dev_addr[4] = (lo >> 8) & 0xff;
  10831. dev->dev_addr[3] = (lo >> 16) & 0xff;
  10832. dev->dev_addr[2] = (lo >> 24) & 0xff;
  10833. dev->dev_addr[1] = hi & 0xff;
  10834. dev->dev_addr[0] = (hi >> 8) & 0xff;
  10835. }
  10836. }
  10837. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  10838. #ifdef CONFIG_SPARC
  10839. if (!tg3_get_default_macaddr_sparc(tp))
  10840. return 0;
  10841. #endif
  10842. return -EINVAL;
  10843. }
  10844. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  10845. return 0;
  10846. }
  10847. #define BOUNDARY_SINGLE_CACHELINE 1
  10848. #define BOUNDARY_MULTI_CACHELINE 2
  10849. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  10850. {
  10851. int cacheline_size;
  10852. u8 byte;
  10853. int goal;
  10854. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  10855. if (byte == 0)
  10856. cacheline_size = 1024;
  10857. else
  10858. cacheline_size = (int) byte * 4;
  10859. /* On 5703 and later chips, the boundary bits have no
  10860. * effect.
  10861. */
  10862. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10863. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10864. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  10865. goto out;
  10866. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  10867. goal = BOUNDARY_MULTI_CACHELINE;
  10868. #else
  10869. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  10870. goal = BOUNDARY_SINGLE_CACHELINE;
  10871. #else
  10872. goal = 0;
  10873. #endif
  10874. #endif
  10875. if (!goal)
  10876. goto out;
  10877. /* PCI controllers on most RISC systems tend to disconnect
  10878. * when a device tries to burst across a cache-line boundary.
  10879. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  10880. *
  10881. * Unfortunately, for PCI-E there are only limited
  10882. * write-side controls for this, and thus for reads
  10883. * we will still get the disconnects. We'll also waste
  10884. * these PCI cycles for both read and write for chips
  10885. * other than 5700 and 5701 which do not implement the
  10886. * boundary bits.
  10887. */
  10888. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  10889. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  10890. switch (cacheline_size) {
  10891. case 16:
  10892. case 32:
  10893. case 64:
  10894. case 128:
  10895. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10896. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  10897. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  10898. } else {
  10899. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10900. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10901. }
  10902. break;
  10903. case 256:
  10904. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  10905. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  10906. break;
  10907. default:
  10908. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  10909. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  10910. break;
  10911. }
  10912. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10913. switch (cacheline_size) {
  10914. case 16:
  10915. case 32:
  10916. case 64:
  10917. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10918. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10919. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  10920. break;
  10921. }
  10922. /* fallthrough */
  10923. case 128:
  10924. default:
  10925. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  10926. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  10927. break;
  10928. }
  10929. } else {
  10930. switch (cacheline_size) {
  10931. case 16:
  10932. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10933. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  10934. DMA_RWCTRL_WRITE_BNDRY_16);
  10935. break;
  10936. }
  10937. /* fallthrough */
  10938. case 32:
  10939. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10940. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  10941. DMA_RWCTRL_WRITE_BNDRY_32);
  10942. break;
  10943. }
  10944. /* fallthrough */
  10945. case 64:
  10946. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10947. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  10948. DMA_RWCTRL_WRITE_BNDRY_64);
  10949. break;
  10950. }
  10951. /* fallthrough */
  10952. case 128:
  10953. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  10954. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  10955. DMA_RWCTRL_WRITE_BNDRY_128);
  10956. break;
  10957. }
  10958. /* fallthrough */
  10959. case 256:
  10960. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  10961. DMA_RWCTRL_WRITE_BNDRY_256);
  10962. break;
  10963. case 512:
  10964. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  10965. DMA_RWCTRL_WRITE_BNDRY_512);
  10966. break;
  10967. case 1024:
  10968. default:
  10969. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  10970. DMA_RWCTRL_WRITE_BNDRY_1024);
  10971. break;
  10972. }
  10973. }
  10974. out:
  10975. return val;
  10976. }
  10977. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  10978. {
  10979. struct tg3_internal_buffer_desc test_desc;
  10980. u32 sram_dma_descs;
  10981. int i, ret;
  10982. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  10983. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  10984. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  10985. tw32(RDMAC_STATUS, 0);
  10986. tw32(WDMAC_STATUS, 0);
  10987. tw32(BUFMGR_MODE, 0);
  10988. tw32(FTQ_RESET, 0);
  10989. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  10990. test_desc.addr_lo = buf_dma & 0xffffffff;
  10991. test_desc.nic_mbuf = 0x00002100;
  10992. test_desc.len = size;
  10993. /*
  10994. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  10995. * the *second* time the tg3 driver was getting loaded after an
  10996. * initial scan.
  10997. *
  10998. * Broadcom tells me:
  10999. * ...the DMA engine is connected to the GRC block and a DMA
  11000. * reset may affect the GRC block in some unpredictable way...
  11001. * The behavior of resets to individual blocks has not been tested.
  11002. *
  11003. * Broadcom noted the GRC reset will also reset all sub-components.
  11004. */
  11005. if (to_device) {
  11006. test_desc.cqid_sqid = (13 << 8) | 2;
  11007. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  11008. udelay(40);
  11009. } else {
  11010. test_desc.cqid_sqid = (16 << 8) | 7;
  11011. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  11012. udelay(40);
  11013. }
  11014. test_desc.flags = 0x00000005;
  11015. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  11016. u32 val;
  11017. val = *(((u32 *)&test_desc) + i);
  11018. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  11019. sram_dma_descs + (i * sizeof(u32)));
  11020. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  11021. }
  11022. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11023. if (to_device) {
  11024. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  11025. } else {
  11026. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  11027. }
  11028. ret = -ENODEV;
  11029. for (i = 0; i < 40; i++) {
  11030. u32 val;
  11031. if (to_device)
  11032. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  11033. else
  11034. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  11035. if ((val & 0xffff) == sram_dma_descs) {
  11036. ret = 0;
  11037. break;
  11038. }
  11039. udelay(100);
  11040. }
  11041. return ret;
  11042. }
  11043. #define TEST_BUFFER_SIZE 0x2000
  11044. static int __devinit tg3_test_dma(struct tg3 *tp)
  11045. {
  11046. dma_addr_t buf_dma;
  11047. u32 *buf, saved_dma_rwctrl;
  11048. int ret;
  11049. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  11050. if (!buf) {
  11051. ret = -ENOMEM;
  11052. goto out_nofree;
  11053. }
  11054. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  11055. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  11056. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  11057. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11058. /* DMA read watermark not used on PCIE */
  11059. tp->dma_rwctrl |= 0x00180000;
  11060. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  11061. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11062. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  11063. tp->dma_rwctrl |= 0x003f0000;
  11064. else
  11065. tp->dma_rwctrl |= 0x003f000f;
  11066. } else {
  11067. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11068. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  11069. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  11070. u32 read_water = 0x7;
  11071. /* If the 5704 is behind the EPB bridge, we can
  11072. * do the less restrictive ONE_DMA workaround for
  11073. * better performance.
  11074. */
  11075. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  11076. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11077. tp->dma_rwctrl |= 0x8000;
  11078. else if (ccval == 0x6 || ccval == 0x7)
  11079. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  11080. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  11081. read_water = 4;
  11082. /* Set bit 23 to enable PCIX hw bug fix */
  11083. tp->dma_rwctrl |=
  11084. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  11085. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  11086. (1 << 23);
  11087. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  11088. /* 5780 always in PCIX mode */
  11089. tp->dma_rwctrl |= 0x00144000;
  11090. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11091. /* 5714 always in PCIX mode */
  11092. tp->dma_rwctrl |= 0x00148000;
  11093. } else {
  11094. tp->dma_rwctrl |= 0x001b000f;
  11095. }
  11096. }
  11097. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  11098. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  11099. tp->dma_rwctrl &= 0xfffffff0;
  11100. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11101. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11102. /* Remove this if it causes problems for some boards. */
  11103. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  11104. /* On 5700/5701 chips, we need to set this bit.
  11105. * Otherwise the chip will issue cacheline transactions
  11106. * to streamable DMA memory with not all the byte
  11107. * enables turned on. This is an error on several
  11108. * RISC PCI controllers, in particular sparc64.
  11109. *
  11110. * On 5703/5704 chips, this bit has been reassigned
  11111. * a different meaning. In particular, it is used
  11112. * on those chips to enable a PCI-X workaround.
  11113. */
  11114. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  11115. }
  11116. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11117. #if 0
  11118. /* Unneeded, already done by tg3_get_invariants. */
  11119. tg3_switch_clocks(tp);
  11120. #endif
  11121. ret = 0;
  11122. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11123. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  11124. goto out;
  11125. /* It is best to perform DMA test with maximum write burst size
  11126. * to expose the 5700/5701 write DMA bug.
  11127. */
  11128. saved_dma_rwctrl = tp->dma_rwctrl;
  11129. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11130. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11131. while (1) {
  11132. u32 *p = buf, i;
  11133. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  11134. p[i] = i;
  11135. /* Send the buffer to the chip. */
  11136. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  11137. if (ret) {
  11138. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  11139. break;
  11140. }
  11141. #if 0
  11142. /* validate data reached card RAM correctly. */
  11143. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11144. u32 val;
  11145. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  11146. if (le32_to_cpu(val) != p[i]) {
  11147. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  11148. /* ret = -ENODEV here? */
  11149. }
  11150. p[i] = 0;
  11151. }
  11152. #endif
  11153. /* Now read it back. */
  11154. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  11155. if (ret) {
  11156. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  11157. break;
  11158. }
  11159. /* Verify it. */
  11160. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  11161. if (p[i] == i)
  11162. continue;
  11163. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11164. DMA_RWCTRL_WRITE_BNDRY_16) {
  11165. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11166. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11167. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11168. break;
  11169. } else {
  11170. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  11171. ret = -ENODEV;
  11172. goto out;
  11173. }
  11174. }
  11175. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  11176. /* Success. */
  11177. ret = 0;
  11178. break;
  11179. }
  11180. }
  11181. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  11182. DMA_RWCTRL_WRITE_BNDRY_16) {
  11183. static struct pci_device_id dma_wait_state_chipsets[] = {
  11184. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  11185. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  11186. { },
  11187. };
  11188. /* DMA test passed without adjusting DMA boundary,
  11189. * now look for chipsets that are known to expose the
  11190. * DMA bug without failing the test.
  11191. */
  11192. if (pci_dev_present(dma_wait_state_chipsets)) {
  11193. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  11194. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  11195. }
  11196. else
  11197. /* Safe to use the calculated DMA boundary. */
  11198. tp->dma_rwctrl = saved_dma_rwctrl;
  11199. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  11200. }
  11201. out:
  11202. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  11203. out_nofree:
  11204. return ret;
  11205. }
  11206. static void __devinit tg3_init_link_config(struct tg3 *tp)
  11207. {
  11208. tp->link_config.advertising =
  11209. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  11210. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  11211. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  11212. ADVERTISED_Autoneg | ADVERTISED_MII);
  11213. tp->link_config.speed = SPEED_INVALID;
  11214. tp->link_config.duplex = DUPLEX_INVALID;
  11215. tp->link_config.autoneg = AUTONEG_ENABLE;
  11216. tp->link_config.active_speed = SPEED_INVALID;
  11217. tp->link_config.active_duplex = DUPLEX_INVALID;
  11218. tp->link_config.phy_is_low_power = 0;
  11219. tp->link_config.orig_speed = SPEED_INVALID;
  11220. tp->link_config.orig_duplex = DUPLEX_INVALID;
  11221. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  11222. }
  11223. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  11224. {
  11225. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11226. tp->bufmgr_config.mbuf_read_dma_low_water =
  11227. DEFAULT_MB_RDMA_LOW_WATER_5705;
  11228. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11229. DEFAULT_MB_MACRX_LOW_WATER_5705;
  11230. tp->bufmgr_config.mbuf_high_water =
  11231. DEFAULT_MB_HIGH_WATER_5705;
  11232. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11233. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11234. DEFAULT_MB_MACRX_LOW_WATER_5906;
  11235. tp->bufmgr_config.mbuf_high_water =
  11236. DEFAULT_MB_HIGH_WATER_5906;
  11237. }
  11238. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11239. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  11240. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11241. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  11242. tp->bufmgr_config.mbuf_high_water_jumbo =
  11243. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  11244. } else {
  11245. tp->bufmgr_config.mbuf_read_dma_low_water =
  11246. DEFAULT_MB_RDMA_LOW_WATER;
  11247. tp->bufmgr_config.mbuf_mac_rx_low_water =
  11248. DEFAULT_MB_MACRX_LOW_WATER;
  11249. tp->bufmgr_config.mbuf_high_water =
  11250. DEFAULT_MB_HIGH_WATER;
  11251. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  11252. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  11253. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  11254. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  11255. tp->bufmgr_config.mbuf_high_water_jumbo =
  11256. DEFAULT_MB_HIGH_WATER_JUMBO;
  11257. }
  11258. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  11259. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  11260. }
  11261. static char * __devinit tg3_phy_string(struct tg3 *tp)
  11262. {
  11263. switch (tp->phy_id & PHY_ID_MASK) {
  11264. case PHY_ID_BCM5400: return "5400";
  11265. case PHY_ID_BCM5401: return "5401";
  11266. case PHY_ID_BCM5411: return "5411";
  11267. case PHY_ID_BCM5701: return "5701";
  11268. case PHY_ID_BCM5703: return "5703";
  11269. case PHY_ID_BCM5704: return "5704";
  11270. case PHY_ID_BCM5705: return "5705";
  11271. case PHY_ID_BCM5750: return "5750";
  11272. case PHY_ID_BCM5752: return "5752";
  11273. case PHY_ID_BCM5714: return "5714";
  11274. case PHY_ID_BCM5780: return "5780";
  11275. case PHY_ID_BCM5755: return "5755";
  11276. case PHY_ID_BCM5787: return "5787";
  11277. case PHY_ID_BCM5784: return "5784";
  11278. case PHY_ID_BCM5756: return "5722/5756";
  11279. case PHY_ID_BCM5906: return "5906";
  11280. case PHY_ID_BCM5761: return "5761";
  11281. case PHY_ID_BCM8002: return "8002/serdes";
  11282. case 0: return "serdes";
  11283. default: return "unknown";
  11284. }
  11285. }
  11286. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  11287. {
  11288. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  11289. strcpy(str, "PCI Express");
  11290. return str;
  11291. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  11292. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  11293. strcpy(str, "PCIX:");
  11294. if ((clock_ctrl == 7) ||
  11295. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  11296. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  11297. strcat(str, "133MHz");
  11298. else if (clock_ctrl == 0)
  11299. strcat(str, "33MHz");
  11300. else if (clock_ctrl == 2)
  11301. strcat(str, "50MHz");
  11302. else if (clock_ctrl == 4)
  11303. strcat(str, "66MHz");
  11304. else if (clock_ctrl == 6)
  11305. strcat(str, "100MHz");
  11306. } else {
  11307. strcpy(str, "PCI:");
  11308. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  11309. strcat(str, "66MHz");
  11310. else
  11311. strcat(str, "33MHz");
  11312. }
  11313. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  11314. strcat(str, ":32-bit");
  11315. else
  11316. strcat(str, ":64-bit");
  11317. return str;
  11318. }
  11319. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  11320. {
  11321. struct pci_dev *peer;
  11322. unsigned int func, devnr = tp->pdev->devfn & ~7;
  11323. for (func = 0; func < 8; func++) {
  11324. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  11325. if (peer && peer != tp->pdev)
  11326. break;
  11327. pci_dev_put(peer);
  11328. }
  11329. /* 5704 can be configured in single-port mode, set peer to
  11330. * tp->pdev in that case.
  11331. */
  11332. if (!peer) {
  11333. peer = tp->pdev;
  11334. return peer;
  11335. }
  11336. /*
  11337. * We don't need to keep the refcount elevated; there's no way
  11338. * to remove one half of this device without removing the other
  11339. */
  11340. pci_dev_put(peer);
  11341. return peer;
  11342. }
  11343. static void __devinit tg3_init_coal(struct tg3 *tp)
  11344. {
  11345. struct ethtool_coalesce *ec = &tp->coal;
  11346. memset(ec, 0, sizeof(*ec));
  11347. ec->cmd = ETHTOOL_GCOALESCE;
  11348. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  11349. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  11350. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  11351. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  11352. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  11353. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  11354. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  11355. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  11356. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  11357. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  11358. HOSTCC_MODE_CLRTICK_TXBD)) {
  11359. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  11360. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  11361. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  11362. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  11363. }
  11364. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  11365. ec->rx_coalesce_usecs_irq = 0;
  11366. ec->tx_coalesce_usecs_irq = 0;
  11367. ec->stats_block_coalesce_usecs = 0;
  11368. }
  11369. }
  11370. static const struct net_device_ops tg3_netdev_ops = {
  11371. .ndo_open = tg3_open,
  11372. .ndo_stop = tg3_close,
  11373. .ndo_start_xmit = tg3_start_xmit,
  11374. .ndo_get_stats = tg3_get_stats,
  11375. .ndo_validate_addr = eth_validate_addr,
  11376. .ndo_set_multicast_list = tg3_set_rx_mode,
  11377. .ndo_set_mac_address = tg3_set_mac_addr,
  11378. .ndo_do_ioctl = tg3_ioctl,
  11379. .ndo_tx_timeout = tg3_tx_timeout,
  11380. .ndo_change_mtu = tg3_change_mtu,
  11381. #if TG3_VLAN_TAG_USED
  11382. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11383. #endif
  11384. #ifdef CONFIG_NET_POLL_CONTROLLER
  11385. .ndo_poll_controller = tg3_poll_controller,
  11386. #endif
  11387. };
  11388. static const struct net_device_ops tg3_netdev_ops_dma_bug = {
  11389. .ndo_open = tg3_open,
  11390. .ndo_stop = tg3_close,
  11391. .ndo_start_xmit = tg3_start_xmit_dma_bug,
  11392. .ndo_get_stats = tg3_get_stats,
  11393. .ndo_validate_addr = eth_validate_addr,
  11394. .ndo_set_multicast_list = tg3_set_rx_mode,
  11395. .ndo_set_mac_address = tg3_set_mac_addr,
  11396. .ndo_do_ioctl = tg3_ioctl,
  11397. .ndo_tx_timeout = tg3_tx_timeout,
  11398. .ndo_change_mtu = tg3_change_mtu,
  11399. #if TG3_VLAN_TAG_USED
  11400. .ndo_vlan_rx_register = tg3_vlan_rx_register,
  11401. #endif
  11402. #ifdef CONFIG_NET_POLL_CONTROLLER
  11403. .ndo_poll_controller = tg3_poll_controller,
  11404. #endif
  11405. };
  11406. static int __devinit tg3_init_one(struct pci_dev *pdev,
  11407. const struct pci_device_id *ent)
  11408. {
  11409. static int tg3_version_printed = 0;
  11410. struct net_device *dev;
  11411. struct tg3 *tp;
  11412. int err, pm_cap;
  11413. char str[40];
  11414. u64 dma_mask, persist_dma_mask;
  11415. if (tg3_version_printed++ == 0)
  11416. printk(KERN_INFO "%s", version);
  11417. err = pci_enable_device(pdev);
  11418. if (err) {
  11419. printk(KERN_ERR PFX "Cannot enable PCI device, "
  11420. "aborting.\n");
  11421. return err;
  11422. }
  11423. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  11424. if (err) {
  11425. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  11426. "aborting.\n");
  11427. goto err_out_disable_pdev;
  11428. }
  11429. pci_set_master(pdev);
  11430. /* Find power-management capability. */
  11431. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  11432. if (pm_cap == 0) {
  11433. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  11434. "aborting.\n");
  11435. err = -EIO;
  11436. goto err_out_free_res;
  11437. }
  11438. dev = alloc_etherdev(sizeof(*tp));
  11439. if (!dev) {
  11440. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  11441. err = -ENOMEM;
  11442. goto err_out_free_res;
  11443. }
  11444. SET_NETDEV_DEV(dev, &pdev->dev);
  11445. #if TG3_VLAN_TAG_USED
  11446. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  11447. #endif
  11448. tp = netdev_priv(dev);
  11449. tp->pdev = pdev;
  11450. tp->dev = dev;
  11451. tp->pm_cap = pm_cap;
  11452. tp->rx_mode = TG3_DEF_RX_MODE;
  11453. tp->tx_mode = TG3_DEF_TX_MODE;
  11454. if (tg3_debug > 0)
  11455. tp->msg_enable = tg3_debug;
  11456. else
  11457. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  11458. /* The word/byte swap controls here control register access byte
  11459. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  11460. * setting below.
  11461. */
  11462. tp->misc_host_ctrl =
  11463. MISC_HOST_CTRL_MASK_PCI_INT |
  11464. MISC_HOST_CTRL_WORD_SWAP |
  11465. MISC_HOST_CTRL_INDIR_ACCESS |
  11466. MISC_HOST_CTRL_PCISTATE_RW;
  11467. /* The NONFRM (non-frame) byte/word swap controls take effect
  11468. * on descriptor entries, anything which isn't packet data.
  11469. *
  11470. * The StrongARM chips on the board (one for tx, one for rx)
  11471. * are running in big-endian mode.
  11472. */
  11473. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  11474. GRC_MODE_WSWAP_NONFRM_DATA);
  11475. #ifdef __BIG_ENDIAN
  11476. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  11477. #endif
  11478. spin_lock_init(&tp->lock);
  11479. spin_lock_init(&tp->indirect_lock);
  11480. INIT_WORK(&tp->reset_task, tg3_reset_task);
  11481. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  11482. if (!tp->regs) {
  11483. printk(KERN_ERR PFX "Cannot map device registers, "
  11484. "aborting.\n");
  11485. err = -ENOMEM;
  11486. goto err_out_free_dev;
  11487. }
  11488. tg3_init_link_config(tp);
  11489. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  11490. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  11491. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  11492. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  11493. dev->ethtool_ops = &tg3_ethtool_ops;
  11494. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  11495. dev->irq = pdev->irq;
  11496. err = tg3_get_invariants(tp);
  11497. if (err) {
  11498. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  11499. "aborting.\n");
  11500. goto err_out_iounmap;
  11501. }
  11502. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11503. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11504. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11505. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11506. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11507. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11508. dev->netdev_ops = &tg3_netdev_ops;
  11509. else
  11510. dev->netdev_ops = &tg3_netdev_ops_dma_bug;
  11511. /* The EPB bridge inside 5714, 5715, and 5780 and any
  11512. * device behind the EPB cannot support DMA addresses > 40-bit.
  11513. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  11514. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  11515. * do DMA address check in tg3_start_xmit().
  11516. */
  11517. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  11518. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  11519. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  11520. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  11521. #ifdef CONFIG_HIGHMEM
  11522. dma_mask = DMA_64BIT_MASK;
  11523. #endif
  11524. } else
  11525. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  11526. /* Configure DMA attributes. */
  11527. if (dma_mask > DMA_32BIT_MASK) {
  11528. err = pci_set_dma_mask(pdev, dma_mask);
  11529. if (!err) {
  11530. dev->features |= NETIF_F_HIGHDMA;
  11531. err = pci_set_consistent_dma_mask(pdev,
  11532. persist_dma_mask);
  11533. if (err < 0) {
  11534. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  11535. "DMA for consistent allocations\n");
  11536. goto err_out_iounmap;
  11537. }
  11538. }
  11539. }
  11540. if (err || dma_mask == DMA_32BIT_MASK) {
  11541. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  11542. if (err) {
  11543. printk(KERN_ERR PFX "No usable DMA configuration, "
  11544. "aborting.\n");
  11545. goto err_out_iounmap;
  11546. }
  11547. }
  11548. tg3_init_bufmgr_config(tp);
  11549. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11550. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  11551. }
  11552. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11553. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11554. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  11555. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11556. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  11557. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  11558. } else {
  11559. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  11560. }
  11561. /* TSO is on by default on chips that support hardware TSO.
  11562. * Firmware TSO on older chips gives lower performance, so it
  11563. * is off by default, but can be enabled using ethtool.
  11564. */
  11565. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  11566. dev->features |= NETIF_F_TSO;
  11567. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  11568. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  11569. dev->features |= NETIF_F_TSO6;
  11570. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11571. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11572. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  11573. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11574. dev->features |= NETIF_F_TSO_ECN;
  11575. }
  11576. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  11577. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  11578. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  11579. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  11580. tp->rx_pending = 63;
  11581. }
  11582. err = tg3_get_device_address(tp);
  11583. if (err) {
  11584. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  11585. "aborting.\n");
  11586. goto err_out_iounmap;
  11587. }
  11588. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  11589. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  11590. if (!tp->aperegs) {
  11591. printk(KERN_ERR PFX "Cannot map APE registers, "
  11592. "aborting.\n");
  11593. err = -ENOMEM;
  11594. goto err_out_iounmap;
  11595. }
  11596. tg3_ape_lock_init(tp);
  11597. }
  11598. /*
  11599. * Reset chip in case UNDI or EFI driver did not shutdown
  11600. * DMA self test will enable WDMAC and we'll see (spurious)
  11601. * pending DMA on the PCI bus at that point.
  11602. */
  11603. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  11604. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  11605. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  11606. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11607. }
  11608. err = tg3_test_dma(tp);
  11609. if (err) {
  11610. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  11611. goto err_out_apeunmap;
  11612. }
  11613. /* Tigon3 can do ipv4 only... and some chips have buggy
  11614. * checksumming.
  11615. */
  11616. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  11617. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  11618. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11619. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11620. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11621. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11622. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  11623. dev->features |= NETIF_F_IPV6_CSUM;
  11624. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  11625. } else
  11626. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  11627. /* flow control autonegotiation is default behavior */
  11628. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  11629. tp->link_config.flowctrl = TG3_FLOW_CTRL_TX | TG3_FLOW_CTRL_RX;
  11630. tg3_init_coal(tp);
  11631. pci_set_drvdata(pdev, dev);
  11632. err = register_netdev(dev);
  11633. if (err) {
  11634. printk(KERN_ERR PFX "Cannot register net device, "
  11635. "aborting.\n");
  11636. goto err_out_apeunmap;
  11637. }
  11638. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  11639. dev->name,
  11640. tp->board_part_number,
  11641. tp->pci_chip_rev_id,
  11642. tg3_bus_string(tp, str),
  11643. dev->dev_addr);
  11644. if (tp->tg3_flags3 & TG3_FLG3_PHY_CONNECTED)
  11645. printk(KERN_INFO
  11646. "%s: attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  11647. tp->dev->name,
  11648. tp->mdio_bus->phy_map[PHY_ADDR]->drv->name,
  11649. dev_name(&tp->mdio_bus->phy_map[PHY_ADDR]->dev));
  11650. else
  11651. printk(KERN_INFO
  11652. "%s: attached PHY is %s (%s Ethernet) (WireSpeed[%d])\n",
  11653. tp->dev->name, tg3_phy_string(tp),
  11654. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  11655. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  11656. "10/100/1000Base-T")),
  11657. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0);
  11658. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  11659. dev->name,
  11660. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  11661. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  11662. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  11663. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  11664. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  11665. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  11666. dev->name, tp->dma_rwctrl,
  11667. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  11668. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  11669. return 0;
  11670. err_out_apeunmap:
  11671. if (tp->aperegs) {
  11672. iounmap(tp->aperegs);
  11673. tp->aperegs = NULL;
  11674. }
  11675. err_out_iounmap:
  11676. if (tp->regs) {
  11677. iounmap(tp->regs);
  11678. tp->regs = NULL;
  11679. }
  11680. err_out_free_dev:
  11681. free_netdev(dev);
  11682. err_out_free_res:
  11683. pci_release_regions(pdev);
  11684. err_out_disable_pdev:
  11685. pci_disable_device(pdev);
  11686. pci_set_drvdata(pdev, NULL);
  11687. return err;
  11688. }
  11689. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  11690. {
  11691. struct net_device *dev = pci_get_drvdata(pdev);
  11692. if (dev) {
  11693. struct tg3 *tp = netdev_priv(dev);
  11694. flush_scheduled_work();
  11695. if (tp->tg3_flags3 & TG3_FLG3_USE_PHYLIB) {
  11696. tg3_phy_fini(tp);
  11697. tg3_mdio_fini(tp);
  11698. }
  11699. unregister_netdev(dev);
  11700. if (tp->aperegs) {
  11701. iounmap(tp->aperegs);
  11702. tp->aperegs = NULL;
  11703. }
  11704. if (tp->regs) {
  11705. iounmap(tp->regs);
  11706. tp->regs = NULL;
  11707. }
  11708. free_netdev(dev);
  11709. pci_release_regions(pdev);
  11710. pci_disable_device(pdev);
  11711. pci_set_drvdata(pdev, NULL);
  11712. }
  11713. }
  11714. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  11715. {
  11716. struct net_device *dev = pci_get_drvdata(pdev);
  11717. struct tg3 *tp = netdev_priv(dev);
  11718. pci_power_t target_state;
  11719. int err;
  11720. /* PCI register 4 needs to be saved whether netif_running() or not.
  11721. * MSI address and data need to be saved if using MSI and
  11722. * netif_running().
  11723. */
  11724. pci_save_state(pdev);
  11725. if (!netif_running(dev))
  11726. return 0;
  11727. flush_scheduled_work();
  11728. tg3_phy_stop(tp);
  11729. tg3_netif_stop(tp);
  11730. del_timer_sync(&tp->timer);
  11731. tg3_full_lock(tp, 1);
  11732. tg3_disable_ints(tp);
  11733. tg3_full_unlock(tp);
  11734. netif_device_detach(dev);
  11735. tg3_full_lock(tp, 0);
  11736. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  11737. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  11738. tg3_full_unlock(tp);
  11739. target_state = pdev->pm_cap ? pci_target_state(pdev) : PCI_D3hot;
  11740. err = tg3_set_power_state(tp, target_state);
  11741. if (err) {
  11742. int err2;
  11743. tg3_full_lock(tp, 0);
  11744. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11745. err2 = tg3_restart_hw(tp, 1);
  11746. if (err2)
  11747. goto out;
  11748. tp->timer.expires = jiffies + tp->timer_offset;
  11749. add_timer(&tp->timer);
  11750. netif_device_attach(dev);
  11751. tg3_netif_start(tp);
  11752. out:
  11753. tg3_full_unlock(tp);
  11754. if (!err2)
  11755. tg3_phy_start(tp);
  11756. }
  11757. return err;
  11758. }
  11759. static int tg3_resume(struct pci_dev *pdev)
  11760. {
  11761. struct net_device *dev = pci_get_drvdata(pdev);
  11762. struct tg3 *tp = netdev_priv(dev);
  11763. int err;
  11764. pci_restore_state(tp->pdev);
  11765. if (!netif_running(dev))
  11766. return 0;
  11767. err = tg3_set_power_state(tp, PCI_D0);
  11768. if (err)
  11769. return err;
  11770. netif_device_attach(dev);
  11771. tg3_full_lock(tp, 0);
  11772. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  11773. err = tg3_restart_hw(tp, 1);
  11774. if (err)
  11775. goto out;
  11776. tp->timer.expires = jiffies + tp->timer_offset;
  11777. add_timer(&tp->timer);
  11778. tg3_netif_start(tp);
  11779. out:
  11780. tg3_full_unlock(tp);
  11781. if (!err)
  11782. tg3_phy_start(tp);
  11783. return err;
  11784. }
  11785. static struct pci_driver tg3_driver = {
  11786. .name = DRV_MODULE_NAME,
  11787. .id_table = tg3_pci_tbl,
  11788. .probe = tg3_init_one,
  11789. .remove = __devexit_p(tg3_remove_one),
  11790. .suspend = tg3_suspend,
  11791. .resume = tg3_resume
  11792. };
  11793. static int __init tg3_init(void)
  11794. {
  11795. return pci_register_driver(&tg3_driver);
  11796. }
  11797. static void __exit tg3_cleanup(void)
  11798. {
  11799. pci_unregister_driver(&tg3_driver);
  11800. }
  11801. module_init(tg3_init);
  11802. module_exit(tg3_cleanup);