cs42l73.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431
  1. /*
  2. * cs42l73.c -- CS42L73 ALSA Soc Audio driver
  3. *
  4. * Copyright 2011 Cirrus Logic, Inc.
  5. *
  6. * Authors: Georgi Vlaev, Nucleus Systems Ltd, <joe@nucleusys.com>
  7. * Brian Austin, Cirrus Logic Inc, <brian.austin@cirrus.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. */
  14. #include <linux/module.h>
  15. #include <linux/moduleparam.h>
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/delay.h>
  19. #include <linux/pm.h>
  20. #include <linux/i2c.h>
  21. #include <linux/regmap.h>
  22. #include <linux/slab.h>
  23. #include <sound/core.h>
  24. #include <sound/pcm.h>
  25. #include <sound/pcm_params.h>
  26. #include <sound/soc.h>
  27. #include <sound/soc-dapm.h>
  28. #include <sound/initval.h>
  29. #include <sound/tlv.h>
  30. #include "cs42l73.h"
  31. struct sp_config {
  32. u8 spc, mmcc, spfs;
  33. u32 srate;
  34. };
  35. struct cs42l73_private {
  36. struct sp_config config[3];
  37. struct regmap *regmap;
  38. u32 sysclk;
  39. u8 mclksel;
  40. u32 mclk;
  41. };
  42. static const struct reg_default cs42l73_reg_defaults[] = {
  43. { 6, 0xF1 }, /* r06 - Power Ctl 1 */
  44. { 7, 0xDF }, /* r07 - Power Ctl 2 */
  45. { 8, 0x3F }, /* r08 - Power Ctl 3 */
  46. { 9, 0x50 }, /* r09 - Charge Pump Freq */
  47. { 10, 0x53 }, /* r0A - Output Load MicBias Short Detect */
  48. { 11, 0x00 }, /* r0B - DMIC Master Clock Ctl */
  49. { 12, 0x00 }, /* r0C - Aux PCM Ctl */
  50. { 13, 0x15 }, /* r0D - Aux PCM Master Clock Ctl */
  51. { 14, 0x00 }, /* r0E - Audio PCM Ctl */
  52. { 15, 0x15 }, /* r0F - Audio PCM Master Clock Ctl */
  53. { 16, 0x00 }, /* r10 - Voice PCM Ctl */
  54. { 17, 0x15 }, /* r11 - Voice PCM Master Clock Ctl */
  55. { 18, 0x00 }, /* r12 - Voice/Aux Sample Rate */
  56. { 19, 0x06 }, /* r13 - Misc I/O Path Ctl */
  57. { 20, 0x00 }, /* r14 - ADC Input Path Ctl */
  58. { 21, 0x00 }, /* r15 - MICA Preamp, PGA Volume */
  59. { 22, 0x00 }, /* r16 - MICB Preamp, PGA Volume */
  60. { 23, 0x00 }, /* r17 - Input Path A Digital Volume */
  61. { 24, 0x00 }, /* r18 - Input Path B Digital Volume */
  62. { 25, 0x00 }, /* r19 - Playback Digital Ctl */
  63. { 26, 0x00 }, /* r1A - HP/LO Left Digital Volume */
  64. { 27, 0x00 }, /* r1B - HP/LO Right Digital Volume */
  65. { 28, 0x00 }, /* r1C - Speakerphone Digital Volume */
  66. { 29, 0x00 }, /* r1D - Ear/SPKLO Digital Volume */
  67. { 30, 0x00 }, /* r1E - HP Left Analog Volume */
  68. { 31, 0x00 }, /* r1F - HP Right Analog Volume */
  69. { 32, 0x00 }, /* r20 - LO Left Analog Volume */
  70. { 33, 0x00 }, /* r21 - LO Right Analog Volume */
  71. { 34, 0x00 }, /* r22 - Stereo Input Path Advisory Volume */
  72. { 35, 0x00 }, /* r23 - Aux PCM Input Advisory Volume */
  73. { 36, 0x00 }, /* r24 - Audio PCM Input Advisory Volume */
  74. { 37, 0x00 }, /* r25 - Voice PCM Input Advisory Volume */
  75. { 38, 0x00 }, /* r26 - Limiter Attack Rate HP/LO */
  76. { 39, 0x7F }, /* r27 - Limter Ctl, Release Rate HP/LO */
  77. { 40, 0x00 }, /* r28 - Limter Threshold HP/LO */
  78. { 41, 0x00 }, /* r29 - Limiter Attack Rate Speakerphone */
  79. { 42, 0x3F }, /* r2A - Limter Ctl, Release Rate Speakerphone */
  80. { 43, 0x00 }, /* r2B - Limter Threshold Speakerphone */
  81. { 44, 0x00 }, /* r2C - Limiter Attack Rate Ear/SPKLO */
  82. { 45, 0x3F }, /* r2D - Limter Ctl, Release Rate Ear/SPKLO */
  83. { 46, 0x00 }, /* r2E - Limter Threshold Ear/SPKLO */
  84. { 47, 0x00 }, /* r2F - ALC Enable, Attack Rate Left/Right */
  85. { 48, 0x3F }, /* r30 - ALC Release Rate Left/Right */
  86. { 49, 0x00 }, /* r31 - ALC Threshold Left/Right */
  87. { 50, 0x00 }, /* r32 - Noise Gate Ctl Left/Right */
  88. { 51, 0x00 }, /* r33 - ALC/NG Misc Ctl */
  89. { 52, 0x18 }, /* r34 - Mixer Ctl */
  90. { 53, 0x3F }, /* r35 - HP/LO Left Mixer Input Path Volume */
  91. { 54, 0x3F }, /* r36 - HP/LO Right Mixer Input Path Volume */
  92. { 55, 0x3F }, /* r37 - HP/LO Left Mixer Aux PCM Volume */
  93. { 56, 0x3F }, /* r38 - HP/LO Right Mixer Aux PCM Volume */
  94. { 57, 0x3F }, /* r39 - HP/LO Left Mixer Audio PCM Volume */
  95. { 58, 0x3F }, /* r3A - HP/LO Right Mixer Audio PCM Volume */
  96. { 59, 0x3F }, /* r3B - HP/LO Left Mixer Voice PCM Mono Volume */
  97. { 60, 0x3F }, /* r3C - HP/LO Right Mixer Voice PCM Mono Volume */
  98. { 61, 0x3F }, /* r3D - Aux PCM Left Mixer Input Path Volume */
  99. { 62, 0x3F }, /* r3E - Aux PCM Right Mixer Input Path Volume */
  100. { 63, 0x3F }, /* r3F - Aux PCM Left Mixer Volume */
  101. { 64, 0x3F }, /* r40 - Aux PCM Left Mixer Volume */
  102. { 65, 0x3F }, /* r41 - Aux PCM Left Mixer Audio PCM L Volume */
  103. { 66, 0x3F }, /* r42 - Aux PCM Right Mixer Audio PCM R Volume */
  104. { 67, 0x3F }, /* r43 - Aux PCM Left Mixer Voice PCM Volume */
  105. { 68, 0x3F }, /* r44 - Aux PCM Right Mixer Voice PCM Volume */
  106. { 69, 0x3F }, /* r45 - Audio PCM Left Input Path Volume */
  107. { 70, 0x3F }, /* r46 - Audio PCM Right Input Path Volume */
  108. { 71, 0x3F }, /* r47 - Audio PCM Left Mixer Aux PCM L Volume */
  109. { 72, 0x3F }, /* r48 - Audio PCM Right Mixer Aux PCM R Volume */
  110. { 73, 0x3F }, /* r49 - Audio PCM Left Mixer Volume */
  111. { 74, 0x3F }, /* r4A - Audio PCM Right Mixer Volume */
  112. { 75, 0x3F }, /* r4B - Audio PCM Left Mixer Voice PCM Volume */
  113. { 76, 0x3F }, /* r4C - Audio PCM Right Mixer Voice PCM Volume */
  114. { 77, 0x3F }, /* r4D - Voice PCM Left Input Path Volume */
  115. { 78, 0x3F }, /* r4E - Voice PCM Right Input Path Volume */
  116. { 79, 0x3F }, /* r4F - Voice PCM Left Mixer Aux PCM L Volume */
  117. { 80, 0x3F }, /* r50 - Voice PCM Right Mixer Aux PCM R Volume */
  118. { 81, 0x3F }, /* r51 - Voice PCM Left Mixer Audio PCM L Volume */
  119. { 82, 0x3F }, /* r52 - Voice PCM Right Mixer Audio PCM R Volume */
  120. { 83, 0x3F }, /* r53 - Voice PCM Left Mixer Voice PCM Volume */
  121. { 84, 0x3F }, /* r54 - Voice PCM Right Mixer Voice PCM Volume */
  122. { 85, 0xAA }, /* r55 - Mono Mixer Ctl */
  123. { 86, 0x3F }, /* r56 - SPK Mono Mixer Input Path Volume */
  124. { 87, 0x3F }, /* r57 - SPK Mono Mixer Aux PCM Mono/L/R Volume */
  125. { 88, 0x3F }, /* r58 - SPK Mono Mixer Audio PCM Mono/L/R Volume */
  126. { 89, 0x3F }, /* r59 - SPK Mono Mixer Voice PCM Mono Volume */
  127. { 90, 0x3F }, /* r5A - SPKLO Mono Mixer Input Path Mono Volume */
  128. { 91, 0x3F }, /* r5B - SPKLO Mono Mixer Aux Mono/L/R Volume */
  129. { 92, 0x3F }, /* r5C - SPKLO Mono Mixer Audio Mono/L/R Volume */
  130. { 93, 0x3F }, /* r5D - SPKLO Mono Mixer Voice Mono Volume */
  131. { 94, 0x00 }, /* r5E - Interrupt Mask 1 */
  132. { 95, 0x00 }, /* r5F - Interrupt Mask 2 */
  133. };
  134. static bool cs42l73_volatile_register(struct device *dev, unsigned int reg)
  135. {
  136. switch (reg) {
  137. case CS42L73_IS1:
  138. case CS42L73_IS2:
  139. return true;
  140. default:
  141. return false;
  142. }
  143. }
  144. static bool cs42l73_readable_register(struct device *dev, unsigned int reg)
  145. {
  146. switch (reg) {
  147. case CS42L73_DEVID_AB:
  148. case CS42L73_DEVID_CD:
  149. case CS42L73_DEVID_E:
  150. case CS42L73_REVID:
  151. case CS42L73_PWRCTL1:
  152. case CS42L73_PWRCTL2:
  153. case CS42L73_PWRCTL3:
  154. case CS42L73_CPFCHC:
  155. case CS42L73_OLMBMSDC:
  156. case CS42L73_DMMCC:
  157. case CS42L73_XSPC:
  158. case CS42L73_XSPMMCC:
  159. case CS42L73_ASPC:
  160. case CS42L73_ASPMMCC:
  161. case CS42L73_VSPC:
  162. case CS42L73_VSPMMCC:
  163. case CS42L73_VXSPFS:
  164. case CS42L73_MIOPC:
  165. case CS42L73_ADCIPC:
  166. case CS42L73_MICAPREPGAAVOL:
  167. case CS42L73_MICBPREPGABVOL:
  168. case CS42L73_IPADVOL:
  169. case CS42L73_IPBDVOL:
  170. case CS42L73_PBDC:
  171. case CS42L73_HLADVOL:
  172. case CS42L73_HLBDVOL:
  173. case CS42L73_SPKDVOL:
  174. case CS42L73_ESLDVOL:
  175. case CS42L73_HPAAVOL:
  176. case CS42L73_HPBAVOL:
  177. case CS42L73_LOAAVOL:
  178. case CS42L73_LOBAVOL:
  179. case CS42L73_STRINV:
  180. case CS42L73_XSPINV:
  181. case CS42L73_ASPINV:
  182. case CS42L73_VSPINV:
  183. case CS42L73_LIMARATEHL:
  184. case CS42L73_LIMRRATEHL:
  185. case CS42L73_LMAXHL:
  186. case CS42L73_LIMARATESPK:
  187. case CS42L73_LIMRRATESPK:
  188. case CS42L73_LMAXSPK:
  189. case CS42L73_LIMARATEESL:
  190. case CS42L73_LIMRRATEESL:
  191. case CS42L73_LMAXESL:
  192. case CS42L73_ALCARATE:
  193. case CS42L73_ALCRRATE:
  194. case CS42L73_ALCMINMAX:
  195. case CS42L73_NGCAB:
  196. case CS42L73_ALCNGMC:
  197. case CS42L73_MIXERCTL:
  198. case CS42L73_HLAIPAA:
  199. case CS42L73_HLBIPBA:
  200. case CS42L73_HLAXSPAA:
  201. case CS42L73_HLBXSPBA:
  202. case CS42L73_HLAASPAA:
  203. case CS42L73_HLBASPBA:
  204. case CS42L73_HLAVSPMA:
  205. case CS42L73_HLBVSPMA:
  206. case CS42L73_XSPAIPAA:
  207. case CS42L73_XSPBIPBA:
  208. case CS42L73_XSPAXSPAA:
  209. case CS42L73_XSPBXSPBA:
  210. case CS42L73_XSPAASPAA:
  211. case CS42L73_XSPAASPBA:
  212. case CS42L73_XSPAVSPMA:
  213. case CS42L73_XSPBVSPMA:
  214. case CS42L73_ASPAIPAA:
  215. case CS42L73_ASPBIPBA:
  216. case CS42L73_ASPAXSPAA:
  217. case CS42L73_ASPBXSPBA:
  218. case CS42L73_ASPAASPAA:
  219. case CS42L73_ASPBASPBA:
  220. case CS42L73_ASPAVSPMA:
  221. case CS42L73_ASPBVSPMA:
  222. case CS42L73_VSPAIPAA:
  223. case CS42L73_VSPBIPBA:
  224. case CS42L73_VSPAXSPAA:
  225. case CS42L73_VSPBXSPBA:
  226. case CS42L73_VSPAASPAA:
  227. case CS42L73_VSPBASPBA:
  228. case CS42L73_VSPAVSPMA:
  229. case CS42L73_VSPBVSPMA:
  230. case CS42L73_MMIXCTL:
  231. case CS42L73_SPKMIPMA:
  232. case CS42L73_SPKMXSPA:
  233. case CS42L73_SPKMASPA:
  234. case CS42L73_SPKMVSPMA:
  235. case CS42L73_ESLMIPMA:
  236. case CS42L73_ESLMXSPA:
  237. case CS42L73_ESLMASPA:
  238. case CS42L73_ESLMVSPMA:
  239. case CS42L73_IM1:
  240. case CS42L73_IM2:
  241. return true;
  242. default:
  243. return false;
  244. }
  245. }
  246. static const unsigned int hpaloa_tlv[] = {
  247. TLV_DB_RANGE_HEAD(2),
  248. 0, 13, TLV_DB_SCALE_ITEM(-7600, 200, 0),
  249. 14, 75, TLV_DB_SCALE_ITEM(-4900, 100, 0),
  250. };
  251. static DECLARE_TLV_DB_SCALE(adc_boost_tlv, 0, 2500, 0);
  252. static DECLARE_TLV_DB_SCALE(hl_tlv, -10200, 50, 0);
  253. static DECLARE_TLV_DB_SCALE(ipd_tlv, -9600, 100, 0);
  254. static DECLARE_TLV_DB_SCALE(micpga_tlv, -600, 50, 0);
  255. static const unsigned int limiter_tlv[] = {
  256. TLV_DB_RANGE_HEAD(2),
  257. 0, 2, TLV_DB_SCALE_ITEM(-3000, 600, 0),
  258. 3, 7, TLV_DB_SCALE_ITEM(-1200, 300, 0),
  259. };
  260. static const DECLARE_TLV_DB_SCALE(attn_tlv, -6300, 100, 1);
  261. static const char * const cs42l73_pgaa_text[] = { "Line A", "Mic 1" };
  262. static const char * const cs42l73_pgab_text[] = { "Line B", "Mic 2" };
  263. static const struct soc_enum pgaa_enum =
  264. SOC_ENUM_SINGLE(CS42L73_ADCIPC, 3,
  265. ARRAY_SIZE(cs42l73_pgaa_text), cs42l73_pgaa_text);
  266. static const struct soc_enum pgab_enum =
  267. SOC_ENUM_SINGLE(CS42L73_ADCIPC, 7,
  268. ARRAY_SIZE(cs42l73_pgab_text), cs42l73_pgab_text);
  269. static const struct snd_kcontrol_new pgaa_mux =
  270. SOC_DAPM_ENUM("Left Analog Input Capture Mux", pgaa_enum);
  271. static const struct snd_kcontrol_new pgab_mux =
  272. SOC_DAPM_ENUM("Right Analog Input Capture Mux", pgab_enum);
  273. static const struct snd_kcontrol_new input_left_mixer[] = {
  274. SOC_DAPM_SINGLE("ADC Left Input", CS42L73_PWRCTL1,
  275. 5, 1, 1),
  276. SOC_DAPM_SINGLE("DMIC Left Input", CS42L73_PWRCTL1,
  277. 4, 1, 1),
  278. };
  279. static const struct snd_kcontrol_new input_right_mixer[] = {
  280. SOC_DAPM_SINGLE("ADC Right Input", CS42L73_PWRCTL1,
  281. 7, 1, 1),
  282. SOC_DAPM_SINGLE("DMIC Right Input", CS42L73_PWRCTL1,
  283. 6, 1, 1),
  284. };
  285. static const char * const cs42l73_ng_delay_text[] = {
  286. "50ms", "100ms", "150ms", "200ms" };
  287. static const struct soc_enum ng_delay_enum =
  288. SOC_ENUM_SINGLE(CS42L73_NGCAB, 0,
  289. ARRAY_SIZE(cs42l73_ng_delay_text), cs42l73_ng_delay_text);
  290. static const char * const charge_pump_freq_text[] = {
  291. "0", "1", "2", "3", "4",
  292. "5", "6", "7", "8", "9",
  293. "10", "11", "12", "13", "14", "15" };
  294. static const struct soc_enum charge_pump_enum =
  295. SOC_ENUM_SINGLE(CS42L73_CPFCHC, 4,
  296. ARRAY_SIZE(charge_pump_freq_text), charge_pump_freq_text);
  297. static const char * const cs42l73_mono_mix_texts[] = {
  298. "Left", "Right", "Mono Mix"};
  299. static const unsigned int cs42l73_mono_mix_values[] = { 0, 1, 2 };
  300. static const struct soc_enum spk_asp_enum =
  301. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 6, 1,
  302. ARRAY_SIZE(cs42l73_mono_mix_texts),
  303. cs42l73_mono_mix_texts,
  304. cs42l73_mono_mix_values);
  305. static const struct snd_kcontrol_new spk_asp_mixer =
  306. SOC_DAPM_ENUM("Route", spk_asp_enum);
  307. static const struct soc_enum spk_xsp_enum =
  308. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 4, 3,
  309. ARRAY_SIZE(cs42l73_mono_mix_texts),
  310. cs42l73_mono_mix_texts,
  311. cs42l73_mono_mix_values);
  312. static const struct snd_kcontrol_new spk_xsp_mixer =
  313. SOC_DAPM_ENUM("Route", spk_xsp_enum);
  314. static const struct soc_enum esl_asp_enum =
  315. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 2, 5,
  316. ARRAY_SIZE(cs42l73_mono_mix_texts),
  317. cs42l73_mono_mix_texts,
  318. cs42l73_mono_mix_values);
  319. static const struct snd_kcontrol_new esl_asp_mixer =
  320. SOC_DAPM_ENUM("Route", esl_asp_enum);
  321. static const struct soc_enum esl_xsp_enum =
  322. SOC_VALUE_ENUM_SINGLE(CS42L73_MMIXCTL, 0, 7,
  323. ARRAY_SIZE(cs42l73_mono_mix_texts),
  324. cs42l73_mono_mix_texts,
  325. cs42l73_mono_mix_values);
  326. static const struct snd_kcontrol_new esl_xsp_mixer =
  327. SOC_DAPM_ENUM("Route", esl_xsp_enum);
  328. static const char * const cs42l73_ip_swap_text[] = {
  329. "Stereo", "Mono A", "Mono B", "Swap A-B"};
  330. static const struct soc_enum ip_swap_enum =
  331. SOC_ENUM_SINGLE(CS42L73_MIOPC, 6,
  332. ARRAY_SIZE(cs42l73_ip_swap_text), cs42l73_ip_swap_text);
  333. static const char * const cs42l73_spo_mixer_text[] = {"Mono", "Stereo"};
  334. static const struct soc_enum vsp_output_mux_enum =
  335. SOC_ENUM_SINGLE(CS42L73_MIXERCTL, 5,
  336. ARRAY_SIZE(cs42l73_spo_mixer_text), cs42l73_spo_mixer_text);
  337. static const struct soc_enum xsp_output_mux_enum =
  338. SOC_ENUM_SINGLE(CS42L73_MIXERCTL, 4,
  339. ARRAY_SIZE(cs42l73_spo_mixer_text), cs42l73_spo_mixer_text);
  340. static const struct snd_kcontrol_new vsp_output_mux =
  341. SOC_DAPM_ENUM("Route", vsp_output_mux_enum);
  342. static const struct snd_kcontrol_new xsp_output_mux =
  343. SOC_DAPM_ENUM("Route", xsp_output_mux_enum);
  344. static const struct snd_kcontrol_new hp_amp_ctl =
  345. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 0, 1, 1);
  346. static const struct snd_kcontrol_new lo_amp_ctl =
  347. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 1, 1, 1);
  348. static const struct snd_kcontrol_new spk_amp_ctl =
  349. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 2, 1, 1);
  350. static const struct snd_kcontrol_new spklo_amp_ctl =
  351. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 4, 1, 1);
  352. static const struct snd_kcontrol_new ear_amp_ctl =
  353. SOC_DAPM_SINGLE("Switch", CS42L73_PWRCTL3, 3, 1, 1);
  354. static const struct snd_kcontrol_new cs42l73_snd_controls[] = {
  355. SOC_DOUBLE_R_SX_TLV("Headphone Analog Playback Volume",
  356. CS42L73_HPAAVOL, CS42L73_HPBAVOL, 0,
  357. 0x41, 0x4B, hpaloa_tlv),
  358. SOC_DOUBLE_R_SX_TLV("LineOut Analog Playback Volume", CS42L73_LOAAVOL,
  359. CS42L73_LOBAVOL, 0, 0x41, 0x4B, hpaloa_tlv),
  360. SOC_DOUBLE_R_SX_TLV("Input PGA Analog Volume", CS42L73_MICAPREPGAAVOL,
  361. CS42L73_MICBPREPGABVOL, 5, 0x34,
  362. 0x24, micpga_tlv),
  363. SOC_DOUBLE_R("MIC Preamp Switch", CS42L73_MICAPREPGAAVOL,
  364. CS42L73_MICBPREPGABVOL, 6, 1, 1),
  365. SOC_DOUBLE_R_SX_TLV("Input Path Digital Volume", CS42L73_IPADVOL,
  366. CS42L73_IPBDVOL, 0, 0xA0, 0x6C, ipd_tlv),
  367. SOC_DOUBLE_R_SX_TLV("HL Digital Playback Volume",
  368. CS42L73_HLADVOL, CS42L73_HLBDVOL,
  369. 0, 0x34, 0xE4, hl_tlv),
  370. SOC_SINGLE_TLV("ADC A Boost Volume",
  371. CS42L73_ADCIPC, 2, 0x01, 1, adc_boost_tlv),
  372. SOC_SINGLE_TLV("ADC B Boost Volume",
  373. CS42L73_ADCIPC, 6, 0x01, 1, adc_boost_tlv),
  374. SOC_SINGLE_SX_TLV("Speakerphone Digital Volume",
  375. CS42L73_SPKDVOL, 0, 0x34, 0xE4, hl_tlv),
  376. SOC_SINGLE_SX_TLV("Ear Speaker Digital Volume",
  377. CS42L73_ESLDVOL, 0, 0x34, 0xE4, hl_tlv),
  378. SOC_DOUBLE_R("Headphone Analog Playback Switch", CS42L73_HPAAVOL,
  379. CS42L73_HPBAVOL, 7, 1, 1),
  380. SOC_DOUBLE_R("LineOut Analog Playback Switch", CS42L73_LOAAVOL,
  381. CS42L73_LOBAVOL, 7, 1, 1),
  382. SOC_DOUBLE("Input Path Digital Switch", CS42L73_ADCIPC, 0, 4, 1, 1),
  383. SOC_DOUBLE("HL Digital Playback Switch", CS42L73_PBDC, 0,
  384. 1, 1, 1),
  385. SOC_SINGLE("Speakerphone Digital Playback Switch", CS42L73_PBDC, 2, 1,
  386. 1),
  387. SOC_SINGLE("Ear Speaker Digital Playback Switch", CS42L73_PBDC, 3, 1,
  388. 1),
  389. SOC_SINGLE("PGA Soft-Ramp Switch", CS42L73_MIOPC, 3, 1, 0),
  390. SOC_SINGLE("Analog Zero Cross Switch", CS42L73_MIOPC, 2, 1, 0),
  391. SOC_SINGLE("Digital Soft-Ramp Switch", CS42L73_MIOPC, 1, 1, 0),
  392. SOC_SINGLE("Analog Output Soft-Ramp Switch", CS42L73_MIOPC, 0, 1, 0),
  393. SOC_DOUBLE("ADC Signal Polarity Switch", CS42L73_ADCIPC, 1, 5, 1,
  394. 0),
  395. SOC_SINGLE("HL Limiter Attack Rate", CS42L73_LIMARATEHL, 0, 0x3F,
  396. 0),
  397. SOC_SINGLE("HL Limiter Release Rate", CS42L73_LIMRRATEHL, 0,
  398. 0x3F, 0),
  399. SOC_SINGLE("HL Limiter Switch", CS42L73_LIMRRATEHL, 7, 1, 0),
  400. SOC_SINGLE("HL Limiter All Channels Switch", CS42L73_LIMRRATEHL, 6, 1,
  401. 0),
  402. SOC_SINGLE_TLV("HL Limiter Max Threshold Volume", CS42L73_LMAXHL, 5, 7,
  403. 1, limiter_tlv),
  404. SOC_SINGLE_TLV("HL Limiter Cushion Volume", CS42L73_LMAXHL, 2, 7, 1,
  405. limiter_tlv),
  406. SOC_SINGLE("SPK Limiter Attack Rate Volume", CS42L73_LIMARATESPK, 0,
  407. 0x3F, 0),
  408. SOC_SINGLE("SPK Limiter Release Rate Volume", CS42L73_LIMRRATESPK, 0,
  409. 0x3F, 0),
  410. SOC_SINGLE("SPK Limiter Switch", CS42L73_LIMRRATESPK, 7, 1, 0),
  411. SOC_SINGLE("SPK Limiter All Channels Switch", CS42L73_LIMRRATESPK,
  412. 6, 1, 0),
  413. SOC_SINGLE_TLV("SPK Limiter Max Threshold Volume", CS42L73_LMAXSPK, 5,
  414. 7, 1, limiter_tlv),
  415. SOC_SINGLE_TLV("SPK Limiter Cushion Volume", CS42L73_LMAXSPK, 2, 7, 1,
  416. limiter_tlv),
  417. SOC_SINGLE("ESL Limiter Attack Rate Volume", CS42L73_LIMARATEESL, 0,
  418. 0x3F, 0),
  419. SOC_SINGLE("ESL Limiter Release Rate Volume", CS42L73_LIMRRATEESL, 0,
  420. 0x3F, 0),
  421. SOC_SINGLE("ESL Limiter Switch", CS42L73_LIMRRATEESL, 7, 1, 0),
  422. SOC_SINGLE_TLV("ESL Limiter Max Threshold Volume", CS42L73_LMAXESL, 5,
  423. 7, 1, limiter_tlv),
  424. SOC_SINGLE_TLV("ESL Limiter Cushion Volume", CS42L73_LMAXESL, 2, 7, 1,
  425. limiter_tlv),
  426. SOC_SINGLE("ALC Attack Rate Volume", CS42L73_ALCARATE, 0, 0x3F, 0),
  427. SOC_SINGLE("ALC Release Rate Volume", CS42L73_ALCRRATE, 0, 0x3F, 0),
  428. SOC_DOUBLE("ALC Switch", CS42L73_ALCARATE, 6, 7, 1, 0),
  429. SOC_SINGLE_TLV("ALC Max Threshold Volume", CS42L73_ALCMINMAX, 5, 7, 0,
  430. limiter_tlv),
  431. SOC_SINGLE_TLV("ALC Min Threshold Volume", CS42L73_ALCMINMAX, 2, 7, 0,
  432. limiter_tlv),
  433. SOC_DOUBLE("NG Enable Switch", CS42L73_NGCAB, 6, 7, 1, 0),
  434. SOC_SINGLE("NG Boost Switch", CS42L73_NGCAB, 5, 1, 0),
  435. /*
  436. NG Threshold depends on NG_BOOTSAB, which selects
  437. between two threshold scales in decibels.
  438. Set linear values for now ..
  439. */
  440. SOC_SINGLE("NG Threshold", CS42L73_NGCAB, 2, 7, 0),
  441. SOC_ENUM("NG Delay", ng_delay_enum),
  442. SOC_ENUM("Charge Pump Frequency", charge_pump_enum),
  443. SOC_DOUBLE_R_TLV("XSP-IP Volume",
  444. CS42L73_XSPAIPAA, CS42L73_XSPBIPBA, 0, 0x3F, 1,
  445. attn_tlv),
  446. SOC_DOUBLE_R_TLV("XSP-XSP Volume",
  447. CS42L73_XSPAXSPAA, CS42L73_XSPBXSPBA, 0, 0x3F, 1,
  448. attn_tlv),
  449. SOC_DOUBLE_R_TLV("XSP-ASP Volume",
  450. CS42L73_XSPAASPAA, CS42L73_XSPAASPBA, 0, 0x3F, 1,
  451. attn_tlv),
  452. SOC_DOUBLE_R_TLV("XSP-VSP Volume",
  453. CS42L73_XSPAVSPMA, CS42L73_XSPBVSPMA, 0, 0x3F, 1,
  454. attn_tlv),
  455. SOC_DOUBLE_R_TLV("ASP-IP Volume",
  456. CS42L73_ASPAIPAA, CS42L73_ASPBIPBA, 0, 0x3F, 1,
  457. attn_tlv),
  458. SOC_DOUBLE_R_TLV("ASP-XSP Volume",
  459. CS42L73_ASPAXSPAA, CS42L73_ASPBXSPBA, 0, 0x3F, 1,
  460. attn_tlv),
  461. SOC_DOUBLE_R_TLV("ASP-ASP Volume",
  462. CS42L73_ASPAASPAA, CS42L73_ASPBASPBA, 0, 0x3F, 1,
  463. attn_tlv),
  464. SOC_DOUBLE_R_TLV("ASP-VSP Volume",
  465. CS42L73_ASPAVSPMA, CS42L73_ASPBVSPMA, 0, 0x3F, 1,
  466. attn_tlv),
  467. SOC_DOUBLE_R_TLV("VSP-IP Volume",
  468. CS42L73_VSPAIPAA, CS42L73_VSPBIPBA, 0, 0x3F, 1,
  469. attn_tlv),
  470. SOC_DOUBLE_R_TLV("VSP-XSP Volume",
  471. CS42L73_VSPAXSPAA, CS42L73_VSPBXSPBA, 0, 0x3F, 1,
  472. attn_tlv),
  473. SOC_DOUBLE_R_TLV("VSP-ASP Volume",
  474. CS42L73_VSPAASPAA, CS42L73_VSPBASPBA, 0, 0x3F, 1,
  475. attn_tlv),
  476. SOC_DOUBLE_R_TLV("VSP-VSP Volume",
  477. CS42L73_VSPAVSPMA, CS42L73_VSPBVSPMA, 0, 0x3F, 1,
  478. attn_tlv),
  479. SOC_DOUBLE_R_TLV("HL-IP Volume",
  480. CS42L73_HLAIPAA, CS42L73_HLBIPBA, 0, 0x3F, 1,
  481. attn_tlv),
  482. SOC_DOUBLE_R_TLV("HL-XSP Volume",
  483. CS42L73_HLAXSPAA, CS42L73_HLBXSPBA, 0, 0x3F, 1,
  484. attn_tlv),
  485. SOC_DOUBLE_R_TLV("HL-ASP Volume",
  486. CS42L73_HLAASPAA, CS42L73_HLBASPBA, 0, 0x3F, 1,
  487. attn_tlv),
  488. SOC_DOUBLE_R_TLV("HL-VSP Volume",
  489. CS42L73_HLAVSPMA, CS42L73_HLBVSPMA, 0, 0x3F, 1,
  490. attn_tlv),
  491. SOC_SINGLE_TLV("SPK-IP Mono Volume",
  492. CS42L73_SPKMIPMA, 0, 0x3E, 1, attn_tlv),
  493. SOC_SINGLE_TLV("SPK-XSP Mono Volume",
  494. CS42L73_SPKMXSPA, 0, 0x3E, 1, attn_tlv),
  495. SOC_SINGLE_TLV("SPK-ASP Mono Volume",
  496. CS42L73_SPKMASPA, 0, 0x3E, 1, attn_tlv),
  497. SOC_SINGLE_TLV("SPK-VSP Mono Volume",
  498. CS42L73_SPKMVSPMA, 0, 0x3E, 1, attn_tlv),
  499. SOC_SINGLE_TLV("ESL-IP Mono Volume",
  500. CS42L73_ESLMIPMA, 0, 0x3E, 1, attn_tlv),
  501. SOC_SINGLE_TLV("ESL-XSP Mono Volume",
  502. CS42L73_ESLMXSPA, 0, 0x3E, 1, attn_tlv),
  503. SOC_SINGLE_TLV("ESL-ASP Mono Volume",
  504. CS42L73_ESLMASPA, 0, 0x3E, 1, attn_tlv),
  505. SOC_SINGLE_TLV("ESL-VSP Mono Volume",
  506. CS42L73_ESLMVSPMA, 0, 0x3E, 1, attn_tlv),
  507. SOC_ENUM("IP Digital Swap/Mono Select", ip_swap_enum),
  508. SOC_ENUM("VSPOUT Mono/Stereo Select", vsp_output_mux_enum),
  509. SOC_ENUM("XSPOUT Mono/Stereo Select", xsp_output_mux_enum),
  510. };
  511. static const struct snd_soc_dapm_widget cs42l73_dapm_widgets[] = {
  512. SND_SOC_DAPM_INPUT("LINEINA"),
  513. SND_SOC_DAPM_INPUT("LINEINB"),
  514. SND_SOC_DAPM_INPUT("MIC1"),
  515. SND_SOC_DAPM_SUPPLY("MIC1 Bias", CS42L73_PWRCTL2, 6, 1, NULL, 0),
  516. SND_SOC_DAPM_INPUT("MIC2"),
  517. SND_SOC_DAPM_SUPPLY("MIC2 Bias", CS42L73_PWRCTL2, 7, 1, NULL, 0),
  518. SND_SOC_DAPM_AIF_OUT("XSPOUTL", "XSP Capture", 0,
  519. CS42L73_PWRCTL2, 1, 1),
  520. SND_SOC_DAPM_AIF_OUT("XSPOUTR", "XSP Capture", 0,
  521. CS42L73_PWRCTL2, 1, 1),
  522. SND_SOC_DAPM_AIF_OUT("ASPOUTL", "ASP Capture", 0,
  523. CS42L73_PWRCTL2, 3, 1),
  524. SND_SOC_DAPM_AIF_OUT("ASPOUTR", "ASP Capture", 0,
  525. CS42L73_PWRCTL2, 3, 1),
  526. SND_SOC_DAPM_AIF_OUT("VSPOUTL", "VSP Capture", 0,
  527. CS42L73_PWRCTL2, 4, 1),
  528. SND_SOC_DAPM_AIF_OUT("VSPOUTR", "VSP Capture", 0,
  529. CS42L73_PWRCTL2, 4, 1),
  530. SND_SOC_DAPM_PGA("PGA Left", SND_SOC_NOPM, 0, 0, NULL, 0),
  531. SND_SOC_DAPM_PGA("PGA Right", SND_SOC_NOPM, 0, 0, NULL, 0),
  532. SND_SOC_DAPM_MUX("PGA Left Mux", SND_SOC_NOPM, 0, 0, &pgaa_mux),
  533. SND_SOC_DAPM_MUX("PGA Right Mux", SND_SOC_NOPM, 0, 0, &pgab_mux),
  534. SND_SOC_DAPM_ADC("ADC Left", NULL, CS42L73_PWRCTL1, 7, 1),
  535. SND_SOC_DAPM_ADC("ADC Right", NULL, CS42L73_PWRCTL1, 5, 1),
  536. SND_SOC_DAPM_ADC("DMIC Left", NULL, CS42L73_PWRCTL1, 6, 1),
  537. SND_SOC_DAPM_ADC("DMIC Right", NULL, CS42L73_PWRCTL1, 4, 1),
  538. SND_SOC_DAPM_MIXER_NAMED_CTL("Input Left Capture", SND_SOC_NOPM,
  539. 0, 0, input_left_mixer,
  540. ARRAY_SIZE(input_left_mixer)),
  541. SND_SOC_DAPM_MIXER_NAMED_CTL("Input Right Capture", SND_SOC_NOPM,
  542. 0, 0, input_right_mixer,
  543. ARRAY_SIZE(input_right_mixer)),
  544. SND_SOC_DAPM_MIXER("ASPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  545. SND_SOC_DAPM_MIXER("ASPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  546. SND_SOC_DAPM_MIXER("XSPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  547. SND_SOC_DAPM_MIXER("XSPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  548. SND_SOC_DAPM_MIXER("VSPL Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  549. SND_SOC_DAPM_MIXER("VSPR Output Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  550. SND_SOC_DAPM_AIF_IN("XSPINL", "XSP Playback", 0,
  551. CS42L73_PWRCTL2, 0, 1),
  552. SND_SOC_DAPM_AIF_IN("XSPINR", "XSP Playback", 0,
  553. CS42L73_PWRCTL2, 0, 1),
  554. SND_SOC_DAPM_AIF_IN("XSPINM", "XSP Playback", 0,
  555. CS42L73_PWRCTL2, 0, 1),
  556. SND_SOC_DAPM_AIF_IN("ASPINL", "ASP Playback", 0,
  557. CS42L73_PWRCTL2, 2, 1),
  558. SND_SOC_DAPM_AIF_IN("ASPINR", "ASP Playback", 0,
  559. CS42L73_PWRCTL2, 2, 1),
  560. SND_SOC_DAPM_AIF_IN("ASPINM", "ASP Playback", 0,
  561. CS42L73_PWRCTL2, 2, 1),
  562. SND_SOC_DAPM_AIF_IN("VSPIN", "VSP Playback", 0,
  563. CS42L73_PWRCTL2, 4, 1),
  564. SND_SOC_DAPM_MIXER("HL Left Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  565. SND_SOC_DAPM_MIXER("HL Right Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  566. SND_SOC_DAPM_MIXER("SPK Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  567. SND_SOC_DAPM_MIXER("ESL Mixer", SND_SOC_NOPM, 0, 0, NULL, 0),
  568. SND_SOC_DAPM_MUX("ESL-XSP Mux", SND_SOC_NOPM,
  569. 0, 0, &esl_xsp_mixer),
  570. SND_SOC_DAPM_MUX("ESL-ASP Mux", SND_SOC_NOPM,
  571. 0, 0, &esl_asp_mixer),
  572. SND_SOC_DAPM_MUX("SPK-ASP Mux", SND_SOC_NOPM,
  573. 0, 0, &spk_asp_mixer),
  574. SND_SOC_DAPM_MUX("SPK-XSP Mux", SND_SOC_NOPM,
  575. 0, 0, &spk_xsp_mixer),
  576. SND_SOC_DAPM_PGA("HL Left DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  577. SND_SOC_DAPM_PGA("HL Right DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  578. SND_SOC_DAPM_PGA("SPK DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  579. SND_SOC_DAPM_PGA("ESL DAC", SND_SOC_NOPM, 0, 0, NULL, 0),
  580. SND_SOC_DAPM_SWITCH("HP Amp", CS42L73_PWRCTL3, 0, 1,
  581. &hp_amp_ctl),
  582. SND_SOC_DAPM_SWITCH("LO Amp", CS42L73_PWRCTL3, 1, 1,
  583. &lo_amp_ctl),
  584. SND_SOC_DAPM_SWITCH("SPK Amp", CS42L73_PWRCTL3, 2, 1,
  585. &spk_amp_ctl),
  586. SND_SOC_DAPM_SWITCH("EAR Amp", CS42L73_PWRCTL3, 3, 1,
  587. &ear_amp_ctl),
  588. SND_SOC_DAPM_SWITCH("SPKLO Amp", CS42L73_PWRCTL3, 4, 1,
  589. &spklo_amp_ctl),
  590. SND_SOC_DAPM_OUTPUT("HPOUTA"),
  591. SND_SOC_DAPM_OUTPUT("HPOUTB"),
  592. SND_SOC_DAPM_OUTPUT("LINEOUTA"),
  593. SND_SOC_DAPM_OUTPUT("LINEOUTB"),
  594. SND_SOC_DAPM_OUTPUT("EAROUT"),
  595. SND_SOC_DAPM_OUTPUT("SPKOUT"),
  596. SND_SOC_DAPM_OUTPUT("SPKLINEOUT"),
  597. };
  598. static const struct snd_soc_dapm_route cs42l73_audio_map[] = {
  599. /* SPKLO EARSPK Paths */
  600. {"EAROUT", NULL, "EAR Amp"},
  601. {"SPKLINEOUT", NULL, "SPKLO Amp"},
  602. {"EAR Amp", "Switch", "ESL DAC"},
  603. {"SPKLO Amp", "Switch", "ESL DAC"},
  604. {"ESL DAC", "ESL-ASP Mono Volume", "ESL Mixer"},
  605. {"ESL DAC", "ESL-XSP Mono Volume", "ESL Mixer"},
  606. {"ESL DAC", "ESL-VSP Mono Volume", "VSPIN"},
  607. /* Loopback */
  608. {"ESL DAC", "ESL-IP Mono Volume", "Input Left Capture"},
  609. {"ESL DAC", "ESL-IP Mono Volume", "Input Right Capture"},
  610. {"ESL Mixer", NULL, "ESL-ASP Mux"},
  611. {"ESL Mixer", NULL, "ESL-XSP Mux"},
  612. {"ESL-ASP Mux", "Left", "ASPINL"},
  613. {"ESL-ASP Mux", "Right", "ASPINR"},
  614. {"ESL-ASP Mux", "Mono Mix", "ASPINM"},
  615. {"ESL-XSP Mux", "Left", "XSPINL"},
  616. {"ESL-XSP Mux", "Right", "XSPINR"},
  617. {"ESL-XSP Mux", "Mono Mix", "XSPINM"},
  618. /* Speakerphone Paths */
  619. {"SPKOUT", NULL, "SPK Amp"},
  620. {"SPK Amp", "Switch", "SPK DAC"},
  621. {"SPK DAC", "SPK-ASP Mono Volume", "SPK Mixer"},
  622. {"SPK DAC", "SPK-XSP Mono Volume", "SPK Mixer"},
  623. {"SPK DAC", "SPK-VSP Mono Volume", "VSPIN"},
  624. /* Loopback */
  625. {"SPK DAC", "SPK-IP Mono Volume", "Input Left Capture"},
  626. {"SPK DAC", "SPK-IP Mono Volume", "Input Right Capture"},
  627. {"SPK Mixer", NULL, "SPK-ASP Mux"},
  628. {"SPK Mixer", NULL, "SPK-XSP Mux"},
  629. {"SPK-ASP Mux", "Left", "ASPINL"},
  630. {"SPK-ASP Mux", "Mono Mix", "ASPINM"},
  631. {"SPK-ASP Mux", "Right", "ASPINR"},
  632. {"SPK-XSP Mux", "Left", "XSPINL"},
  633. {"SPK-XSP Mux", "Mono Mix", "XSPINM"},
  634. {"SPK-XSP Mux", "Right", "XSPINR"},
  635. /* HP LineOUT Paths */
  636. {"HPOUTA", NULL, "HP Amp"},
  637. {"HPOUTB", NULL, "HP Amp"},
  638. {"LINEOUTA", NULL, "LO Amp"},
  639. {"LINEOUTB", NULL, "LO Amp"},
  640. {"HP Amp", "Switch", "HL Left DAC"},
  641. {"HP Amp", "Switch", "HL Right DAC"},
  642. {"LO Amp", "Switch", "HL Left DAC"},
  643. {"LO Amp", "Switch", "HL Right DAC"},
  644. {"HL Left DAC", "HL-XSP Volume", "HL Left Mixer"},
  645. {"HL Right DAC", "HL-XSP Volume", "HL Right Mixer"},
  646. {"HL Left DAC", "HL-ASP Volume", "HL Left Mixer"},
  647. {"HL Right DAC", "HL-ASP Volume", "HL Right Mixer"},
  648. {"HL Left DAC", "HL-VSP Volume", "HL Left Mixer"},
  649. {"HL Right DAC", "HL-VSP Volume", "HL Right Mixer"},
  650. /* Loopback */
  651. {"HL Left DAC", "HL-IP Volume", "HL Left Mixer"},
  652. {"HL Right DAC", "HL-IP Volume", "HL Right Mixer"},
  653. {"HL Left Mixer", NULL, "Input Left Capture"},
  654. {"HL Right Mixer", NULL, "Input Right Capture"},
  655. {"HL Left Mixer", NULL, "ASPINL"},
  656. {"HL Right Mixer", NULL, "ASPINR"},
  657. {"HL Left Mixer", NULL, "XSPINL"},
  658. {"HL Right Mixer", NULL, "XSPINR"},
  659. {"HL Left Mixer", NULL, "VSPIN"},
  660. {"HL Right Mixer", NULL, "VSPIN"},
  661. /* Capture Paths */
  662. {"MIC1", NULL, "MIC1 Bias"},
  663. {"PGA Left Mux", "Mic 1", "MIC1"},
  664. {"MIC2", NULL, "MIC2 Bias"},
  665. {"PGA Right Mux", "Mic 2", "MIC2"},
  666. {"PGA Left Mux", "Line A", "LINEINA"},
  667. {"PGA Right Mux", "Line B", "LINEINB"},
  668. {"PGA Left", NULL, "PGA Left Mux"},
  669. {"PGA Right", NULL, "PGA Right Mux"},
  670. {"ADC Left", NULL, "PGA Left"},
  671. {"ADC Right", NULL, "PGA Right"},
  672. {"Input Left Capture", "ADC Left Input", "ADC Left"},
  673. {"Input Right Capture", "ADC Right Input", "ADC Right"},
  674. {"Input Left Capture", "DMIC Left Input", "DMIC Left"},
  675. {"Input Right Capture", "DMIC Right Input", "DMIC Right"},
  676. /* Audio Capture */
  677. {"ASPL Output Mixer", NULL, "Input Left Capture"},
  678. {"ASPR Output Mixer", NULL, "Input Right Capture"},
  679. {"ASPOUTL", "ASP-IP Volume", "ASPL Output Mixer"},
  680. {"ASPOUTR", "ASP-IP Volume", "ASPR Output Mixer"},
  681. /* Auxillary Capture */
  682. {"XSPL Output Mixer", NULL, "Input Left Capture"},
  683. {"XSPR Output Mixer", NULL, "Input Right Capture"},
  684. {"XSPOUTL", "XSP-IP Volume", "XSPL Output Mixer"},
  685. {"XSPOUTR", "XSP-IP Volume", "XSPR Output Mixer"},
  686. {"XSPOUTL", NULL, "XSPL Output Mixer"},
  687. {"XSPOUTR", NULL, "XSPR Output Mixer"},
  688. /* Voice Capture */
  689. {"VSPL Output Mixer", NULL, "Input Left Capture"},
  690. {"VSPR Output Mixer", NULL, "Input Left Capture"},
  691. {"VSPOUTL", "VSP-IP Volume", "VSPL Output Mixer"},
  692. {"VSPOUTR", "VSP-IP Volume", "VSPR Output Mixer"},
  693. {"VSPOUTL", NULL, "VSPL Output Mixer"},
  694. {"VSPOUTR", NULL, "VSPR Output Mixer"},
  695. };
  696. struct cs42l73_mclk_div {
  697. u32 mclk;
  698. u32 srate;
  699. u8 mmcc;
  700. };
  701. static struct cs42l73_mclk_div cs42l73_mclk_coeffs[] = {
  702. /* MCLK, Sample Rate, xMMCC[5:0] */
  703. {5644800, 11025, 0x30},
  704. {5644800, 22050, 0x20},
  705. {5644800, 44100, 0x10},
  706. {6000000, 8000, 0x39},
  707. {6000000, 11025, 0x33},
  708. {6000000, 12000, 0x31},
  709. {6000000, 16000, 0x29},
  710. {6000000, 22050, 0x23},
  711. {6000000, 24000, 0x21},
  712. {6000000, 32000, 0x19},
  713. {6000000, 44100, 0x13},
  714. {6000000, 48000, 0x11},
  715. {6144000, 8000, 0x38},
  716. {6144000, 12000, 0x30},
  717. {6144000, 16000, 0x28},
  718. {6144000, 24000, 0x20},
  719. {6144000, 32000, 0x18},
  720. {6144000, 48000, 0x10},
  721. {6500000, 8000, 0x3C},
  722. {6500000, 11025, 0x35},
  723. {6500000, 12000, 0x34},
  724. {6500000, 16000, 0x2C},
  725. {6500000, 22050, 0x25},
  726. {6500000, 24000, 0x24},
  727. {6500000, 32000, 0x1C},
  728. {6500000, 44100, 0x15},
  729. {6500000, 48000, 0x14},
  730. {6400000, 8000, 0x3E},
  731. {6400000, 11025, 0x37},
  732. {6400000, 12000, 0x36},
  733. {6400000, 16000, 0x2E},
  734. {6400000, 22050, 0x27},
  735. {6400000, 24000, 0x26},
  736. {6400000, 32000, 0x1E},
  737. {6400000, 44100, 0x17},
  738. {6400000, 48000, 0x16},
  739. };
  740. struct cs42l73_mclkx_div {
  741. u32 mclkx;
  742. u8 ratio;
  743. u8 mclkdiv;
  744. };
  745. static struct cs42l73_mclkx_div cs42l73_mclkx_coeffs[] = {
  746. {5644800, 1, 0}, /* 5644800 */
  747. {6000000, 1, 0}, /* 6000000 */
  748. {6144000, 1, 0}, /* 6144000 */
  749. {11289600, 2, 2}, /* 5644800 */
  750. {12288000, 2, 2}, /* 6144000 */
  751. {12000000, 2, 2}, /* 6000000 */
  752. {13000000, 2, 2}, /* 6500000 */
  753. {19200000, 3, 3}, /* 6400000 */
  754. {24000000, 4, 4}, /* 6000000 */
  755. {26000000, 4, 4}, /* 6500000 */
  756. {38400000, 6, 5} /* 6400000 */
  757. };
  758. static int cs42l73_get_mclkx_coeff(int mclkx)
  759. {
  760. int i;
  761. for (i = 0; i < ARRAY_SIZE(cs42l73_mclkx_coeffs); i++) {
  762. if (cs42l73_mclkx_coeffs[i].mclkx == mclkx)
  763. return i;
  764. }
  765. return -EINVAL;
  766. }
  767. static int cs42l73_get_mclk_coeff(int mclk, int srate)
  768. {
  769. int i;
  770. for (i = 0; i < ARRAY_SIZE(cs42l73_mclk_coeffs); i++) {
  771. if (cs42l73_mclk_coeffs[i].mclk == mclk &&
  772. cs42l73_mclk_coeffs[i].srate == srate)
  773. return i;
  774. }
  775. return -EINVAL;
  776. }
  777. static int cs42l73_set_mclk(struct snd_soc_dai *dai, unsigned int freq)
  778. {
  779. struct snd_soc_codec *codec = dai->codec;
  780. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  781. int mclkx_coeff;
  782. u32 mclk = 0;
  783. u8 dmmcc = 0;
  784. /* MCLKX -> MCLK */
  785. mclkx_coeff = cs42l73_get_mclkx_coeff(freq);
  786. mclk = cs42l73_mclkx_coeffs[mclkx_coeff].mclkx /
  787. cs42l73_mclkx_coeffs[mclkx_coeff].ratio;
  788. dev_dbg(codec->dev, "MCLK%u %u <-> internal MCLK %u\n",
  789. priv->mclksel + 1, cs42l73_mclkx_coeffs[mclkx_coeff].mclkx,
  790. mclk);
  791. dmmcc = (priv->mclksel << 4) |
  792. (cs42l73_mclkx_coeffs[mclkx_coeff].mclkdiv << 1);
  793. snd_soc_write(codec, CS42L73_DMMCC, dmmcc);
  794. priv->sysclk = mclkx_coeff;
  795. priv->mclk = mclk;
  796. return 0;
  797. }
  798. static int cs42l73_set_sysclk(struct snd_soc_dai *dai,
  799. int clk_id, unsigned int freq, int dir)
  800. {
  801. struct snd_soc_codec *codec = dai->codec;
  802. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  803. switch (clk_id) {
  804. case CS42L73_CLKID_MCLK1:
  805. break;
  806. case CS42L73_CLKID_MCLK2:
  807. break;
  808. default:
  809. return -EINVAL;
  810. }
  811. if ((cs42l73_set_mclk(dai, freq)) < 0) {
  812. dev_err(codec->dev, "Unable to set MCLK for dai %s\n",
  813. dai->name);
  814. return -EINVAL;
  815. }
  816. priv->mclksel = clk_id;
  817. return 0;
  818. }
  819. static int cs42l73_set_dai_fmt(struct snd_soc_dai *codec_dai, unsigned int fmt)
  820. {
  821. struct snd_soc_codec *codec = codec_dai->codec;
  822. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  823. u8 id = codec_dai->id;
  824. unsigned int inv, format;
  825. u8 spc, mmcc;
  826. spc = snd_soc_read(codec, CS42L73_SPC(id));
  827. mmcc = snd_soc_read(codec, CS42L73_MMCC(id));
  828. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  829. case SND_SOC_DAIFMT_CBM_CFM:
  830. mmcc |= MS_MASTER;
  831. break;
  832. case SND_SOC_DAIFMT_CBS_CFS:
  833. mmcc &= ~MS_MASTER;
  834. break;
  835. default:
  836. return -EINVAL;
  837. }
  838. format = (fmt & SND_SOC_DAIFMT_FORMAT_MASK);
  839. inv = (fmt & SND_SOC_DAIFMT_INV_MASK);
  840. switch (format) {
  841. case SND_SOC_DAIFMT_I2S:
  842. spc &= ~SPDIF_PCM;
  843. break;
  844. case SND_SOC_DAIFMT_DSP_A:
  845. case SND_SOC_DAIFMT_DSP_B:
  846. if (mmcc & MS_MASTER) {
  847. dev_err(codec->dev,
  848. "PCM format in slave mode only\n");
  849. return -EINVAL;
  850. }
  851. if (id == CS42L73_ASP) {
  852. dev_err(codec->dev,
  853. "PCM format is not supported on ASP port\n");
  854. return -EINVAL;
  855. }
  856. spc |= SPDIF_PCM;
  857. break;
  858. default:
  859. return -EINVAL;
  860. }
  861. if (spc & SPDIF_PCM) {
  862. /* Clear PCM mode, clear PCM_BIT_ORDER bit for MSB->LSB */
  863. spc &= ~(PCM_MODE_MASK | PCM_BIT_ORDER);
  864. switch (format) {
  865. case SND_SOC_DAIFMT_DSP_B:
  866. if (inv == SND_SOC_DAIFMT_IB_IF)
  867. spc |= PCM_MODE0;
  868. if (inv == SND_SOC_DAIFMT_IB_NF)
  869. spc |= PCM_MODE1;
  870. break;
  871. case SND_SOC_DAIFMT_DSP_A:
  872. if (inv == SND_SOC_DAIFMT_IB_IF)
  873. spc |= PCM_MODE1;
  874. break;
  875. default:
  876. return -EINVAL;
  877. }
  878. }
  879. priv->config[id].spc = spc;
  880. priv->config[id].mmcc = mmcc;
  881. return 0;
  882. }
  883. static u32 cs42l73_asrc_rates[] = {
  884. 8000, 11025, 12000, 16000, 22050,
  885. 24000, 32000, 44100, 48000
  886. };
  887. static unsigned int cs42l73_get_xspfs_coeff(u32 rate)
  888. {
  889. int i;
  890. for (i = 0; i < ARRAY_SIZE(cs42l73_asrc_rates); i++) {
  891. if (cs42l73_asrc_rates[i] == rate)
  892. return i + 1;
  893. }
  894. return 0; /* 0 = Don't know */
  895. }
  896. static void cs42l73_update_asrc(struct snd_soc_codec *codec, int id, int srate)
  897. {
  898. u8 spfs = 0;
  899. if (srate > 0)
  900. spfs = cs42l73_get_xspfs_coeff(srate);
  901. switch (id) {
  902. case CS42L73_XSP:
  903. snd_soc_update_bits(codec, CS42L73_VXSPFS, 0x0f, spfs);
  904. break;
  905. case CS42L73_ASP:
  906. snd_soc_update_bits(codec, CS42L73_ASPC, 0x3c, spfs << 2);
  907. break;
  908. case CS42L73_VSP:
  909. snd_soc_update_bits(codec, CS42L73_VXSPFS, 0xf0, spfs << 4);
  910. break;
  911. default:
  912. break;
  913. }
  914. }
  915. static int cs42l73_pcm_hw_params(struct snd_pcm_substream *substream,
  916. struct snd_pcm_hw_params *params,
  917. struct snd_soc_dai *dai)
  918. {
  919. struct snd_soc_codec *codec = dai->codec;
  920. struct cs42l73_private *priv = snd_soc_codec_get_drvdata(codec);
  921. int id = dai->id;
  922. int mclk_coeff;
  923. int srate = params_rate(params);
  924. if (priv->config[id].mmcc & MS_MASTER) {
  925. /* CS42L73 Master */
  926. /* MCLK -> srate */
  927. mclk_coeff =
  928. cs42l73_get_mclk_coeff(priv->mclk, srate);
  929. if (mclk_coeff < 0)
  930. return -EINVAL;
  931. dev_dbg(codec->dev,
  932. "DAI[%d]: MCLK %u, srate %u, MMCC[5:0] = %x\n",
  933. id, priv->mclk, srate,
  934. cs42l73_mclk_coeffs[mclk_coeff].mmcc);
  935. priv->config[id].mmcc &= 0xC0;
  936. priv->config[id].mmcc |= cs42l73_mclk_coeffs[mclk_coeff].mmcc;
  937. priv->config[id].spc &= 0xFC;
  938. priv->config[id].spc |= MCK_SCLK_MCLK;
  939. } else {
  940. /* CS42L73 Slave */
  941. priv->config[id].spc &= 0xFC;
  942. priv->config[id].spc |= MCK_SCLK_64FS;
  943. }
  944. /* Update ASRCs */
  945. priv->config[id].srate = srate;
  946. snd_soc_write(codec, CS42L73_SPC(id), priv->config[id].spc);
  947. snd_soc_write(codec, CS42L73_MMCC(id), priv->config[id].mmcc);
  948. cs42l73_update_asrc(codec, id, srate);
  949. return 0;
  950. }
  951. static int cs42l73_set_bias_level(struct snd_soc_codec *codec,
  952. enum snd_soc_bias_level level)
  953. {
  954. struct cs42l73_private *cs42l73 = snd_soc_codec_get_drvdata(codec);
  955. switch (level) {
  956. case SND_SOC_BIAS_ON:
  957. snd_soc_update_bits(codec, CS42L73_DMMCC, MCLKDIS, 0);
  958. snd_soc_update_bits(codec, CS42L73_PWRCTL1, PDN, 0);
  959. break;
  960. case SND_SOC_BIAS_PREPARE:
  961. break;
  962. case SND_SOC_BIAS_STANDBY:
  963. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  964. regcache_cache_only(cs42l73->regmap, false);
  965. regcache_sync(cs42l73->regmap);
  966. }
  967. snd_soc_update_bits(codec, CS42L73_PWRCTL1, PDN, 1);
  968. break;
  969. case SND_SOC_BIAS_OFF:
  970. snd_soc_update_bits(codec, CS42L73_PWRCTL1, PDN, 1);
  971. snd_soc_update_bits(codec, CS42L73_DMMCC, MCLKDIS, 1);
  972. break;
  973. }
  974. codec->dapm.bias_level = level;
  975. return 0;
  976. }
  977. static int cs42l73_set_tristate(struct snd_soc_dai *dai, int tristate)
  978. {
  979. struct snd_soc_codec *codec = dai->codec;
  980. int id = dai->id;
  981. return snd_soc_update_bits(codec, CS42L73_SPC(id),
  982. 0x7F, tristate << 7);
  983. }
  984. static struct snd_pcm_hw_constraint_list constraints_12_24 = {
  985. .count = ARRAY_SIZE(cs42l73_asrc_rates),
  986. .list = cs42l73_asrc_rates,
  987. };
  988. static int cs42l73_pcm_startup(struct snd_pcm_substream *substream,
  989. struct snd_soc_dai *dai)
  990. {
  991. snd_pcm_hw_constraint_list(substream->runtime, 0,
  992. SNDRV_PCM_HW_PARAM_RATE,
  993. &constraints_12_24);
  994. return 0;
  995. }
  996. /* SNDRV_PCM_RATE_KNOT -> 12000, 24000 Hz, limit with constraint list */
  997. #define CS42L73_RATES (SNDRV_PCM_RATE_8000_48000 | SNDRV_PCM_RATE_KNOT)
  998. #define CS42L73_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  999. SNDRV_PCM_FMTBIT_S24_LE)
  1000. static const struct snd_soc_dai_ops cs42l73_ops = {
  1001. .startup = cs42l73_pcm_startup,
  1002. .hw_params = cs42l73_pcm_hw_params,
  1003. .set_fmt = cs42l73_set_dai_fmt,
  1004. .set_sysclk = cs42l73_set_sysclk,
  1005. .set_tristate = cs42l73_set_tristate,
  1006. };
  1007. static struct snd_soc_dai_driver cs42l73_dai[] = {
  1008. {
  1009. .name = "cs42l73-xsp",
  1010. .id = CS42L73_XSP,
  1011. .playback = {
  1012. .stream_name = "XSP Playback",
  1013. .channels_min = 1,
  1014. .channels_max = 2,
  1015. .rates = CS42L73_RATES,
  1016. .formats = CS42L73_FORMATS,
  1017. },
  1018. .capture = {
  1019. .stream_name = "XSP Capture",
  1020. .channels_min = 1,
  1021. .channels_max = 2,
  1022. .rates = CS42L73_RATES,
  1023. .formats = CS42L73_FORMATS,
  1024. },
  1025. .ops = &cs42l73_ops,
  1026. .symmetric_rates = 1,
  1027. },
  1028. {
  1029. .name = "cs42l73-asp",
  1030. .id = CS42L73_ASP,
  1031. .playback = {
  1032. .stream_name = "ASP Playback",
  1033. .channels_min = 2,
  1034. .channels_max = 2,
  1035. .rates = CS42L73_RATES,
  1036. .formats = CS42L73_FORMATS,
  1037. },
  1038. .capture = {
  1039. .stream_name = "ASP Capture",
  1040. .channels_min = 2,
  1041. .channels_max = 2,
  1042. .rates = CS42L73_RATES,
  1043. .formats = CS42L73_FORMATS,
  1044. },
  1045. .ops = &cs42l73_ops,
  1046. .symmetric_rates = 1,
  1047. },
  1048. {
  1049. .name = "cs42l73-vsp",
  1050. .id = CS42L73_VSP,
  1051. .playback = {
  1052. .stream_name = "VSP Playback",
  1053. .channels_min = 1,
  1054. .channels_max = 2,
  1055. .rates = CS42L73_RATES,
  1056. .formats = CS42L73_FORMATS,
  1057. },
  1058. .capture = {
  1059. .stream_name = "VSP Capture",
  1060. .channels_min = 1,
  1061. .channels_max = 2,
  1062. .rates = CS42L73_RATES,
  1063. .formats = CS42L73_FORMATS,
  1064. },
  1065. .ops = &cs42l73_ops,
  1066. .symmetric_rates = 1,
  1067. }
  1068. };
  1069. static int cs42l73_suspend(struct snd_soc_codec *codec)
  1070. {
  1071. cs42l73_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1072. return 0;
  1073. }
  1074. static int cs42l73_resume(struct snd_soc_codec *codec)
  1075. {
  1076. cs42l73_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1077. return 0;
  1078. }
  1079. static int cs42l73_probe(struct snd_soc_codec *codec)
  1080. {
  1081. int ret;
  1082. struct cs42l73_private *cs42l73 = snd_soc_codec_get_drvdata(codec);
  1083. codec->control_data = cs42l73->regmap;
  1084. ret = snd_soc_codec_set_cache_io(codec, 8, 8, SND_SOC_REGMAP);
  1085. if (ret < 0) {
  1086. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  1087. return ret;
  1088. }
  1089. regcache_cache_only(cs42l73->regmap, true);
  1090. cs42l73_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  1091. cs42l73->mclksel = CS42L73_CLKID_MCLK1; /* MCLK1 as master clk */
  1092. cs42l73->mclk = 0;
  1093. return ret;
  1094. }
  1095. static int cs42l73_remove(struct snd_soc_codec *codec)
  1096. {
  1097. cs42l73_set_bias_level(codec, SND_SOC_BIAS_OFF);
  1098. return 0;
  1099. }
  1100. static struct snd_soc_codec_driver soc_codec_dev_cs42l73 = {
  1101. .probe = cs42l73_probe,
  1102. .remove = cs42l73_remove,
  1103. .suspend = cs42l73_suspend,
  1104. .resume = cs42l73_resume,
  1105. .set_bias_level = cs42l73_set_bias_level,
  1106. .dapm_widgets = cs42l73_dapm_widgets,
  1107. .num_dapm_widgets = ARRAY_SIZE(cs42l73_dapm_widgets),
  1108. .dapm_routes = cs42l73_audio_map,
  1109. .num_dapm_routes = ARRAY_SIZE(cs42l73_audio_map),
  1110. .controls = cs42l73_snd_controls,
  1111. .num_controls = ARRAY_SIZE(cs42l73_snd_controls),
  1112. };
  1113. static struct regmap_config cs42l73_regmap = {
  1114. .reg_bits = 8,
  1115. .val_bits = 8,
  1116. .max_register = CS42L73_MAX_REGISTER,
  1117. .reg_defaults = cs42l73_reg_defaults,
  1118. .num_reg_defaults = ARRAY_SIZE(cs42l73_reg_defaults),
  1119. .volatile_reg = cs42l73_volatile_register,
  1120. .readable_reg = cs42l73_readable_register,
  1121. .cache_type = REGCACHE_RBTREE,
  1122. };
  1123. static __devinit int cs42l73_i2c_probe(struct i2c_client *i2c_client,
  1124. const struct i2c_device_id *id)
  1125. {
  1126. struct cs42l73_private *cs42l73;
  1127. int ret;
  1128. unsigned int devid = 0;
  1129. unsigned int reg;
  1130. cs42l73 = devm_kzalloc(&i2c_client->dev, sizeof(struct cs42l73_private),
  1131. GFP_KERNEL);
  1132. if (!cs42l73) {
  1133. dev_err(&i2c_client->dev, "could not allocate codec\n");
  1134. return -ENOMEM;
  1135. }
  1136. i2c_set_clientdata(i2c_client, cs42l73);
  1137. cs42l73->regmap = regmap_init_i2c(i2c_client, &cs42l73_regmap);
  1138. if (IS_ERR(cs42l73->regmap)) {
  1139. ret = PTR_ERR(cs42l73->regmap);
  1140. dev_err(&i2c_client->dev, "regmap_init() failed: %d\n", ret);
  1141. goto err;
  1142. }
  1143. /* initialize codec */
  1144. ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_AB, &reg);
  1145. devid = (reg & 0xFF) << 12;
  1146. ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_CD, &reg);
  1147. devid |= (reg & 0xFF) << 4;
  1148. ret = regmap_read(cs42l73->regmap, CS42L73_DEVID_E, &reg);
  1149. devid |= (reg & 0xF0) >> 4;
  1150. if (devid != CS42L73_DEVID) {
  1151. ret = -ENODEV;
  1152. dev_err(&i2c_client->dev,
  1153. "CS42L73 Device ID (%X). Expected %X\n",
  1154. devid, CS42L73_DEVID);
  1155. goto err_regmap;
  1156. }
  1157. ret = regmap_read(cs42l73->regmap, CS42L73_REVID, &reg);
  1158. if (ret < 0) {
  1159. dev_err(&i2c_client->dev, "Get Revision ID failed\n");
  1160. goto err_regmap;
  1161. }
  1162. dev_info(&i2c_client->dev,
  1163. "Cirrus Logic CS42L73, Revision: %02X\n", reg & 0xFF);
  1164. regcache_cache_only(cs42l73->regmap, true);
  1165. ret = snd_soc_register_codec(&i2c_client->dev,
  1166. &soc_codec_dev_cs42l73, cs42l73_dai,
  1167. ARRAY_SIZE(cs42l73_dai));
  1168. if (ret < 0)
  1169. goto err_regmap;
  1170. return 0;
  1171. err_regmap:
  1172. regmap_exit(cs42l73->regmap);
  1173. err:
  1174. return ret;
  1175. }
  1176. static __devexit int cs42l73_i2c_remove(struct i2c_client *client)
  1177. {
  1178. struct cs42l73_private *cs42l73 = i2c_get_clientdata(client);
  1179. snd_soc_unregister_codec(&client->dev);
  1180. regmap_exit(cs42l73->regmap);
  1181. return 0;
  1182. }
  1183. static const struct i2c_device_id cs42l73_id[] = {
  1184. {"cs42l73", 0},
  1185. {}
  1186. };
  1187. MODULE_DEVICE_TABLE(i2c, cs42l73_id);
  1188. static struct i2c_driver cs42l73_i2c_driver = {
  1189. .driver = {
  1190. .name = "cs42l73",
  1191. .owner = THIS_MODULE,
  1192. },
  1193. .id_table = cs42l73_id,
  1194. .probe = cs42l73_i2c_probe,
  1195. .remove = __devexit_p(cs42l73_i2c_remove),
  1196. };
  1197. module_i2c_driver(cs42l73_i2c_driver);
  1198. MODULE_DESCRIPTION("ASoC CS42L73 driver");
  1199. MODULE_AUTHOR("Georgi Vlaev, Nucleus Systems Ltd, <joe@nucleusys.com>");
  1200. MODULE_AUTHOR("Brian Austin, Cirrus Logic Inc, <brian.austin@cirrus.com>");
  1201. MODULE_LICENSE("GPL");