tg3.c 408 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079808080818082808380848085808680878088808980908091809280938094809580968097809880998100810181028103810481058106810781088109811081118112811381148115811681178118811981208121812281238124812581268127812881298130813181328133813481358136813781388139814081418142814381448145814681478148814981508151815281538154815581568157815881598160816181628163816481658166816781688169817081718172817381748175817681778178817981808181818281838184818581868187818881898190819181928193819481958196819781988199820082018202820382048205820682078208820982108211821282138214821582168217821882198220822182228223822482258226822782288229823082318232823382348235823682378238823982408241824282438244824582468247824882498250825182528253825482558256825782588259826082618262826382648265826682678268826982708271827282738274827582768277827882798280828182828283828482858286828782888289829082918292829382948295829682978298829983008301830283038304830583068307830883098310831183128313831483158316831783188319832083218322832383248325832683278328832983308331833283338334833583368337833883398340834183428343834483458346834783488349835083518352835383548355835683578358835983608361836283638364836583668367836883698370837183728373837483758376837783788379838083818382838383848385838683878388838983908391839283938394839583968397839883998400840184028403840484058406840784088409841084118412841384148415841684178418841984208421842284238424842584268427842884298430843184328433843484358436843784388439844084418442844384448445844684478448844984508451845284538454845584568457845884598460846184628463846484658466846784688469847084718472847384748475847684778478847984808481848284838484848584868487848884898490849184928493849484958496849784988499850085018502850385048505850685078508850985108511851285138514851585168517851885198520852185228523852485258526852785288529853085318532853385348535853685378538853985408541854285438544854585468547854885498550855185528553855485558556855785588559856085618562856385648565856685678568856985708571857285738574857585768577857885798580858185828583858485858586858785888589859085918592859385948595859685978598859986008601860286038604860586068607860886098610861186128613861486158616861786188619862086218622862386248625862686278628862986308631863286338634863586368637863886398640864186428643864486458646864786488649865086518652865386548655865686578658865986608661866286638664866586668667866886698670867186728673867486758676867786788679868086818682868386848685868686878688868986908691869286938694869586968697869886998700870187028703870487058706870787088709871087118712871387148715871687178718871987208721872287238724872587268727872887298730873187328733873487358736873787388739874087418742874387448745874687478748874987508751875287538754875587568757875887598760876187628763876487658766876787688769877087718772877387748775877687778778877987808781878287838784878587868787878887898790879187928793879487958796879787988799880088018802880388048805880688078808880988108811881288138814881588168817881888198820882188228823882488258826882788288829883088318832883388348835883688378838883988408841884288438844884588468847884888498850885188528853885488558856885788588859886088618862886388648865886688678868886988708871887288738874887588768877887888798880888188828883888488858886888788888889889088918892889388948895889688978898889989008901890289038904890589068907890889098910891189128913891489158916891789188919892089218922892389248925892689278928892989308931893289338934893589368937893889398940894189428943894489458946894789488949895089518952895389548955895689578958895989608961896289638964896589668967896889698970897189728973897489758976897789788979898089818982898389848985898689878988898989908991899289938994899589968997899889999000900190029003900490059006900790089009901090119012901390149015901690179018901990209021902290239024902590269027902890299030903190329033903490359036903790389039904090419042904390449045904690479048904990509051905290539054905590569057905890599060906190629063906490659066906790689069907090719072907390749075907690779078907990809081908290839084908590869087908890899090909190929093909490959096909790989099910091019102910391049105910691079108910991109111911291139114911591169117911891199120912191229123912491259126912791289129913091319132913391349135913691379138913991409141914291439144914591469147914891499150915191529153915491559156915791589159916091619162916391649165916691679168916991709171917291739174917591769177917891799180918191829183918491859186918791889189919091919192919391949195919691979198919992009201920292039204920592069207920892099210921192129213921492159216921792189219922092219222922392249225922692279228922992309231923292339234923592369237923892399240924192429243924492459246924792489249925092519252925392549255925692579258925992609261926292639264926592669267926892699270927192729273927492759276927792789279928092819282928392849285928692879288928992909291929292939294929592969297929892999300930193029303930493059306930793089309931093119312931393149315931693179318931993209321932293239324932593269327932893299330933193329333933493359336933793389339934093419342934393449345934693479348934993509351935293539354935593569357935893599360936193629363936493659366936793689369937093719372937393749375937693779378937993809381938293839384938593869387938893899390939193929393939493959396939793989399940094019402940394049405940694079408940994109411941294139414941594169417941894199420942194229423942494259426942794289429943094319432943394349435943694379438943994409441944294439444944594469447944894499450945194529453945494559456945794589459946094619462946394649465946694679468946994709471947294739474947594769477947894799480948194829483948494859486948794889489949094919492949394949495949694979498949995009501950295039504950595069507950895099510951195129513951495159516951795189519952095219522952395249525952695279528952995309531953295339534953595369537953895399540954195429543954495459546954795489549955095519552955395549555955695579558955995609561956295639564956595669567956895699570957195729573957495759576957795789579958095819582958395849585958695879588958995909591959295939594959595969597959895999600960196029603960496059606960796089609961096119612961396149615961696179618961996209621962296239624962596269627962896299630963196329633963496359636963796389639964096419642964396449645964696479648964996509651965296539654965596569657965896599660966196629663966496659666966796689669967096719672967396749675967696779678967996809681968296839684968596869687968896899690969196929693969496959696969796989699970097019702970397049705970697079708970997109711971297139714971597169717971897199720972197229723972497259726972797289729973097319732973397349735973697379738973997409741974297439744974597469747974897499750975197529753975497559756975797589759976097619762976397649765976697679768976997709771977297739774977597769777977897799780978197829783978497859786978797889789979097919792979397949795979697979798979998009801980298039804980598069807980898099810981198129813981498159816981798189819982098219822982398249825982698279828982998309831983298339834983598369837983898399840984198429843984498459846984798489849985098519852985398549855985698579858985998609861986298639864986598669867986898699870987198729873987498759876987798789879988098819882988398849885988698879888988998909891989298939894989598969897989898999900990199029903990499059906990799089909991099119912991399149915991699179918991999209921992299239924992599269927992899299930993199329933993499359936993799389939994099419942994399449945994699479948994999509951995299539954995599569957995899599960996199629963996499659966996799689969997099719972997399749975997699779978997999809981998299839984998599869987998899899990999199929993999499959996999799989999100001000110002100031000410005100061000710008100091001010011100121001310014100151001610017100181001910020100211002210023100241002510026100271002810029100301003110032100331003410035100361003710038100391004010041100421004310044100451004610047100481004910050100511005210053100541005510056100571005810059100601006110062100631006410065100661006710068100691007010071100721007310074100751007610077100781007910080100811008210083100841008510086100871008810089100901009110092100931009410095100961009710098100991010010101101021010310104101051010610107101081010910110101111011210113101141011510116101171011810119101201012110122101231012410125101261012710128101291013010131101321013310134101351013610137101381013910140101411014210143101441014510146101471014810149101501015110152101531015410155101561015710158101591016010161101621016310164101651016610167101681016910170101711017210173101741017510176101771017810179101801018110182101831018410185101861018710188101891019010191101921019310194101951019610197101981019910200102011020210203102041020510206102071020810209102101021110212102131021410215102161021710218102191022010221102221022310224102251022610227102281022910230102311023210233102341023510236102371023810239102401024110242102431024410245102461024710248102491025010251102521025310254102551025610257102581025910260102611026210263102641026510266102671026810269102701027110272102731027410275102761027710278102791028010281102821028310284102851028610287102881028910290102911029210293102941029510296102971029810299103001030110302103031030410305103061030710308103091031010311103121031310314103151031610317103181031910320103211032210323103241032510326103271032810329103301033110332103331033410335103361033710338103391034010341103421034310344103451034610347103481034910350103511035210353103541035510356103571035810359103601036110362103631036410365103661036710368103691037010371103721037310374103751037610377103781037910380103811038210383103841038510386103871038810389103901039110392103931039410395103961039710398103991040010401104021040310404104051040610407104081040910410104111041210413104141041510416104171041810419104201042110422104231042410425104261042710428104291043010431104321043310434104351043610437104381043910440104411044210443104441044510446104471044810449104501045110452104531045410455104561045710458104591046010461104621046310464104651046610467104681046910470104711047210473104741047510476104771047810479104801048110482104831048410485104861048710488104891049010491104921049310494104951049610497104981049910500105011050210503105041050510506105071050810509105101051110512105131051410515105161051710518105191052010521105221052310524105251052610527105281052910530105311053210533105341053510536105371053810539105401054110542105431054410545105461054710548105491055010551105521055310554105551055610557105581055910560105611056210563105641056510566105671056810569105701057110572105731057410575105761057710578105791058010581105821058310584105851058610587105881058910590105911059210593105941059510596105971059810599106001060110602106031060410605106061060710608106091061010611106121061310614106151061610617106181061910620106211062210623106241062510626106271062810629106301063110632106331063410635106361063710638106391064010641106421064310644106451064610647106481064910650106511065210653106541065510656106571065810659106601066110662106631066410665106661066710668106691067010671106721067310674106751067610677106781067910680106811068210683106841068510686106871068810689106901069110692106931069410695106961069710698106991070010701107021070310704107051070610707107081070910710107111071210713107141071510716107171071810719107201072110722107231072410725107261072710728107291073010731107321073310734107351073610737107381073910740107411074210743107441074510746107471074810749107501075110752107531075410755107561075710758107591076010761107621076310764107651076610767107681076910770107711077210773107741077510776107771077810779107801078110782107831078410785107861078710788107891079010791107921079310794107951079610797107981079910800108011080210803108041080510806108071080810809108101081110812108131081410815108161081710818108191082010821108221082310824108251082610827108281082910830108311083210833108341083510836108371083810839108401084110842108431084410845108461084710848108491085010851108521085310854108551085610857108581085910860108611086210863108641086510866108671086810869108701087110872108731087410875108761087710878108791088010881108821088310884108851088610887108881088910890108911089210893108941089510896108971089810899109001090110902109031090410905109061090710908109091091010911109121091310914109151091610917109181091910920109211092210923109241092510926109271092810929109301093110932109331093410935109361093710938109391094010941109421094310944109451094610947109481094910950109511095210953109541095510956109571095810959109601096110962109631096410965109661096710968109691097010971109721097310974109751097610977109781097910980109811098210983109841098510986109871098810989109901099110992109931099410995109961099710998109991100011001110021100311004110051100611007110081100911010110111101211013110141101511016110171101811019110201102111022110231102411025110261102711028110291103011031110321103311034110351103611037110381103911040110411104211043110441104511046110471104811049110501105111052110531105411055110561105711058110591106011061110621106311064110651106611067110681106911070110711107211073110741107511076110771107811079110801108111082110831108411085110861108711088110891109011091110921109311094110951109611097110981109911100111011110211103111041110511106111071110811109111101111111112111131111411115111161111711118111191112011121111221112311124111251112611127111281112911130111311113211133111341113511136111371113811139111401114111142111431114411145111461114711148111491115011151111521115311154111551115611157111581115911160111611116211163111641116511166111671116811169111701117111172111731117411175111761117711178111791118011181111821118311184111851118611187111881118911190111911119211193111941119511196111971119811199112001120111202112031120411205112061120711208112091121011211112121121311214112151121611217112181121911220112211122211223112241122511226112271122811229112301123111232112331123411235112361123711238112391124011241112421124311244112451124611247112481124911250112511125211253112541125511256112571125811259112601126111262112631126411265112661126711268112691127011271112721127311274112751127611277112781127911280112811128211283112841128511286112871128811289112901129111292112931129411295112961129711298112991130011301113021130311304113051130611307113081130911310113111131211313113141131511316113171131811319113201132111322113231132411325113261132711328113291133011331113321133311334113351133611337113381133911340113411134211343113441134511346113471134811349113501135111352113531135411355113561135711358113591136011361113621136311364113651136611367113681136911370113711137211373113741137511376113771137811379113801138111382113831138411385113861138711388113891139011391113921139311394113951139611397113981139911400114011140211403114041140511406114071140811409114101141111412114131141411415114161141711418114191142011421114221142311424114251142611427114281142911430114311143211433114341143511436114371143811439114401144111442114431144411445114461144711448114491145011451114521145311454114551145611457114581145911460114611146211463114641146511466114671146811469114701147111472114731147411475114761147711478114791148011481114821148311484114851148611487114881148911490114911149211493114941149511496114971149811499115001150111502115031150411505115061150711508115091151011511115121151311514115151151611517115181151911520115211152211523115241152511526115271152811529115301153111532115331153411535115361153711538115391154011541115421154311544115451154611547115481154911550115511155211553115541155511556115571155811559115601156111562115631156411565115661156711568115691157011571115721157311574115751157611577115781157911580115811158211583115841158511586115871158811589115901159111592115931159411595115961159711598115991160011601116021160311604116051160611607116081160911610116111161211613116141161511616116171161811619116201162111622116231162411625116261162711628116291163011631116321163311634116351163611637116381163911640116411164211643116441164511646116471164811649116501165111652116531165411655116561165711658116591166011661116621166311664116651166611667116681166911670116711167211673116741167511676116771167811679116801168111682116831168411685116861168711688116891169011691116921169311694116951169611697116981169911700117011170211703117041170511706117071170811709117101171111712117131171411715117161171711718117191172011721117221172311724117251172611727117281172911730117311173211733117341173511736117371173811739117401174111742117431174411745117461174711748117491175011751117521175311754117551175611757117581175911760117611176211763117641176511766117671176811769117701177111772117731177411775117761177711778117791178011781117821178311784117851178611787117881178911790117911179211793117941179511796117971179811799118001180111802118031180411805118061180711808118091181011811118121181311814118151181611817118181181911820118211182211823118241182511826118271182811829118301183111832118331183411835118361183711838118391184011841118421184311844118451184611847118481184911850118511185211853118541185511856118571185811859118601186111862118631186411865118661186711868118691187011871118721187311874118751187611877118781187911880118811188211883118841188511886118871188811889118901189111892118931189411895118961189711898118991190011901119021190311904119051190611907119081190911910119111191211913119141191511916119171191811919119201192111922119231192411925119261192711928119291193011931119321193311934119351193611937119381193911940119411194211943119441194511946119471194811949119501195111952119531195411955119561195711958119591196011961119621196311964119651196611967119681196911970119711197211973119741197511976119771197811979119801198111982119831198411985119861198711988119891199011991119921199311994119951199611997119981199912000120011200212003120041200512006120071200812009120101201112012120131201412015120161201712018120191202012021120221202312024120251202612027120281202912030120311203212033120341203512036120371203812039120401204112042120431204412045120461204712048120491205012051120521205312054120551205612057120581205912060120611206212063120641206512066120671206812069120701207112072120731207412075120761207712078120791208012081120821208312084120851208612087120881208912090120911209212093120941209512096120971209812099121001210112102121031210412105121061210712108121091211012111121121211312114121151211612117121181211912120121211212212123121241212512126121271212812129121301213112132121331213412135121361213712138121391214012141121421214312144121451214612147121481214912150121511215212153121541215512156121571215812159121601216112162121631216412165121661216712168121691217012171121721217312174121751217612177121781217912180121811218212183121841218512186121871218812189121901219112192121931219412195121961219712198121991220012201122021220312204122051220612207122081220912210122111221212213122141221512216122171221812219122201222112222122231222412225122261222712228122291223012231122321223312234122351223612237122381223912240122411224212243122441224512246122471224812249122501225112252122531225412255122561225712258122591226012261122621226312264122651226612267122681226912270122711227212273122741227512276122771227812279122801228112282122831228412285122861228712288122891229012291122921229312294122951229612297122981229912300123011230212303123041230512306123071230812309123101231112312123131231412315123161231712318123191232012321123221232312324123251232612327123281232912330123311233212333123341233512336123371233812339123401234112342123431234412345123461234712348123491235012351123521235312354123551235612357123581235912360123611236212363123641236512366123671236812369123701237112372123731237412375123761237712378123791238012381123821238312384123851238612387123881238912390123911239212393123941239512396123971239812399124001240112402124031240412405124061240712408124091241012411124121241312414124151241612417124181241912420124211242212423124241242512426124271242812429124301243112432124331243412435124361243712438124391244012441124421244312444124451244612447124481244912450124511245212453124541245512456124571245812459124601246112462124631246412465124661246712468124691247012471124721247312474124751247612477124781247912480124811248212483124841248512486124871248812489124901249112492124931249412495124961249712498124991250012501125021250312504125051250612507125081250912510125111251212513125141251512516125171251812519125201252112522125231252412525125261252712528125291253012531125321253312534125351253612537125381253912540125411254212543125441254512546125471254812549125501255112552125531255412555125561255712558125591256012561125621256312564125651256612567125681256912570125711257212573125741257512576125771257812579125801258112582125831258412585125861258712588125891259012591125921259312594125951259612597125981259912600126011260212603126041260512606126071260812609126101261112612126131261412615126161261712618126191262012621126221262312624126251262612627126281262912630126311263212633126341263512636126371263812639126401264112642126431264412645126461264712648126491265012651126521265312654126551265612657126581265912660126611266212663126641266512666126671266812669126701267112672126731267412675126761267712678126791268012681126821268312684126851268612687126881268912690126911269212693126941269512696126971269812699127001270112702127031270412705127061270712708127091271012711127121271312714127151271612717127181271912720127211272212723127241272512726127271272812729127301273112732127331273412735127361273712738127391274012741127421274312744127451274612747127481274912750127511275212753127541275512756127571275812759127601276112762127631276412765127661276712768127691277012771127721277312774127751277612777127781277912780127811278212783127841278512786127871278812789127901279112792127931279412795127961279712798127991280012801128021280312804128051280612807128081280912810128111281212813128141281512816128171281812819128201282112822128231282412825128261282712828128291283012831128321283312834128351283612837128381283912840128411284212843128441284512846128471284812849128501285112852128531285412855128561285712858128591286012861128621286312864128651286612867128681286912870128711287212873128741287512876128771287812879128801288112882128831288412885128861288712888128891289012891128921289312894128951289612897128981289912900129011290212903129041290512906129071290812909129101291112912129131291412915129161291712918129191292012921129221292312924129251292612927129281292912930129311293212933129341293512936129371293812939129401294112942129431294412945129461294712948129491295012951129521295312954129551295612957129581295912960129611296212963129641296512966129671296812969129701297112972129731297412975129761297712978129791298012981129821298312984129851298612987129881298912990129911299212993129941299512996129971299812999130001300113002130031300413005130061300713008130091301013011130121301313014130151301613017130181301913020130211302213023130241302513026130271302813029130301303113032130331303413035130361303713038130391304013041130421304313044130451304613047130481304913050130511305213053130541305513056130571305813059130601306113062130631306413065130661306713068130691307013071130721307313074130751307613077130781307913080130811308213083130841308513086130871308813089130901309113092130931309413095130961309713098130991310013101131021310313104131051310613107131081310913110131111311213113131141311513116131171311813119131201312113122131231312413125131261312713128131291313013131131321313313134131351313613137131381313913140131411314213143131441314513146131471314813149131501315113152131531315413155131561315713158131591316013161131621316313164131651316613167131681316913170131711317213173131741317513176131771317813179131801318113182131831318413185131861318713188131891319013191131921319313194131951319613197131981319913200132011320213203132041320513206132071320813209132101321113212132131321413215132161321713218132191322013221132221322313224132251322613227132281322913230132311323213233132341323513236132371323813239132401324113242132431324413245132461324713248132491325013251132521325313254132551325613257132581325913260132611326213263132641326513266132671326813269132701327113272132731327413275132761327713278132791328013281132821328313284132851328613287132881328913290132911329213293132941329513296132971329813299133001330113302133031330413305133061330713308133091331013311133121331313314133151331613317133181331913320133211332213323133241332513326133271332813329133301333113332133331333413335133361333713338133391334013341133421334313344133451334613347133481334913350133511335213353133541335513356133571335813359133601336113362133631336413365133661336713368133691337013371133721337313374133751337613377133781337913380133811338213383133841338513386133871338813389133901339113392133931339413395133961339713398133991340013401134021340313404134051340613407134081340913410134111341213413134141341513416134171341813419134201342113422134231342413425134261342713428134291343013431134321343313434134351343613437134381343913440134411344213443134441344513446134471344813449134501345113452134531345413455134561345713458134591346013461134621346313464134651346613467134681346913470134711347213473134741347513476134771347813479134801348113482134831348413485134861348713488134891349013491134921349313494134951349613497134981349913500135011350213503135041350513506135071350813509135101351113512135131351413515135161351713518135191352013521135221352313524135251352613527135281352913530135311353213533135341353513536135371353813539135401354113542135431354413545135461354713548135491355013551135521355313554135551355613557135581355913560135611356213563135641356513566135671356813569135701357113572135731357413575135761357713578135791358013581135821358313584135851358613587135881358913590135911359213593135941359513596135971359813599136001360113602136031360413605136061360713608136091361013611136121361313614136151361613617136181361913620136211362213623136241362513626136271362813629136301363113632136331363413635136361363713638136391364013641136421364313644136451364613647136481364913650136511365213653136541365513656136571365813659136601366113662136631366413665136661366713668136691367013671136721367313674136751367613677136781367913680136811368213683136841368513686136871368813689136901369113692136931369413695136961369713698136991370013701137021370313704137051370613707137081370913710137111371213713137141371513716137171371813719137201372113722137231372413725137261372713728137291373013731137321373313734137351373613737137381373913740137411374213743137441374513746137471374813749137501375113752137531375413755137561375713758137591376013761137621376313764137651376613767137681376913770137711377213773137741377513776137771377813779137801378113782137831378413785137861378713788137891379013791137921379313794137951379613797137981379913800138011380213803138041380513806138071380813809138101381113812138131381413815138161381713818138191382013821138221382313824138251382613827138281382913830138311383213833138341383513836138371383813839138401384113842138431384413845138461384713848138491385013851138521385313854138551385613857138581385913860138611386213863138641386513866138671386813869138701387113872138731387413875138761387713878138791388013881138821388313884138851388613887138881388913890138911389213893138941389513896138971389813899139001390113902139031390413905139061390713908139091391013911139121391313914139151391613917139181391913920139211392213923139241392513926139271392813929139301393113932139331393413935139361393713938139391394013941139421394313944139451394613947139481394913950139511395213953139541395513956139571395813959139601396113962139631396413965139661396713968139691397013971139721397313974139751397613977139781397913980139811398213983139841398513986139871398813989139901399113992139931399413995139961399713998139991400014001140021400314004140051400614007140081400914010140111401214013140141401514016140171401814019140201402114022140231402414025140261402714028140291403014031140321403314034140351403614037140381403914040140411404214043140441404514046140471404814049140501405114052140531405414055140561405714058140591406014061140621406314064140651406614067140681406914070140711407214073140741407514076140771407814079140801408114082140831408414085140861408714088140891409014091140921409314094140951409614097140981409914100141011410214103141041410514106141071410814109141101411114112141131411414115141161411714118141191412014121141221412314124141251412614127141281412914130141311413214133141341413514136141371413814139141401414114142141431414414145141461414714148141491415014151141521415314154141551415614157141581415914160141611416214163141641416514166141671416814169141701417114172141731417414175141761417714178141791418014181141821418314184141851418614187141881418914190141911419214193141941419514196141971419814199142001420114202142031420414205142061420714208142091421014211142121421314214142151421614217142181421914220142211422214223142241422514226142271422814229142301423114232142331423414235142361423714238142391424014241142421424314244142451424614247142481424914250142511425214253142541425514256142571425814259142601426114262142631426414265142661426714268142691427014271142721427314274142751427614277142781427914280142811428214283142841428514286142871428814289142901429114292142931429414295142961429714298142991430014301143021430314304143051430614307143081430914310143111431214313143141431514316143171431814319143201432114322143231432414325143261432714328143291433014331143321433314334143351433614337143381433914340143411434214343143441434514346143471434814349143501435114352143531435414355143561435714358143591436014361143621436314364143651436614367143681436914370143711437214373143741437514376143771437814379143801438114382143831438414385143861438714388143891439014391143921439314394143951439614397143981439914400144011440214403144041440514406144071440814409144101441114412144131441414415144161441714418144191442014421144221442314424144251442614427144281442914430144311443214433144341443514436144371443814439144401444114442144431444414445144461444714448144491445014451144521445314454144551445614457144581445914460144611446214463144641446514466144671446814469144701447114472144731447414475144761447714478144791448014481144821448314484144851448614487144881448914490144911449214493144941449514496144971449814499145001450114502145031450414505145061450714508145091451014511145121451314514145151451614517145181451914520145211452214523145241452514526145271452814529145301453114532145331453414535145361453714538145391454014541145421454314544145451454614547145481454914550145511455214553145541455514556145571455814559145601456114562145631456414565145661456714568145691457014571145721457314574145751457614577145781457914580145811458214583145841458514586145871458814589145901459114592145931459414595145961459714598145991460014601146021460314604146051460614607146081460914610146111461214613146141461514616146171461814619146201462114622146231462414625146261462714628146291463014631146321463314634146351463614637146381463914640146411464214643146441464514646146471464814649146501465114652146531465414655146561465714658146591466014661146621466314664146651466614667146681466914670146711467214673146741467514676146771467814679146801468114682146831468414685146861468714688146891469014691146921469314694146951469614697146981469914700147011470214703147041470514706147071470814709147101471114712147131471414715147161471714718147191472014721147221472314724147251472614727147281472914730147311473214733147341473514736147371473814739147401474114742147431474414745147461474714748147491475014751147521475314754147551475614757147581475914760147611476214763147641476514766147671476814769147701477114772147731477414775147761477714778147791478014781147821478314784147851478614787147881478914790147911479214793147941479514796147971479814799148001480114802148031480414805148061480714808148091481014811148121481314814148151481614817148181481914820148211482214823148241482514826148271482814829148301483114832148331483414835148361483714838148391484014841148421484314844148451484614847148481484914850148511485214853148541485514856148571485814859148601486114862148631486414865148661486714868148691487014871148721487314874148751487614877148781487914880148811488214883148841488514886148871488814889148901489114892148931489414895148961489714898148991490014901149021490314904149051490614907149081490914910149111491214913149141491514916149171491814919149201492114922149231492414925149261492714928149291493014931149321493314934149351493614937149381493914940149411494214943149441494514946149471494814949149501495114952149531495414955149561495714958149591496014961149621496314964149651496614967149681496914970149711497214973149741497514976149771497814979149801498114982149831498414985149861498714988149891499014991149921499314994149951499614997149981499915000150011500215003150041500515006150071500815009150101501115012150131501415015150161501715018150191502015021150221502315024150251502615027150281502915030150311503215033150341503515036150371503815039150401504115042150431504415045150461504715048150491505015051150521505315054150551505615057150581505915060150611506215063150641506515066150671506815069150701507115072150731507415075150761507715078150791508015081150821508315084150851508615087150881508915090150911509215093150941509515096150971509815099151001510115102151031510415105151061510715108151091511015111151121511315114151151511615117151181511915120151211512215123151241512515126151271512815129151301513115132151331513415135151361513715138151391514015141151421514315144151451514615147151481514915150151511515215153151541515515156151571515815159151601516115162151631516415165151661516715168151691517015171151721517315174151751517615177151781517915180151811518215183151841518515186151871518815189151901519115192151931519415195151961519715198151991520015201152021520315204152051520615207152081520915210152111521215213152141521515216152171521815219152201522115222152231522415225152261522715228152291523015231152321523315234152351523615237152381523915240152411524215243152441524515246152471524815249152501525115252152531525415255152561525715258152591526015261152621526315264152651526615267152681526915270152711527215273152741527515276152771527815279152801528115282152831528415285152861528715288152891529015291152921529315294152951529615297152981529915300153011530215303153041530515306153071530815309153101531115312153131531415315153161531715318153191532015321153221532315324153251532615327153281532915330153311533215333153341533515336153371533815339153401534115342153431534415345153461534715348153491535015351153521535315354153551535615357153581535915360153611536215363153641536515366153671536815369153701537115372153731537415375153761537715378153791538015381153821538315384153851538615387153881538915390153911539215393153941539515396153971539815399154001540115402154031540415405154061540715408154091541015411154121541315414154151541615417154181541915420154211542215423154241542515426154271542815429154301543115432154331543415435154361543715438154391544015441154421544315444154451544615447154481544915450154511545215453154541545515456154571545815459154601546115462154631546415465154661546715468154691547015471154721547315474154751547615477154781547915480154811548215483154841548515486154871548815489154901549115492154931549415495154961549715498154991550015501155021550315504155051550615507155081550915510155111551215513155141551515516155171551815519155201552115522155231552415525155261552715528155291553015531155321553315534155351553615537155381553915540155411554215543155441554515546155471554815549155501555115552155531555415555155561555715558155591556015561155621556315564155651556615567155681556915570155711557215573155741557515576155771557815579155801558115582155831558415585155861558715588155891559015591155921559315594155951559615597155981559915600156011560215603156041560515606156071560815609156101561115612
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2011 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/stringify.h>
  20. #include <linux/kernel.h>
  21. #include <linux/types.h>
  22. #include <linux/compiler.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/in.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/ioport.h>
  29. #include <linux/pci.h>
  30. #include <linux/netdevice.h>
  31. #include <linux/etherdevice.h>
  32. #include <linux/skbuff.h>
  33. #include <linux/ethtool.h>
  34. #include <linux/mdio.h>
  35. #include <linux/mii.h>
  36. #include <linux/phy.h>
  37. #include <linux/brcmphy.h>
  38. #include <linux/if_vlan.h>
  39. #include <linux/ip.h>
  40. #include <linux/tcp.h>
  41. #include <linux/workqueue.h>
  42. #include <linux/prefetch.h>
  43. #include <linux/dma-mapping.h>
  44. #include <linux/firmware.h>
  45. #include <net/checksum.h>
  46. #include <net/ip.h>
  47. #include <asm/system.h>
  48. #include <linux/io.h>
  49. #include <asm/byteorder.h>
  50. #include <linux/uaccess.h>
  51. #ifdef CONFIG_SPARC
  52. #include <asm/idprom.h>
  53. #include <asm/prom.h>
  54. #endif
  55. #define BAR_0 0
  56. #define BAR_2 2
  57. #include "tg3.h"
  58. /* Functions & macros to verify TG3_FLAGS types */
  59. static inline int _tg3_flag(enum TG3_FLAGS flag, unsigned long *bits)
  60. {
  61. return test_bit(flag, bits);
  62. }
  63. static inline void _tg3_flag_set(enum TG3_FLAGS flag, unsigned long *bits)
  64. {
  65. set_bit(flag, bits);
  66. }
  67. static inline void _tg3_flag_clear(enum TG3_FLAGS flag, unsigned long *bits)
  68. {
  69. clear_bit(flag, bits);
  70. }
  71. #define tg3_flag(tp, flag) \
  72. _tg3_flag(TG3_FLAG_##flag, (tp)->tg3_flags)
  73. #define tg3_flag_set(tp, flag) \
  74. _tg3_flag_set(TG3_FLAG_##flag, (tp)->tg3_flags)
  75. #define tg3_flag_clear(tp, flag) \
  76. _tg3_flag_clear(TG3_FLAG_##flag, (tp)->tg3_flags)
  77. #define DRV_MODULE_NAME "tg3"
  78. #define TG3_MAJ_NUM 3
  79. #define TG3_MIN_NUM 119
  80. #define DRV_MODULE_VERSION \
  81. __stringify(TG3_MAJ_NUM) "." __stringify(TG3_MIN_NUM)
  82. #define DRV_MODULE_RELDATE "May 18, 2011"
  83. #define TG3_DEF_MAC_MODE 0
  84. #define TG3_DEF_RX_MODE 0
  85. #define TG3_DEF_TX_MODE 0
  86. #define TG3_DEF_MSG_ENABLE \
  87. (NETIF_MSG_DRV | \
  88. NETIF_MSG_PROBE | \
  89. NETIF_MSG_LINK | \
  90. NETIF_MSG_TIMER | \
  91. NETIF_MSG_IFDOWN | \
  92. NETIF_MSG_IFUP | \
  93. NETIF_MSG_RX_ERR | \
  94. NETIF_MSG_TX_ERR)
  95. /* length of time before we decide the hardware is borked,
  96. * and dev->tx_timeout() should be called to fix the problem
  97. */
  98. #define TG3_TX_TIMEOUT (5 * HZ)
  99. /* hardware minimum and maximum for a single frame's data payload */
  100. #define TG3_MIN_MTU 60
  101. #define TG3_MAX_MTU(tp) \
  102. (tg3_flag(tp, JUMBO_CAPABLE) ? 9000 : 1500)
  103. /* These numbers seem to be hard coded in the NIC firmware somehow.
  104. * You can't change the ring sizes, but you can change where you place
  105. * them in the NIC onboard memory.
  106. */
  107. #define TG3_RX_STD_RING_SIZE(tp) \
  108. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  109. TG3_RX_STD_MAX_SIZE_5717 : TG3_RX_STD_MAX_SIZE_5700)
  110. #define TG3_DEF_RX_RING_PENDING 200
  111. #define TG3_RX_JMB_RING_SIZE(tp) \
  112. (tg3_flag(tp, LRG_PROD_RING_CAP) ? \
  113. TG3_RX_JMB_MAX_SIZE_5717 : TG3_RX_JMB_MAX_SIZE_5700)
  114. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  115. #define TG3_RSS_INDIR_TBL_SIZE 128
  116. /* Do not place this n-ring entries value into the tp struct itself,
  117. * we really want to expose these constants to GCC so that modulo et
  118. * al. operations are done with shifts and masks instead of with
  119. * hw multiply/modulo instructions. Another solution would be to
  120. * replace things like '% foo' with '& (foo - 1)'.
  121. */
  122. #define TG3_TX_RING_SIZE 512
  123. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  124. #define TG3_RX_STD_RING_BYTES(tp) \
  125. (sizeof(struct tg3_rx_buffer_desc) * TG3_RX_STD_RING_SIZE(tp))
  126. #define TG3_RX_JMB_RING_BYTES(tp) \
  127. (sizeof(struct tg3_ext_rx_buffer_desc) * TG3_RX_JMB_RING_SIZE(tp))
  128. #define TG3_RX_RCB_RING_BYTES(tp) \
  129. (sizeof(struct tg3_rx_buffer_desc) * (tp->rx_ret_ring_mask + 1))
  130. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  131. TG3_TX_RING_SIZE)
  132. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  133. #define TG3_DMA_BYTE_ENAB 64
  134. #define TG3_RX_STD_DMA_SZ 1536
  135. #define TG3_RX_JMB_DMA_SZ 9046
  136. #define TG3_RX_DMA_TO_MAP_SZ(x) ((x) + TG3_DMA_BYTE_ENAB)
  137. #define TG3_RX_STD_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_STD_DMA_SZ)
  138. #define TG3_RX_JMB_MAP_SZ TG3_RX_DMA_TO_MAP_SZ(TG3_RX_JMB_DMA_SZ)
  139. #define TG3_RX_STD_BUFF_RING_SIZE(tp) \
  140. (sizeof(struct ring_info) * TG3_RX_STD_RING_SIZE(tp))
  141. #define TG3_RX_JMB_BUFF_RING_SIZE(tp) \
  142. (sizeof(struct ring_info) * TG3_RX_JMB_RING_SIZE(tp))
  143. /* Due to a hardware bug, the 5701 can only DMA to memory addresses
  144. * that are at least dword aligned when used in PCIX mode. The driver
  145. * works around this bug by double copying the packet. This workaround
  146. * is built into the normal double copy length check for efficiency.
  147. *
  148. * However, the double copy is only necessary on those architectures
  149. * where unaligned memory accesses are inefficient. For those architectures
  150. * where unaligned memory accesses incur little penalty, we can reintegrate
  151. * the 5701 in the normal rx path. Doing so saves a device structure
  152. * dereference by hardcoding the double copy threshold in place.
  153. */
  154. #define TG3_RX_COPY_THRESHOLD 256
  155. #if NET_IP_ALIGN == 0 || defined(CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS)
  156. #define TG3_RX_COPY_THRESH(tp) TG3_RX_COPY_THRESHOLD
  157. #else
  158. #define TG3_RX_COPY_THRESH(tp) ((tp)->rx_copy_thresh)
  159. #endif
  160. /* minimum number of free TX descriptors required to wake up TX process */
  161. #define TG3_TX_WAKEUP_THRESH(tnapi) ((tnapi)->tx_pending / 4)
  162. #define TG3_RAW_IP_ALIGN 2
  163. #define TG3_FW_UPDATE_TIMEOUT_SEC 5
  164. #define FIRMWARE_TG3 "tigon/tg3.bin"
  165. #define FIRMWARE_TG3TSO "tigon/tg3_tso.bin"
  166. #define FIRMWARE_TG3TSO5 "tigon/tg3_tso5.bin"
  167. static char version[] __devinitdata =
  168. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")";
  169. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  170. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  171. MODULE_LICENSE("GPL");
  172. MODULE_VERSION(DRV_MODULE_VERSION);
  173. MODULE_FIRMWARE(FIRMWARE_TG3);
  174. MODULE_FIRMWARE(FIRMWARE_TG3TSO);
  175. MODULE_FIRMWARE(FIRMWARE_TG3TSO5);
  176. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  177. module_param(tg3_debug, int, 0);
  178. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  179. static DEFINE_PCI_DEVICE_TABLE(tg3_pci_tbl) = {
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  188. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  189. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  190. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  191. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  192. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  193. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  194. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  195. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  196. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  197. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  198. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  199. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  200. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  201. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  202. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  203. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  204. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  205. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  206. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  207. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  208. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  209. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  210. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  211. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  212. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  213. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  214. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  215. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  216. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  217. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  218. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  219. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  220. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  221. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  222. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  223. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  224. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  225. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  226. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  227. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  228. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  229. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  230. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  231. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  232. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5723)},
  233. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  234. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  235. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761S)},
  236. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5761SE)},
  237. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_G)},
  238. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5785_F)},
  239. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57780)},
  240. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57760)},
  241. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57790)},
  242. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57788)},
  243. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5717)},
  244. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5718)},
  245. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57781)},
  246. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57785)},
  247. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57761)},
  248. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57765)},
  249. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57791)},
  250. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_57795)},
  251. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5719)},
  252. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, TG3PCI_DEVICE_TIGON3_5720)},
  253. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  254. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  255. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  256. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  257. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  258. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  259. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  260. {PCI_DEVICE(0x10cf, 0x11a2)}, /* Fujitsu 1000base-SX with BCM5703SKHB */
  261. {}
  262. };
  263. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  264. static const struct {
  265. const char string[ETH_GSTRING_LEN];
  266. } ethtool_stats_keys[] = {
  267. { "rx_octets" },
  268. { "rx_fragments" },
  269. { "rx_ucast_packets" },
  270. { "rx_mcast_packets" },
  271. { "rx_bcast_packets" },
  272. { "rx_fcs_errors" },
  273. { "rx_align_errors" },
  274. { "rx_xon_pause_rcvd" },
  275. { "rx_xoff_pause_rcvd" },
  276. { "rx_mac_ctrl_rcvd" },
  277. { "rx_xoff_entered" },
  278. { "rx_frame_too_long_errors" },
  279. { "rx_jabbers" },
  280. { "rx_undersize_packets" },
  281. { "rx_in_length_errors" },
  282. { "rx_out_length_errors" },
  283. { "rx_64_or_less_octet_packets" },
  284. { "rx_65_to_127_octet_packets" },
  285. { "rx_128_to_255_octet_packets" },
  286. { "rx_256_to_511_octet_packets" },
  287. { "rx_512_to_1023_octet_packets" },
  288. { "rx_1024_to_1522_octet_packets" },
  289. { "rx_1523_to_2047_octet_packets" },
  290. { "rx_2048_to_4095_octet_packets" },
  291. { "rx_4096_to_8191_octet_packets" },
  292. { "rx_8192_to_9022_octet_packets" },
  293. { "tx_octets" },
  294. { "tx_collisions" },
  295. { "tx_xon_sent" },
  296. { "tx_xoff_sent" },
  297. { "tx_flow_control" },
  298. { "tx_mac_errors" },
  299. { "tx_single_collisions" },
  300. { "tx_mult_collisions" },
  301. { "tx_deferred" },
  302. { "tx_excessive_collisions" },
  303. { "tx_late_collisions" },
  304. { "tx_collide_2times" },
  305. { "tx_collide_3times" },
  306. { "tx_collide_4times" },
  307. { "tx_collide_5times" },
  308. { "tx_collide_6times" },
  309. { "tx_collide_7times" },
  310. { "tx_collide_8times" },
  311. { "tx_collide_9times" },
  312. { "tx_collide_10times" },
  313. { "tx_collide_11times" },
  314. { "tx_collide_12times" },
  315. { "tx_collide_13times" },
  316. { "tx_collide_14times" },
  317. { "tx_collide_15times" },
  318. { "tx_ucast_packets" },
  319. { "tx_mcast_packets" },
  320. { "tx_bcast_packets" },
  321. { "tx_carrier_sense_errors" },
  322. { "tx_discards" },
  323. { "tx_errors" },
  324. { "dma_writeq_full" },
  325. { "dma_write_prioq_full" },
  326. { "rxbds_empty" },
  327. { "rx_discards" },
  328. { "rx_errors" },
  329. { "rx_threshold_hit" },
  330. { "dma_readq_full" },
  331. { "dma_read_prioq_full" },
  332. { "tx_comp_queue_full" },
  333. { "ring_set_send_prod_index" },
  334. { "ring_status_update" },
  335. { "nic_irqs" },
  336. { "nic_avoided_irqs" },
  337. { "nic_tx_threshold_hit" },
  338. { "mbuf_lwm_thresh_hit" },
  339. };
  340. #define TG3_NUM_STATS ARRAY_SIZE(ethtool_stats_keys)
  341. static const struct {
  342. const char string[ETH_GSTRING_LEN];
  343. } ethtool_test_keys[] = {
  344. { "nvram test (online) " },
  345. { "link test (online) " },
  346. { "register test (offline)" },
  347. { "memory test (offline)" },
  348. { "loopback test (offline)" },
  349. { "interrupt test (offline)" },
  350. };
  351. #define TG3_NUM_TEST ARRAY_SIZE(ethtool_test_keys)
  352. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  353. {
  354. writel(val, tp->regs + off);
  355. }
  356. static u32 tg3_read32(struct tg3 *tp, u32 off)
  357. {
  358. return readl(tp->regs + off);
  359. }
  360. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  361. {
  362. writel(val, tp->aperegs + off);
  363. }
  364. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  365. {
  366. return readl(tp->aperegs + off);
  367. }
  368. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  369. {
  370. unsigned long flags;
  371. spin_lock_irqsave(&tp->indirect_lock, flags);
  372. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  373. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  374. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  375. }
  376. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  377. {
  378. writel(val, tp->regs + off);
  379. readl(tp->regs + off);
  380. }
  381. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  382. {
  383. unsigned long flags;
  384. u32 val;
  385. spin_lock_irqsave(&tp->indirect_lock, flags);
  386. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  387. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  388. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  389. return val;
  390. }
  391. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  392. {
  393. unsigned long flags;
  394. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  395. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  396. TG3_64BIT_REG_LOW, val);
  397. return;
  398. }
  399. if (off == TG3_RX_STD_PROD_IDX_REG) {
  400. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  401. TG3_64BIT_REG_LOW, val);
  402. return;
  403. }
  404. spin_lock_irqsave(&tp->indirect_lock, flags);
  405. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  406. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  407. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  408. /* In indirect mode when disabling interrupts, we also need
  409. * to clear the interrupt bit in the GRC local ctrl register.
  410. */
  411. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  412. (val == 0x1)) {
  413. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  414. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  415. }
  416. }
  417. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  418. {
  419. unsigned long flags;
  420. u32 val;
  421. spin_lock_irqsave(&tp->indirect_lock, flags);
  422. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  423. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  424. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  425. return val;
  426. }
  427. /* usec_wait specifies the wait time in usec when writing to certain registers
  428. * where it is unsafe to read back the register without some delay.
  429. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  430. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  431. */
  432. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  433. {
  434. if (tg3_flag(tp, PCIX_TARGET_HWBUG) || tg3_flag(tp, ICH_WORKAROUND))
  435. /* Non-posted methods */
  436. tp->write32(tp, off, val);
  437. else {
  438. /* Posted method */
  439. tg3_write32(tp, off, val);
  440. if (usec_wait)
  441. udelay(usec_wait);
  442. tp->read32(tp, off);
  443. }
  444. /* Wait again after the read for the posted method to guarantee that
  445. * the wait time is met.
  446. */
  447. if (usec_wait)
  448. udelay(usec_wait);
  449. }
  450. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  451. {
  452. tp->write32_mbox(tp, off, val);
  453. if (!tg3_flag(tp, MBOX_WRITE_REORDER) && !tg3_flag(tp, ICH_WORKAROUND))
  454. tp->read32_mbox(tp, off);
  455. }
  456. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  457. {
  458. void __iomem *mbox = tp->regs + off;
  459. writel(val, mbox);
  460. if (tg3_flag(tp, TXD_MBOX_HWBUG))
  461. writel(val, mbox);
  462. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  463. readl(mbox);
  464. }
  465. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  466. {
  467. return readl(tp->regs + off + GRCMBOX_BASE);
  468. }
  469. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  470. {
  471. writel(val, tp->regs + off + GRCMBOX_BASE);
  472. }
  473. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  474. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  475. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  476. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  477. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  478. #define tw32(reg, val) tp->write32(tp, reg, val)
  479. #define tw32_f(reg, val) _tw32_flush(tp, (reg), (val), 0)
  480. #define tw32_wait_f(reg, val, us) _tw32_flush(tp, (reg), (val), (us))
  481. #define tr32(reg) tp->read32(tp, reg)
  482. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  483. {
  484. unsigned long flags;
  485. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  486. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  487. return;
  488. spin_lock_irqsave(&tp->indirect_lock, flags);
  489. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  490. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  491. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  492. /* Always leave this as zero. */
  493. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  494. } else {
  495. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  496. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  497. /* Always leave this as zero. */
  498. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  499. }
  500. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  501. }
  502. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  503. {
  504. unsigned long flags;
  505. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  506. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  507. *val = 0;
  508. return;
  509. }
  510. spin_lock_irqsave(&tp->indirect_lock, flags);
  511. if (tg3_flag(tp, SRAM_USE_CONFIG)) {
  512. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  513. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  514. /* Always leave this as zero. */
  515. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  516. } else {
  517. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  518. *val = tr32(TG3PCI_MEM_WIN_DATA);
  519. /* Always leave this as zero. */
  520. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  521. }
  522. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  523. }
  524. static void tg3_ape_lock_init(struct tg3 *tp)
  525. {
  526. int i;
  527. u32 regbase;
  528. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  529. regbase = TG3_APE_LOCK_GRANT;
  530. else
  531. regbase = TG3_APE_PER_LOCK_GRANT;
  532. /* Make sure the driver hasn't any stale locks. */
  533. for (i = 0; i < 8; i++)
  534. tg3_ape_write32(tp, regbase + 4 * i, APE_LOCK_GRANT_DRIVER);
  535. }
  536. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  537. {
  538. int i, off;
  539. int ret = 0;
  540. u32 status, req, gnt;
  541. if (!tg3_flag(tp, ENABLE_APE))
  542. return 0;
  543. switch (locknum) {
  544. case TG3_APE_LOCK_GRC:
  545. case TG3_APE_LOCK_MEM:
  546. break;
  547. default:
  548. return -EINVAL;
  549. }
  550. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  551. req = TG3_APE_LOCK_REQ;
  552. gnt = TG3_APE_LOCK_GRANT;
  553. } else {
  554. req = TG3_APE_PER_LOCK_REQ;
  555. gnt = TG3_APE_PER_LOCK_GRANT;
  556. }
  557. off = 4 * locknum;
  558. tg3_ape_write32(tp, req + off, APE_LOCK_REQ_DRIVER);
  559. /* Wait for up to 1 millisecond to acquire lock. */
  560. for (i = 0; i < 100; i++) {
  561. status = tg3_ape_read32(tp, gnt + off);
  562. if (status == APE_LOCK_GRANT_DRIVER)
  563. break;
  564. udelay(10);
  565. }
  566. if (status != APE_LOCK_GRANT_DRIVER) {
  567. /* Revoke the lock request. */
  568. tg3_ape_write32(tp, gnt + off,
  569. APE_LOCK_GRANT_DRIVER);
  570. ret = -EBUSY;
  571. }
  572. return ret;
  573. }
  574. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  575. {
  576. u32 gnt;
  577. if (!tg3_flag(tp, ENABLE_APE))
  578. return;
  579. switch (locknum) {
  580. case TG3_APE_LOCK_GRC:
  581. case TG3_APE_LOCK_MEM:
  582. break;
  583. default:
  584. return;
  585. }
  586. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  587. gnt = TG3_APE_LOCK_GRANT;
  588. else
  589. gnt = TG3_APE_PER_LOCK_GRANT;
  590. tg3_ape_write32(tp, gnt + 4 * locknum, APE_LOCK_GRANT_DRIVER);
  591. }
  592. static void tg3_disable_ints(struct tg3 *tp)
  593. {
  594. int i;
  595. tw32(TG3PCI_MISC_HOST_CTRL,
  596. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  597. for (i = 0; i < tp->irq_max; i++)
  598. tw32_mailbox_f(tp->napi[i].int_mbox, 0x00000001);
  599. }
  600. static void tg3_enable_ints(struct tg3 *tp)
  601. {
  602. int i;
  603. tp->irq_sync = 0;
  604. wmb();
  605. tw32(TG3PCI_MISC_HOST_CTRL,
  606. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  607. tp->coal_now = tp->coalesce_mode | HOSTCC_MODE_ENABLE;
  608. for (i = 0; i < tp->irq_cnt; i++) {
  609. struct tg3_napi *tnapi = &tp->napi[i];
  610. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  611. if (tg3_flag(tp, 1SHOT_MSI))
  612. tw32_mailbox_f(tnapi->int_mbox, tnapi->last_tag << 24);
  613. tp->coal_now |= tnapi->coal_now;
  614. }
  615. /* Force an initial interrupt */
  616. if (!tg3_flag(tp, TAGGED_STATUS) &&
  617. (tp->napi[0].hw_status->status & SD_STATUS_UPDATED))
  618. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  619. else
  620. tw32(HOSTCC_MODE, tp->coal_now);
  621. tp->coal_now &= ~(tp->napi[0].coal_now | tp->napi[1].coal_now);
  622. }
  623. static inline unsigned int tg3_has_work(struct tg3_napi *tnapi)
  624. {
  625. struct tg3 *tp = tnapi->tp;
  626. struct tg3_hw_status *sblk = tnapi->hw_status;
  627. unsigned int work_exists = 0;
  628. /* check for phy events */
  629. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  630. if (sblk->status & SD_STATUS_LINK_CHG)
  631. work_exists = 1;
  632. }
  633. /* check for RX/TX work to do */
  634. if (sblk->idx[0].tx_consumer != tnapi->tx_cons ||
  635. *(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  636. work_exists = 1;
  637. return work_exists;
  638. }
  639. /* tg3_int_reenable
  640. * similar to tg3_enable_ints, but it accurately determines whether there
  641. * is new work pending and can return without flushing the PIO write
  642. * which reenables interrupts
  643. */
  644. static void tg3_int_reenable(struct tg3_napi *tnapi)
  645. {
  646. struct tg3 *tp = tnapi->tp;
  647. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  648. mmiowb();
  649. /* When doing tagged status, this work check is unnecessary.
  650. * The last_tag we write above tells the chip which piece of
  651. * work we've completed.
  652. */
  653. if (!tg3_flag(tp, TAGGED_STATUS) && tg3_has_work(tnapi))
  654. tw32(HOSTCC_MODE, tp->coalesce_mode |
  655. HOSTCC_MODE_ENABLE | tnapi->coal_now);
  656. }
  657. static void tg3_switch_clocks(struct tg3 *tp)
  658. {
  659. u32 clock_ctrl;
  660. u32 orig_clock_ctrl;
  661. if (tg3_flag(tp, CPMU_PRESENT) || tg3_flag(tp, 5780_CLASS))
  662. return;
  663. clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  664. orig_clock_ctrl = clock_ctrl;
  665. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  666. CLOCK_CTRL_CLKRUN_OENABLE |
  667. 0x1f);
  668. tp->pci_clock_ctrl = clock_ctrl;
  669. if (tg3_flag(tp, 5705_PLUS)) {
  670. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  671. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  672. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  673. }
  674. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  675. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  676. clock_ctrl |
  677. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  678. 40);
  679. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  680. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  681. 40);
  682. }
  683. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  684. }
  685. #define PHY_BUSY_LOOPS 5000
  686. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  687. {
  688. u32 frame_val;
  689. unsigned int loops;
  690. int ret;
  691. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  692. tw32_f(MAC_MI_MODE,
  693. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  694. udelay(80);
  695. }
  696. *val = 0x0;
  697. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  698. MI_COM_PHY_ADDR_MASK);
  699. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  700. MI_COM_REG_ADDR_MASK);
  701. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  702. tw32_f(MAC_MI_COM, frame_val);
  703. loops = PHY_BUSY_LOOPS;
  704. while (loops != 0) {
  705. udelay(10);
  706. frame_val = tr32(MAC_MI_COM);
  707. if ((frame_val & MI_COM_BUSY) == 0) {
  708. udelay(5);
  709. frame_val = tr32(MAC_MI_COM);
  710. break;
  711. }
  712. loops -= 1;
  713. }
  714. ret = -EBUSY;
  715. if (loops != 0) {
  716. *val = frame_val & MI_COM_DATA_MASK;
  717. ret = 0;
  718. }
  719. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  720. tw32_f(MAC_MI_MODE, tp->mi_mode);
  721. udelay(80);
  722. }
  723. return ret;
  724. }
  725. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  726. {
  727. u32 frame_val;
  728. unsigned int loops;
  729. int ret;
  730. if ((tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  731. (reg == MII_CTRL1000 || reg == MII_TG3_AUX_CTRL))
  732. return 0;
  733. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  734. tw32_f(MAC_MI_MODE,
  735. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  736. udelay(80);
  737. }
  738. frame_val = ((tp->phy_addr << MI_COM_PHY_ADDR_SHIFT) &
  739. MI_COM_PHY_ADDR_MASK);
  740. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  741. MI_COM_REG_ADDR_MASK);
  742. frame_val |= (val & MI_COM_DATA_MASK);
  743. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  744. tw32_f(MAC_MI_COM, frame_val);
  745. loops = PHY_BUSY_LOOPS;
  746. while (loops != 0) {
  747. udelay(10);
  748. frame_val = tr32(MAC_MI_COM);
  749. if ((frame_val & MI_COM_BUSY) == 0) {
  750. udelay(5);
  751. frame_val = tr32(MAC_MI_COM);
  752. break;
  753. }
  754. loops -= 1;
  755. }
  756. ret = -EBUSY;
  757. if (loops != 0)
  758. ret = 0;
  759. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  760. tw32_f(MAC_MI_MODE, tp->mi_mode);
  761. udelay(80);
  762. }
  763. return ret;
  764. }
  765. static int tg3_phy_cl45_write(struct tg3 *tp, u32 devad, u32 addr, u32 val)
  766. {
  767. int err;
  768. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  769. if (err)
  770. goto done;
  771. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  772. if (err)
  773. goto done;
  774. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  775. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  776. if (err)
  777. goto done;
  778. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, val);
  779. done:
  780. return err;
  781. }
  782. static int tg3_phy_cl45_read(struct tg3 *tp, u32 devad, u32 addr, u32 *val)
  783. {
  784. int err;
  785. err = tg3_writephy(tp, MII_TG3_MMD_CTRL, devad);
  786. if (err)
  787. goto done;
  788. err = tg3_writephy(tp, MII_TG3_MMD_ADDRESS, addr);
  789. if (err)
  790. goto done;
  791. err = tg3_writephy(tp, MII_TG3_MMD_CTRL,
  792. MII_TG3_MMD_CTRL_DATA_NOINC | devad);
  793. if (err)
  794. goto done;
  795. err = tg3_readphy(tp, MII_TG3_MMD_ADDRESS, val);
  796. done:
  797. return err;
  798. }
  799. static int tg3_phydsp_read(struct tg3 *tp, u32 reg, u32 *val)
  800. {
  801. int err;
  802. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  803. if (!err)
  804. err = tg3_readphy(tp, MII_TG3_DSP_RW_PORT, val);
  805. return err;
  806. }
  807. static int tg3_phydsp_write(struct tg3 *tp, u32 reg, u32 val)
  808. {
  809. int err;
  810. err = tg3_writephy(tp, MII_TG3_DSP_ADDRESS, reg);
  811. if (!err)
  812. err = tg3_writephy(tp, MII_TG3_DSP_RW_PORT, val);
  813. return err;
  814. }
  815. static int tg3_phy_auxctl_read(struct tg3 *tp, int reg, u32 *val)
  816. {
  817. int err;
  818. err = tg3_writephy(tp, MII_TG3_AUX_CTRL,
  819. (reg << MII_TG3_AUXCTL_MISC_RDSEL_SHIFT) |
  820. MII_TG3_AUXCTL_SHDWSEL_MISC);
  821. if (!err)
  822. err = tg3_readphy(tp, MII_TG3_AUX_CTRL, val);
  823. return err;
  824. }
  825. static int tg3_phy_auxctl_write(struct tg3 *tp, int reg, u32 set)
  826. {
  827. if (reg == MII_TG3_AUXCTL_SHDWSEL_MISC)
  828. set |= MII_TG3_AUXCTL_MISC_WREN;
  829. return tg3_writephy(tp, MII_TG3_AUX_CTRL, set | reg);
  830. }
  831. #define TG3_PHY_AUXCTL_SMDSP_ENABLE(tp) \
  832. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  833. MII_TG3_AUXCTL_ACTL_SMDSP_ENA | \
  834. MII_TG3_AUXCTL_ACTL_TX_6DB)
  835. #define TG3_PHY_AUXCTL_SMDSP_DISABLE(tp) \
  836. tg3_phy_auxctl_write((tp), MII_TG3_AUXCTL_SHDWSEL_AUXCTL, \
  837. MII_TG3_AUXCTL_ACTL_TX_6DB);
  838. static int tg3_bmcr_reset(struct tg3 *tp)
  839. {
  840. u32 phy_control;
  841. int limit, err;
  842. /* OK, reset it, and poll the BMCR_RESET bit until it
  843. * clears or we time out.
  844. */
  845. phy_control = BMCR_RESET;
  846. err = tg3_writephy(tp, MII_BMCR, phy_control);
  847. if (err != 0)
  848. return -EBUSY;
  849. limit = 5000;
  850. while (limit--) {
  851. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  852. if (err != 0)
  853. return -EBUSY;
  854. if ((phy_control & BMCR_RESET) == 0) {
  855. udelay(40);
  856. break;
  857. }
  858. udelay(10);
  859. }
  860. if (limit < 0)
  861. return -EBUSY;
  862. return 0;
  863. }
  864. static int tg3_mdio_read(struct mii_bus *bp, int mii_id, int reg)
  865. {
  866. struct tg3 *tp = bp->priv;
  867. u32 val;
  868. spin_lock_bh(&tp->lock);
  869. if (tg3_readphy(tp, reg, &val))
  870. val = -EIO;
  871. spin_unlock_bh(&tp->lock);
  872. return val;
  873. }
  874. static int tg3_mdio_write(struct mii_bus *bp, int mii_id, int reg, u16 val)
  875. {
  876. struct tg3 *tp = bp->priv;
  877. u32 ret = 0;
  878. spin_lock_bh(&tp->lock);
  879. if (tg3_writephy(tp, reg, val))
  880. ret = -EIO;
  881. spin_unlock_bh(&tp->lock);
  882. return ret;
  883. }
  884. static int tg3_mdio_reset(struct mii_bus *bp)
  885. {
  886. return 0;
  887. }
  888. static void tg3_mdio_config_5785(struct tg3 *tp)
  889. {
  890. u32 val;
  891. struct phy_device *phydev;
  892. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  893. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  894. case PHY_ID_BCM50610:
  895. case PHY_ID_BCM50610M:
  896. val = MAC_PHYCFG2_50610_LED_MODES;
  897. break;
  898. case PHY_ID_BCMAC131:
  899. val = MAC_PHYCFG2_AC131_LED_MODES;
  900. break;
  901. case PHY_ID_RTL8211C:
  902. val = MAC_PHYCFG2_RTL8211C_LED_MODES;
  903. break;
  904. case PHY_ID_RTL8201E:
  905. val = MAC_PHYCFG2_RTL8201E_LED_MODES;
  906. break;
  907. default:
  908. return;
  909. }
  910. if (phydev->interface != PHY_INTERFACE_MODE_RGMII) {
  911. tw32(MAC_PHYCFG2, val);
  912. val = tr32(MAC_PHYCFG1);
  913. val &= ~(MAC_PHYCFG1_RGMII_INT |
  914. MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK);
  915. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT;
  916. tw32(MAC_PHYCFG1, val);
  917. return;
  918. }
  919. if (!tg3_flag(tp, RGMII_INBAND_DISABLE))
  920. val |= MAC_PHYCFG2_EMODE_MASK_MASK |
  921. MAC_PHYCFG2_FMODE_MASK_MASK |
  922. MAC_PHYCFG2_GMODE_MASK_MASK |
  923. MAC_PHYCFG2_ACT_MASK_MASK |
  924. MAC_PHYCFG2_QUAL_MASK_MASK |
  925. MAC_PHYCFG2_INBAND_ENABLE;
  926. tw32(MAC_PHYCFG2, val);
  927. val = tr32(MAC_PHYCFG1);
  928. val &= ~(MAC_PHYCFG1_RXCLK_TO_MASK | MAC_PHYCFG1_TXCLK_TO_MASK |
  929. MAC_PHYCFG1_RGMII_EXT_RX_DEC | MAC_PHYCFG1_RGMII_SND_STAT_EN);
  930. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  931. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  932. val |= MAC_PHYCFG1_RGMII_EXT_RX_DEC;
  933. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  934. val |= MAC_PHYCFG1_RGMII_SND_STAT_EN;
  935. }
  936. val |= MAC_PHYCFG1_RXCLK_TIMEOUT | MAC_PHYCFG1_TXCLK_TIMEOUT |
  937. MAC_PHYCFG1_RGMII_INT | MAC_PHYCFG1_TXC_DRV;
  938. tw32(MAC_PHYCFG1, val);
  939. val = tr32(MAC_EXT_RGMII_MODE);
  940. val &= ~(MAC_RGMII_MODE_RX_INT_B |
  941. MAC_RGMII_MODE_RX_QUALITY |
  942. MAC_RGMII_MODE_RX_ACTIVITY |
  943. MAC_RGMII_MODE_RX_ENG_DET |
  944. MAC_RGMII_MODE_TX_ENABLE |
  945. MAC_RGMII_MODE_TX_LOWPWR |
  946. MAC_RGMII_MODE_TX_RESET);
  947. if (!tg3_flag(tp, RGMII_INBAND_DISABLE)) {
  948. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  949. val |= MAC_RGMII_MODE_RX_INT_B |
  950. MAC_RGMII_MODE_RX_QUALITY |
  951. MAC_RGMII_MODE_RX_ACTIVITY |
  952. MAC_RGMII_MODE_RX_ENG_DET;
  953. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  954. val |= MAC_RGMII_MODE_TX_ENABLE |
  955. MAC_RGMII_MODE_TX_LOWPWR |
  956. MAC_RGMII_MODE_TX_RESET;
  957. }
  958. tw32(MAC_EXT_RGMII_MODE, val);
  959. }
  960. static void tg3_mdio_start(struct tg3 *tp)
  961. {
  962. tp->mi_mode &= ~MAC_MI_MODE_AUTO_POLL;
  963. tw32_f(MAC_MI_MODE, tp->mi_mode);
  964. udelay(80);
  965. if (tg3_flag(tp, MDIOBUS_INITED) &&
  966. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  967. tg3_mdio_config_5785(tp);
  968. }
  969. static int tg3_mdio_init(struct tg3 *tp)
  970. {
  971. int i;
  972. u32 reg;
  973. struct phy_device *phydev;
  974. if (tg3_flag(tp, 5717_PLUS)) {
  975. u32 is_serdes;
  976. tp->phy_addr = PCI_FUNC(tp->pdev->devfn) + 1;
  977. if (tp->pci_chip_rev_id != CHIPREV_ID_5717_A0)
  978. is_serdes = tr32(SG_DIG_STATUS) & SG_DIG_IS_SERDES;
  979. else
  980. is_serdes = tr32(TG3_CPMU_PHY_STRAP) &
  981. TG3_CPMU_PHY_STRAP_IS_SERDES;
  982. if (is_serdes)
  983. tp->phy_addr += 7;
  984. } else
  985. tp->phy_addr = TG3_PHY_MII_ADDR;
  986. tg3_mdio_start(tp);
  987. if (!tg3_flag(tp, USE_PHYLIB) || tg3_flag(tp, MDIOBUS_INITED))
  988. return 0;
  989. tp->mdio_bus = mdiobus_alloc();
  990. if (tp->mdio_bus == NULL)
  991. return -ENOMEM;
  992. tp->mdio_bus->name = "tg3 mdio bus";
  993. snprintf(tp->mdio_bus->id, MII_BUS_ID_SIZE, "%x",
  994. (tp->pdev->bus->number << 8) | tp->pdev->devfn);
  995. tp->mdio_bus->priv = tp;
  996. tp->mdio_bus->parent = &tp->pdev->dev;
  997. tp->mdio_bus->read = &tg3_mdio_read;
  998. tp->mdio_bus->write = &tg3_mdio_write;
  999. tp->mdio_bus->reset = &tg3_mdio_reset;
  1000. tp->mdio_bus->phy_mask = ~(1 << TG3_PHY_MII_ADDR);
  1001. tp->mdio_bus->irq = &tp->mdio_irq[0];
  1002. for (i = 0; i < PHY_MAX_ADDR; i++)
  1003. tp->mdio_bus->irq[i] = PHY_POLL;
  1004. /* The bus registration will look for all the PHYs on the mdio bus.
  1005. * Unfortunately, it does not ensure the PHY is powered up before
  1006. * accessing the PHY ID registers. A chip reset is the
  1007. * quickest way to bring the device back to an operational state..
  1008. */
  1009. if (tg3_readphy(tp, MII_BMCR, &reg) || (reg & BMCR_PDOWN))
  1010. tg3_bmcr_reset(tp);
  1011. i = mdiobus_register(tp->mdio_bus);
  1012. if (i) {
  1013. dev_warn(&tp->pdev->dev, "mdiobus_reg failed (0x%x)\n", i);
  1014. mdiobus_free(tp->mdio_bus);
  1015. return i;
  1016. }
  1017. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1018. if (!phydev || !phydev->drv) {
  1019. dev_warn(&tp->pdev->dev, "No PHY devices\n");
  1020. mdiobus_unregister(tp->mdio_bus);
  1021. mdiobus_free(tp->mdio_bus);
  1022. return -ENODEV;
  1023. }
  1024. switch (phydev->drv->phy_id & phydev->drv->phy_id_mask) {
  1025. case PHY_ID_BCM57780:
  1026. phydev->interface = PHY_INTERFACE_MODE_GMII;
  1027. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1028. break;
  1029. case PHY_ID_BCM50610:
  1030. case PHY_ID_BCM50610M:
  1031. phydev->dev_flags |= PHY_BRCM_CLEAR_RGMII_MODE |
  1032. PHY_BRCM_RX_REFCLK_UNUSED |
  1033. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  1034. PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1035. if (tg3_flag(tp, RGMII_INBAND_DISABLE))
  1036. phydev->dev_flags |= PHY_BRCM_STD_IBND_DISABLE;
  1037. if (tg3_flag(tp, RGMII_EXT_IBND_RX_EN))
  1038. phydev->dev_flags |= PHY_BRCM_EXT_IBND_RX_ENABLE;
  1039. if (tg3_flag(tp, RGMII_EXT_IBND_TX_EN))
  1040. phydev->dev_flags |= PHY_BRCM_EXT_IBND_TX_ENABLE;
  1041. /* fallthru */
  1042. case PHY_ID_RTL8211C:
  1043. phydev->interface = PHY_INTERFACE_MODE_RGMII;
  1044. break;
  1045. case PHY_ID_RTL8201E:
  1046. case PHY_ID_BCMAC131:
  1047. phydev->interface = PHY_INTERFACE_MODE_MII;
  1048. phydev->dev_flags |= PHY_BRCM_AUTO_PWRDWN_ENABLE;
  1049. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  1050. break;
  1051. }
  1052. tg3_flag_set(tp, MDIOBUS_INITED);
  1053. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  1054. tg3_mdio_config_5785(tp);
  1055. return 0;
  1056. }
  1057. static void tg3_mdio_fini(struct tg3 *tp)
  1058. {
  1059. if (tg3_flag(tp, MDIOBUS_INITED)) {
  1060. tg3_flag_clear(tp, MDIOBUS_INITED);
  1061. mdiobus_unregister(tp->mdio_bus);
  1062. mdiobus_free(tp->mdio_bus);
  1063. }
  1064. }
  1065. /* tp->lock is held. */
  1066. static inline void tg3_generate_fw_event(struct tg3 *tp)
  1067. {
  1068. u32 val;
  1069. val = tr32(GRC_RX_CPU_EVENT);
  1070. val |= GRC_RX_CPU_DRIVER_EVENT;
  1071. tw32_f(GRC_RX_CPU_EVENT, val);
  1072. tp->last_event_jiffies = jiffies;
  1073. }
  1074. #define TG3_FW_EVENT_TIMEOUT_USEC 2500
  1075. /* tp->lock is held. */
  1076. static void tg3_wait_for_event_ack(struct tg3 *tp)
  1077. {
  1078. int i;
  1079. unsigned int delay_cnt;
  1080. long time_remain;
  1081. /* If enough time has passed, no wait is necessary. */
  1082. time_remain = (long)(tp->last_event_jiffies + 1 +
  1083. usecs_to_jiffies(TG3_FW_EVENT_TIMEOUT_USEC)) -
  1084. (long)jiffies;
  1085. if (time_remain < 0)
  1086. return;
  1087. /* Check if we can shorten the wait time. */
  1088. delay_cnt = jiffies_to_usecs(time_remain);
  1089. if (delay_cnt > TG3_FW_EVENT_TIMEOUT_USEC)
  1090. delay_cnt = TG3_FW_EVENT_TIMEOUT_USEC;
  1091. delay_cnt = (delay_cnt >> 3) + 1;
  1092. for (i = 0; i < delay_cnt; i++) {
  1093. if (!(tr32(GRC_RX_CPU_EVENT) & GRC_RX_CPU_DRIVER_EVENT))
  1094. break;
  1095. udelay(8);
  1096. }
  1097. }
  1098. /* tp->lock is held. */
  1099. static void tg3_ump_link_report(struct tg3 *tp)
  1100. {
  1101. u32 reg;
  1102. u32 val;
  1103. if (!tg3_flag(tp, 5780_CLASS) || !tg3_flag(tp, ENABLE_ASF))
  1104. return;
  1105. tg3_wait_for_event_ack(tp);
  1106. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_LINK_UPDATE);
  1107. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 14);
  1108. val = 0;
  1109. if (!tg3_readphy(tp, MII_BMCR, &reg))
  1110. val = reg << 16;
  1111. if (!tg3_readphy(tp, MII_BMSR, &reg))
  1112. val |= (reg & 0xffff);
  1113. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, val);
  1114. val = 0;
  1115. if (!tg3_readphy(tp, MII_ADVERTISE, &reg))
  1116. val = reg << 16;
  1117. if (!tg3_readphy(tp, MII_LPA, &reg))
  1118. val |= (reg & 0xffff);
  1119. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 4, val);
  1120. val = 0;
  1121. if (!(tp->phy_flags & TG3_PHYFLG_MII_SERDES)) {
  1122. if (!tg3_readphy(tp, MII_CTRL1000, &reg))
  1123. val = reg << 16;
  1124. if (!tg3_readphy(tp, MII_STAT1000, &reg))
  1125. val |= (reg & 0xffff);
  1126. }
  1127. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 8, val);
  1128. if (!tg3_readphy(tp, MII_PHYADDR, &reg))
  1129. val = reg << 16;
  1130. else
  1131. val = 0;
  1132. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX + 12, val);
  1133. tg3_generate_fw_event(tp);
  1134. }
  1135. static void tg3_link_report(struct tg3 *tp)
  1136. {
  1137. if (!netif_carrier_ok(tp->dev)) {
  1138. netif_info(tp, link, tp->dev, "Link is down\n");
  1139. tg3_ump_link_report(tp);
  1140. } else if (netif_msg_link(tp)) {
  1141. netdev_info(tp->dev, "Link is up at %d Mbps, %s duplex\n",
  1142. (tp->link_config.active_speed == SPEED_1000 ?
  1143. 1000 :
  1144. (tp->link_config.active_speed == SPEED_100 ?
  1145. 100 : 10)),
  1146. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1147. "full" : "half"));
  1148. netdev_info(tp->dev, "Flow control is %s for TX and %s for RX\n",
  1149. (tp->link_config.active_flowctrl & FLOW_CTRL_TX) ?
  1150. "on" : "off",
  1151. (tp->link_config.active_flowctrl & FLOW_CTRL_RX) ?
  1152. "on" : "off");
  1153. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP)
  1154. netdev_info(tp->dev, "EEE is %s\n",
  1155. tp->setlpicnt ? "enabled" : "disabled");
  1156. tg3_ump_link_report(tp);
  1157. }
  1158. }
  1159. static u16 tg3_advert_flowctrl_1000T(u8 flow_ctrl)
  1160. {
  1161. u16 miireg;
  1162. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1163. miireg = ADVERTISE_PAUSE_CAP;
  1164. else if (flow_ctrl & FLOW_CTRL_TX)
  1165. miireg = ADVERTISE_PAUSE_ASYM;
  1166. else if (flow_ctrl & FLOW_CTRL_RX)
  1167. miireg = ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  1168. else
  1169. miireg = 0;
  1170. return miireg;
  1171. }
  1172. static u16 tg3_advert_flowctrl_1000X(u8 flow_ctrl)
  1173. {
  1174. u16 miireg;
  1175. if ((flow_ctrl & FLOW_CTRL_TX) && (flow_ctrl & FLOW_CTRL_RX))
  1176. miireg = ADVERTISE_1000XPAUSE;
  1177. else if (flow_ctrl & FLOW_CTRL_TX)
  1178. miireg = ADVERTISE_1000XPSE_ASYM;
  1179. else if (flow_ctrl & FLOW_CTRL_RX)
  1180. miireg = ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM;
  1181. else
  1182. miireg = 0;
  1183. return miireg;
  1184. }
  1185. static u8 tg3_resolve_flowctrl_1000X(u16 lcladv, u16 rmtadv)
  1186. {
  1187. u8 cap = 0;
  1188. if (lcladv & ADVERTISE_1000XPAUSE) {
  1189. if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1190. if (rmtadv & LPA_1000XPAUSE)
  1191. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1192. else if (rmtadv & LPA_1000XPAUSE_ASYM)
  1193. cap = FLOW_CTRL_RX;
  1194. } else {
  1195. if (rmtadv & LPA_1000XPAUSE)
  1196. cap = FLOW_CTRL_TX | FLOW_CTRL_RX;
  1197. }
  1198. } else if (lcladv & ADVERTISE_1000XPSE_ASYM) {
  1199. if ((rmtadv & LPA_1000XPAUSE) && (rmtadv & LPA_1000XPAUSE_ASYM))
  1200. cap = FLOW_CTRL_TX;
  1201. }
  1202. return cap;
  1203. }
  1204. static void tg3_setup_flow_control(struct tg3 *tp, u32 lcladv, u32 rmtadv)
  1205. {
  1206. u8 autoneg;
  1207. u8 flowctrl = 0;
  1208. u32 old_rx_mode = tp->rx_mode;
  1209. u32 old_tx_mode = tp->tx_mode;
  1210. if (tg3_flag(tp, USE_PHYLIB))
  1211. autoneg = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]->autoneg;
  1212. else
  1213. autoneg = tp->link_config.autoneg;
  1214. if (autoneg == AUTONEG_ENABLE && tg3_flag(tp, PAUSE_AUTONEG)) {
  1215. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  1216. flowctrl = tg3_resolve_flowctrl_1000X(lcladv, rmtadv);
  1217. else
  1218. flowctrl = mii_resolve_flowctrl_fdx(lcladv, rmtadv);
  1219. } else
  1220. flowctrl = tp->link_config.flowctrl;
  1221. tp->link_config.active_flowctrl = flowctrl;
  1222. if (flowctrl & FLOW_CTRL_RX)
  1223. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1224. else
  1225. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1226. if (old_rx_mode != tp->rx_mode)
  1227. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1228. if (flowctrl & FLOW_CTRL_TX)
  1229. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1230. else
  1231. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1232. if (old_tx_mode != tp->tx_mode)
  1233. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1234. }
  1235. static void tg3_adjust_link(struct net_device *dev)
  1236. {
  1237. u8 oldflowctrl, linkmesg = 0;
  1238. u32 mac_mode, lcl_adv, rmt_adv;
  1239. struct tg3 *tp = netdev_priv(dev);
  1240. struct phy_device *phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1241. spin_lock_bh(&tp->lock);
  1242. mac_mode = tp->mac_mode & ~(MAC_MODE_PORT_MODE_MASK |
  1243. MAC_MODE_HALF_DUPLEX);
  1244. oldflowctrl = tp->link_config.active_flowctrl;
  1245. if (phydev->link) {
  1246. lcl_adv = 0;
  1247. rmt_adv = 0;
  1248. if (phydev->speed == SPEED_100 || phydev->speed == SPEED_10)
  1249. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1250. else if (phydev->speed == SPEED_1000 ||
  1251. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785)
  1252. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1253. else
  1254. mac_mode |= MAC_MODE_PORT_MODE_MII;
  1255. if (phydev->duplex == DUPLEX_HALF)
  1256. mac_mode |= MAC_MODE_HALF_DUPLEX;
  1257. else {
  1258. lcl_adv = tg3_advert_flowctrl_1000T(
  1259. tp->link_config.flowctrl);
  1260. if (phydev->pause)
  1261. rmt_adv = LPA_PAUSE_CAP;
  1262. if (phydev->asym_pause)
  1263. rmt_adv |= LPA_PAUSE_ASYM;
  1264. }
  1265. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  1266. } else
  1267. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1268. if (mac_mode != tp->mac_mode) {
  1269. tp->mac_mode = mac_mode;
  1270. tw32_f(MAC_MODE, tp->mac_mode);
  1271. udelay(40);
  1272. }
  1273. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  1274. if (phydev->speed == SPEED_10)
  1275. tw32(MAC_MI_STAT,
  1276. MAC_MI_STAT_10MBPS_MODE |
  1277. MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1278. else
  1279. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  1280. }
  1281. if (phydev->speed == SPEED_1000 && phydev->duplex == DUPLEX_HALF)
  1282. tw32(MAC_TX_LENGTHS,
  1283. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1284. (6 << TX_LENGTHS_IPG_SHIFT) |
  1285. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1286. else
  1287. tw32(MAC_TX_LENGTHS,
  1288. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  1289. (6 << TX_LENGTHS_IPG_SHIFT) |
  1290. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  1291. if ((phydev->link && tp->link_config.active_speed == SPEED_INVALID) ||
  1292. (!phydev->link && tp->link_config.active_speed != SPEED_INVALID) ||
  1293. phydev->speed != tp->link_config.active_speed ||
  1294. phydev->duplex != tp->link_config.active_duplex ||
  1295. oldflowctrl != tp->link_config.active_flowctrl)
  1296. linkmesg = 1;
  1297. tp->link_config.active_speed = phydev->speed;
  1298. tp->link_config.active_duplex = phydev->duplex;
  1299. spin_unlock_bh(&tp->lock);
  1300. if (linkmesg)
  1301. tg3_link_report(tp);
  1302. }
  1303. static int tg3_phy_init(struct tg3 *tp)
  1304. {
  1305. struct phy_device *phydev;
  1306. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED)
  1307. return 0;
  1308. /* Bring the PHY back to a known state. */
  1309. tg3_bmcr_reset(tp);
  1310. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1311. /* Attach the MAC to the PHY. */
  1312. phydev = phy_connect(tp->dev, dev_name(&phydev->dev), tg3_adjust_link,
  1313. phydev->dev_flags, phydev->interface);
  1314. if (IS_ERR(phydev)) {
  1315. dev_err(&tp->pdev->dev, "Could not attach to PHY\n");
  1316. return PTR_ERR(phydev);
  1317. }
  1318. /* Mask with MAC supported features. */
  1319. switch (phydev->interface) {
  1320. case PHY_INTERFACE_MODE_GMII:
  1321. case PHY_INTERFACE_MODE_RGMII:
  1322. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  1323. phydev->supported &= (PHY_GBIT_FEATURES |
  1324. SUPPORTED_Pause |
  1325. SUPPORTED_Asym_Pause);
  1326. break;
  1327. }
  1328. /* fallthru */
  1329. case PHY_INTERFACE_MODE_MII:
  1330. phydev->supported &= (PHY_BASIC_FEATURES |
  1331. SUPPORTED_Pause |
  1332. SUPPORTED_Asym_Pause);
  1333. break;
  1334. default:
  1335. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1336. return -EINVAL;
  1337. }
  1338. tp->phy_flags |= TG3_PHYFLG_IS_CONNECTED;
  1339. phydev->advertising = phydev->supported;
  1340. return 0;
  1341. }
  1342. static void tg3_phy_start(struct tg3 *tp)
  1343. {
  1344. struct phy_device *phydev;
  1345. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1346. return;
  1347. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  1348. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  1349. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  1350. phydev->speed = tp->link_config.orig_speed;
  1351. phydev->duplex = tp->link_config.orig_duplex;
  1352. phydev->autoneg = tp->link_config.orig_autoneg;
  1353. phydev->advertising = tp->link_config.orig_advertising;
  1354. }
  1355. phy_start(phydev);
  1356. phy_start_aneg(phydev);
  1357. }
  1358. static void tg3_phy_stop(struct tg3 *tp)
  1359. {
  1360. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  1361. return;
  1362. phy_stop(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1363. }
  1364. static void tg3_phy_fini(struct tg3 *tp)
  1365. {
  1366. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  1367. phy_disconnect(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  1368. tp->phy_flags &= ~TG3_PHYFLG_IS_CONNECTED;
  1369. }
  1370. }
  1371. static void tg3_phy_fet_toggle_apd(struct tg3 *tp, bool enable)
  1372. {
  1373. u32 phytest;
  1374. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1375. u32 phy;
  1376. tg3_writephy(tp, MII_TG3_FET_TEST,
  1377. phytest | MII_TG3_FET_SHADOW_EN);
  1378. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXSTAT2, &phy)) {
  1379. if (enable)
  1380. phy |= MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1381. else
  1382. phy &= ~MII_TG3_FET_SHDW_AUXSTAT2_APD;
  1383. tg3_writephy(tp, MII_TG3_FET_SHDW_AUXSTAT2, phy);
  1384. }
  1385. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1386. }
  1387. }
  1388. static void tg3_phy_toggle_apd(struct tg3 *tp, bool enable)
  1389. {
  1390. u32 reg;
  1391. if (!tg3_flag(tp, 5705_PLUS) ||
  1392. (tg3_flag(tp, 5717_PLUS) &&
  1393. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1394. return;
  1395. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1396. tg3_phy_fet_toggle_apd(tp, enable);
  1397. return;
  1398. }
  1399. reg = MII_TG3_MISC_SHDW_WREN |
  1400. MII_TG3_MISC_SHDW_SCR5_SEL |
  1401. MII_TG3_MISC_SHDW_SCR5_LPED |
  1402. MII_TG3_MISC_SHDW_SCR5_DLPTLM |
  1403. MII_TG3_MISC_SHDW_SCR5_SDTL |
  1404. MII_TG3_MISC_SHDW_SCR5_C125OE;
  1405. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 || !enable)
  1406. reg |= MII_TG3_MISC_SHDW_SCR5_DLLAPD;
  1407. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1408. reg = MII_TG3_MISC_SHDW_WREN |
  1409. MII_TG3_MISC_SHDW_APD_SEL |
  1410. MII_TG3_MISC_SHDW_APD_WKTM_84MS;
  1411. if (enable)
  1412. reg |= MII_TG3_MISC_SHDW_APD_ENABLE;
  1413. tg3_writephy(tp, MII_TG3_MISC_SHDW, reg);
  1414. }
  1415. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  1416. {
  1417. u32 phy;
  1418. if (!tg3_flag(tp, 5705_PLUS) ||
  1419. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  1420. return;
  1421. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1422. u32 ephy;
  1423. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &ephy)) {
  1424. u32 reg = MII_TG3_FET_SHDW_MISCCTRL;
  1425. tg3_writephy(tp, MII_TG3_FET_TEST,
  1426. ephy | MII_TG3_FET_SHADOW_EN);
  1427. if (!tg3_readphy(tp, reg, &phy)) {
  1428. if (enable)
  1429. phy |= MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1430. else
  1431. phy &= ~MII_TG3_FET_SHDW_MISCCTRL_MDIX;
  1432. tg3_writephy(tp, reg, phy);
  1433. }
  1434. tg3_writephy(tp, MII_TG3_FET_TEST, ephy);
  1435. }
  1436. } else {
  1437. int ret;
  1438. ret = tg3_phy_auxctl_read(tp,
  1439. MII_TG3_AUXCTL_SHDWSEL_MISC, &phy);
  1440. if (!ret) {
  1441. if (enable)
  1442. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1443. else
  1444. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  1445. tg3_phy_auxctl_write(tp,
  1446. MII_TG3_AUXCTL_SHDWSEL_MISC, phy);
  1447. }
  1448. }
  1449. }
  1450. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  1451. {
  1452. int ret;
  1453. u32 val;
  1454. if (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED)
  1455. return;
  1456. ret = tg3_phy_auxctl_read(tp, MII_TG3_AUXCTL_SHDWSEL_MISC, &val);
  1457. if (!ret)
  1458. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_MISC,
  1459. val | MII_TG3_AUXCTL_MISC_WIRESPD_EN);
  1460. }
  1461. static void tg3_phy_apply_otp(struct tg3 *tp)
  1462. {
  1463. u32 otp, phy;
  1464. if (!tp->phy_otp)
  1465. return;
  1466. otp = tp->phy_otp;
  1467. if (TG3_PHY_AUXCTL_SMDSP_ENABLE(tp))
  1468. return;
  1469. phy = ((otp & TG3_OTP_AGCTGT_MASK) >> TG3_OTP_AGCTGT_SHIFT);
  1470. phy |= MII_TG3_DSP_TAP1_AGCTGT_DFLT;
  1471. tg3_phydsp_write(tp, MII_TG3_DSP_TAP1, phy);
  1472. phy = ((otp & TG3_OTP_HPFFLTR_MASK) >> TG3_OTP_HPFFLTR_SHIFT) |
  1473. ((otp & TG3_OTP_HPFOVER_MASK) >> TG3_OTP_HPFOVER_SHIFT);
  1474. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH0, phy);
  1475. phy = ((otp & TG3_OTP_LPFDIS_MASK) >> TG3_OTP_LPFDIS_SHIFT);
  1476. phy |= MII_TG3_DSP_AADJ1CH3_ADCCKADJ;
  1477. tg3_phydsp_write(tp, MII_TG3_DSP_AADJ1CH3, phy);
  1478. phy = ((otp & TG3_OTP_VDAC_MASK) >> TG3_OTP_VDAC_SHIFT);
  1479. tg3_phydsp_write(tp, MII_TG3_DSP_EXP75, phy);
  1480. phy = ((otp & TG3_OTP_10BTAMP_MASK) >> TG3_OTP_10BTAMP_SHIFT);
  1481. tg3_phydsp_write(tp, MII_TG3_DSP_EXP96, phy);
  1482. phy = ((otp & TG3_OTP_ROFF_MASK) >> TG3_OTP_ROFF_SHIFT) |
  1483. ((otp & TG3_OTP_RCOFF_MASK) >> TG3_OTP_RCOFF_SHIFT);
  1484. tg3_phydsp_write(tp, MII_TG3_DSP_EXP97, phy);
  1485. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1486. }
  1487. static void tg3_phy_eee_adjust(struct tg3 *tp, u32 current_link_up)
  1488. {
  1489. u32 val;
  1490. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  1491. return;
  1492. tp->setlpicnt = 0;
  1493. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  1494. current_link_up == 1 &&
  1495. tp->link_config.active_duplex == DUPLEX_FULL &&
  1496. (tp->link_config.active_speed == SPEED_100 ||
  1497. tp->link_config.active_speed == SPEED_1000)) {
  1498. u32 eeectl;
  1499. if (tp->link_config.active_speed == SPEED_1000)
  1500. eeectl = TG3_CPMU_EEE_CTRL_EXIT_16_5_US;
  1501. else
  1502. eeectl = TG3_CPMU_EEE_CTRL_EXIT_36_US;
  1503. tw32(TG3_CPMU_EEE_CTRL, eeectl);
  1504. tg3_phy_cl45_read(tp, MDIO_MMD_AN,
  1505. TG3_CL45_D7_EEERES_STAT, &val);
  1506. if (val == TG3_CL45_D7_EEERES_STAT_LP_1000T ||
  1507. val == TG3_CL45_D7_EEERES_STAT_LP_100TX)
  1508. tp->setlpicnt = 2;
  1509. }
  1510. if (!tp->setlpicnt) {
  1511. val = tr32(TG3_CPMU_EEE_MODE);
  1512. tw32(TG3_CPMU_EEE_MODE, val & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  1513. }
  1514. }
  1515. static void tg3_phy_eee_enable(struct tg3 *tp)
  1516. {
  1517. u32 val;
  1518. if (tp->link_config.active_speed == SPEED_1000 &&
  1519. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1520. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1521. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) &&
  1522. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1523. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, 0x0003);
  1524. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1525. }
  1526. val = tr32(TG3_CPMU_EEE_MODE);
  1527. tw32(TG3_CPMU_EEE_MODE, val | TG3_CPMU_EEEMD_LPI_ENABLE);
  1528. }
  1529. static int tg3_wait_macro_done(struct tg3 *tp)
  1530. {
  1531. int limit = 100;
  1532. while (limit--) {
  1533. u32 tmp32;
  1534. if (!tg3_readphy(tp, MII_TG3_DSP_CONTROL, &tmp32)) {
  1535. if ((tmp32 & 0x1000) == 0)
  1536. break;
  1537. }
  1538. }
  1539. if (limit < 0)
  1540. return -EBUSY;
  1541. return 0;
  1542. }
  1543. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  1544. {
  1545. static const u32 test_pat[4][6] = {
  1546. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  1547. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  1548. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  1549. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  1550. };
  1551. int chan;
  1552. for (chan = 0; chan < 4; chan++) {
  1553. int i;
  1554. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1555. (chan * 0x2000) | 0x0200);
  1556. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1557. for (i = 0; i < 6; i++)
  1558. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  1559. test_pat[chan][i]);
  1560. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1561. if (tg3_wait_macro_done(tp)) {
  1562. *resetp = 1;
  1563. return -EBUSY;
  1564. }
  1565. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1566. (chan * 0x2000) | 0x0200);
  1567. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0082);
  1568. if (tg3_wait_macro_done(tp)) {
  1569. *resetp = 1;
  1570. return -EBUSY;
  1571. }
  1572. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0802);
  1573. if (tg3_wait_macro_done(tp)) {
  1574. *resetp = 1;
  1575. return -EBUSY;
  1576. }
  1577. for (i = 0; i < 6; i += 2) {
  1578. u32 low, high;
  1579. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  1580. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  1581. tg3_wait_macro_done(tp)) {
  1582. *resetp = 1;
  1583. return -EBUSY;
  1584. }
  1585. low &= 0x7fff;
  1586. high &= 0x000f;
  1587. if (low != test_pat[chan][i] ||
  1588. high != test_pat[chan][i+1]) {
  1589. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  1590. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  1591. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  1592. return -EBUSY;
  1593. }
  1594. }
  1595. }
  1596. return 0;
  1597. }
  1598. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  1599. {
  1600. int chan;
  1601. for (chan = 0; chan < 4; chan++) {
  1602. int i;
  1603. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  1604. (chan * 0x2000) | 0x0200);
  1605. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0002);
  1606. for (i = 0; i < 6; i++)
  1607. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  1608. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0202);
  1609. if (tg3_wait_macro_done(tp))
  1610. return -EBUSY;
  1611. }
  1612. return 0;
  1613. }
  1614. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  1615. {
  1616. u32 reg32, phy9_orig;
  1617. int retries, do_phy_reset, err;
  1618. retries = 10;
  1619. do_phy_reset = 1;
  1620. do {
  1621. if (do_phy_reset) {
  1622. err = tg3_bmcr_reset(tp);
  1623. if (err)
  1624. return err;
  1625. do_phy_reset = 0;
  1626. }
  1627. /* Disable transmitter and interrupt. */
  1628. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  1629. continue;
  1630. reg32 |= 0x3000;
  1631. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1632. /* Set full-duplex, 1000 mbps. */
  1633. tg3_writephy(tp, MII_BMCR,
  1634. BMCR_FULLDPLX | BMCR_SPEED1000);
  1635. /* Set to master mode. */
  1636. if (tg3_readphy(tp, MII_CTRL1000, &phy9_orig))
  1637. continue;
  1638. tg3_writephy(tp, MII_CTRL1000,
  1639. CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER);
  1640. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  1641. if (err)
  1642. return err;
  1643. /* Block the PHY control access. */
  1644. tg3_phydsp_write(tp, 0x8005, 0x0800);
  1645. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  1646. if (!err)
  1647. break;
  1648. } while (--retries);
  1649. err = tg3_phy_reset_chanpat(tp);
  1650. if (err)
  1651. return err;
  1652. tg3_phydsp_write(tp, 0x8005, 0x0000);
  1653. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  1654. tg3_writephy(tp, MII_TG3_DSP_CONTROL, 0x0000);
  1655. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1656. tg3_writephy(tp, MII_CTRL1000, phy9_orig);
  1657. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  1658. reg32 &= ~0x3000;
  1659. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  1660. } else if (!err)
  1661. err = -EBUSY;
  1662. return err;
  1663. }
  1664. /* This will reset the tigon3 PHY if there is no valid
  1665. * link unless the FORCE argument is non-zero.
  1666. */
  1667. static int tg3_phy_reset(struct tg3 *tp)
  1668. {
  1669. u32 val, cpmuctrl;
  1670. int err;
  1671. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1672. val = tr32(GRC_MISC_CFG);
  1673. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  1674. udelay(40);
  1675. }
  1676. err = tg3_readphy(tp, MII_BMSR, &val);
  1677. err |= tg3_readphy(tp, MII_BMSR, &val);
  1678. if (err != 0)
  1679. return -EBUSY;
  1680. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  1681. netif_carrier_off(tp->dev);
  1682. tg3_link_report(tp);
  1683. }
  1684. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1685. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1686. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  1687. err = tg3_phy_reset_5703_4_5(tp);
  1688. if (err)
  1689. return err;
  1690. goto out;
  1691. }
  1692. cpmuctrl = 0;
  1693. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  1694. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  1695. cpmuctrl = tr32(TG3_CPMU_CTRL);
  1696. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY)
  1697. tw32(TG3_CPMU_CTRL,
  1698. cpmuctrl & ~CPMU_CTRL_GPHY_10MB_RXONLY);
  1699. }
  1700. err = tg3_bmcr_reset(tp);
  1701. if (err)
  1702. return err;
  1703. if (cpmuctrl & CPMU_CTRL_GPHY_10MB_RXONLY) {
  1704. val = MII_TG3_DSP_EXP8_AEDW | MII_TG3_DSP_EXP8_REJ2MHz;
  1705. tg3_phydsp_write(tp, MII_TG3_DSP_EXP8, val);
  1706. tw32(TG3_CPMU_CTRL, cpmuctrl);
  1707. }
  1708. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1709. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1710. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1711. if ((val & CPMU_LSPD_1000MB_MACCLK_MASK) ==
  1712. CPMU_LSPD_1000MB_MACCLK_12_5) {
  1713. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1714. udelay(40);
  1715. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1716. }
  1717. }
  1718. if (tg3_flag(tp, 5717_PLUS) &&
  1719. (tp->phy_flags & TG3_PHYFLG_MII_SERDES))
  1720. return 0;
  1721. tg3_phy_apply_otp(tp);
  1722. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  1723. tg3_phy_toggle_apd(tp, true);
  1724. else
  1725. tg3_phy_toggle_apd(tp, false);
  1726. out:
  1727. if ((tp->phy_flags & TG3_PHYFLG_ADC_BUG) &&
  1728. !TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1729. tg3_phydsp_write(tp, 0x201f, 0x2aaa);
  1730. tg3_phydsp_write(tp, 0x000a, 0x0323);
  1731. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1732. }
  1733. if (tp->phy_flags & TG3_PHYFLG_5704_A0_BUG) {
  1734. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1735. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  1736. }
  1737. if (tp->phy_flags & TG3_PHYFLG_BER_BUG) {
  1738. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1739. tg3_phydsp_write(tp, 0x000a, 0x310b);
  1740. tg3_phydsp_write(tp, 0x201f, 0x9506);
  1741. tg3_phydsp_write(tp, 0x401f, 0x14e2);
  1742. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1743. }
  1744. } else if (tp->phy_flags & TG3_PHYFLG_JITTER_BUG) {
  1745. if (!TG3_PHY_AUXCTL_SMDSP_ENABLE(tp)) {
  1746. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  1747. if (tp->phy_flags & TG3_PHYFLG_ADJUST_TRIM) {
  1748. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  1749. tg3_writephy(tp, MII_TG3_TEST1,
  1750. MII_TG3_TEST1_TRIM_EN | 0x4);
  1751. } else
  1752. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  1753. TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  1754. }
  1755. }
  1756. /* Set Extended packet length bit (bit 14) on all chips that */
  1757. /* support jumbo frames */
  1758. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  1759. /* Cannot do read-modify-write on 5401 */
  1760. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  1761. } else if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1762. /* Set bit 14 with read-modify-write to preserve other bits */
  1763. err = tg3_phy_auxctl_read(tp,
  1764. MII_TG3_AUXCTL_SHDWSEL_AUXCTL, &val);
  1765. if (!err)
  1766. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL,
  1767. val | MII_TG3_AUXCTL_ACTL_EXTPKTLEN);
  1768. }
  1769. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  1770. * jumbo frames transmission.
  1771. */
  1772. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  1773. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &val))
  1774. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1775. val | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  1776. }
  1777. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1778. /* adjust output voltage */
  1779. tg3_writephy(tp, MII_TG3_FET_PTEST, 0x12);
  1780. }
  1781. tg3_phy_toggle_automdix(tp, 1);
  1782. tg3_phy_set_wirespeed(tp);
  1783. return 0;
  1784. }
  1785. static void tg3_frob_aux_power(struct tg3 *tp)
  1786. {
  1787. bool need_vaux = false;
  1788. /* The GPIOs do something completely different on 57765. */
  1789. if (!tg3_flag(tp, IS_NIC) ||
  1790. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  1791. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  1792. return;
  1793. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1794. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  1795. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  1796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) &&
  1797. tp->pdev_peer != tp->pdev) {
  1798. struct net_device *dev_peer;
  1799. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1800. /* remove_one() may have been run on the peer. */
  1801. if (dev_peer) {
  1802. struct tg3 *tp_peer = netdev_priv(dev_peer);
  1803. if (tg3_flag(tp_peer, INIT_COMPLETE))
  1804. return;
  1805. if (tg3_flag(tp_peer, WOL_ENABLE) ||
  1806. tg3_flag(tp_peer, ENABLE_ASF))
  1807. need_vaux = true;
  1808. }
  1809. }
  1810. if (tg3_flag(tp, WOL_ENABLE) || tg3_flag(tp, ENABLE_ASF))
  1811. need_vaux = true;
  1812. if (need_vaux) {
  1813. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1814. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1815. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1816. (GRC_LCLCTRL_GPIO_OE0 |
  1817. GRC_LCLCTRL_GPIO_OE1 |
  1818. GRC_LCLCTRL_GPIO_OE2 |
  1819. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1820. GRC_LCLCTRL_GPIO_OUTPUT1),
  1821. 100);
  1822. } else if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  1823. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  1824. /* The 5761 non-e device swaps GPIO 0 and GPIO 2. */
  1825. u32 grc_local_ctrl = GRC_LCLCTRL_GPIO_OE0 |
  1826. GRC_LCLCTRL_GPIO_OE1 |
  1827. GRC_LCLCTRL_GPIO_OE2 |
  1828. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1829. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1830. tp->grc_local_ctrl;
  1831. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1832. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT2;
  1833. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1834. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT0;
  1835. tw32_wait_f(GRC_LOCAL_CTRL, grc_local_ctrl, 100);
  1836. } else {
  1837. u32 no_gpio2;
  1838. u32 grc_local_ctrl = 0;
  1839. /* Workaround to prevent overdrawing Amps. */
  1840. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1841. ASIC_REV_5714) {
  1842. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1843. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1844. grc_local_ctrl, 100);
  1845. }
  1846. /* On 5753 and variants, GPIO2 cannot be used. */
  1847. no_gpio2 = tp->nic_sram_data_cfg &
  1848. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1849. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1850. GRC_LCLCTRL_GPIO_OE1 |
  1851. GRC_LCLCTRL_GPIO_OE2 |
  1852. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1853. GRC_LCLCTRL_GPIO_OUTPUT2;
  1854. if (no_gpio2) {
  1855. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1856. GRC_LCLCTRL_GPIO_OUTPUT2);
  1857. }
  1858. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1859. grc_local_ctrl, 100);
  1860. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1861. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1862. grc_local_ctrl, 100);
  1863. if (!no_gpio2) {
  1864. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1865. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1866. grc_local_ctrl, 100);
  1867. }
  1868. }
  1869. } else {
  1870. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1871. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1872. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1873. (GRC_LCLCTRL_GPIO_OE1 |
  1874. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1875. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1876. GRC_LCLCTRL_GPIO_OE1, 100);
  1877. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1878. (GRC_LCLCTRL_GPIO_OE1 |
  1879. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1880. }
  1881. }
  1882. }
  1883. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1884. {
  1885. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1886. return 1;
  1887. else if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411) {
  1888. if (speed != SPEED_10)
  1889. return 1;
  1890. } else if (speed == SPEED_10)
  1891. return 1;
  1892. return 0;
  1893. }
  1894. static int tg3_setup_phy(struct tg3 *, int);
  1895. #define RESET_KIND_SHUTDOWN 0
  1896. #define RESET_KIND_INIT 1
  1897. #define RESET_KIND_SUSPEND 2
  1898. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1899. static int tg3_halt_cpu(struct tg3 *, u32);
  1900. static void tg3_power_down_phy(struct tg3 *tp, bool do_low_power)
  1901. {
  1902. u32 val;
  1903. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  1904. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1905. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1906. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1907. sg_dig_ctrl |=
  1908. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1909. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1910. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1911. }
  1912. return;
  1913. }
  1914. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1915. tg3_bmcr_reset(tp);
  1916. val = tr32(GRC_MISC_CFG);
  1917. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1918. udelay(40);
  1919. return;
  1920. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  1921. u32 phytest;
  1922. if (!tg3_readphy(tp, MII_TG3_FET_TEST, &phytest)) {
  1923. u32 phy;
  1924. tg3_writephy(tp, MII_ADVERTISE, 0);
  1925. tg3_writephy(tp, MII_BMCR,
  1926. BMCR_ANENABLE | BMCR_ANRESTART);
  1927. tg3_writephy(tp, MII_TG3_FET_TEST,
  1928. phytest | MII_TG3_FET_SHADOW_EN);
  1929. if (!tg3_readphy(tp, MII_TG3_FET_SHDW_AUXMODE4, &phy)) {
  1930. phy |= MII_TG3_FET_SHDW_AUXMODE4_SBPD;
  1931. tg3_writephy(tp,
  1932. MII_TG3_FET_SHDW_AUXMODE4,
  1933. phy);
  1934. }
  1935. tg3_writephy(tp, MII_TG3_FET_TEST, phytest);
  1936. }
  1937. return;
  1938. } else if (do_low_power) {
  1939. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1940. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1941. val = MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  1942. MII_TG3_AUXCTL_PCTL_SPR_ISOLATE |
  1943. MII_TG3_AUXCTL_PCTL_VREG_11V;
  1944. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, val);
  1945. }
  1946. /* The PHY should not be powered down on some chips because
  1947. * of bugs.
  1948. */
  1949. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1950. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1951. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1952. (tp->phy_flags & TG3_PHYFLG_MII_SERDES)))
  1953. return;
  1954. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX ||
  1955. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5761_AX) {
  1956. val = tr32(TG3_CPMU_LSPD_1000MB_CLK);
  1957. val &= ~CPMU_LSPD_1000MB_MACCLK_MASK;
  1958. val |= CPMU_LSPD_1000MB_MACCLK_12_5;
  1959. tw32_f(TG3_CPMU_LSPD_1000MB_CLK, val);
  1960. }
  1961. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1962. }
  1963. /* tp->lock is held. */
  1964. static int tg3_nvram_lock(struct tg3 *tp)
  1965. {
  1966. if (tg3_flag(tp, NVRAM)) {
  1967. int i;
  1968. if (tp->nvram_lock_cnt == 0) {
  1969. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  1970. for (i = 0; i < 8000; i++) {
  1971. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  1972. break;
  1973. udelay(20);
  1974. }
  1975. if (i == 8000) {
  1976. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  1977. return -ENODEV;
  1978. }
  1979. }
  1980. tp->nvram_lock_cnt++;
  1981. }
  1982. return 0;
  1983. }
  1984. /* tp->lock is held. */
  1985. static void tg3_nvram_unlock(struct tg3 *tp)
  1986. {
  1987. if (tg3_flag(tp, NVRAM)) {
  1988. if (tp->nvram_lock_cnt > 0)
  1989. tp->nvram_lock_cnt--;
  1990. if (tp->nvram_lock_cnt == 0)
  1991. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  1992. }
  1993. }
  1994. /* tp->lock is held. */
  1995. static void tg3_enable_nvram_access(struct tg3 *tp)
  1996. {
  1997. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  1998. u32 nvaccess = tr32(NVRAM_ACCESS);
  1999. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  2000. }
  2001. }
  2002. /* tp->lock is held. */
  2003. static void tg3_disable_nvram_access(struct tg3 *tp)
  2004. {
  2005. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM)) {
  2006. u32 nvaccess = tr32(NVRAM_ACCESS);
  2007. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  2008. }
  2009. }
  2010. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  2011. u32 offset, u32 *val)
  2012. {
  2013. u32 tmp;
  2014. int i;
  2015. if (offset > EEPROM_ADDR_ADDR_MASK || (offset % 4) != 0)
  2016. return -EINVAL;
  2017. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  2018. EEPROM_ADDR_DEVID_MASK |
  2019. EEPROM_ADDR_READ);
  2020. tw32(GRC_EEPROM_ADDR,
  2021. tmp |
  2022. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  2023. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  2024. EEPROM_ADDR_ADDR_MASK) |
  2025. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  2026. for (i = 0; i < 1000; i++) {
  2027. tmp = tr32(GRC_EEPROM_ADDR);
  2028. if (tmp & EEPROM_ADDR_COMPLETE)
  2029. break;
  2030. msleep(1);
  2031. }
  2032. if (!(tmp & EEPROM_ADDR_COMPLETE))
  2033. return -EBUSY;
  2034. tmp = tr32(GRC_EEPROM_DATA);
  2035. /*
  2036. * The data will always be opposite the native endian
  2037. * format. Perform a blind byteswap to compensate.
  2038. */
  2039. *val = swab32(tmp);
  2040. return 0;
  2041. }
  2042. #define NVRAM_CMD_TIMEOUT 10000
  2043. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  2044. {
  2045. int i;
  2046. tw32(NVRAM_CMD, nvram_cmd);
  2047. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  2048. udelay(10);
  2049. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  2050. udelay(10);
  2051. break;
  2052. }
  2053. }
  2054. if (i == NVRAM_CMD_TIMEOUT)
  2055. return -EBUSY;
  2056. return 0;
  2057. }
  2058. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  2059. {
  2060. if (tg3_flag(tp, NVRAM) &&
  2061. tg3_flag(tp, NVRAM_BUFFERED) &&
  2062. tg3_flag(tp, FLASH) &&
  2063. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2064. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2065. addr = ((addr / tp->nvram_pagesize) <<
  2066. ATMEL_AT45DB0X1B_PAGE_POS) +
  2067. (addr % tp->nvram_pagesize);
  2068. return addr;
  2069. }
  2070. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  2071. {
  2072. if (tg3_flag(tp, NVRAM) &&
  2073. tg3_flag(tp, NVRAM_BUFFERED) &&
  2074. tg3_flag(tp, FLASH) &&
  2075. !tg3_flag(tp, NO_NVRAM_ADDR_TRANS) &&
  2076. (tp->nvram_jedecnum == JEDEC_ATMEL))
  2077. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  2078. tp->nvram_pagesize) +
  2079. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  2080. return addr;
  2081. }
  2082. /* NOTE: Data read in from NVRAM is byteswapped according to
  2083. * the byteswapping settings for all other register accesses.
  2084. * tg3 devices are BE devices, so on a BE machine, the data
  2085. * returned will be exactly as it is seen in NVRAM. On a LE
  2086. * machine, the 32-bit value will be byteswapped.
  2087. */
  2088. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  2089. {
  2090. int ret;
  2091. if (!tg3_flag(tp, NVRAM))
  2092. return tg3_nvram_read_using_eeprom(tp, offset, val);
  2093. offset = tg3_nvram_phys_addr(tp, offset);
  2094. if (offset > NVRAM_ADDR_MSK)
  2095. return -EINVAL;
  2096. ret = tg3_nvram_lock(tp);
  2097. if (ret)
  2098. return ret;
  2099. tg3_enable_nvram_access(tp);
  2100. tw32(NVRAM_ADDR, offset);
  2101. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  2102. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  2103. if (ret == 0)
  2104. *val = tr32(NVRAM_RDDATA);
  2105. tg3_disable_nvram_access(tp);
  2106. tg3_nvram_unlock(tp);
  2107. return ret;
  2108. }
  2109. /* Ensures NVRAM data is in bytestream format. */
  2110. static int tg3_nvram_read_be32(struct tg3 *tp, u32 offset, __be32 *val)
  2111. {
  2112. u32 v;
  2113. int res = tg3_nvram_read(tp, offset, &v);
  2114. if (!res)
  2115. *val = cpu_to_be32(v);
  2116. return res;
  2117. }
  2118. /* tp->lock is held. */
  2119. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  2120. {
  2121. u32 addr_high, addr_low;
  2122. int i;
  2123. addr_high = ((tp->dev->dev_addr[0] << 8) |
  2124. tp->dev->dev_addr[1]);
  2125. addr_low = ((tp->dev->dev_addr[2] << 24) |
  2126. (tp->dev->dev_addr[3] << 16) |
  2127. (tp->dev->dev_addr[4] << 8) |
  2128. (tp->dev->dev_addr[5] << 0));
  2129. for (i = 0; i < 4; i++) {
  2130. if (i == 1 && skip_mac_1)
  2131. continue;
  2132. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  2133. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  2134. }
  2135. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2136. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  2137. for (i = 0; i < 12; i++) {
  2138. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  2139. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  2140. }
  2141. }
  2142. addr_high = (tp->dev->dev_addr[0] +
  2143. tp->dev->dev_addr[1] +
  2144. tp->dev->dev_addr[2] +
  2145. tp->dev->dev_addr[3] +
  2146. tp->dev->dev_addr[4] +
  2147. tp->dev->dev_addr[5]) &
  2148. TX_BACKOFF_SEED_MASK;
  2149. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  2150. }
  2151. static void tg3_enable_register_access(struct tg3 *tp)
  2152. {
  2153. /*
  2154. * Make sure register accesses (indirect or otherwise) will function
  2155. * correctly.
  2156. */
  2157. pci_write_config_dword(tp->pdev,
  2158. TG3PCI_MISC_HOST_CTRL, tp->misc_host_ctrl);
  2159. }
  2160. static int tg3_power_up(struct tg3 *tp)
  2161. {
  2162. tg3_enable_register_access(tp);
  2163. pci_set_power_state(tp->pdev, PCI_D0);
  2164. /* Switch out of Vaux if it is a NIC */
  2165. if (tg3_flag(tp, IS_NIC))
  2166. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  2167. return 0;
  2168. }
  2169. static int tg3_power_down_prepare(struct tg3 *tp)
  2170. {
  2171. u32 misc_host_ctrl;
  2172. bool device_should_wake, do_low_power;
  2173. tg3_enable_register_access(tp);
  2174. /* Restore the CLKREQ setting. */
  2175. if (tg3_flag(tp, CLKREQ_BUG)) {
  2176. u16 lnkctl;
  2177. pci_read_config_word(tp->pdev,
  2178. tp->pcie_cap + PCI_EXP_LNKCTL,
  2179. &lnkctl);
  2180. lnkctl |= PCI_EXP_LNKCTL_CLKREQ_EN;
  2181. pci_write_config_word(tp->pdev,
  2182. tp->pcie_cap + PCI_EXP_LNKCTL,
  2183. lnkctl);
  2184. }
  2185. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  2186. tw32(TG3PCI_MISC_HOST_CTRL,
  2187. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  2188. device_should_wake = device_may_wakeup(&tp->pdev->dev) &&
  2189. tg3_flag(tp, WOL_ENABLE);
  2190. if (tg3_flag(tp, USE_PHYLIB)) {
  2191. do_low_power = false;
  2192. if ((tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) &&
  2193. !(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2194. struct phy_device *phydev;
  2195. u32 phyid, advertising;
  2196. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  2197. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2198. tp->link_config.orig_speed = phydev->speed;
  2199. tp->link_config.orig_duplex = phydev->duplex;
  2200. tp->link_config.orig_autoneg = phydev->autoneg;
  2201. tp->link_config.orig_advertising = phydev->advertising;
  2202. advertising = ADVERTISED_TP |
  2203. ADVERTISED_Pause |
  2204. ADVERTISED_Autoneg |
  2205. ADVERTISED_10baseT_Half;
  2206. if (tg3_flag(tp, ENABLE_ASF) || device_should_wake) {
  2207. if (tg3_flag(tp, WOL_SPEED_100MB))
  2208. advertising |=
  2209. ADVERTISED_100baseT_Half |
  2210. ADVERTISED_100baseT_Full |
  2211. ADVERTISED_10baseT_Full;
  2212. else
  2213. advertising |= ADVERTISED_10baseT_Full;
  2214. }
  2215. phydev->advertising = advertising;
  2216. phy_start_aneg(phydev);
  2217. phyid = phydev->drv->phy_id & phydev->drv->phy_id_mask;
  2218. if (phyid != PHY_ID_BCMAC131) {
  2219. phyid &= PHY_BCM_OUI_MASK;
  2220. if (phyid == PHY_BCM_OUI_1 ||
  2221. phyid == PHY_BCM_OUI_2 ||
  2222. phyid == PHY_BCM_OUI_3)
  2223. do_low_power = true;
  2224. }
  2225. }
  2226. } else {
  2227. do_low_power = true;
  2228. if (!(tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2229. tp->phy_flags |= TG3_PHYFLG_IS_LOW_POWER;
  2230. tp->link_config.orig_speed = tp->link_config.speed;
  2231. tp->link_config.orig_duplex = tp->link_config.duplex;
  2232. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  2233. }
  2234. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  2235. tp->link_config.speed = SPEED_10;
  2236. tp->link_config.duplex = DUPLEX_HALF;
  2237. tp->link_config.autoneg = AUTONEG_ENABLE;
  2238. tg3_setup_phy(tp, 0);
  2239. }
  2240. }
  2241. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2242. u32 val;
  2243. val = tr32(GRC_VCPU_EXT_CTRL);
  2244. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  2245. } else if (!tg3_flag(tp, ENABLE_ASF)) {
  2246. int i;
  2247. u32 val;
  2248. for (i = 0; i < 200; i++) {
  2249. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  2250. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  2251. break;
  2252. msleep(1);
  2253. }
  2254. }
  2255. if (tg3_flag(tp, WOL_CAP))
  2256. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  2257. WOL_DRV_STATE_SHUTDOWN |
  2258. WOL_DRV_WOL |
  2259. WOL_SET_MAGIC_PKT);
  2260. if (device_should_wake) {
  2261. u32 mac_mode;
  2262. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  2263. if (do_low_power &&
  2264. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  2265. tg3_phy_auxctl_write(tp,
  2266. MII_TG3_AUXCTL_SHDWSEL_PWRCTL,
  2267. MII_TG3_AUXCTL_PCTL_WOL_EN |
  2268. MII_TG3_AUXCTL_PCTL_100TX_LPWR |
  2269. MII_TG3_AUXCTL_PCTL_CL_AB_TXDAC);
  2270. udelay(40);
  2271. }
  2272. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  2273. mac_mode = MAC_MODE_PORT_MODE_GMII;
  2274. else
  2275. mac_mode = MAC_MODE_PORT_MODE_MII;
  2276. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  2277. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2278. ASIC_REV_5700) {
  2279. u32 speed = tg3_flag(tp, WOL_SPEED_100MB) ?
  2280. SPEED_100 : SPEED_10;
  2281. if (tg3_5700_link_polarity(tp, speed))
  2282. mac_mode |= MAC_MODE_LINK_POLARITY;
  2283. else
  2284. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2285. }
  2286. } else {
  2287. mac_mode = MAC_MODE_PORT_MODE_TBI;
  2288. }
  2289. if (!tg3_flag(tp, 5750_PLUS))
  2290. tw32(MAC_LED_CTRL, tp->led_ctrl);
  2291. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  2292. if ((tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS)) &&
  2293. (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)))
  2294. mac_mode |= MAC_MODE_KEEP_FRAME_IN_WOL;
  2295. if (tg3_flag(tp, ENABLE_APE))
  2296. mac_mode |= MAC_MODE_APE_TX_EN |
  2297. MAC_MODE_APE_RX_EN |
  2298. MAC_MODE_TDE_ENABLE;
  2299. tw32_f(MAC_MODE, mac_mode);
  2300. udelay(100);
  2301. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  2302. udelay(10);
  2303. }
  2304. if (!tg3_flag(tp, WOL_SPEED_100MB) &&
  2305. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2306. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  2307. u32 base_val;
  2308. base_val = tp->pci_clock_ctrl;
  2309. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  2310. CLOCK_CTRL_TXCLK_DISABLE);
  2311. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  2312. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  2313. } else if (tg3_flag(tp, 5780_CLASS) ||
  2314. tg3_flag(tp, CPMU_PRESENT) ||
  2315. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  2316. /* do nothing */
  2317. } else if (!(tg3_flag(tp, 5750_PLUS) && tg3_flag(tp, ENABLE_ASF))) {
  2318. u32 newbits1, newbits2;
  2319. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2320. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2321. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  2322. CLOCK_CTRL_TXCLK_DISABLE |
  2323. CLOCK_CTRL_ALTCLK);
  2324. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2325. } else if (tg3_flag(tp, 5705_PLUS)) {
  2326. newbits1 = CLOCK_CTRL_625_CORE;
  2327. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  2328. } else {
  2329. newbits1 = CLOCK_CTRL_ALTCLK;
  2330. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  2331. }
  2332. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  2333. 40);
  2334. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  2335. 40);
  2336. if (!tg3_flag(tp, 5705_PLUS)) {
  2337. u32 newbits3;
  2338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2340. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  2341. CLOCK_CTRL_TXCLK_DISABLE |
  2342. CLOCK_CTRL_44MHZ_CORE);
  2343. } else {
  2344. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  2345. }
  2346. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  2347. tp->pci_clock_ctrl | newbits3, 40);
  2348. }
  2349. }
  2350. if (!(device_should_wake) && !tg3_flag(tp, ENABLE_ASF))
  2351. tg3_power_down_phy(tp, do_low_power);
  2352. tg3_frob_aux_power(tp);
  2353. /* Workaround for unstable PLL clock */
  2354. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  2355. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  2356. u32 val = tr32(0x7d00);
  2357. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  2358. tw32(0x7d00, val);
  2359. if (!tg3_flag(tp, ENABLE_ASF)) {
  2360. int err;
  2361. err = tg3_nvram_lock(tp);
  2362. tg3_halt_cpu(tp, RX_CPU_BASE);
  2363. if (!err)
  2364. tg3_nvram_unlock(tp);
  2365. }
  2366. }
  2367. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  2368. return 0;
  2369. }
  2370. static void tg3_power_down(struct tg3 *tp)
  2371. {
  2372. tg3_power_down_prepare(tp);
  2373. pci_wake_from_d3(tp->pdev, tg3_flag(tp, WOL_ENABLE));
  2374. pci_set_power_state(tp->pdev, PCI_D3hot);
  2375. }
  2376. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  2377. {
  2378. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  2379. case MII_TG3_AUX_STAT_10HALF:
  2380. *speed = SPEED_10;
  2381. *duplex = DUPLEX_HALF;
  2382. break;
  2383. case MII_TG3_AUX_STAT_10FULL:
  2384. *speed = SPEED_10;
  2385. *duplex = DUPLEX_FULL;
  2386. break;
  2387. case MII_TG3_AUX_STAT_100HALF:
  2388. *speed = SPEED_100;
  2389. *duplex = DUPLEX_HALF;
  2390. break;
  2391. case MII_TG3_AUX_STAT_100FULL:
  2392. *speed = SPEED_100;
  2393. *duplex = DUPLEX_FULL;
  2394. break;
  2395. case MII_TG3_AUX_STAT_1000HALF:
  2396. *speed = SPEED_1000;
  2397. *duplex = DUPLEX_HALF;
  2398. break;
  2399. case MII_TG3_AUX_STAT_1000FULL:
  2400. *speed = SPEED_1000;
  2401. *duplex = DUPLEX_FULL;
  2402. break;
  2403. default:
  2404. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  2405. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  2406. SPEED_10;
  2407. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  2408. DUPLEX_HALF;
  2409. break;
  2410. }
  2411. *speed = SPEED_INVALID;
  2412. *duplex = DUPLEX_INVALID;
  2413. break;
  2414. }
  2415. }
  2416. static int tg3_phy_autoneg_cfg(struct tg3 *tp, u32 advertise, u32 flowctrl)
  2417. {
  2418. int err = 0;
  2419. u32 val, new_adv;
  2420. new_adv = ADVERTISE_CSMA;
  2421. if (advertise & ADVERTISED_10baseT_Half)
  2422. new_adv |= ADVERTISE_10HALF;
  2423. if (advertise & ADVERTISED_10baseT_Full)
  2424. new_adv |= ADVERTISE_10FULL;
  2425. if (advertise & ADVERTISED_100baseT_Half)
  2426. new_adv |= ADVERTISE_100HALF;
  2427. if (advertise & ADVERTISED_100baseT_Full)
  2428. new_adv |= ADVERTISE_100FULL;
  2429. new_adv |= tg3_advert_flowctrl_1000T(flowctrl);
  2430. err = tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2431. if (err)
  2432. goto done;
  2433. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2434. goto done;
  2435. new_adv = 0;
  2436. if (advertise & ADVERTISED_1000baseT_Half)
  2437. new_adv |= ADVERTISE_1000HALF;
  2438. if (advertise & ADVERTISED_1000baseT_Full)
  2439. new_adv |= ADVERTISE_1000FULL;
  2440. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2441. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  2442. new_adv |= CTL1000_AS_MASTER | CTL1000_ENABLE_MASTER;
  2443. err = tg3_writephy(tp, MII_CTRL1000, new_adv);
  2444. if (err)
  2445. goto done;
  2446. if (!(tp->phy_flags & TG3_PHYFLG_EEE_CAP))
  2447. goto done;
  2448. tw32(TG3_CPMU_EEE_MODE,
  2449. tr32(TG3_CPMU_EEE_MODE) & ~TG3_CPMU_EEEMD_LPI_ENABLE);
  2450. err = TG3_PHY_AUXCTL_SMDSP_ENABLE(tp);
  2451. if (!err) {
  2452. u32 err2;
  2453. switch (GET_ASIC_REV(tp->pci_chip_rev_id)) {
  2454. case ASIC_REV_5717:
  2455. case ASIC_REV_57765:
  2456. if (!tg3_phydsp_read(tp, MII_TG3_DSP_CH34TP2, &val))
  2457. tg3_phydsp_write(tp, MII_TG3_DSP_CH34TP2, val |
  2458. MII_TG3_DSP_CH34TP2_HIBW01);
  2459. /* Fall through */
  2460. case ASIC_REV_5719:
  2461. val = MII_TG3_DSP_TAP26_ALNOKO |
  2462. MII_TG3_DSP_TAP26_RMRXSTO |
  2463. MII_TG3_DSP_TAP26_OPCSINPT;
  2464. tg3_phydsp_write(tp, MII_TG3_DSP_TAP26, val);
  2465. }
  2466. val = 0;
  2467. /* Advertise 100-BaseTX EEE ability */
  2468. if (advertise & ADVERTISED_100baseT_Full)
  2469. val |= MDIO_AN_EEE_ADV_100TX;
  2470. /* Advertise 1000-BaseT EEE ability */
  2471. if (advertise & ADVERTISED_1000baseT_Full)
  2472. val |= MDIO_AN_EEE_ADV_1000T;
  2473. err = tg3_phy_cl45_write(tp, MDIO_MMD_AN, MDIO_AN_EEE_ADV, val);
  2474. err2 = TG3_PHY_AUXCTL_SMDSP_DISABLE(tp);
  2475. if (!err)
  2476. err = err2;
  2477. }
  2478. done:
  2479. return err;
  2480. }
  2481. static void tg3_phy_copper_begin(struct tg3 *tp)
  2482. {
  2483. u32 new_adv;
  2484. int i;
  2485. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  2486. new_adv = ADVERTISED_10baseT_Half |
  2487. ADVERTISED_10baseT_Full;
  2488. if (tg3_flag(tp, WOL_SPEED_100MB))
  2489. new_adv |= ADVERTISED_100baseT_Half |
  2490. ADVERTISED_100baseT_Full;
  2491. tg3_phy_autoneg_cfg(tp, new_adv,
  2492. FLOW_CTRL_TX | FLOW_CTRL_RX);
  2493. } else if (tp->link_config.speed == SPEED_INVALID) {
  2494. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  2495. tp->link_config.advertising &=
  2496. ~(ADVERTISED_1000baseT_Half |
  2497. ADVERTISED_1000baseT_Full);
  2498. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  2499. tp->link_config.flowctrl);
  2500. } else {
  2501. /* Asking for a specific link mode. */
  2502. if (tp->link_config.speed == SPEED_1000) {
  2503. if (tp->link_config.duplex == DUPLEX_FULL)
  2504. new_adv = ADVERTISED_1000baseT_Full;
  2505. else
  2506. new_adv = ADVERTISED_1000baseT_Half;
  2507. } else if (tp->link_config.speed == SPEED_100) {
  2508. if (tp->link_config.duplex == DUPLEX_FULL)
  2509. new_adv = ADVERTISED_100baseT_Full;
  2510. else
  2511. new_adv = ADVERTISED_100baseT_Half;
  2512. } else {
  2513. if (tp->link_config.duplex == DUPLEX_FULL)
  2514. new_adv = ADVERTISED_10baseT_Full;
  2515. else
  2516. new_adv = ADVERTISED_10baseT_Half;
  2517. }
  2518. tg3_phy_autoneg_cfg(tp, new_adv,
  2519. tp->link_config.flowctrl);
  2520. }
  2521. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  2522. tp->link_config.speed != SPEED_INVALID) {
  2523. u32 bmcr, orig_bmcr;
  2524. tp->link_config.active_speed = tp->link_config.speed;
  2525. tp->link_config.active_duplex = tp->link_config.duplex;
  2526. bmcr = 0;
  2527. switch (tp->link_config.speed) {
  2528. default:
  2529. case SPEED_10:
  2530. break;
  2531. case SPEED_100:
  2532. bmcr |= BMCR_SPEED100;
  2533. break;
  2534. case SPEED_1000:
  2535. bmcr |= BMCR_SPEED1000;
  2536. break;
  2537. }
  2538. if (tp->link_config.duplex == DUPLEX_FULL)
  2539. bmcr |= BMCR_FULLDPLX;
  2540. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  2541. (bmcr != orig_bmcr)) {
  2542. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  2543. for (i = 0; i < 1500; i++) {
  2544. u32 tmp;
  2545. udelay(10);
  2546. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  2547. tg3_readphy(tp, MII_BMSR, &tmp))
  2548. continue;
  2549. if (!(tmp & BMSR_LSTATUS)) {
  2550. udelay(40);
  2551. break;
  2552. }
  2553. }
  2554. tg3_writephy(tp, MII_BMCR, bmcr);
  2555. udelay(40);
  2556. }
  2557. } else {
  2558. tg3_writephy(tp, MII_BMCR,
  2559. BMCR_ANENABLE | BMCR_ANRESTART);
  2560. }
  2561. }
  2562. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  2563. {
  2564. int err;
  2565. /* Turn off tap power management. */
  2566. /* Set Extended packet length bit */
  2567. err = tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_AUXCTL, 0x4c20);
  2568. err |= tg3_phydsp_write(tp, 0x0012, 0x1804);
  2569. err |= tg3_phydsp_write(tp, 0x0013, 0x1204);
  2570. err |= tg3_phydsp_write(tp, 0x8006, 0x0132);
  2571. err |= tg3_phydsp_write(tp, 0x8006, 0x0232);
  2572. err |= tg3_phydsp_write(tp, 0x201f, 0x0a20);
  2573. udelay(40);
  2574. return err;
  2575. }
  2576. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  2577. {
  2578. u32 adv_reg, all_mask = 0;
  2579. if (mask & ADVERTISED_10baseT_Half)
  2580. all_mask |= ADVERTISE_10HALF;
  2581. if (mask & ADVERTISED_10baseT_Full)
  2582. all_mask |= ADVERTISE_10FULL;
  2583. if (mask & ADVERTISED_100baseT_Half)
  2584. all_mask |= ADVERTISE_100HALF;
  2585. if (mask & ADVERTISED_100baseT_Full)
  2586. all_mask |= ADVERTISE_100FULL;
  2587. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  2588. return 0;
  2589. if ((adv_reg & all_mask) != all_mask)
  2590. return 0;
  2591. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY)) {
  2592. u32 tg3_ctrl;
  2593. all_mask = 0;
  2594. if (mask & ADVERTISED_1000baseT_Half)
  2595. all_mask |= ADVERTISE_1000HALF;
  2596. if (mask & ADVERTISED_1000baseT_Full)
  2597. all_mask |= ADVERTISE_1000FULL;
  2598. if (tg3_readphy(tp, MII_CTRL1000, &tg3_ctrl))
  2599. return 0;
  2600. if ((tg3_ctrl & all_mask) != all_mask)
  2601. return 0;
  2602. }
  2603. return 1;
  2604. }
  2605. static int tg3_adv_1000T_flowctrl_ok(struct tg3 *tp, u32 *lcladv, u32 *rmtadv)
  2606. {
  2607. u32 curadv, reqadv;
  2608. if (tg3_readphy(tp, MII_ADVERTISE, lcladv))
  2609. return 1;
  2610. curadv = *lcladv & (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  2611. reqadv = tg3_advert_flowctrl_1000T(tp->link_config.flowctrl);
  2612. if (tp->link_config.active_duplex == DUPLEX_FULL) {
  2613. if (curadv != reqadv)
  2614. return 0;
  2615. if (tg3_flag(tp, PAUSE_AUTONEG))
  2616. tg3_readphy(tp, MII_LPA, rmtadv);
  2617. } else {
  2618. /* Reprogram the advertisement register, even if it
  2619. * does not affect the current link. If the link
  2620. * gets renegotiated in the future, we can save an
  2621. * additional renegotiation cycle by advertising
  2622. * it correctly in the first place.
  2623. */
  2624. if (curadv != reqadv) {
  2625. *lcladv &= ~(ADVERTISE_PAUSE_CAP |
  2626. ADVERTISE_PAUSE_ASYM);
  2627. tg3_writephy(tp, MII_ADVERTISE, *lcladv | reqadv);
  2628. }
  2629. }
  2630. return 1;
  2631. }
  2632. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  2633. {
  2634. int current_link_up;
  2635. u32 bmsr, val;
  2636. u32 lcl_adv, rmt_adv;
  2637. u16 current_speed;
  2638. u8 current_duplex;
  2639. int i, err;
  2640. tw32(MAC_EVENT, 0);
  2641. tw32_f(MAC_STATUS,
  2642. (MAC_STATUS_SYNC_CHANGED |
  2643. MAC_STATUS_CFG_CHANGED |
  2644. MAC_STATUS_MI_COMPLETION |
  2645. MAC_STATUS_LNKSTATE_CHANGED));
  2646. udelay(40);
  2647. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  2648. tw32_f(MAC_MI_MODE,
  2649. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  2650. udelay(80);
  2651. }
  2652. tg3_phy_auxctl_write(tp, MII_TG3_AUXCTL_SHDWSEL_PWRCTL, 0);
  2653. /* Some third-party PHYs need to be reset on link going
  2654. * down.
  2655. */
  2656. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  2657. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  2658. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  2659. netif_carrier_ok(tp->dev)) {
  2660. tg3_readphy(tp, MII_BMSR, &bmsr);
  2661. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2662. !(bmsr & BMSR_LSTATUS))
  2663. force_reset = 1;
  2664. }
  2665. if (force_reset)
  2666. tg3_phy_reset(tp);
  2667. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  2668. tg3_readphy(tp, MII_BMSR, &bmsr);
  2669. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  2670. !tg3_flag(tp, INIT_COMPLETE))
  2671. bmsr = 0;
  2672. if (!(bmsr & BMSR_LSTATUS)) {
  2673. err = tg3_init_5401phy_dsp(tp);
  2674. if (err)
  2675. return err;
  2676. tg3_readphy(tp, MII_BMSR, &bmsr);
  2677. for (i = 0; i < 1000; i++) {
  2678. udelay(10);
  2679. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2680. (bmsr & BMSR_LSTATUS)) {
  2681. udelay(40);
  2682. break;
  2683. }
  2684. }
  2685. if ((tp->phy_id & TG3_PHY_ID_REV_MASK) ==
  2686. TG3_PHY_REV_BCM5401_B0 &&
  2687. !(bmsr & BMSR_LSTATUS) &&
  2688. tp->link_config.active_speed == SPEED_1000) {
  2689. err = tg3_phy_reset(tp);
  2690. if (!err)
  2691. err = tg3_init_5401phy_dsp(tp);
  2692. if (err)
  2693. return err;
  2694. }
  2695. }
  2696. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  2697. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  2698. /* 5701 {A0,B0} CRC bug workaround */
  2699. tg3_writephy(tp, 0x15, 0x0a75);
  2700. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2701. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8d68);
  2702. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x8c68);
  2703. }
  2704. /* Clear pending interrupts... */
  2705. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2706. tg3_readphy(tp, MII_TG3_ISTAT, &val);
  2707. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT)
  2708. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  2709. else if (!(tp->phy_flags & TG3_PHYFLG_IS_FET))
  2710. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  2711. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  2712. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  2713. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  2714. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  2715. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  2716. else
  2717. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  2718. }
  2719. current_link_up = 0;
  2720. current_speed = SPEED_INVALID;
  2721. current_duplex = DUPLEX_INVALID;
  2722. if (tp->phy_flags & TG3_PHYFLG_CAPACITIVE_COUPLING) {
  2723. err = tg3_phy_auxctl_read(tp,
  2724. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2725. &val);
  2726. if (!err && !(val & (1 << 10))) {
  2727. tg3_phy_auxctl_write(tp,
  2728. MII_TG3_AUXCTL_SHDWSEL_MISCTEST,
  2729. val | (1 << 10));
  2730. goto relink;
  2731. }
  2732. }
  2733. bmsr = 0;
  2734. for (i = 0; i < 100; i++) {
  2735. tg3_readphy(tp, MII_BMSR, &bmsr);
  2736. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  2737. (bmsr & BMSR_LSTATUS))
  2738. break;
  2739. udelay(40);
  2740. }
  2741. if (bmsr & BMSR_LSTATUS) {
  2742. u32 aux_stat, bmcr;
  2743. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  2744. for (i = 0; i < 2000; i++) {
  2745. udelay(10);
  2746. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  2747. aux_stat)
  2748. break;
  2749. }
  2750. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  2751. &current_speed,
  2752. &current_duplex);
  2753. bmcr = 0;
  2754. for (i = 0; i < 200; i++) {
  2755. tg3_readphy(tp, MII_BMCR, &bmcr);
  2756. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  2757. continue;
  2758. if (bmcr && bmcr != 0x7fff)
  2759. break;
  2760. udelay(10);
  2761. }
  2762. lcl_adv = 0;
  2763. rmt_adv = 0;
  2764. tp->link_config.active_speed = current_speed;
  2765. tp->link_config.active_duplex = current_duplex;
  2766. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2767. if ((bmcr & BMCR_ANENABLE) &&
  2768. tg3_copper_is_advertising_all(tp,
  2769. tp->link_config.advertising)) {
  2770. if (tg3_adv_1000T_flowctrl_ok(tp, &lcl_adv,
  2771. &rmt_adv))
  2772. current_link_up = 1;
  2773. }
  2774. } else {
  2775. if (!(bmcr & BMCR_ANENABLE) &&
  2776. tp->link_config.speed == current_speed &&
  2777. tp->link_config.duplex == current_duplex &&
  2778. tp->link_config.flowctrl ==
  2779. tp->link_config.active_flowctrl) {
  2780. current_link_up = 1;
  2781. }
  2782. }
  2783. if (current_link_up == 1 &&
  2784. tp->link_config.active_duplex == DUPLEX_FULL)
  2785. tg3_setup_flow_control(tp, lcl_adv, rmt_adv);
  2786. }
  2787. relink:
  2788. if (current_link_up == 0 || (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)) {
  2789. tg3_phy_copper_begin(tp);
  2790. tg3_readphy(tp, MII_BMSR, &bmsr);
  2791. if ((!tg3_readphy(tp, MII_BMSR, &bmsr) && (bmsr & BMSR_LSTATUS)) ||
  2792. (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  2793. current_link_up = 1;
  2794. }
  2795. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  2796. if (current_link_up == 1) {
  2797. if (tp->link_config.active_speed == SPEED_100 ||
  2798. tp->link_config.active_speed == SPEED_10)
  2799. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2800. else
  2801. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2802. } else if (tp->phy_flags & TG3_PHYFLG_IS_FET)
  2803. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  2804. else
  2805. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2806. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2807. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2808. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2809. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  2810. if (current_link_up == 1 &&
  2811. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  2812. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  2813. else
  2814. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  2815. }
  2816. /* ??? Without this setting Netgear GA302T PHY does not
  2817. * ??? send/receive packets...
  2818. */
  2819. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5411 &&
  2820. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  2821. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  2822. tw32_f(MAC_MI_MODE, tp->mi_mode);
  2823. udelay(80);
  2824. }
  2825. tw32_f(MAC_MODE, tp->mac_mode);
  2826. udelay(40);
  2827. tg3_phy_eee_adjust(tp, current_link_up);
  2828. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  2829. /* Polled via timer. */
  2830. tw32_f(MAC_EVENT, 0);
  2831. } else {
  2832. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2833. }
  2834. udelay(40);
  2835. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  2836. current_link_up == 1 &&
  2837. tp->link_config.active_speed == SPEED_1000 &&
  2838. (tg3_flag(tp, PCIX_MODE) || tg3_flag(tp, PCI_HIGH_SPEED))) {
  2839. udelay(120);
  2840. tw32_f(MAC_STATUS,
  2841. (MAC_STATUS_SYNC_CHANGED |
  2842. MAC_STATUS_CFG_CHANGED));
  2843. udelay(40);
  2844. tg3_write_mem(tp,
  2845. NIC_SRAM_FIRMWARE_MBOX,
  2846. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  2847. }
  2848. /* Prevent send BD corruption. */
  2849. if (tg3_flag(tp, CLKREQ_BUG)) {
  2850. u16 oldlnkctl, newlnkctl;
  2851. pci_read_config_word(tp->pdev,
  2852. tp->pcie_cap + PCI_EXP_LNKCTL,
  2853. &oldlnkctl);
  2854. if (tp->link_config.active_speed == SPEED_100 ||
  2855. tp->link_config.active_speed == SPEED_10)
  2856. newlnkctl = oldlnkctl & ~PCI_EXP_LNKCTL_CLKREQ_EN;
  2857. else
  2858. newlnkctl = oldlnkctl | PCI_EXP_LNKCTL_CLKREQ_EN;
  2859. if (newlnkctl != oldlnkctl)
  2860. pci_write_config_word(tp->pdev,
  2861. tp->pcie_cap + PCI_EXP_LNKCTL,
  2862. newlnkctl);
  2863. }
  2864. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2865. if (current_link_up)
  2866. netif_carrier_on(tp->dev);
  2867. else
  2868. netif_carrier_off(tp->dev);
  2869. tg3_link_report(tp);
  2870. }
  2871. return 0;
  2872. }
  2873. struct tg3_fiber_aneginfo {
  2874. int state;
  2875. #define ANEG_STATE_UNKNOWN 0
  2876. #define ANEG_STATE_AN_ENABLE 1
  2877. #define ANEG_STATE_RESTART_INIT 2
  2878. #define ANEG_STATE_RESTART 3
  2879. #define ANEG_STATE_DISABLE_LINK_OK 4
  2880. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  2881. #define ANEG_STATE_ABILITY_DETECT 6
  2882. #define ANEG_STATE_ACK_DETECT_INIT 7
  2883. #define ANEG_STATE_ACK_DETECT 8
  2884. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  2885. #define ANEG_STATE_COMPLETE_ACK 10
  2886. #define ANEG_STATE_IDLE_DETECT_INIT 11
  2887. #define ANEG_STATE_IDLE_DETECT 12
  2888. #define ANEG_STATE_LINK_OK 13
  2889. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  2890. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  2891. u32 flags;
  2892. #define MR_AN_ENABLE 0x00000001
  2893. #define MR_RESTART_AN 0x00000002
  2894. #define MR_AN_COMPLETE 0x00000004
  2895. #define MR_PAGE_RX 0x00000008
  2896. #define MR_NP_LOADED 0x00000010
  2897. #define MR_TOGGLE_TX 0x00000020
  2898. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  2899. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  2900. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  2901. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  2902. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  2903. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  2904. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  2905. #define MR_TOGGLE_RX 0x00002000
  2906. #define MR_NP_RX 0x00004000
  2907. #define MR_LINK_OK 0x80000000
  2908. unsigned long link_time, cur_time;
  2909. u32 ability_match_cfg;
  2910. int ability_match_count;
  2911. char ability_match, idle_match, ack_match;
  2912. u32 txconfig, rxconfig;
  2913. #define ANEG_CFG_NP 0x00000080
  2914. #define ANEG_CFG_ACK 0x00000040
  2915. #define ANEG_CFG_RF2 0x00000020
  2916. #define ANEG_CFG_RF1 0x00000010
  2917. #define ANEG_CFG_PS2 0x00000001
  2918. #define ANEG_CFG_PS1 0x00008000
  2919. #define ANEG_CFG_HD 0x00004000
  2920. #define ANEG_CFG_FD 0x00002000
  2921. #define ANEG_CFG_INVAL 0x00001f06
  2922. };
  2923. #define ANEG_OK 0
  2924. #define ANEG_DONE 1
  2925. #define ANEG_TIMER_ENAB 2
  2926. #define ANEG_FAILED -1
  2927. #define ANEG_STATE_SETTLE_TIME 10000
  2928. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  2929. struct tg3_fiber_aneginfo *ap)
  2930. {
  2931. u16 flowctrl;
  2932. unsigned long delta;
  2933. u32 rx_cfg_reg;
  2934. int ret;
  2935. if (ap->state == ANEG_STATE_UNKNOWN) {
  2936. ap->rxconfig = 0;
  2937. ap->link_time = 0;
  2938. ap->cur_time = 0;
  2939. ap->ability_match_cfg = 0;
  2940. ap->ability_match_count = 0;
  2941. ap->ability_match = 0;
  2942. ap->idle_match = 0;
  2943. ap->ack_match = 0;
  2944. }
  2945. ap->cur_time++;
  2946. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  2947. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  2948. if (rx_cfg_reg != ap->ability_match_cfg) {
  2949. ap->ability_match_cfg = rx_cfg_reg;
  2950. ap->ability_match = 0;
  2951. ap->ability_match_count = 0;
  2952. } else {
  2953. if (++ap->ability_match_count > 1) {
  2954. ap->ability_match = 1;
  2955. ap->ability_match_cfg = rx_cfg_reg;
  2956. }
  2957. }
  2958. if (rx_cfg_reg & ANEG_CFG_ACK)
  2959. ap->ack_match = 1;
  2960. else
  2961. ap->ack_match = 0;
  2962. ap->idle_match = 0;
  2963. } else {
  2964. ap->idle_match = 1;
  2965. ap->ability_match_cfg = 0;
  2966. ap->ability_match_count = 0;
  2967. ap->ability_match = 0;
  2968. ap->ack_match = 0;
  2969. rx_cfg_reg = 0;
  2970. }
  2971. ap->rxconfig = rx_cfg_reg;
  2972. ret = ANEG_OK;
  2973. switch (ap->state) {
  2974. case ANEG_STATE_UNKNOWN:
  2975. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  2976. ap->state = ANEG_STATE_AN_ENABLE;
  2977. /* fallthru */
  2978. case ANEG_STATE_AN_ENABLE:
  2979. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  2980. if (ap->flags & MR_AN_ENABLE) {
  2981. ap->link_time = 0;
  2982. ap->cur_time = 0;
  2983. ap->ability_match_cfg = 0;
  2984. ap->ability_match_count = 0;
  2985. ap->ability_match = 0;
  2986. ap->idle_match = 0;
  2987. ap->ack_match = 0;
  2988. ap->state = ANEG_STATE_RESTART_INIT;
  2989. } else {
  2990. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  2991. }
  2992. break;
  2993. case ANEG_STATE_RESTART_INIT:
  2994. ap->link_time = ap->cur_time;
  2995. ap->flags &= ~(MR_NP_LOADED);
  2996. ap->txconfig = 0;
  2997. tw32(MAC_TX_AUTO_NEG, 0);
  2998. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2999. tw32_f(MAC_MODE, tp->mac_mode);
  3000. udelay(40);
  3001. ret = ANEG_TIMER_ENAB;
  3002. ap->state = ANEG_STATE_RESTART;
  3003. /* fallthru */
  3004. case ANEG_STATE_RESTART:
  3005. delta = ap->cur_time - ap->link_time;
  3006. if (delta > ANEG_STATE_SETTLE_TIME)
  3007. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  3008. else
  3009. ret = ANEG_TIMER_ENAB;
  3010. break;
  3011. case ANEG_STATE_DISABLE_LINK_OK:
  3012. ret = ANEG_DONE;
  3013. break;
  3014. case ANEG_STATE_ABILITY_DETECT_INIT:
  3015. ap->flags &= ~(MR_TOGGLE_TX);
  3016. ap->txconfig = ANEG_CFG_FD;
  3017. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3018. if (flowctrl & ADVERTISE_1000XPAUSE)
  3019. ap->txconfig |= ANEG_CFG_PS1;
  3020. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3021. ap->txconfig |= ANEG_CFG_PS2;
  3022. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3023. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3024. tw32_f(MAC_MODE, tp->mac_mode);
  3025. udelay(40);
  3026. ap->state = ANEG_STATE_ABILITY_DETECT;
  3027. break;
  3028. case ANEG_STATE_ABILITY_DETECT:
  3029. if (ap->ability_match != 0 && ap->rxconfig != 0)
  3030. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  3031. break;
  3032. case ANEG_STATE_ACK_DETECT_INIT:
  3033. ap->txconfig |= ANEG_CFG_ACK;
  3034. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  3035. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  3036. tw32_f(MAC_MODE, tp->mac_mode);
  3037. udelay(40);
  3038. ap->state = ANEG_STATE_ACK_DETECT;
  3039. /* fallthru */
  3040. case ANEG_STATE_ACK_DETECT:
  3041. if (ap->ack_match != 0) {
  3042. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  3043. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  3044. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  3045. } else {
  3046. ap->state = ANEG_STATE_AN_ENABLE;
  3047. }
  3048. } else if (ap->ability_match != 0 &&
  3049. ap->rxconfig == 0) {
  3050. ap->state = ANEG_STATE_AN_ENABLE;
  3051. }
  3052. break;
  3053. case ANEG_STATE_COMPLETE_ACK_INIT:
  3054. if (ap->rxconfig & ANEG_CFG_INVAL) {
  3055. ret = ANEG_FAILED;
  3056. break;
  3057. }
  3058. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  3059. MR_LP_ADV_HALF_DUPLEX |
  3060. MR_LP_ADV_SYM_PAUSE |
  3061. MR_LP_ADV_ASYM_PAUSE |
  3062. MR_LP_ADV_REMOTE_FAULT1 |
  3063. MR_LP_ADV_REMOTE_FAULT2 |
  3064. MR_LP_ADV_NEXT_PAGE |
  3065. MR_TOGGLE_RX |
  3066. MR_NP_RX);
  3067. if (ap->rxconfig & ANEG_CFG_FD)
  3068. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  3069. if (ap->rxconfig & ANEG_CFG_HD)
  3070. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  3071. if (ap->rxconfig & ANEG_CFG_PS1)
  3072. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  3073. if (ap->rxconfig & ANEG_CFG_PS2)
  3074. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  3075. if (ap->rxconfig & ANEG_CFG_RF1)
  3076. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  3077. if (ap->rxconfig & ANEG_CFG_RF2)
  3078. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  3079. if (ap->rxconfig & ANEG_CFG_NP)
  3080. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  3081. ap->link_time = ap->cur_time;
  3082. ap->flags ^= (MR_TOGGLE_TX);
  3083. if (ap->rxconfig & 0x0008)
  3084. ap->flags |= MR_TOGGLE_RX;
  3085. if (ap->rxconfig & ANEG_CFG_NP)
  3086. ap->flags |= MR_NP_RX;
  3087. ap->flags |= MR_PAGE_RX;
  3088. ap->state = ANEG_STATE_COMPLETE_ACK;
  3089. ret = ANEG_TIMER_ENAB;
  3090. break;
  3091. case ANEG_STATE_COMPLETE_ACK:
  3092. if (ap->ability_match != 0 &&
  3093. ap->rxconfig == 0) {
  3094. ap->state = ANEG_STATE_AN_ENABLE;
  3095. break;
  3096. }
  3097. delta = ap->cur_time - ap->link_time;
  3098. if (delta > ANEG_STATE_SETTLE_TIME) {
  3099. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  3100. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3101. } else {
  3102. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  3103. !(ap->flags & MR_NP_RX)) {
  3104. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  3105. } else {
  3106. ret = ANEG_FAILED;
  3107. }
  3108. }
  3109. }
  3110. break;
  3111. case ANEG_STATE_IDLE_DETECT_INIT:
  3112. ap->link_time = ap->cur_time;
  3113. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3114. tw32_f(MAC_MODE, tp->mac_mode);
  3115. udelay(40);
  3116. ap->state = ANEG_STATE_IDLE_DETECT;
  3117. ret = ANEG_TIMER_ENAB;
  3118. break;
  3119. case ANEG_STATE_IDLE_DETECT:
  3120. if (ap->ability_match != 0 &&
  3121. ap->rxconfig == 0) {
  3122. ap->state = ANEG_STATE_AN_ENABLE;
  3123. break;
  3124. }
  3125. delta = ap->cur_time - ap->link_time;
  3126. if (delta > ANEG_STATE_SETTLE_TIME) {
  3127. /* XXX another gem from the Broadcom driver :( */
  3128. ap->state = ANEG_STATE_LINK_OK;
  3129. }
  3130. break;
  3131. case ANEG_STATE_LINK_OK:
  3132. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  3133. ret = ANEG_DONE;
  3134. break;
  3135. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  3136. /* ??? unimplemented */
  3137. break;
  3138. case ANEG_STATE_NEXT_PAGE_WAIT:
  3139. /* ??? unimplemented */
  3140. break;
  3141. default:
  3142. ret = ANEG_FAILED;
  3143. break;
  3144. }
  3145. return ret;
  3146. }
  3147. static int fiber_autoneg(struct tg3 *tp, u32 *txflags, u32 *rxflags)
  3148. {
  3149. int res = 0;
  3150. struct tg3_fiber_aneginfo aninfo;
  3151. int status = ANEG_FAILED;
  3152. unsigned int tick;
  3153. u32 tmp;
  3154. tw32_f(MAC_TX_AUTO_NEG, 0);
  3155. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  3156. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  3157. udelay(40);
  3158. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  3159. udelay(40);
  3160. memset(&aninfo, 0, sizeof(aninfo));
  3161. aninfo.flags |= MR_AN_ENABLE;
  3162. aninfo.state = ANEG_STATE_UNKNOWN;
  3163. aninfo.cur_time = 0;
  3164. tick = 0;
  3165. while (++tick < 195000) {
  3166. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  3167. if (status == ANEG_DONE || status == ANEG_FAILED)
  3168. break;
  3169. udelay(1);
  3170. }
  3171. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  3172. tw32_f(MAC_MODE, tp->mac_mode);
  3173. udelay(40);
  3174. *txflags = aninfo.txconfig;
  3175. *rxflags = aninfo.flags;
  3176. if (status == ANEG_DONE &&
  3177. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  3178. MR_LP_ADV_FULL_DUPLEX)))
  3179. res = 1;
  3180. return res;
  3181. }
  3182. static void tg3_init_bcm8002(struct tg3 *tp)
  3183. {
  3184. u32 mac_status = tr32(MAC_STATUS);
  3185. int i;
  3186. /* Reset when initting first time or we have a link. */
  3187. if (tg3_flag(tp, INIT_COMPLETE) &&
  3188. !(mac_status & MAC_STATUS_PCS_SYNCED))
  3189. return;
  3190. /* Set PLL lock range. */
  3191. tg3_writephy(tp, 0x16, 0x8007);
  3192. /* SW reset */
  3193. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  3194. /* Wait for reset to complete. */
  3195. /* XXX schedule_timeout() ... */
  3196. for (i = 0; i < 500; i++)
  3197. udelay(10);
  3198. /* Config mode; select PMA/Ch 1 regs. */
  3199. tg3_writephy(tp, 0x10, 0x8411);
  3200. /* Enable auto-lock and comdet, select txclk for tx. */
  3201. tg3_writephy(tp, 0x11, 0x0a10);
  3202. tg3_writephy(tp, 0x18, 0x00a0);
  3203. tg3_writephy(tp, 0x16, 0x41ff);
  3204. /* Assert and deassert POR. */
  3205. tg3_writephy(tp, 0x13, 0x0400);
  3206. udelay(40);
  3207. tg3_writephy(tp, 0x13, 0x0000);
  3208. tg3_writephy(tp, 0x11, 0x0a50);
  3209. udelay(40);
  3210. tg3_writephy(tp, 0x11, 0x0a10);
  3211. /* Wait for signal to stabilize */
  3212. /* XXX schedule_timeout() ... */
  3213. for (i = 0; i < 15000; i++)
  3214. udelay(10);
  3215. /* Deselect the channel register so we can read the PHYID
  3216. * later.
  3217. */
  3218. tg3_writephy(tp, 0x10, 0x8011);
  3219. }
  3220. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  3221. {
  3222. u16 flowctrl;
  3223. u32 sg_dig_ctrl, sg_dig_status;
  3224. u32 serdes_cfg, expected_sg_dig_ctrl;
  3225. int workaround, port_a;
  3226. int current_link_up;
  3227. serdes_cfg = 0;
  3228. expected_sg_dig_ctrl = 0;
  3229. workaround = 0;
  3230. port_a = 1;
  3231. current_link_up = 0;
  3232. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  3233. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  3234. workaround = 1;
  3235. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  3236. port_a = 0;
  3237. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  3238. /* preserve bits 20-23 for voltage regulator */
  3239. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  3240. }
  3241. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  3242. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  3243. if (sg_dig_ctrl & SG_DIG_USING_HW_AUTONEG) {
  3244. if (workaround) {
  3245. u32 val = serdes_cfg;
  3246. if (port_a)
  3247. val |= 0xc010000;
  3248. else
  3249. val |= 0x4010000;
  3250. tw32_f(MAC_SERDES_CFG, val);
  3251. }
  3252. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3253. }
  3254. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  3255. tg3_setup_flow_control(tp, 0, 0);
  3256. current_link_up = 1;
  3257. }
  3258. goto out;
  3259. }
  3260. /* Want auto-negotiation. */
  3261. expected_sg_dig_ctrl = SG_DIG_USING_HW_AUTONEG | SG_DIG_COMMON_SETUP;
  3262. flowctrl = tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3263. if (flowctrl & ADVERTISE_1000XPAUSE)
  3264. expected_sg_dig_ctrl |= SG_DIG_PAUSE_CAP;
  3265. if (flowctrl & ADVERTISE_1000XPSE_ASYM)
  3266. expected_sg_dig_ctrl |= SG_DIG_ASYM_PAUSE;
  3267. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  3268. if ((tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT) &&
  3269. tp->serdes_counter &&
  3270. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  3271. MAC_STATUS_RCVD_CFG)) ==
  3272. MAC_STATUS_PCS_SYNCED)) {
  3273. tp->serdes_counter--;
  3274. current_link_up = 1;
  3275. goto out;
  3276. }
  3277. restart_autoneg:
  3278. if (workaround)
  3279. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  3280. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | SG_DIG_SOFT_RESET);
  3281. udelay(5);
  3282. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  3283. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3284. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3285. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  3286. MAC_STATUS_SIGNAL_DET)) {
  3287. sg_dig_status = tr32(SG_DIG_STATUS);
  3288. mac_status = tr32(MAC_STATUS);
  3289. if ((sg_dig_status & SG_DIG_AUTONEG_COMPLETE) &&
  3290. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  3291. u32 local_adv = 0, remote_adv = 0;
  3292. if (sg_dig_ctrl & SG_DIG_PAUSE_CAP)
  3293. local_adv |= ADVERTISE_1000XPAUSE;
  3294. if (sg_dig_ctrl & SG_DIG_ASYM_PAUSE)
  3295. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3296. if (sg_dig_status & SG_DIG_PARTNER_PAUSE_CAPABLE)
  3297. remote_adv |= LPA_1000XPAUSE;
  3298. if (sg_dig_status & SG_DIG_PARTNER_ASYM_PAUSE)
  3299. remote_adv |= LPA_1000XPAUSE_ASYM;
  3300. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3301. current_link_up = 1;
  3302. tp->serdes_counter = 0;
  3303. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3304. } else if (!(sg_dig_status & SG_DIG_AUTONEG_COMPLETE)) {
  3305. if (tp->serdes_counter)
  3306. tp->serdes_counter--;
  3307. else {
  3308. if (workaround) {
  3309. u32 val = serdes_cfg;
  3310. if (port_a)
  3311. val |= 0xc010000;
  3312. else
  3313. val |= 0x4010000;
  3314. tw32_f(MAC_SERDES_CFG, val);
  3315. }
  3316. tw32_f(SG_DIG_CTRL, SG_DIG_COMMON_SETUP);
  3317. udelay(40);
  3318. /* Link parallel detection - link is up */
  3319. /* only if we have PCS_SYNC and not */
  3320. /* receiving config code words */
  3321. mac_status = tr32(MAC_STATUS);
  3322. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  3323. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  3324. tg3_setup_flow_control(tp, 0, 0);
  3325. current_link_up = 1;
  3326. tp->phy_flags |=
  3327. TG3_PHYFLG_PARALLEL_DETECT;
  3328. tp->serdes_counter =
  3329. SERDES_PARALLEL_DET_TIMEOUT;
  3330. } else
  3331. goto restart_autoneg;
  3332. }
  3333. }
  3334. } else {
  3335. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  3336. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3337. }
  3338. out:
  3339. return current_link_up;
  3340. }
  3341. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  3342. {
  3343. int current_link_up = 0;
  3344. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  3345. goto out;
  3346. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3347. u32 txflags, rxflags;
  3348. int i;
  3349. if (fiber_autoneg(tp, &txflags, &rxflags)) {
  3350. u32 local_adv = 0, remote_adv = 0;
  3351. if (txflags & ANEG_CFG_PS1)
  3352. local_adv |= ADVERTISE_1000XPAUSE;
  3353. if (txflags & ANEG_CFG_PS2)
  3354. local_adv |= ADVERTISE_1000XPSE_ASYM;
  3355. if (rxflags & MR_LP_ADV_SYM_PAUSE)
  3356. remote_adv |= LPA_1000XPAUSE;
  3357. if (rxflags & MR_LP_ADV_ASYM_PAUSE)
  3358. remote_adv |= LPA_1000XPAUSE_ASYM;
  3359. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3360. current_link_up = 1;
  3361. }
  3362. for (i = 0; i < 30; i++) {
  3363. udelay(20);
  3364. tw32_f(MAC_STATUS,
  3365. (MAC_STATUS_SYNC_CHANGED |
  3366. MAC_STATUS_CFG_CHANGED));
  3367. udelay(40);
  3368. if ((tr32(MAC_STATUS) &
  3369. (MAC_STATUS_SYNC_CHANGED |
  3370. MAC_STATUS_CFG_CHANGED)) == 0)
  3371. break;
  3372. }
  3373. mac_status = tr32(MAC_STATUS);
  3374. if (current_link_up == 0 &&
  3375. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  3376. !(mac_status & MAC_STATUS_RCVD_CFG))
  3377. current_link_up = 1;
  3378. } else {
  3379. tg3_setup_flow_control(tp, 0, 0);
  3380. /* Forcing 1000FD link up. */
  3381. current_link_up = 1;
  3382. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  3383. udelay(40);
  3384. tw32_f(MAC_MODE, tp->mac_mode);
  3385. udelay(40);
  3386. }
  3387. out:
  3388. return current_link_up;
  3389. }
  3390. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  3391. {
  3392. u32 orig_pause_cfg;
  3393. u16 orig_active_speed;
  3394. u8 orig_active_duplex;
  3395. u32 mac_status;
  3396. int current_link_up;
  3397. int i;
  3398. orig_pause_cfg = tp->link_config.active_flowctrl;
  3399. orig_active_speed = tp->link_config.active_speed;
  3400. orig_active_duplex = tp->link_config.active_duplex;
  3401. if (!tg3_flag(tp, HW_AUTONEG) &&
  3402. netif_carrier_ok(tp->dev) &&
  3403. tg3_flag(tp, INIT_COMPLETE)) {
  3404. mac_status = tr32(MAC_STATUS);
  3405. mac_status &= (MAC_STATUS_PCS_SYNCED |
  3406. MAC_STATUS_SIGNAL_DET |
  3407. MAC_STATUS_CFG_CHANGED |
  3408. MAC_STATUS_RCVD_CFG);
  3409. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  3410. MAC_STATUS_SIGNAL_DET)) {
  3411. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3412. MAC_STATUS_CFG_CHANGED));
  3413. return 0;
  3414. }
  3415. }
  3416. tw32_f(MAC_TX_AUTO_NEG, 0);
  3417. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  3418. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  3419. tw32_f(MAC_MODE, tp->mac_mode);
  3420. udelay(40);
  3421. if (tp->phy_id == TG3_PHY_ID_BCM8002)
  3422. tg3_init_bcm8002(tp);
  3423. /* Enable link change event even when serdes polling. */
  3424. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3425. udelay(40);
  3426. current_link_up = 0;
  3427. mac_status = tr32(MAC_STATUS);
  3428. if (tg3_flag(tp, HW_AUTONEG))
  3429. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  3430. else
  3431. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  3432. tp->napi[0].hw_status->status =
  3433. (SD_STATUS_UPDATED |
  3434. (tp->napi[0].hw_status->status & ~SD_STATUS_LINK_CHG));
  3435. for (i = 0; i < 100; i++) {
  3436. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  3437. MAC_STATUS_CFG_CHANGED));
  3438. udelay(5);
  3439. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  3440. MAC_STATUS_CFG_CHANGED |
  3441. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  3442. break;
  3443. }
  3444. mac_status = tr32(MAC_STATUS);
  3445. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  3446. current_link_up = 0;
  3447. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  3448. tp->serdes_counter == 0) {
  3449. tw32_f(MAC_MODE, (tp->mac_mode |
  3450. MAC_MODE_SEND_CONFIGS));
  3451. udelay(1);
  3452. tw32_f(MAC_MODE, tp->mac_mode);
  3453. }
  3454. }
  3455. if (current_link_up == 1) {
  3456. tp->link_config.active_speed = SPEED_1000;
  3457. tp->link_config.active_duplex = DUPLEX_FULL;
  3458. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3459. LED_CTRL_LNKLED_OVERRIDE |
  3460. LED_CTRL_1000MBPS_ON));
  3461. } else {
  3462. tp->link_config.active_speed = SPEED_INVALID;
  3463. tp->link_config.active_duplex = DUPLEX_INVALID;
  3464. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  3465. LED_CTRL_LNKLED_OVERRIDE |
  3466. LED_CTRL_TRAFFIC_OVERRIDE));
  3467. }
  3468. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3469. if (current_link_up)
  3470. netif_carrier_on(tp->dev);
  3471. else
  3472. netif_carrier_off(tp->dev);
  3473. tg3_link_report(tp);
  3474. } else {
  3475. u32 now_pause_cfg = tp->link_config.active_flowctrl;
  3476. if (orig_pause_cfg != now_pause_cfg ||
  3477. orig_active_speed != tp->link_config.active_speed ||
  3478. orig_active_duplex != tp->link_config.active_duplex)
  3479. tg3_link_report(tp);
  3480. }
  3481. return 0;
  3482. }
  3483. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  3484. {
  3485. int current_link_up, err = 0;
  3486. u32 bmsr, bmcr;
  3487. u16 current_speed;
  3488. u8 current_duplex;
  3489. u32 local_adv, remote_adv;
  3490. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  3491. tw32_f(MAC_MODE, tp->mac_mode);
  3492. udelay(40);
  3493. tw32(MAC_EVENT, 0);
  3494. tw32_f(MAC_STATUS,
  3495. (MAC_STATUS_SYNC_CHANGED |
  3496. MAC_STATUS_CFG_CHANGED |
  3497. MAC_STATUS_MI_COMPLETION |
  3498. MAC_STATUS_LNKSTATE_CHANGED));
  3499. udelay(40);
  3500. if (force_reset)
  3501. tg3_phy_reset(tp);
  3502. current_link_up = 0;
  3503. current_speed = SPEED_INVALID;
  3504. current_duplex = DUPLEX_INVALID;
  3505. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3506. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3507. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  3508. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3509. bmsr |= BMSR_LSTATUS;
  3510. else
  3511. bmsr &= ~BMSR_LSTATUS;
  3512. }
  3513. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  3514. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  3515. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3516. /* do nothing, just check for link up at the end */
  3517. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  3518. u32 adv, new_adv;
  3519. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3520. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  3521. ADVERTISE_1000XPAUSE |
  3522. ADVERTISE_1000XPSE_ASYM |
  3523. ADVERTISE_SLCT);
  3524. new_adv |= tg3_advert_flowctrl_1000X(tp->link_config.flowctrl);
  3525. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  3526. new_adv |= ADVERTISE_1000XHALF;
  3527. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  3528. new_adv |= ADVERTISE_1000XFULL;
  3529. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  3530. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  3531. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  3532. tg3_writephy(tp, MII_BMCR, bmcr);
  3533. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3534. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  3535. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3536. return err;
  3537. }
  3538. } else {
  3539. u32 new_bmcr;
  3540. bmcr &= ~BMCR_SPEED1000;
  3541. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  3542. if (tp->link_config.duplex == DUPLEX_FULL)
  3543. new_bmcr |= BMCR_FULLDPLX;
  3544. if (new_bmcr != bmcr) {
  3545. /* BMCR_SPEED1000 is a reserved bit that needs
  3546. * to be set on write.
  3547. */
  3548. new_bmcr |= BMCR_SPEED1000;
  3549. /* Force a linkdown */
  3550. if (netif_carrier_ok(tp->dev)) {
  3551. u32 adv;
  3552. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  3553. adv &= ~(ADVERTISE_1000XFULL |
  3554. ADVERTISE_1000XHALF |
  3555. ADVERTISE_SLCT);
  3556. tg3_writephy(tp, MII_ADVERTISE, adv);
  3557. tg3_writephy(tp, MII_BMCR, bmcr |
  3558. BMCR_ANRESTART |
  3559. BMCR_ANENABLE);
  3560. udelay(10);
  3561. netif_carrier_off(tp->dev);
  3562. }
  3563. tg3_writephy(tp, MII_BMCR, new_bmcr);
  3564. bmcr = new_bmcr;
  3565. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3566. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  3567. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  3568. ASIC_REV_5714) {
  3569. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  3570. bmsr |= BMSR_LSTATUS;
  3571. else
  3572. bmsr &= ~BMSR_LSTATUS;
  3573. }
  3574. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3575. }
  3576. }
  3577. if (bmsr & BMSR_LSTATUS) {
  3578. current_speed = SPEED_1000;
  3579. current_link_up = 1;
  3580. if (bmcr & BMCR_FULLDPLX)
  3581. current_duplex = DUPLEX_FULL;
  3582. else
  3583. current_duplex = DUPLEX_HALF;
  3584. local_adv = 0;
  3585. remote_adv = 0;
  3586. if (bmcr & BMCR_ANENABLE) {
  3587. u32 common;
  3588. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  3589. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  3590. common = local_adv & remote_adv;
  3591. if (common & (ADVERTISE_1000XHALF |
  3592. ADVERTISE_1000XFULL)) {
  3593. if (common & ADVERTISE_1000XFULL)
  3594. current_duplex = DUPLEX_FULL;
  3595. else
  3596. current_duplex = DUPLEX_HALF;
  3597. } else if (!tg3_flag(tp, 5780_CLASS)) {
  3598. /* Link is up via parallel detect */
  3599. } else {
  3600. current_link_up = 0;
  3601. }
  3602. }
  3603. }
  3604. if (current_link_up == 1 && current_duplex == DUPLEX_FULL)
  3605. tg3_setup_flow_control(tp, local_adv, remote_adv);
  3606. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  3607. if (tp->link_config.active_duplex == DUPLEX_HALF)
  3608. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  3609. tw32_f(MAC_MODE, tp->mac_mode);
  3610. udelay(40);
  3611. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  3612. tp->link_config.active_speed = current_speed;
  3613. tp->link_config.active_duplex = current_duplex;
  3614. if (current_link_up != netif_carrier_ok(tp->dev)) {
  3615. if (current_link_up)
  3616. netif_carrier_on(tp->dev);
  3617. else {
  3618. netif_carrier_off(tp->dev);
  3619. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3620. }
  3621. tg3_link_report(tp);
  3622. }
  3623. return err;
  3624. }
  3625. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  3626. {
  3627. if (tp->serdes_counter) {
  3628. /* Give autoneg time to complete. */
  3629. tp->serdes_counter--;
  3630. return;
  3631. }
  3632. if (!netif_carrier_ok(tp->dev) &&
  3633. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  3634. u32 bmcr;
  3635. tg3_readphy(tp, MII_BMCR, &bmcr);
  3636. if (bmcr & BMCR_ANENABLE) {
  3637. u32 phy1, phy2;
  3638. /* Select shadow register 0x1f */
  3639. tg3_writephy(tp, MII_TG3_MISC_SHDW, 0x7c00);
  3640. tg3_readphy(tp, MII_TG3_MISC_SHDW, &phy1);
  3641. /* Select expansion interrupt status register */
  3642. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3643. MII_TG3_DSP_EXP1_INT_STAT);
  3644. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3645. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3646. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  3647. /* We have signal detect and not receiving
  3648. * config code words, link is up by parallel
  3649. * detection.
  3650. */
  3651. bmcr &= ~BMCR_ANENABLE;
  3652. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  3653. tg3_writephy(tp, MII_BMCR, bmcr);
  3654. tp->phy_flags |= TG3_PHYFLG_PARALLEL_DETECT;
  3655. }
  3656. }
  3657. } else if (netif_carrier_ok(tp->dev) &&
  3658. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  3659. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT)) {
  3660. u32 phy2;
  3661. /* Select expansion interrupt status register */
  3662. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  3663. MII_TG3_DSP_EXP1_INT_STAT);
  3664. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &phy2);
  3665. if (phy2 & 0x20) {
  3666. u32 bmcr;
  3667. /* Config code words received, turn on autoneg. */
  3668. tg3_readphy(tp, MII_BMCR, &bmcr);
  3669. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  3670. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  3671. }
  3672. }
  3673. }
  3674. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  3675. {
  3676. u32 val;
  3677. int err;
  3678. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  3679. err = tg3_setup_fiber_phy(tp, force_reset);
  3680. else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  3681. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  3682. else
  3683. err = tg3_setup_copper_phy(tp, force_reset);
  3684. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  3685. u32 scale;
  3686. val = tr32(TG3_CPMU_CLCK_STAT) & CPMU_CLCK_STAT_MAC_CLCK_MASK;
  3687. if (val == CPMU_CLCK_STAT_MAC_CLCK_62_5)
  3688. scale = 65;
  3689. else if (val == CPMU_CLCK_STAT_MAC_CLCK_6_25)
  3690. scale = 6;
  3691. else
  3692. scale = 12;
  3693. val = tr32(GRC_MISC_CFG) & ~GRC_MISC_CFG_PRESCALAR_MASK;
  3694. val |= (scale << GRC_MISC_CFG_PRESCALAR_SHIFT);
  3695. tw32(GRC_MISC_CFG, val);
  3696. }
  3697. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  3698. (6 << TX_LENGTHS_IPG_SHIFT);
  3699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  3700. val |= tr32(MAC_TX_LENGTHS) &
  3701. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  3702. TX_LENGTHS_CNT_DWN_VAL_MSK);
  3703. if (tp->link_config.active_speed == SPEED_1000 &&
  3704. tp->link_config.active_duplex == DUPLEX_HALF)
  3705. tw32(MAC_TX_LENGTHS, val |
  3706. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT));
  3707. else
  3708. tw32(MAC_TX_LENGTHS, val |
  3709. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  3710. if (!tg3_flag(tp, 5705_PLUS)) {
  3711. if (netif_carrier_ok(tp->dev)) {
  3712. tw32(HOSTCC_STAT_COAL_TICKS,
  3713. tp->coal.stats_block_coalesce_usecs);
  3714. } else {
  3715. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  3716. }
  3717. }
  3718. if (tg3_flag(tp, ASPM_WORKAROUND)) {
  3719. val = tr32(PCIE_PWR_MGMT_THRESH);
  3720. if (!netif_carrier_ok(tp->dev))
  3721. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  3722. tp->pwrmgmt_thresh;
  3723. else
  3724. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  3725. tw32(PCIE_PWR_MGMT_THRESH, val);
  3726. }
  3727. return err;
  3728. }
  3729. static inline int tg3_irq_sync(struct tg3 *tp)
  3730. {
  3731. return tp->irq_sync;
  3732. }
  3733. static inline void tg3_rd32_loop(struct tg3 *tp, u32 *dst, u32 off, u32 len)
  3734. {
  3735. int i;
  3736. dst = (u32 *)((u8 *)dst + off);
  3737. for (i = 0; i < len; i += sizeof(u32))
  3738. *dst++ = tr32(off + i);
  3739. }
  3740. static void tg3_dump_legacy_regs(struct tg3 *tp, u32 *regs)
  3741. {
  3742. tg3_rd32_loop(tp, regs, TG3PCI_VENDOR, 0xb0);
  3743. tg3_rd32_loop(tp, regs, MAILBOX_INTERRUPT_0, 0x200);
  3744. tg3_rd32_loop(tp, regs, MAC_MODE, 0x4f0);
  3745. tg3_rd32_loop(tp, regs, SNDDATAI_MODE, 0xe0);
  3746. tg3_rd32_loop(tp, regs, SNDDATAC_MODE, 0x04);
  3747. tg3_rd32_loop(tp, regs, SNDBDS_MODE, 0x80);
  3748. tg3_rd32_loop(tp, regs, SNDBDI_MODE, 0x48);
  3749. tg3_rd32_loop(tp, regs, SNDBDC_MODE, 0x04);
  3750. tg3_rd32_loop(tp, regs, RCVLPC_MODE, 0x20);
  3751. tg3_rd32_loop(tp, regs, RCVLPC_SELLST_BASE, 0x15c);
  3752. tg3_rd32_loop(tp, regs, RCVDBDI_MODE, 0x0c);
  3753. tg3_rd32_loop(tp, regs, RCVDBDI_JUMBO_BD, 0x3c);
  3754. tg3_rd32_loop(tp, regs, RCVDBDI_BD_PROD_IDX_0, 0x44);
  3755. tg3_rd32_loop(tp, regs, RCVDCC_MODE, 0x04);
  3756. tg3_rd32_loop(tp, regs, RCVBDI_MODE, 0x20);
  3757. tg3_rd32_loop(tp, regs, RCVCC_MODE, 0x14);
  3758. tg3_rd32_loop(tp, regs, RCVLSC_MODE, 0x08);
  3759. tg3_rd32_loop(tp, regs, MBFREE_MODE, 0x08);
  3760. tg3_rd32_loop(tp, regs, HOSTCC_MODE, 0x100);
  3761. if (tg3_flag(tp, SUPPORT_MSIX))
  3762. tg3_rd32_loop(tp, regs, HOSTCC_RXCOL_TICKS_VEC1, 0x180);
  3763. tg3_rd32_loop(tp, regs, MEMARB_MODE, 0x10);
  3764. tg3_rd32_loop(tp, regs, BUFMGR_MODE, 0x58);
  3765. tg3_rd32_loop(tp, regs, RDMAC_MODE, 0x08);
  3766. tg3_rd32_loop(tp, regs, WDMAC_MODE, 0x08);
  3767. tg3_rd32_loop(tp, regs, RX_CPU_MODE, 0x04);
  3768. tg3_rd32_loop(tp, regs, RX_CPU_STATE, 0x04);
  3769. tg3_rd32_loop(tp, regs, RX_CPU_PGMCTR, 0x04);
  3770. tg3_rd32_loop(tp, regs, RX_CPU_HWBKPT, 0x04);
  3771. if (!tg3_flag(tp, 5705_PLUS)) {
  3772. tg3_rd32_loop(tp, regs, TX_CPU_MODE, 0x04);
  3773. tg3_rd32_loop(tp, regs, TX_CPU_STATE, 0x04);
  3774. tg3_rd32_loop(tp, regs, TX_CPU_PGMCTR, 0x04);
  3775. }
  3776. tg3_rd32_loop(tp, regs, GRCMBOX_INTERRUPT_0, 0x110);
  3777. tg3_rd32_loop(tp, regs, FTQ_RESET, 0x120);
  3778. tg3_rd32_loop(tp, regs, MSGINT_MODE, 0x0c);
  3779. tg3_rd32_loop(tp, regs, DMAC_MODE, 0x04);
  3780. tg3_rd32_loop(tp, regs, GRC_MODE, 0x4c);
  3781. if (tg3_flag(tp, NVRAM))
  3782. tg3_rd32_loop(tp, regs, NVRAM_CMD, 0x24);
  3783. }
  3784. static void tg3_dump_state(struct tg3 *tp)
  3785. {
  3786. int i;
  3787. u32 *regs;
  3788. regs = kzalloc(TG3_REG_BLK_SIZE, GFP_ATOMIC);
  3789. if (!regs) {
  3790. netdev_err(tp->dev, "Failed allocating register dump buffer\n");
  3791. return;
  3792. }
  3793. if (tg3_flag(tp, PCI_EXPRESS)) {
  3794. /* Read up to but not including private PCI registers */
  3795. for (i = 0; i < TG3_PCIE_TLDLPL_PORT; i += sizeof(u32))
  3796. regs[i / sizeof(u32)] = tr32(i);
  3797. } else
  3798. tg3_dump_legacy_regs(tp, regs);
  3799. for (i = 0; i < TG3_REG_BLK_SIZE / sizeof(u32); i += 4) {
  3800. if (!regs[i + 0] && !regs[i + 1] &&
  3801. !regs[i + 2] && !regs[i + 3])
  3802. continue;
  3803. netdev_err(tp->dev, "0x%08x: 0x%08x, 0x%08x, 0x%08x, 0x%08x\n",
  3804. i * 4,
  3805. regs[i + 0], regs[i + 1], regs[i + 2], regs[i + 3]);
  3806. }
  3807. kfree(regs);
  3808. for (i = 0; i < tp->irq_cnt; i++) {
  3809. struct tg3_napi *tnapi = &tp->napi[i];
  3810. /* SW status block */
  3811. netdev_err(tp->dev,
  3812. "%d: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  3813. i,
  3814. tnapi->hw_status->status,
  3815. tnapi->hw_status->status_tag,
  3816. tnapi->hw_status->rx_jumbo_consumer,
  3817. tnapi->hw_status->rx_consumer,
  3818. tnapi->hw_status->rx_mini_consumer,
  3819. tnapi->hw_status->idx[0].rx_producer,
  3820. tnapi->hw_status->idx[0].tx_consumer);
  3821. netdev_err(tp->dev,
  3822. "%d: NAPI info [%08x:%08x:(%04x:%04x:%04x):%04x:(%04x:%04x:%04x:%04x)]\n",
  3823. i,
  3824. tnapi->last_tag, tnapi->last_irq_tag,
  3825. tnapi->tx_prod, tnapi->tx_cons, tnapi->tx_pending,
  3826. tnapi->rx_rcb_ptr,
  3827. tnapi->prodring.rx_std_prod_idx,
  3828. tnapi->prodring.rx_std_cons_idx,
  3829. tnapi->prodring.rx_jmb_prod_idx,
  3830. tnapi->prodring.rx_jmb_cons_idx);
  3831. }
  3832. }
  3833. /* This is called whenever we suspect that the system chipset is re-
  3834. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  3835. * is bogus tx completions. We try to recover by setting the
  3836. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  3837. * in the workqueue.
  3838. */
  3839. static void tg3_tx_recover(struct tg3 *tp)
  3840. {
  3841. BUG_ON(tg3_flag(tp, MBOX_WRITE_REORDER) ||
  3842. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  3843. netdev_warn(tp->dev,
  3844. "The system may be re-ordering memory-mapped I/O "
  3845. "cycles to the network device, attempting to recover. "
  3846. "Please report the problem to the driver maintainer "
  3847. "and include system chipset information.\n");
  3848. spin_lock(&tp->lock);
  3849. tg3_flag_set(tp, TX_RECOVERY_PENDING);
  3850. spin_unlock(&tp->lock);
  3851. }
  3852. static inline u32 tg3_tx_avail(struct tg3_napi *tnapi)
  3853. {
  3854. /* Tell compiler to fetch tx indices from memory. */
  3855. barrier();
  3856. return tnapi->tx_pending -
  3857. ((tnapi->tx_prod - tnapi->tx_cons) & (TG3_TX_RING_SIZE - 1));
  3858. }
  3859. /* Tigon3 never reports partial packet sends. So we do not
  3860. * need special logic to handle SKBs that have not had all
  3861. * of their frags sent yet, like SunGEM does.
  3862. */
  3863. static void tg3_tx(struct tg3_napi *tnapi)
  3864. {
  3865. struct tg3 *tp = tnapi->tp;
  3866. u32 hw_idx = tnapi->hw_status->idx[0].tx_consumer;
  3867. u32 sw_idx = tnapi->tx_cons;
  3868. struct netdev_queue *txq;
  3869. int index = tnapi - tp->napi;
  3870. if (tg3_flag(tp, ENABLE_TSS))
  3871. index--;
  3872. txq = netdev_get_tx_queue(tp->dev, index);
  3873. while (sw_idx != hw_idx) {
  3874. struct ring_info *ri = &tnapi->tx_buffers[sw_idx];
  3875. struct sk_buff *skb = ri->skb;
  3876. int i, tx_bug = 0;
  3877. if (unlikely(skb == NULL)) {
  3878. tg3_tx_recover(tp);
  3879. return;
  3880. }
  3881. pci_unmap_single(tp->pdev,
  3882. dma_unmap_addr(ri, mapping),
  3883. skb_headlen(skb),
  3884. PCI_DMA_TODEVICE);
  3885. ri->skb = NULL;
  3886. sw_idx = NEXT_TX(sw_idx);
  3887. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  3888. ri = &tnapi->tx_buffers[sw_idx];
  3889. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  3890. tx_bug = 1;
  3891. pci_unmap_page(tp->pdev,
  3892. dma_unmap_addr(ri, mapping),
  3893. skb_shinfo(skb)->frags[i].size,
  3894. PCI_DMA_TODEVICE);
  3895. sw_idx = NEXT_TX(sw_idx);
  3896. }
  3897. dev_kfree_skb(skb);
  3898. if (unlikely(tx_bug)) {
  3899. tg3_tx_recover(tp);
  3900. return;
  3901. }
  3902. }
  3903. tnapi->tx_cons = sw_idx;
  3904. /* Need to make the tx_cons update visible to tg3_start_xmit()
  3905. * before checking for netif_queue_stopped(). Without the
  3906. * memory barrier, there is a small possibility that tg3_start_xmit()
  3907. * will miss it and cause the queue to be stopped forever.
  3908. */
  3909. smp_mb();
  3910. if (unlikely(netif_tx_queue_stopped(txq) &&
  3911. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))) {
  3912. __netif_tx_lock(txq, smp_processor_id());
  3913. if (netif_tx_queue_stopped(txq) &&
  3914. (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi)))
  3915. netif_tx_wake_queue(txq);
  3916. __netif_tx_unlock(txq);
  3917. }
  3918. }
  3919. static void tg3_rx_skb_free(struct tg3 *tp, struct ring_info *ri, u32 map_sz)
  3920. {
  3921. if (!ri->skb)
  3922. return;
  3923. pci_unmap_single(tp->pdev, dma_unmap_addr(ri, mapping),
  3924. map_sz, PCI_DMA_FROMDEVICE);
  3925. dev_kfree_skb_any(ri->skb);
  3926. ri->skb = NULL;
  3927. }
  3928. /* Returns size of skb allocated or < 0 on error.
  3929. *
  3930. * We only need to fill in the address because the other members
  3931. * of the RX descriptor are invariant, see tg3_init_rings.
  3932. *
  3933. * Note the purposeful assymetry of cpu vs. chip accesses. For
  3934. * posting buffers we only dirty the first cache line of the RX
  3935. * descriptor (containing the address). Whereas for the RX status
  3936. * buffers the cpu only reads the last cacheline of the RX descriptor
  3937. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  3938. */
  3939. static int tg3_alloc_rx_skb(struct tg3 *tp, struct tg3_rx_prodring_set *tpr,
  3940. u32 opaque_key, u32 dest_idx_unmasked)
  3941. {
  3942. struct tg3_rx_buffer_desc *desc;
  3943. struct ring_info *map;
  3944. struct sk_buff *skb;
  3945. dma_addr_t mapping;
  3946. int skb_size, dest_idx;
  3947. switch (opaque_key) {
  3948. case RXD_OPAQUE_RING_STD:
  3949. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  3950. desc = &tpr->rx_std[dest_idx];
  3951. map = &tpr->rx_std_buffers[dest_idx];
  3952. skb_size = tp->rx_pkt_map_sz;
  3953. break;
  3954. case RXD_OPAQUE_RING_JUMBO:
  3955. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  3956. desc = &tpr->rx_jmb[dest_idx].std;
  3957. map = &tpr->rx_jmb_buffers[dest_idx];
  3958. skb_size = TG3_RX_JMB_MAP_SZ;
  3959. break;
  3960. default:
  3961. return -EINVAL;
  3962. }
  3963. /* Do not overwrite any of the map or rp information
  3964. * until we are sure we can commit to a new buffer.
  3965. *
  3966. * Callers depend upon this behavior and assume that
  3967. * we leave everything unchanged if we fail.
  3968. */
  3969. skb = netdev_alloc_skb(tp->dev, skb_size + tp->rx_offset);
  3970. if (skb == NULL)
  3971. return -ENOMEM;
  3972. skb_reserve(skb, tp->rx_offset);
  3973. mapping = pci_map_single(tp->pdev, skb->data, skb_size,
  3974. PCI_DMA_FROMDEVICE);
  3975. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  3976. dev_kfree_skb(skb);
  3977. return -EIO;
  3978. }
  3979. map->skb = skb;
  3980. dma_unmap_addr_set(map, mapping, mapping);
  3981. desc->addr_hi = ((u64)mapping >> 32);
  3982. desc->addr_lo = ((u64)mapping & 0xffffffff);
  3983. return skb_size;
  3984. }
  3985. /* We only need to move over in the address because the other
  3986. * members of the RX descriptor are invariant. See notes above
  3987. * tg3_alloc_rx_skb for full details.
  3988. */
  3989. static void tg3_recycle_rx(struct tg3_napi *tnapi,
  3990. struct tg3_rx_prodring_set *dpr,
  3991. u32 opaque_key, int src_idx,
  3992. u32 dest_idx_unmasked)
  3993. {
  3994. struct tg3 *tp = tnapi->tp;
  3995. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  3996. struct ring_info *src_map, *dest_map;
  3997. struct tg3_rx_prodring_set *spr = &tp->napi[0].prodring;
  3998. int dest_idx;
  3999. switch (opaque_key) {
  4000. case RXD_OPAQUE_RING_STD:
  4001. dest_idx = dest_idx_unmasked & tp->rx_std_ring_mask;
  4002. dest_desc = &dpr->rx_std[dest_idx];
  4003. dest_map = &dpr->rx_std_buffers[dest_idx];
  4004. src_desc = &spr->rx_std[src_idx];
  4005. src_map = &spr->rx_std_buffers[src_idx];
  4006. break;
  4007. case RXD_OPAQUE_RING_JUMBO:
  4008. dest_idx = dest_idx_unmasked & tp->rx_jmb_ring_mask;
  4009. dest_desc = &dpr->rx_jmb[dest_idx].std;
  4010. dest_map = &dpr->rx_jmb_buffers[dest_idx];
  4011. src_desc = &spr->rx_jmb[src_idx].std;
  4012. src_map = &spr->rx_jmb_buffers[src_idx];
  4013. break;
  4014. default:
  4015. return;
  4016. }
  4017. dest_map->skb = src_map->skb;
  4018. dma_unmap_addr_set(dest_map, mapping,
  4019. dma_unmap_addr(src_map, mapping));
  4020. dest_desc->addr_hi = src_desc->addr_hi;
  4021. dest_desc->addr_lo = src_desc->addr_lo;
  4022. /* Ensure that the update to the skb happens after the physical
  4023. * addresses have been transferred to the new BD location.
  4024. */
  4025. smp_wmb();
  4026. src_map->skb = NULL;
  4027. }
  4028. /* The RX ring scheme is composed of multiple rings which post fresh
  4029. * buffers to the chip, and one special ring the chip uses to report
  4030. * status back to the host.
  4031. *
  4032. * The special ring reports the status of received packets to the
  4033. * host. The chip does not write into the original descriptor the
  4034. * RX buffer was obtained from. The chip simply takes the original
  4035. * descriptor as provided by the host, updates the status and length
  4036. * field, then writes this into the next status ring entry.
  4037. *
  4038. * Each ring the host uses to post buffers to the chip is described
  4039. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  4040. * it is first placed into the on-chip ram. When the packet's length
  4041. * is known, it walks down the TG3_BDINFO entries to select the ring.
  4042. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  4043. * which is within the range of the new packet's length is chosen.
  4044. *
  4045. * The "separate ring for rx status" scheme may sound queer, but it makes
  4046. * sense from a cache coherency perspective. If only the host writes
  4047. * to the buffer post rings, and only the chip writes to the rx status
  4048. * rings, then cache lines never move beyond shared-modified state.
  4049. * If both the host and chip were to write into the same ring, cache line
  4050. * eviction could occur since both entities want it in an exclusive state.
  4051. */
  4052. static int tg3_rx(struct tg3_napi *tnapi, int budget)
  4053. {
  4054. struct tg3 *tp = tnapi->tp;
  4055. u32 work_mask, rx_std_posted = 0;
  4056. u32 std_prod_idx, jmb_prod_idx;
  4057. u32 sw_idx = tnapi->rx_rcb_ptr;
  4058. u16 hw_idx;
  4059. int received;
  4060. struct tg3_rx_prodring_set *tpr = &tnapi->prodring;
  4061. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4062. /*
  4063. * We need to order the read of hw_idx and the read of
  4064. * the opaque cookie.
  4065. */
  4066. rmb();
  4067. work_mask = 0;
  4068. received = 0;
  4069. std_prod_idx = tpr->rx_std_prod_idx;
  4070. jmb_prod_idx = tpr->rx_jmb_prod_idx;
  4071. while (sw_idx != hw_idx && budget > 0) {
  4072. struct ring_info *ri;
  4073. struct tg3_rx_buffer_desc *desc = &tnapi->rx_rcb[sw_idx];
  4074. unsigned int len;
  4075. struct sk_buff *skb;
  4076. dma_addr_t dma_addr;
  4077. u32 opaque_key, desc_idx, *post_ptr;
  4078. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  4079. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  4080. if (opaque_key == RXD_OPAQUE_RING_STD) {
  4081. ri = &tp->napi[0].prodring.rx_std_buffers[desc_idx];
  4082. dma_addr = dma_unmap_addr(ri, mapping);
  4083. skb = ri->skb;
  4084. post_ptr = &std_prod_idx;
  4085. rx_std_posted++;
  4086. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  4087. ri = &tp->napi[0].prodring.rx_jmb_buffers[desc_idx];
  4088. dma_addr = dma_unmap_addr(ri, mapping);
  4089. skb = ri->skb;
  4090. post_ptr = &jmb_prod_idx;
  4091. } else
  4092. goto next_pkt_nopost;
  4093. work_mask |= opaque_key;
  4094. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  4095. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  4096. drop_it:
  4097. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4098. desc_idx, *post_ptr);
  4099. drop_it_no_recycle:
  4100. /* Other statistics kept track of by card. */
  4101. tp->rx_dropped++;
  4102. goto next_pkt;
  4103. }
  4104. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) -
  4105. ETH_FCS_LEN;
  4106. if (len > TG3_RX_COPY_THRESH(tp)) {
  4107. int skb_size;
  4108. skb_size = tg3_alloc_rx_skb(tp, tpr, opaque_key,
  4109. *post_ptr);
  4110. if (skb_size < 0)
  4111. goto drop_it;
  4112. pci_unmap_single(tp->pdev, dma_addr, skb_size,
  4113. PCI_DMA_FROMDEVICE);
  4114. /* Ensure that the update to the skb happens
  4115. * after the usage of the old DMA mapping.
  4116. */
  4117. smp_wmb();
  4118. ri->skb = NULL;
  4119. skb_put(skb, len);
  4120. } else {
  4121. struct sk_buff *copy_skb;
  4122. tg3_recycle_rx(tnapi, tpr, opaque_key,
  4123. desc_idx, *post_ptr);
  4124. copy_skb = netdev_alloc_skb(tp->dev, len +
  4125. TG3_RAW_IP_ALIGN);
  4126. if (copy_skb == NULL)
  4127. goto drop_it_no_recycle;
  4128. skb_reserve(copy_skb, TG3_RAW_IP_ALIGN);
  4129. skb_put(copy_skb, len);
  4130. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4131. skb_copy_from_linear_data(skb, copy_skb->data, len);
  4132. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  4133. /* We'll reuse the original ring buffer. */
  4134. skb = copy_skb;
  4135. }
  4136. if ((tp->dev->features & NETIF_F_RXCSUM) &&
  4137. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  4138. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  4139. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  4140. skb->ip_summed = CHECKSUM_UNNECESSARY;
  4141. else
  4142. skb_checksum_none_assert(skb);
  4143. skb->protocol = eth_type_trans(skb, tp->dev);
  4144. if (len > (tp->dev->mtu + ETH_HLEN) &&
  4145. skb->protocol != htons(ETH_P_8021Q)) {
  4146. dev_kfree_skb(skb);
  4147. goto drop_it_no_recycle;
  4148. }
  4149. if (desc->type_flags & RXD_FLAG_VLAN &&
  4150. !(tp->rx_mode & RX_MODE_KEEP_VLAN_TAG))
  4151. __vlan_hwaccel_put_tag(skb,
  4152. desc->err_vlan & RXD_VLAN_MASK);
  4153. napi_gro_receive(&tnapi->napi, skb);
  4154. received++;
  4155. budget--;
  4156. next_pkt:
  4157. (*post_ptr)++;
  4158. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  4159. tpr->rx_std_prod_idx = std_prod_idx &
  4160. tp->rx_std_ring_mask;
  4161. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4162. tpr->rx_std_prod_idx);
  4163. work_mask &= ~RXD_OPAQUE_RING_STD;
  4164. rx_std_posted = 0;
  4165. }
  4166. next_pkt_nopost:
  4167. sw_idx++;
  4168. sw_idx &= tp->rx_ret_ring_mask;
  4169. /* Refresh hw_idx to see if there is new work */
  4170. if (sw_idx == hw_idx) {
  4171. hw_idx = *(tnapi->rx_rcb_prod_idx);
  4172. rmb();
  4173. }
  4174. }
  4175. /* ACK the status ring. */
  4176. tnapi->rx_rcb_ptr = sw_idx;
  4177. tw32_rx_mbox(tnapi->consmbox, sw_idx);
  4178. /* Refill RX ring(s). */
  4179. if (!tg3_flag(tp, ENABLE_RSS)) {
  4180. if (work_mask & RXD_OPAQUE_RING_STD) {
  4181. tpr->rx_std_prod_idx = std_prod_idx &
  4182. tp->rx_std_ring_mask;
  4183. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4184. tpr->rx_std_prod_idx);
  4185. }
  4186. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  4187. tpr->rx_jmb_prod_idx = jmb_prod_idx &
  4188. tp->rx_jmb_ring_mask;
  4189. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4190. tpr->rx_jmb_prod_idx);
  4191. }
  4192. mmiowb();
  4193. } else if (work_mask) {
  4194. /* rx_std_buffers[] and rx_jmb_buffers[] entries must be
  4195. * updated before the producer indices can be updated.
  4196. */
  4197. smp_wmb();
  4198. tpr->rx_std_prod_idx = std_prod_idx & tp->rx_std_ring_mask;
  4199. tpr->rx_jmb_prod_idx = jmb_prod_idx & tp->rx_jmb_ring_mask;
  4200. if (tnapi != &tp->napi[1])
  4201. napi_schedule(&tp->napi[1].napi);
  4202. }
  4203. return received;
  4204. }
  4205. static void tg3_poll_link(struct tg3 *tp)
  4206. {
  4207. /* handle link change and other phy events */
  4208. if (!(tg3_flag(tp, USE_LINKCHG_REG) || tg3_flag(tp, POLL_SERDES))) {
  4209. struct tg3_hw_status *sblk = tp->napi[0].hw_status;
  4210. if (sblk->status & SD_STATUS_LINK_CHG) {
  4211. sblk->status = SD_STATUS_UPDATED |
  4212. (sblk->status & ~SD_STATUS_LINK_CHG);
  4213. spin_lock(&tp->lock);
  4214. if (tg3_flag(tp, USE_PHYLIB)) {
  4215. tw32_f(MAC_STATUS,
  4216. (MAC_STATUS_SYNC_CHANGED |
  4217. MAC_STATUS_CFG_CHANGED |
  4218. MAC_STATUS_MI_COMPLETION |
  4219. MAC_STATUS_LNKSTATE_CHANGED));
  4220. udelay(40);
  4221. } else
  4222. tg3_setup_phy(tp, 0);
  4223. spin_unlock(&tp->lock);
  4224. }
  4225. }
  4226. }
  4227. static int tg3_rx_prodring_xfer(struct tg3 *tp,
  4228. struct tg3_rx_prodring_set *dpr,
  4229. struct tg3_rx_prodring_set *spr)
  4230. {
  4231. u32 si, di, cpycnt, src_prod_idx;
  4232. int i, err = 0;
  4233. while (1) {
  4234. src_prod_idx = spr->rx_std_prod_idx;
  4235. /* Make sure updates to the rx_std_buffers[] entries and the
  4236. * standard producer index are seen in the correct order.
  4237. */
  4238. smp_rmb();
  4239. if (spr->rx_std_cons_idx == src_prod_idx)
  4240. break;
  4241. if (spr->rx_std_cons_idx < src_prod_idx)
  4242. cpycnt = src_prod_idx - spr->rx_std_cons_idx;
  4243. else
  4244. cpycnt = tp->rx_std_ring_mask + 1 -
  4245. spr->rx_std_cons_idx;
  4246. cpycnt = min(cpycnt,
  4247. tp->rx_std_ring_mask + 1 - dpr->rx_std_prod_idx);
  4248. si = spr->rx_std_cons_idx;
  4249. di = dpr->rx_std_prod_idx;
  4250. for (i = di; i < di + cpycnt; i++) {
  4251. if (dpr->rx_std_buffers[i].skb) {
  4252. cpycnt = i - di;
  4253. err = -ENOSPC;
  4254. break;
  4255. }
  4256. }
  4257. if (!cpycnt)
  4258. break;
  4259. /* Ensure that updates to the rx_std_buffers ring and the
  4260. * shadowed hardware producer ring from tg3_recycle_skb() are
  4261. * ordered correctly WRT the skb check above.
  4262. */
  4263. smp_rmb();
  4264. memcpy(&dpr->rx_std_buffers[di],
  4265. &spr->rx_std_buffers[si],
  4266. cpycnt * sizeof(struct ring_info));
  4267. for (i = 0; i < cpycnt; i++, di++, si++) {
  4268. struct tg3_rx_buffer_desc *sbd, *dbd;
  4269. sbd = &spr->rx_std[si];
  4270. dbd = &dpr->rx_std[di];
  4271. dbd->addr_hi = sbd->addr_hi;
  4272. dbd->addr_lo = sbd->addr_lo;
  4273. }
  4274. spr->rx_std_cons_idx = (spr->rx_std_cons_idx + cpycnt) &
  4275. tp->rx_std_ring_mask;
  4276. dpr->rx_std_prod_idx = (dpr->rx_std_prod_idx + cpycnt) &
  4277. tp->rx_std_ring_mask;
  4278. }
  4279. while (1) {
  4280. src_prod_idx = spr->rx_jmb_prod_idx;
  4281. /* Make sure updates to the rx_jmb_buffers[] entries and
  4282. * the jumbo producer index are seen in the correct order.
  4283. */
  4284. smp_rmb();
  4285. if (spr->rx_jmb_cons_idx == src_prod_idx)
  4286. break;
  4287. if (spr->rx_jmb_cons_idx < src_prod_idx)
  4288. cpycnt = src_prod_idx - spr->rx_jmb_cons_idx;
  4289. else
  4290. cpycnt = tp->rx_jmb_ring_mask + 1 -
  4291. spr->rx_jmb_cons_idx;
  4292. cpycnt = min(cpycnt,
  4293. tp->rx_jmb_ring_mask + 1 - dpr->rx_jmb_prod_idx);
  4294. si = spr->rx_jmb_cons_idx;
  4295. di = dpr->rx_jmb_prod_idx;
  4296. for (i = di; i < di + cpycnt; i++) {
  4297. if (dpr->rx_jmb_buffers[i].skb) {
  4298. cpycnt = i - di;
  4299. err = -ENOSPC;
  4300. break;
  4301. }
  4302. }
  4303. if (!cpycnt)
  4304. break;
  4305. /* Ensure that updates to the rx_jmb_buffers ring and the
  4306. * shadowed hardware producer ring from tg3_recycle_skb() are
  4307. * ordered correctly WRT the skb check above.
  4308. */
  4309. smp_rmb();
  4310. memcpy(&dpr->rx_jmb_buffers[di],
  4311. &spr->rx_jmb_buffers[si],
  4312. cpycnt * sizeof(struct ring_info));
  4313. for (i = 0; i < cpycnt; i++, di++, si++) {
  4314. struct tg3_rx_buffer_desc *sbd, *dbd;
  4315. sbd = &spr->rx_jmb[si].std;
  4316. dbd = &dpr->rx_jmb[di].std;
  4317. dbd->addr_hi = sbd->addr_hi;
  4318. dbd->addr_lo = sbd->addr_lo;
  4319. }
  4320. spr->rx_jmb_cons_idx = (spr->rx_jmb_cons_idx + cpycnt) &
  4321. tp->rx_jmb_ring_mask;
  4322. dpr->rx_jmb_prod_idx = (dpr->rx_jmb_prod_idx + cpycnt) &
  4323. tp->rx_jmb_ring_mask;
  4324. }
  4325. return err;
  4326. }
  4327. static int tg3_poll_work(struct tg3_napi *tnapi, int work_done, int budget)
  4328. {
  4329. struct tg3 *tp = tnapi->tp;
  4330. /* run TX completion thread */
  4331. if (tnapi->hw_status->idx[0].tx_consumer != tnapi->tx_cons) {
  4332. tg3_tx(tnapi);
  4333. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4334. return work_done;
  4335. }
  4336. /* run RX thread, within the bounds set by NAPI.
  4337. * All RX "locking" is done by ensuring outside
  4338. * code synchronizes with tg3->napi.poll()
  4339. */
  4340. if (*(tnapi->rx_rcb_prod_idx) != tnapi->rx_rcb_ptr)
  4341. work_done += tg3_rx(tnapi, budget - work_done);
  4342. if (tg3_flag(tp, ENABLE_RSS) && tnapi == &tp->napi[1]) {
  4343. struct tg3_rx_prodring_set *dpr = &tp->napi[0].prodring;
  4344. int i, err = 0;
  4345. u32 std_prod_idx = dpr->rx_std_prod_idx;
  4346. u32 jmb_prod_idx = dpr->rx_jmb_prod_idx;
  4347. for (i = 1; i < tp->irq_cnt; i++)
  4348. err |= tg3_rx_prodring_xfer(tp, dpr,
  4349. &tp->napi[i].prodring);
  4350. wmb();
  4351. if (std_prod_idx != dpr->rx_std_prod_idx)
  4352. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG,
  4353. dpr->rx_std_prod_idx);
  4354. if (jmb_prod_idx != dpr->rx_jmb_prod_idx)
  4355. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG,
  4356. dpr->rx_jmb_prod_idx);
  4357. mmiowb();
  4358. if (err)
  4359. tw32_f(HOSTCC_MODE, tp->coal_now);
  4360. }
  4361. return work_done;
  4362. }
  4363. static int tg3_poll_msix(struct napi_struct *napi, int budget)
  4364. {
  4365. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4366. struct tg3 *tp = tnapi->tp;
  4367. int work_done = 0;
  4368. struct tg3_hw_status *sblk = tnapi->hw_status;
  4369. while (1) {
  4370. work_done = tg3_poll_work(tnapi, work_done, budget);
  4371. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4372. goto tx_recovery;
  4373. if (unlikely(work_done >= budget))
  4374. break;
  4375. /* tp->last_tag is used in tg3_int_reenable() below
  4376. * to tell the hw how much work has been processed,
  4377. * so we must read it before checking for more work.
  4378. */
  4379. tnapi->last_tag = sblk->status_tag;
  4380. tnapi->last_irq_tag = tnapi->last_tag;
  4381. rmb();
  4382. /* check for RX/TX work to do */
  4383. if (likely(sblk->idx[0].tx_consumer == tnapi->tx_cons &&
  4384. *(tnapi->rx_rcb_prod_idx) == tnapi->rx_rcb_ptr)) {
  4385. napi_complete(napi);
  4386. /* Reenable interrupts. */
  4387. tw32_mailbox(tnapi->int_mbox, tnapi->last_tag << 24);
  4388. mmiowb();
  4389. break;
  4390. }
  4391. }
  4392. return work_done;
  4393. tx_recovery:
  4394. /* work_done is guaranteed to be less than budget. */
  4395. napi_complete(napi);
  4396. schedule_work(&tp->reset_task);
  4397. return work_done;
  4398. }
  4399. static void tg3_process_error(struct tg3 *tp)
  4400. {
  4401. u32 val;
  4402. bool real_error = false;
  4403. if (tg3_flag(tp, ERROR_PROCESSED))
  4404. return;
  4405. /* Check Flow Attention register */
  4406. val = tr32(HOSTCC_FLOW_ATTN);
  4407. if (val & ~HOSTCC_FLOW_ATTN_MBUF_LWM) {
  4408. netdev_err(tp->dev, "FLOW Attention error. Resetting chip.\n");
  4409. real_error = true;
  4410. }
  4411. if (tr32(MSGINT_STATUS) & ~MSGINT_STATUS_MSI_REQ) {
  4412. netdev_err(tp->dev, "MSI Status error. Resetting chip.\n");
  4413. real_error = true;
  4414. }
  4415. if (tr32(RDMAC_STATUS) || tr32(WDMAC_STATUS)) {
  4416. netdev_err(tp->dev, "DMA Status error. Resetting chip.\n");
  4417. real_error = true;
  4418. }
  4419. if (!real_error)
  4420. return;
  4421. tg3_dump_state(tp);
  4422. tg3_flag_set(tp, ERROR_PROCESSED);
  4423. schedule_work(&tp->reset_task);
  4424. }
  4425. static int tg3_poll(struct napi_struct *napi, int budget)
  4426. {
  4427. struct tg3_napi *tnapi = container_of(napi, struct tg3_napi, napi);
  4428. struct tg3 *tp = tnapi->tp;
  4429. int work_done = 0;
  4430. struct tg3_hw_status *sblk = tnapi->hw_status;
  4431. while (1) {
  4432. if (sblk->status & SD_STATUS_ERROR)
  4433. tg3_process_error(tp);
  4434. tg3_poll_link(tp);
  4435. work_done = tg3_poll_work(tnapi, work_done, budget);
  4436. if (unlikely(tg3_flag(tp, TX_RECOVERY_PENDING)))
  4437. goto tx_recovery;
  4438. if (unlikely(work_done >= budget))
  4439. break;
  4440. if (tg3_flag(tp, TAGGED_STATUS)) {
  4441. /* tp->last_tag is used in tg3_int_reenable() below
  4442. * to tell the hw how much work has been processed,
  4443. * so we must read it before checking for more work.
  4444. */
  4445. tnapi->last_tag = sblk->status_tag;
  4446. tnapi->last_irq_tag = tnapi->last_tag;
  4447. rmb();
  4448. } else
  4449. sblk->status &= ~SD_STATUS_UPDATED;
  4450. if (likely(!tg3_has_work(tnapi))) {
  4451. napi_complete(napi);
  4452. tg3_int_reenable(tnapi);
  4453. break;
  4454. }
  4455. }
  4456. return work_done;
  4457. tx_recovery:
  4458. /* work_done is guaranteed to be less than budget. */
  4459. napi_complete(napi);
  4460. schedule_work(&tp->reset_task);
  4461. return work_done;
  4462. }
  4463. static void tg3_napi_disable(struct tg3 *tp)
  4464. {
  4465. int i;
  4466. for (i = tp->irq_cnt - 1; i >= 0; i--)
  4467. napi_disable(&tp->napi[i].napi);
  4468. }
  4469. static void tg3_napi_enable(struct tg3 *tp)
  4470. {
  4471. int i;
  4472. for (i = 0; i < tp->irq_cnt; i++)
  4473. napi_enable(&tp->napi[i].napi);
  4474. }
  4475. static void tg3_napi_init(struct tg3 *tp)
  4476. {
  4477. int i;
  4478. netif_napi_add(tp->dev, &tp->napi[0].napi, tg3_poll, 64);
  4479. for (i = 1; i < tp->irq_cnt; i++)
  4480. netif_napi_add(tp->dev, &tp->napi[i].napi, tg3_poll_msix, 64);
  4481. }
  4482. static void tg3_napi_fini(struct tg3 *tp)
  4483. {
  4484. int i;
  4485. for (i = 0; i < tp->irq_cnt; i++)
  4486. netif_napi_del(&tp->napi[i].napi);
  4487. }
  4488. static inline void tg3_netif_stop(struct tg3 *tp)
  4489. {
  4490. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  4491. tg3_napi_disable(tp);
  4492. netif_tx_disable(tp->dev);
  4493. }
  4494. static inline void tg3_netif_start(struct tg3 *tp)
  4495. {
  4496. /* NOTE: unconditional netif_tx_wake_all_queues is only
  4497. * appropriate so long as all callers are assured to
  4498. * have free tx slots (such as after tg3_init_hw)
  4499. */
  4500. netif_tx_wake_all_queues(tp->dev);
  4501. tg3_napi_enable(tp);
  4502. tp->napi[0].hw_status->status |= SD_STATUS_UPDATED;
  4503. tg3_enable_ints(tp);
  4504. }
  4505. static void tg3_irq_quiesce(struct tg3 *tp)
  4506. {
  4507. int i;
  4508. BUG_ON(tp->irq_sync);
  4509. tp->irq_sync = 1;
  4510. smp_mb();
  4511. for (i = 0; i < tp->irq_cnt; i++)
  4512. synchronize_irq(tp->napi[i].irq_vec);
  4513. }
  4514. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  4515. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  4516. * with as well. Most of the time, this is not necessary except when
  4517. * shutting down the device.
  4518. */
  4519. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  4520. {
  4521. spin_lock_bh(&tp->lock);
  4522. if (irq_sync)
  4523. tg3_irq_quiesce(tp);
  4524. }
  4525. static inline void tg3_full_unlock(struct tg3 *tp)
  4526. {
  4527. spin_unlock_bh(&tp->lock);
  4528. }
  4529. /* One-shot MSI handler - Chip automatically disables interrupt
  4530. * after sending MSI so driver doesn't have to do it.
  4531. */
  4532. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  4533. {
  4534. struct tg3_napi *tnapi = dev_id;
  4535. struct tg3 *tp = tnapi->tp;
  4536. prefetch(tnapi->hw_status);
  4537. if (tnapi->rx_rcb)
  4538. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4539. if (likely(!tg3_irq_sync(tp)))
  4540. napi_schedule(&tnapi->napi);
  4541. return IRQ_HANDLED;
  4542. }
  4543. /* MSI ISR - No need to check for interrupt sharing and no need to
  4544. * flush status block and interrupt mailbox. PCI ordering rules
  4545. * guarantee that MSI will arrive after the status block.
  4546. */
  4547. static irqreturn_t tg3_msi(int irq, void *dev_id)
  4548. {
  4549. struct tg3_napi *tnapi = dev_id;
  4550. struct tg3 *tp = tnapi->tp;
  4551. prefetch(tnapi->hw_status);
  4552. if (tnapi->rx_rcb)
  4553. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4554. /*
  4555. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4556. * chip-internal interrupt pending events.
  4557. * Writing non-zero to intr-mbox-0 additional tells the
  4558. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4559. * event coalescing.
  4560. */
  4561. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4562. if (likely(!tg3_irq_sync(tp)))
  4563. napi_schedule(&tnapi->napi);
  4564. return IRQ_RETVAL(1);
  4565. }
  4566. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  4567. {
  4568. struct tg3_napi *tnapi = dev_id;
  4569. struct tg3 *tp = tnapi->tp;
  4570. struct tg3_hw_status *sblk = tnapi->hw_status;
  4571. unsigned int handled = 1;
  4572. /* In INTx mode, it is possible for the interrupt to arrive at
  4573. * the CPU before the status block posted prior to the interrupt.
  4574. * Reading the PCI State register will confirm whether the
  4575. * interrupt is ours and will flush the status block.
  4576. */
  4577. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  4578. if (tg3_flag(tp, CHIP_RESETTING) ||
  4579. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4580. handled = 0;
  4581. goto out;
  4582. }
  4583. }
  4584. /*
  4585. * Writing any value to intr-mbox-0 clears PCI INTA# and
  4586. * chip-internal interrupt pending events.
  4587. * Writing non-zero to intr-mbox-0 additional tells the
  4588. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4589. * event coalescing.
  4590. *
  4591. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4592. * spurious interrupts. The flush impacts performance but
  4593. * excessive spurious interrupts can be worse in some cases.
  4594. */
  4595. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4596. if (tg3_irq_sync(tp))
  4597. goto out;
  4598. sblk->status &= ~SD_STATUS_UPDATED;
  4599. if (likely(tg3_has_work(tnapi))) {
  4600. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4601. napi_schedule(&tnapi->napi);
  4602. } else {
  4603. /* No work, shared interrupt perhaps? re-enable
  4604. * interrupts, and flush that PCI write
  4605. */
  4606. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  4607. 0x00000000);
  4608. }
  4609. out:
  4610. return IRQ_RETVAL(handled);
  4611. }
  4612. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  4613. {
  4614. struct tg3_napi *tnapi = dev_id;
  4615. struct tg3 *tp = tnapi->tp;
  4616. struct tg3_hw_status *sblk = tnapi->hw_status;
  4617. unsigned int handled = 1;
  4618. /* In INTx mode, it is possible for the interrupt to arrive at
  4619. * the CPU before the status block posted prior to the interrupt.
  4620. * Reading the PCI State register will confirm whether the
  4621. * interrupt is ours and will flush the status block.
  4622. */
  4623. if (unlikely(sblk->status_tag == tnapi->last_irq_tag)) {
  4624. if (tg3_flag(tp, CHIP_RESETTING) ||
  4625. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4626. handled = 0;
  4627. goto out;
  4628. }
  4629. }
  4630. /*
  4631. * writing any value to intr-mbox-0 clears PCI INTA# and
  4632. * chip-internal interrupt pending events.
  4633. * writing non-zero to intr-mbox-0 additional tells the
  4634. * NIC to stop sending us irqs, engaging "in-intr-handler"
  4635. * event coalescing.
  4636. *
  4637. * Flush the mailbox to de-assert the IRQ immediately to prevent
  4638. * spurious interrupts. The flush impacts performance but
  4639. * excessive spurious interrupts can be worse in some cases.
  4640. */
  4641. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  4642. /*
  4643. * In a shared interrupt configuration, sometimes other devices'
  4644. * interrupts will scream. We record the current status tag here
  4645. * so that the above check can report that the screaming interrupts
  4646. * are unhandled. Eventually they will be silenced.
  4647. */
  4648. tnapi->last_irq_tag = sblk->status_tag;
  4649. if (tg3_irq_sync(tp))
  4650. goto out;
  4651. prefetch(&tnapi->rx_rcb[tnapi->rx_rcb_ptr]);
  4652. napi_schedule(&tnapi->napi);
  4653. out:
  4654. return IRQ_RETVAL(handled);
  4655. }
  4656. /* ISR for interrupt test */
  4657. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  4658. {
  4659. struct tg3_napi *tnapi = dev_id;
  4660. struct tg3 *tp = tnapi->tp;
  4661. struct tg3_hw_status *sblk = tnapi->hw_status;
  4662. if ((sblk->status & SD_STATUS_UPDATED) ||
  4663. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  4664. tg3_disable_ints(tp);
  4665. return IRQ_RETVAL(1);
  4666. }
  4667. return IRQ_RETVAL(0);
  4668. }
  4669. static int tg3_init_hw(struct tg3 *, int);
  4670. static int tg3_halt(struct tg3 *, int, int);
  4671. /* Restart hardware after configuration changes, self-test, etc.
  4672. * Invoked with tp->lock held.
  4673. */
  4674. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  4675. __releases(tp->lock)
  4676. __acquires(tp->lock)
  4677. {
  4678. int err;
  4679. err = tg3_init_hw(tp, reset_phy);
  4680. if (err) {
  4681. netdev_err(tp->dev,
  4682. "Failed to re-initialize device, aborting\n");
  4683. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  4684. tg3_full_unlock(tp);
  4685. del_timer_sync(&tp->timer);
  4686. tp->irq_sync = 0;
  4687. tg3_napi_enable(tp);
  4688. dev_close(tp->dev);
  4689. tg3_full_lock(tp, 0);
  4690. }
  4691. return err;
  4692. }
  4693. #ifdef CONFIG_NET_POLL_CONTROLLER
  4694. static void tg3_poll_controller(struct net_device *dev)
  4695. {
  4696. int i;
  4697. struct tg3 *tp = netdev_priv(dev);
  4698. for (i = 0; i < tp->irq_cnt; i++)
  4699. tg3_interrupt(tp->napi[i].irq_vec, &tp->napi[i]);
  4700. }
  4701. #endif
  4702. static void tg3_reset_task(struct work_struct *work)
  4703. {
  4704. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  4705. int err;
  4706. unsigned int restart_timer;
  4707. tg3_full_lock(tp, 0);
  4708. if (!netif_running(tp->dev)) {
  4709. tg3_full_unlock(tp);
  4710. return;
  4711. }
  4712. tg3_full_unlock(tp);
  4713. tg3_phy_stop(tp);
  4714. tg3_netif_stop(tp);
  4715. tg3_full_lock(tp, 1);
  4716. restart_timer = tg3_flag(tp, RESTART_TIMER);
  4717. tg3_flag_clear(tp, RESTART_TIMER);
  4718. if (tg3_flag(tp, TX_RECOVERY_PENDING)) {
  4719. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  4720. tp->write32_rx_mbox = tg3_write_flush_reg32;
  4721. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  4722. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  4723. }
  4724. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  4725. err = tg3_init_hw(tp, 1);
  4726. if (err)
  4727. goto out;
  4728. tg3_netif_start(tp);
  4729. if (restart_timer)
  4730. mod_timer(&tp->timer, jiffies + 1);
  4731. out:
  4732. tg3_full_unlock(tp);
  4733. if (!err)
  4734. tg3_phy_start(tp);
  4735. }
  4736. static void tg3_tx_timeout(struct net_device *dev)
  4737. {
  4738. struct tg3 *tp = netdev_priv(dev);
  4739. if (netif_msg_tx_err(tp)) {
  4740. netdev_err(dev, "transmit timed out, resetting\n");
  4741. tg3_dump_state(tp);
  4742. }
  4743. schedule_work(&tp->reset_task);
  4744. }
  4745. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  4746. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  4747. {
  4748. u32 base = (u32) mapping & 0xffffffff;
  4749. return (base > 0xffffdcc0) && (base + len + 8 < base);
  4750. }
  4751. /* Test for DMA addresses > 40-bit */
  4752. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  4753. int len)
  4754. {
  4755. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  4756. if (tg3_flag(tp, 40BIT_DMA_BUG))
  4757. return ((u64) mapping + len) > DMA_BIT_MASK(40);
  4758. return 0;
  4759. #else
  4760. return 0;
  4761. #endif
  4762. }
  4763. static void tg3_set_txd(struct tg3_napi *tnapi, int entry,
  4764. dma_addr_t mapping, int len, u32 flags,
  4765. u32 mss_and_is_end)
  4766. {
  4767. struct tg3_tx_buffer_desc *txd = &tnapi->tx_ring[entry];
  4768. int is_end = (mss_and_is_end & 0x1);
  4769. u32 mss = (mss_and_is_end >> 1);
  4770. u32 vlan_tag = 0;
  4771. if (is_end)
  4772. flags |= TXD_FLAG_END;
  4773. if (flags & TXD_FLAG_VLAN) {
  4774. vlan_tag = flags >> 16;
  4775. flags &= 0xffff;
  4776. }
  4777. vlan_tag |= (mss << TXD_MSS_SHIFT);
  4778. txd->addr_hi = ((u64) mapping >> 32);
  4779. txd->addr_lo = ((u64) mapping & 0xffffffff);
  4780. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  4781. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  4782. }
  4783. static void tg3_skb_error_unmap(struct tg3_napi *tnapi,
  4784. struct sk_buff *skb, int last)
  4785. {
  4786. int i;
  4787. u32 entry = tnapi->tx_prod;
  4788. struct ring_info *txb = &tnapi->tx_buffers[entry];
  4789. pci_unmap_single(tnapi->tp->pdev,
  4790. dma_unmap_addr(txb, mapping),
  4791. skb_headlen(skb),
  4792. PCI_DMA_TODEVICE);
  4793. for (i = 0; i < last; i++) {
  4794. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  4795. entry = NEXT_TX(entry);
  4796. txb = &tnapi->tx_buffers[entry];
  4797. pci_unmap_page(tnapi->tp->pdev,
  4798. dma_unmap_addr(txb, mapping),
  4799. frag->size, PCI_DMA_TODEVICE);
  4800. }
  4801. }
  4802. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  4803. static int tigon3_dma_hwbug_workaround(struct tg3_napi *tnapi,
  4804. struct sk_buff *skb,
  4805. u32 base_flags, u32 mss)
  4806. {
  4807. struct tg3 *tp = tnapi->tp;
  4808. struct sk_buff *new_skb;
  4809. dma_addr_t new_addr = 0;
  4810. u32 entry = tnapi->tx_prod;
  4811. int ret = 0;
  4812. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  4813. new_skb = skb_copy(skb, GFP_ATOMIC);
  4814. else {
  4815. int more_headroom = 4 - ((unsigned long)skb->data & 3);
  4816. new_skb = skb_copy_expand(skb,
  4817. skb_headroom(skb) + more_headroom,
  4818. skb_tailroom(skb), GFP_ATOMIC);
  4819. }
  4820. if (!new_skb) {
  4821. ret = -1;
  4822. } else {
  4823. /* New SKB is guaranteed to be linear. */
  4824. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  4825. PCI_DMA_TODEVICE);
  4826. /* Make sure the mapping succeeded */
  4827. if (pci_dma_mapping_error(tp->pdev, new_addr)) {
  4828. ret = -1;
  4829. dev_kfree_skb(new_skb);
  4830. /* Make sure new skb does not cross any 4G boundaries.
  4831. * Drop the packet if it does.
  4832. */
  4833. } else if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  4834. pci_unmap_single(tp->pdev, new_addr, new_skb->len,
  4835. PCI_DMA_TODEVICE);
  4836. ret = -1;
  4837. dev_kfree_skb(new_skb);
  4838. } else {
  4839. tnapi->tx_buffers[entry].skb = new_skb;
  4840. dma_unmap_addr_set(&tnapi->tx_buffers[entry],
  4841. mapping, new_addr);
  4842. tg3_set_txd(tnapi, entry, new_addr, new_skb->len,
  4843. base_flags, 1 | (mss << 1));
  4844. }
  4845. }
  4846. dev_kfree_skb(skb);
  4847. return ret;
  4848. }
  4849. static netdev_tx_t tg3_start_xmit(struct sk_buff *, struct net_device *);
  4850. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  4851. * TSO header is greater than 80 bytes.
  4852. */
  4853. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  4854. {
  4855. struct sk_buff *segs, *nskb;
  4856. u32 frag_cnt_est = skb_shinfo(skb)->gso_segs * 3;
  4857. /* Estimate the number of fragments in the worst case */
  4858. if (unlikely(tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)) {
  4859. netif_stop_queue(tp->dev);
  4860. /* netif_tx_stop_queue() must be done before checking
  4861. * checking tx index in tg3_tx_avail() below, because in
  4862. * tg3_tx(), we update tx index before checking for
  4863. * netif_tx_queue_stopped().
  4864. */
  4865. smp_mb();
  4866. if (tg3_tx_avail(&tp->napi[0]) <= frag_cnt_est)
  4867. return NETDEV_TX_BUSY;
  4868. netif_wake_queue(tp->dev);
  4869. }
  4870. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  4871. if (IS_ERR(segs))
  4872. goto tg3_tso_bug_end;
  4873. do {
  4874. nskb = segs;
  4875. segs = segs->next;
  4876. nskb->next = NULL;
  4877. tg3_start_xmit(nskb, tp->dev);
  4878. } while (segs);
  4879. tg3_tso_bug_end:
  4880. dev_kfree_skb(skb);
  4881. return NETDEV_TX_OK;
  4882. }
  4883. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  4884. * support TG3_FLAG_HW_TSO_1 or firmware TSO only.
  4885. */
  4886. static netdev_tx_t tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  4887. {
  4888. struct tg3 *tp = netdev_priv(dev);
  4889. u32 len, entry, base_flags, mss;
  4890. int i = -1, would_hit_hwbug;
  4891. dma_addr_t mapping;
  4892. struct tg3_napi *tnapi;
  4893. struct netdev_queue *txq;
  4894. unsigned int last;
  4895. txq = netdev_get_tx_queue(dev, skb_get_queue_mapping(skb));
  4896. tnapi = &tp->napi[skb_get_queue_mapping(skb)];
  4897. if (tg3_flag(tp, ENABLE_TSS))
  4898. tnapi++;
  4899. /* We are running in BH disabled context with netif_tx_lock
  4900. * and TX reclaim runs via tp->napi.poll inside of a software
  4901. * interrupt. Furthermore, IRQ processing runs lockless so we have
  4902. * no IRQ context deadlocks to worry about either. Rejoice!
  4903. */
  4904. if (unlikely(tg3_tx_avail(tnapi) <= (skb_shinfo(skb)->nr_frags + 1))) {
  4905. if (!netif_tx_queue_stopped(txq)) {
  4906. netif_tx_stop_queue(txq);
  4907. /* This is a hard error, log it. */
  4908. netdev_err(dev,
  4909. "BUG! Tx Ring full when queue awake!\n");
  4910. }
  4911. return NETDEV_TX_BUSY;
  4912. }
  4913. entry = tnapi->tx_prod;
  4914. base_flags = 0;
  4915. if (skb->ip_summed == CHECKSUM_PARTIAL)
  4916. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  4917. mss = skb_shinfo(skb)->gso_size;
  4918. if (mss) {
  4919. struct iphdr *iph;
  4920. u32 tcp_opt_len, hdr_len;
  4921. if (skb_header_cloned(skb) &&
  4922. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  4923. dev_kfree_skb(skb);
  4924. goto out_unlock;
  4925. }
  4926. iph = ip_hdr(skb);
  4927. tcp_opt_len = tcp_optlen(skb);
  4928. if (skb_is_gso_v6(skb)) {
  4929. hdr_len = skb_headlen(skb) - ETH_HLEN;
  4930. } else {
  4931. u32 ip_tcp_len;
  4932. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  4933. hdr_len = ip_tcp_len + tcp_opt_len;
  4934. iph->check = 0;
  4935. iph->tot_len = htons(mss + hdr_len);
  4936. }
  4937. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  4938. tg3_flag(tp, TSO_BUG))
  4939. return tg3_tso_bug(tp, skb);
  4940. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  4941. TXD_FLAG_CPU_POST_DMA);
  4942. if (tg3_flag(tp, HW_TSO_1) ||
  4943. tg3_flag(tp, HW_TSO_2) ||
  4944. tg3_flag(tp, HW_TSO_3)) {
  4945. tcp_hdr(skb)->check = 0;
  4946. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  4947. } else
  4948. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  4949. iph->daddr, 0,
  4950. IPPROTO_TCP,
  4951. 0);
  4952. if (tg3_flag(tp, HW_TSO_3)) {
  4953. mss |= (hdr_len & 0xc) << 12;
  4954. if (hdr_len & 0x10)
  4955. base_flags |= 0x00000010;
  4956. base_flags |= (hdr_len & 0x3e0) << 5;
  4957. } else if (tg3_flag(tp, HW_TSO_2))
  4958. mss |= hdr_len << 9;
  4959. else if (tg3_flag(tp, HW_TSO_1) ||
  4960. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4961. if (tcp_opt_len || iph->ihl > 5) {
  4962. int tsflags;
  4963. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4964. mss |= (tsflags << 11);
  4965. }
  4966. } else {
  4967. if (tcp_opt_len || iph->ihl > 5) {
  4968. int tsflags;
  4969. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  4970. base_flags |= tsflags << 12;
  4971. }
  4972. }
  4973. }
  4974. if (vlan_tx_tag_present(skb))
  4975. base_flags |= (TXD_FLAG_VLAN |
  4976. (vlan_tx_tag_get(skb) << 16));
  4977. if (tg3_flag(tp, USE_JUMBO_BDFLAG) &&
  4978. !mss && skb->len > VLAN_ETH_FRAME_LEN)
  4979. base_flags |= TXD_FLAG_JMB_PKT;
  4980. len = skb_headlen(skb);
  4981. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  4982. if (pci_dma_mapping_error(tp->pdev, mapping)) {
  4983. dev_kfree_skb(skb);
  4984. goto out_unlock;
  4985. }
  4986. tnapi->tx_buffers[entry].skb = skb;
  4987. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping, mapping);
  4988. would_hit_hwbug = 0;
  4989. if (tg3_flag(tp, SHORT_DMA_BUG) && len <= 8)
  4990. would_hit_hwbug = 1;
  4991. if (tg3_4g_overflow_test(mapping, len))
  4992. would_hit_hwbug = 1;
  4993. if (tg3_40bit_overflow_test(tp, mapping, len))
  4994. would_hit_hwbug = 1;
  4995. if (tg3_flag(tp, 5701_DMA_BUG))
  4996. would_hit_hwbug = 1;
  4997. tg3_set_txd(tnapi, entry, mapping, len, base_flags,
  4998. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  4999. entry = NEXT_TX(entry);
  5000. /* Now loop through additional data fragments, and queue them. */
  5001. if (skb_shinfo(skb)->nr_frags > 0) {
  5002. last = skb_shinfo(skb)->nr_frags - 1;
  5003. for (i = 0; i <= last; i++) {
  5004. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  5005. len = frag->size;
  5006. mapping = pci_map_page(tp->pdev,
  5007. frag->page,
  5008. frag->page_offset,
  5009. len, PCI_DMA_TODEVICE);
  5010. tnapi->tx_buffers[entry].skb = NULL;
  5011. dma_unmap_addr_set(&tnapi->tx_buffers[entry], mapping,
  5012. mapping);
  5013. if (pci_dma_mapping_error(tp->pdev, mapping))
  5014. goto dma_error;
  5015. if (tg3_flag(tp, SHORT_DMA_BUG) &&
  5016. len <= 8)
  5017. would_hit_hwbug = 1;
  5018. if (tg3_4g_overflow_test(mapping, len))
  5019. would_hit_hwbug = 1;
  5020. if (tg3_40bit_overflow_test(tp, mapping, len))
  5021. would_hit_hwbug = 1;
  5022. if (tg3_flag(tp, HW_TSO_1) ||
  5023. tg3_flag(tp, HW_TSO_2) ||
  5024. tg3_flag(tp, HW_TSO_3))
  5025. tg3_set_txd(tnapi, entry, mapping, len,
  5026. base_flags, (i == last)|(mss << 1));
  5027. else
  5028. tg3_set_txd(tnapi, entry, mapping, len,
  5029. base_flags, (i == last));
  5030. entry = NEXT_TX(entry);
  5031. }
  5032. }
  5033. if (would_hit_hwbug) {
  5034. tg3_skb_error_unmap(tnapi, skb, i);
  5035. /* If the workaround fails due to memory/mapping
  5036. * failure, silently drop this packet.
  5037. */
  5038. if (tigon3_dma_hwbug_workaround(tnapi, skb, base_flags, mss))
  5039. goto out_unlock;
  5040. entry = NEXT_TX(tnapi->tx_prod);
  5041. }
  5042. /* Packets are ready, update Tx producer idx local and on card. */
  5043. tw32_tx_mbox(tnapi->prodmbox, entry);
  5044. skb_tx_timestamp(skb);
  5045. tnapi->tx_prod = entry;
  5046. if (unlikely(tg3_tx_avail(tnapi) <= (MAX_SKB_FRAGS + 1))) {
  5047. netif_tx_stop_queue(txq);
  5048. /* netif_tx_stop_queue() must be done before checking
  5049. * checking tx index in tg3_tx_avail() below, because in
  5050. * tg3_tx(), we update tx index before checking for
  5051. * netif_tx_queue_stopped().
  5052. */
  5053. smp_mb();
  5054. if (tg3_tx_avail(tnapi) > TG3_TX_WAKEUP_THRESH(tnapi))
  5055. netif_tx_wake_queue(txq);
  5056. }
  5057. out_unlock:
  5058. mmiowb();
  5059. return NETDEV_TX_OK;
  5060. dma_error:
  5061. tg3_skb_error_unmap(tnapi, skb, i);
  5062. dev_kfree_skb(skb);
  5063. tnapi->tx_buffers[tnapi->tx_prod].skb = NULL;
  5064. return NETDEV_TX_OK;
  5065. }
  5066. static void tg3_set_loopback(struct net_device *dev, u32 features)
  5067. {
  5068. struct tg3 *tp = netdev_priv(dev);
  5069. if (features & NETIF_F_LOOPBACK) {
  5070. if (tp->mac_mode & MAC_MODE_PORT_INT_LPBACK)
  5071. return;
  5072. /*
  5073. * Clear MAC_MODE_HALF_DUPLEX or you won't get packets back in
  5074. * loopback mode if Half-Duplex mode was negotiated earlier.
  5075. */
  5076. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  5077. /* Enable internal MAC loopback mode */
  5078. tp->mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  5079. spin_lock_bh(&tp->lock);
  5080. tw32(MAC_MODE, tp->mac_mode);
  5081. netif_carrier_on(tp->dev);
  5082. spin_unlock_bh(&tp->lock);
  5083. netdev_info(dev, "Internal MAC loopback mode enabled.\n");
  5084. } else {
  5085. if (!(tp->mac_mode & MAC_MODE_PORT_INT_LPBACK))
  5086. return;
  5087. /* Disable internal MAC loopback mode */
  5088. tp->mac_mode &= ~MAC_MODE_PORT_INT_LPBACK;
  5089. spin_lock_bh(&tp->lock);
  5090. tw32(MAC_MODE, tp->mac_mode);
  5091. /* Force link status check */
  5092. tg3_setup_phy(tp, 1);
  5093. spin_unlock_bh(&tp->lock);
  5094. netdev_info(dev, "Internal MAC loopback mode disabled.\n");
  5095. }
  5096. }
  5097. static u32 tg3_fix_features(struct net_device *dev, u32 features)
  5098. {
  5099. struct tg3 *tp = netdev_priv(dev);
  5100. if (dev->mtu > ETH_DATA_LEN && tg3_flag(tp, 5780_CLASS))
  5101. features &= ~NETIF_F_ALL_TSO;
  5102. return features;
  5103. }
  5104. static int tg3_set_features(struct net_device *dev, u32 features)
  5105. {
  5106. u32 changed = dev->features ^ features;
  5107. if ((changed & NETIF_F_LOOPBACK) && netif_running(dev))
  5108. tg3_set_loopback(dev, features);
  5109. return 0;
  5110. }
  5111. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  5112. int new_mtu)
  5113. {
  5114. dev->mtu = new_mtu;
  5115. if (new_mtu > ETH_DATA_LEN) {
  5116. if (tg3_flag(tp, 5780_CLASS)) {
  5117. netdev_update_features(dev);
  5118. tg3_flag_clear(tp, TSO_CAPABLE);
  5119. } else {
  5120. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  5121. }
  5122. } else {
  5123. if (tg3_flag(tp, 5780_CLASS)) {
  5124. tg3_flag_set(tp, TSO_CAPABLE);
  5125. netdev_update_features(dev);
  5126. }
  5127. tg3_flag_clear(tp, JUMBO_RING_ENABLE);
  5128. }
  5129. }
  5130. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  5131. {
  5132. struct tg3 *tp = netdev_priv(dev);
  5133. int err;
  5134. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  5135. return -EINVAL;
  5136. if (!netif_running(dev)) {
  5137. /* We'll just catch it later when the
  5138. * device is up'd.
  5139. */
  5140. tg3_set_mtu(dev, tp, new_mtu);
  5141. return 0;
  5142. }
  5143. tg3_phy_stop(tp);
  5144. tg3_netif_stop(tp);
  5145. tg3_full_lock(tp, 1);
  5146. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  5147. tg3_set_mtu(dev, tp, new_mtu);
  5148. err = tg3_restart_hw(tp, 0);
  5149. if (!err)
  5150. tg3_netif_start(tp);
  5151. tg3_full_unlock(tp);
  5152. if (!err)
  5153. tg3_phy_start(tp);
  5154. return err;
  5155. }
  5156. static void tg3_rx_prodring_free(struct tg3 *tp,
  5157. struct tg3_rx_prodring_set *tpr)
  5158. {
  5159. int i;
  5160. if (tpr != &tp->napi[0].prodring) {
  5161. for (i = tpr->rx_std_cons_idx; i != tpr->rx_std_prod_idx;
  5162. i = (i + 1) & tp->rx_std_ring_mask)
  5163. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5164. tp->rx_pkt_map_sz);
  5165. if (tg3_flag(tp, JUMBO_CAPABLE)) {
  5166. for (i = tpr->rx_jmb_cons_idx;
  5167. i != tpr->rx_jmb_prod_idx;
  5168. i = (i + 1) & tp->rx_jmb_ring_mask) {
  5169. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5170. TG3_RX_JMB_MAP_SZ);
  5171. }
  5172. }
  5173. return;
  5174. }
  5175. for (i = 0; i <= tp->rx_std_ring_mask; i++)
  5176. tg3_rx_skb_free(tp, &tpr->rx_std_buffers[i],
  5177. tp->rx_pkt_map_sz);
  5178. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5179. for (i = 0; i <= tp->rx_jmb_ring_mask; i++)
  5180. tg3_rx_skb_free(tp, &tpr->rx_jmb_buffers[i],
  5181. TG3_RX_JMB_MAP_SZ);
  5182. }
  5183. }
  5184. /* Initialize rx rings for packet processing.
  5185. *
  5186. * The chip has been shut down and the driver detached from
  5187. * the networking, so no interrupts or new tx packets will
  5188. * end up in the driver. tp->{tx,}lock are held and thus
  5189. * we may not sleep.
  5190. */
  5191. static int tg3_rx_prodring_alloc(struct tg3 *tp,
  5192. struct tg3_rx_prodring_set *tpr)
  5193. {
  5194. u32 i, rx_pkt_dma_sz;
  5195. tpr->rx_std_cons_idx = 0;
  5196. tpr->rx_std_prod_idx = 0;
  5197. tpr->rx_jmb_cons_idx = 0;
  5198. tpr->rx_jmb_prod_idx = 0;
  5199. if (tpr != &tp->napi[0].prodring) {
  5200. memset(&tpr->rx_std_buffers[0], 0,
  5201. TG3_RX_STD_BUFF_RING_SIZE(tp));
  5202. if (tpr->rx_jmb_buffers)
  5203. memset(&tpr->rx_jmb_buffers[0], 0,
  5204. TG3_RX_JMB_BUFF_RING_SIZE(tp));
  5205. goto done;
  5206. }
  5207. /* Zero out all descriptors. */
  5208. memset(tpr->rx_std, 0, TG3_RX_STD_RING_BYTES(tp));
  5209. rx_pkt_dma_sz = TG3_RX_STD_DMA_SZ;
  5210. if (tg3_flag(tp, 5780_CLASS) &&
  5211. tp->dev->mtu > ETH_DATA_LEN)
  5212. rx_pkt_dma_sz = TG3_RX_JMB_DMA_SZ;
  5213. tp->rx_pkt_map_sz = TG3_RX_DMA_TO_MAP_SZ(rx_pkt_dma_sz);
  5214. /* Initialize invariants of the rings, we only set this
  5215. * stuff once. This works because the card does not
  5216. * write into the rx buffer posting rings.
  5217. */
  5218. for (i = 0; i <= tp->rx_std_ring_mask; i++) {
  5219. struct tg3_rx_buffer_desc *rxd;
  5220. rxd = &tpr->rx_std[i];
  5221. rxd->idx_len = rx_pkt_dma_sz << RXD_LEN_SHIFT;
  5222. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  5223. rxd->opaque = (RXD_OPAQUE_RING_STD |
  5224. (i << RXD_OPAQUE_INDEX_SHIFT));
  5225. }
  5226. /* Now allocate fresh SKBs for each rx ring. */
  5227. for (i = 0; i < tp->rx_pending; i++) {
  5228. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_STD, i) < 0) {
  5229. netdev_warn(tp->dev,
  5230. "Using a smaller RX standard ring. Only "
  5231. "%d out of %d buffers were allocated "
  5232. "successfully\n", i, tp->rx_pending);
  5233. if (i == 0)
  5234. goto initfail;
  5235. tp->rx_pending = i;
  5236. break;
  5237. }
  5238. }
  5239. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  5240. goto done;
  5241. memset(tpr->rx_jmb, 0, TG3_RX_JMB_RING_BYTES(tp));
  5242. if (!tg3_flag(tp, JUMBO_RING_ENABLE))
  5243. goto done;
  5244. for (i = 0; i <= tp->rx_jmb_ring_mask; i++) {
  5245. struct tg3_rx_buffer_desc *rxd;
  5246. rxd = &tpr->rx_jmb[i].std;
  5247. rxd->idx_len = TG3_RX_JMB_DMA_SZ << RXD_LEN_SHIFT;
  5248. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  5249. RXD_FLAG_JUMBO;
  5250. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  5251. (i << RXD_OPAQUE_INDEX_SHIFT));
  5252. }
  5253. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  5254. if (tg3_alloc_rx_skb(tp, tpr, RXD_OPAQUE_RING_JUMBO, i) < 0) {
  5255. netdev_warn(tp->dev,
  5256. "Using a smaller RX jumbo ring. Only %d "
  5257. "out of %d buffers were allocated "
  5258. "successfully\n", i, tp->rx_jumbo_pending);
  5259. if (i == 0)
  5260. goto initfail;
  5261. tp->rx_jumbo_pending = i;
  5262. break;
  5263. }
  5264. }
  5265. done:
  5266. return 0;
  5267. initfail:
  5268. tg3_rx_prodring_free(tp, tpr);
  5269. return -ENOMEM;
  5270. }
  5271. static void tg3_rx_prodring_fini(struct tg3 *tp,
  5272. struct tg3_rx_prodring_set *tpr)
  5273. {
  5274. kfree(tpr->rx_std_buffers);
  5275. tpr->rx_std_buffers = NULL;
  5276. kfree(tpr->rx_jmb_buffers);
  5277. tpr->rx_jmb_buffers = NULL;
  5278. if (tpr->rx_std) {
  5279. dma_free_coherent(&tp->pdev->dev, TG3_RX_STD_RING_BYTES(tp),
  5280. tpr->rx_std, tpr->rx_std_mapping);
  5281. tpr->rx_std = NULL;
  5282. }
  5283. if (tpr->rx_jmb) {
  5284. dma_free_coherent(&tp->pdev->dev, TG3_RX_JMB_RING_BYTES(tp),
  5285. tpr->rx_jmb, tpr->rx_jmb_mapping);
  5286. tpr->rx_jmb = NULL;
  5287. }
  5288. }
  5289. static int tg3_rx_prodring_init(struct tg3 *tp,
  5290. struct tg3_rx_prodring_set *tpr)
  5291. {
  5292. tpr->rx_std_buffers = kzalloc(TG3_RX_STD_BUFF_RING_SIZE(tp),
  5293. GFP_KERNEL);
  5294. if (!tpr->rx_std_buffers)
  5295. return -ENOMEM;
  5296. tpr->rx_std = dma_alloc_coherent(&tp->pdev->dev,
  5297. TG3_RX_STD_RING_BYTES(tp),
  5298. &tpr->rx_std_mapping,
  5299. GFP_KERNEL);
  5300. if (!tpr->rx_std)
  5301. goto err_out;
  5302. if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS)) {
  5303. tpr->rx_jmb_buffers = kzalloc(TG3_RX_JMB_BUFF_RING_SIZE(tp),
  5304. GFP_KERNEL);
  5305. if (!tpr->rx_jmb_buffers)
  5306. goto err_out;
  5307. tpr->rx_jmb = dma_alloc_coherent(&tp->pdev->dev,
  5308. TG3_RX_JMB_RING_BYTES(tp),
  5309. &tpr->rx_jmb_mapping,
  5310. GFP_KERNEL);
  5311. if (!tpr->rx_jmb)
  5312. goto err_out;
  5313. }
  5314. return 0;
  5315. err_out:
  5316. tg3_rx_prodring_fini(tp, tpr);
  5317. return -ENOMEM;
  5318. }
  5319. /* Free up pending packets in all rx/tx rings.
  5320. *
  5321. * The chip has been shut down and the driver detached from
  5322. * the networking, so no interrupts or new tx packets will
  5323. * end up in the driver. tp->{tx,}lock is not held and we are not
  5324. * in an interrupt context and thus may sleep.
  5325. */
  5326. static void tg3_free_rings(struct tg3 *tp)
  5327. {
  5328. int i, j;
  5329. for (j = 0; j < tp->irq_cnt; j++) {
  5330. struct tg3_napi *tnapi = &tp->napi[j];
  5331. tg3_rx_prodring_free(tp, &tnapi->prodring);
  5332. if (!tnapi->tx_buffers)
  5333. continue;
  5334. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  5335. struct ring_info *txp;
  5336. struct sk_buff *skb;
  5337. unsigned int k;
  5338. txp = &tnapi->tx_buffers[i];
  5339. skb = txp->skb;
  5340. if (skb == NULL) {
  5341. i++;
  5342. continue;
  5343. }
  5344. pci_unmap_single(tp->pdev,
  5345. dma_unmap_addr(txp, mapping),
  5346. skb_headlen(skb),
  5347. PCI_DMA_TODEVICE);
  5348. txp->skb = NULL;
  5349. i++;
  5350. for (k = 0; k < skb_shinfo(skb)->nr_frags; k++) {
  5351. txp = &tnapi->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  5352. pci_unmap_page(tp->pdev,
  5353. dma_unmap_addr(txp, mapping),
  5354. skb_shinfo(skb)->frags[k].size,
  5355. PCI_DMA_TODEVICE);
  5356. i++;
  5357. }
  5358. dev_kfree_skb_any(skb);
  5359. }
  5360. }
  5361. }
  5362. /* Initialize tx/rx rings for packet processing.
  5363. *
  5364. * The chip has been shut down and the driver detached from
  5365. * the networking, so no interrupts or new tx packets will
  5366. * end up in the driver. tp->{tx,}lock are held and thus
  5367. * we may not sleep.
  5368. */
  5369. static int tg3_init_rings(struct tg3 *tp)
  5370. {
  5371. int i;
  5372. /* Free up all the SKBs. */
  5373. tg3_free_rings(tp);
  5374. for (i = 0; i < tp->irq_cnt; i++) {
  5375. struct tg3_napi *tnapi = &tp->napi[i];
  5376. tnapi->last_tag = 0;
  5377. tnapi->last_irq_tag = 0;
  5378. tnapi->hw_status->status = 0;
  5379. tnapi->hw_status->status_tag = 0;
  5380. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5381. tnapi->tx_prod = 0;
  5382. tnapi->tx_cons = 0;
  5383. if (tnapi->tx_ring)
  5384. memset(tnapi->tx_ring, 0, TG3_TX_RING_BYTES);
  5385. tnapi->rx_rcb_ptr = 0;
  5386. if (tnapi->rx_rcb)
  5387. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5388. if (tg3_rx_prodring_alloc(tp, &tnapi->prodring)) {
  5389. tg3_free_rings(tp);
  5390. return -ENOMEM;
  5391. }
  5392. }
  5393. return 0;
  5394. }
  5395. /*
  5396. * Must not be invoked with interrupt sources disabled and
  5397. * the hardware shutdown down.
  5398. */
  5399. static void tg3_free_consistent(struct tg3 *tp)
  5400. {
  5401. int i;
  5402. for (i = 0; i < tp->irq_cnt; i++) {
  5403. struct tg3_napi *tnapi = &tp->napi[i];
  5404. if (tnapi->tx_ring) {
  5405. dma_free_coherent(&tp->pdev->dev, TG3_TX_RING_BYTES,
  5406. tnapi->tx_ring, tnapi->tx_desc_mapping);
  5407. tnapi->tx_ring = NULL;
  5408. }
  5409. kfree(tnapi->tx_buffers);
  5410. tnapi->tx_buffers = NULL;
  5411. if (tnapi->rx_rcb) {
  5412. dma_free_coherent(&tp->pdev->dev,
  5413. TG3_RX_RCB_RING_BYTES(tp),
  5414. tnapi->rx_rcb,
  5415. tnapi->rx_rcb_mapping);
  5416. tnapi->rx_rcb = NULL;
  5417. }
  5418. tg3_rx_prodring_fini(tp, &tnapi->prodring);
  5419. if (tnapi->hw_status) {
  5420. dma_free_coherent(&tp->pdev->dev, TG3_HW_STATUS_SIZE,
  5421. tnapi->hw_status,
  5422. tnapi->status_mapping);
  5423. tnapi->hw_status = NULL;
  5424. }
  5425. }
  5426. if (tp->hw_stats) {
  5427. dma_free_coherent(&tp->pdev->dev, sizeof(struct tg3_hw_stats),
  5428. tp->hw_stats, tp->stats_mapping);
  5429. tp->hw_stats = NULL;
  5430. }
  5431. }
  5432. /*
  5433. * Must not be invoked with interrupt sources disabled and
  5434. * the hardware shutdown down. Can sleep.
  5435. */
  5436. static int tg3_alloc_consistent(struct tg3 *tp)
  5437. {
  5438. int i;
  5439. tp->hw_stats = dma_alloc_coherent(&tp->pdev->dev,
  5440. sizeof(struct tg3_hw_stats),
  5441. &tp->stats_mapping,
  5442. GFP_KERNEL);
  5443. if (!tp->hw_stats)
  5444. goto err_out;
  5445. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5446. for (i = 0; i < tp->irq_cnt; i++) {
  5447. struct tg3_napi *tnapi = &tp->napi[i];
  5448. struct tg3_hw_status *sblk;
  5449. tnapi->hw_status = dma_alloc_coherent(&tp->pdev->dev,
  5450. TG3_HW_STATUS_SIZE,
  5451. &tnapi->status_mapping,
  5452. GFP_KERNEL);
  5453. if (!tnapi->hw_status)
  5454. goto err_out;
  5455. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5456. sblk = tnapi->hw_status;
  5457. if (tg3_rx_prodring_init(tp, &tnapi->prodring))
  5458. goto err_out;
  5459. /* If multivector TSS is enabled, vector 0 does not handle
  5460. * tx interrupts. Don't allocate any resources for it.
  5461. */
  5462. if ((!i && !tg3_flag(tp, ENABLE_TSS)) ||
  5463. (i && tg3_flag(tp, ENABLE_TSS))) {
  5464. tnapi->tx_buffers = kzalloc(sizeof(struct ring_info) *
  5465. TG3_TX_RING_SIZE,
  5466. GFP_KERNEL);
  5467. if (!tnapi->tx_buffers)
  5468. goto err_out;
  5469. tnapi->tx_ring = dma_alloc_coherent(&tp->pdev->dev,
  5470. TG3_TX_RING_BYTES,
  5471. &tnapi->tx_desc_mapping,
  5472. GFP_KERNEL);
  5473. if (!tnapi->tx_ring)
  5474. goto err_out;
  5475. }
  5476. /*
  5477. * When RSS is enabled, the status block format changes
  5478. * slightly. The "rx_jumbo_consumer", "reserved",
  5479. * and "rx_mini_consumer" members get mapped to the
  5480. * other three rx return ring producer indexes.
  5481. */
  5482. switch (i) {
  5483. default:
  5484. tnapi->rx_rcb_prod_idx = &sblk->idx[0].rx_producer;
  5485. break;
  5486. case 2:
  5487. tnapi->rx_rcb_prod_idx = &sblk->rx_jumbo_consumer;
  5488. break;
  5489. case 3:
  5490. tnapi->rx_rcb_prod_idx = &sblk->reserved;
  5491. break;
  5492. case 4:
  5493. tnapi->rx_rcb_prod_idx = &sblk->rx_mini_consumer;
  5494. break;
  5495. }
  5496. /*
  5497. * If multivector RSS is enabled, vector 0 does not handle
  5498. * rx or tx interrupts. Don't allocate any resources for it.
  5499. */
  5500. if (!i && tg3_flag(tp, ENABLE_RSS))
  5501. continue;
  5502. tnapi->rx_rcb = dma_alloc_coherent(&tp->pdev->dev,
  5503. TG3_RX_RCB_RING_BYTES(tp),
  5504. &tnapi->rx_rcb_mapping,
  5505. GFP_KERNEL);
  5506. if (!tnapi->rx_rcb)
  5507. goto err_out;
  5508. memset(tnapi->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  5509. }
  5510. return 0;
  5511. err_out:
  5512. tg3_free_consistent(tp);
  5513. return -ENOMEM;
  5514. }
  5515. #define MAX_WAIT_CNT 1000
  5516. /* To stop a block, clear the enable bit and poll till it
  5517. * clears. tp->lock is held.
  5518. */
  5519. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  5520. {
  5521. unsigned int i;
  5522. u32 val;
  5523. if (tg3_flag(tp, 5705_PLUS)) {
  5524. switch (ofs) {
  5525. case RCVLSC_MODE:
  5526. case DMAC_MODE:
  5527. case MBFREE_MODE:
  5528. case BUFMGR_MODE:
  5529. case MEMARB_MODE:
  5530. /* We can't enable/disable these bits of the
  5531. * 5705/5750, just say success.
  5532. */
  5533. return 0;
  5534. default:
  5535. break;
  5536. }
  5537. }
  5538. val = tr32(ofs);
  5539. val &= ~enable_bit;
  5540. tw32_f(ofs, val);
  5541. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5542. udelay(100);
  5543. val = tr32(ofs);
  5544. if ((val & enable_bit) == 0)
  5545. break;
  5546. }
  5547. if (i == MAX_WAIT_CNT && !silent) {
  5548. dev_err(&tp->pdev->dev,
  5549. "tg3_stop_block timed out, ofs=%lx enable_bit=%x\n",
  5550. ofs, enable_bit);
  5551. return -ENODEV;
  5552. }
  5553. return 0;
  5554. }
  5555. /* tp->lock is held. */
  5556. static int tg3_abort_hw(struct tg3 *tp, int silent)
  5557. {
  5558. int i, err;
  5559. tg3_disable_ints(tp);
  5560. tp->rx_mode &= ~RX_MODE_ENABLE;
  5561. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5562. udelay(10);
  5563. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  5564. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  5565. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  5566. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  5567. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  5568. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  5569. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  5570. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  5571. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  5572. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  5573. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  5574. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  5575. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  5576. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  5577. tw32_f(MAC_MODE, tp->mac_mode);
  5578. udelay(40);
  5579. tp->tx_mode &= ~TX_MODE_ENABLE;
  5580. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5581. for (i = 0; i < MAX_WAIT_CNT; i++) {
  5582. udelay(100);
  5583. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  5584. break;
  5585. }
  5586. if (i >= MAX_WAIT_CNT) {
  5587. dev_err(&tp->pdev->dev,
  5588. "%s timed out, TX_MODE_ENABLE will not clear "
  5589. "MAC_TX_MODE=%08x\n", __func__, tr32(MAC_TX_MODE));
  5590. err |= -ENODEV;
  5591. }
  5592. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  5593. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  5594. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  5595. tw32(FTQ_RESET, 0xffffffff);
  5596. tw32(FTQ_RESET, 0x00000000);
  5597. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  5598. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  5599. for (i = 0; i < tp->irq_cnt; i++) {
  5600. struct tg3_napi *tnapi = &tp->napi[i];
  5601. if (tnapi->hw_status)
  5602. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  5603. }
  5604. if (tp->hw_stats)
  5605. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  5606. return err;
  5607. }
  5608. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  5609. {
  5610. int i;
  5611. u32 apedata;
  5612. /* NCSI does not support APE events */
  5613. if (tg3_flag(tp, APE_HAS_NCSI))
  5614. return;
  5615. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  5616. if (apedata != APE_SEG_SIG_MAGIC)
  5617. return;
  5618. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  5619. if (!(apedata & APE_FW_STATUS_READY))
  5620. return;
  5621. /* Wait for up to 1 millisecond for APE to service previous event. */
  5622. for (i = 0; i < 10; i++) {
  5623. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  5624. return;
  5625. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  5626. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5627. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  5628. event | APE_EVENT_STATUS_EVENT_PENDING);
  5629. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  5630. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5631. break;
  5632. udelay(100);
  5633. }
  5634. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  5635. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  5636. }
  5637. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  5638. {
  5639. u32 event;
  5640. u32 apedata;
  5641. if (!tg3_flag(tp, ENABLE_APE))
  5642. return;
  5643. switch (kind) {
  5644. case RESET_KIND_INIT:
  5645. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  5646. APE_HOST_SEG_SIG_MAGIC);
  5647. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  5648. APE_HOST_SEG_LEN_MAGIC);
  5649. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  5650. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  5651. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  5652. APE_HOST_DRIVER_ID_MAGIC(TG3_MAJ_NUM, TG3_MIN_NUM));
  5653. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  5654. APE_HOST_BEHAV_NO_PHYLOCK);
  5655. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE,
  5656. TG3_APE_HOST_DRVR_STATE_START);
  5657. event = APE_EVENT_STATUS_STATE_START;
  5658. break;
  5659. case RESET_KIND_SHUTDOWN:
  5660. /* With the interface we are currently using,
  5661. * APE does not track driver state. Wiping
  5662. * out the HOST SEGMENT SIGNATURE forces
  5663. * the APE to assume OS absent status.
  5664. */
  5665. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG, 0x0);
  5666. if (device_may_wakeup(&tp->pdev->dev) &&
  5667. tg3_flag(tp, WOL_ENABLE)) {
  5668. tg3_ape_write32(tp, TG3_APE_HOST_WOL_SPEED,
  5669. TG3_APE_HOST_WOL_SPEED_AUTO);
  5670. apedata = TG3_APE_HOST_DRVR_STATE_WOL;
  5671. } else
  5672. apedata = TG3_APE_HOST_DRVR_STATE_UNLOAD;
  5673. tg3_ape_write32(tp, TG3_APE_HOST_DRVR_STATE, apedata);
  5674. event = APE_EVENT_STATUS_STATE_UNLOAD;
  5675. break;
  5676. case RESET_KIND_SUSPEND:
  5677. event = APE_EVENT_STATUS_STATE_SUSPEND;
  5678. break;
  5679. default:
  5680. return;
  5681. }
  5682. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  5683. tg3_ape_send_event(tp, event);
  5684. }
  5685. /* tp->lock is held. */
  5686. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  5687. {
  5688. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  5689. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  5690. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5691. switch (kind) {
  5692. case RESET_KIND_INIT:
  5693. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5694. DRV_STATE_START);
  5695. break;
  5696. case RESET_KIND_SHUTDOWN:
  5697. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5698. DRV_STATE_UNLOAD);
  5699. break;
  5700. case RESET_KIND_SUSPEND:
  5701. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5702. DRV_STATE_SUSPEND);
  5703. break;
  5704. default:
  5705. break;
  5706. }
  5707. }
  5708. if (kind == RESET_KIND_INIT ||
  5709. kind == RESET_KIND_SUSPEND)
  5710. tg3_ape_driver_state_change(tp, kind);
  5711. }
  5712. /* tp->lock is held. */
  5713. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  5714. {
  5715. if (tg3_flag(tp, ASF_NEW_HANDSHAKE)) {
  5716. switch (kind) {
  5717. case RESET_KIND_INIT:
  5718. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5719. DRV_STATE_START_DONE);
  5720. break;
  5721. case RESET_KIND_SHUTDOWN:
  5722. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5723. DRV_STATE_UNLOAD_DONE);
  5724. break;
  5725. default:
  5726. break;
  5727. }
  5728. }
  5729. if (kind == RESET_KIND_SHUTDOWN)
  5730. tg3_ape_driver_state_change(tp, kind);
  5731. }
  5732. /* tp->lock is held. */
  5733. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  5734. {
  5735. if (tg3_flag(tp, ENABLE_ASF)) {
  5736. switch (kind) {
  5737. case RESET_KIND_INIT:
  5738. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5739. DRV_STATE_START);
  5740. break;
  5741. case RESET_KIND_SHUTDOWN:
  5742. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5743. DRV_STATE_UNLOAD);
  5744. break;
  5745. case RESET_KIND_SUSPEND:
  5746. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  5747. DRV_STATE_SUSPEND);
  5748. break;
  5749. default:
  5750. break;
  5751. }
  5752. }
  5753. }
  5754. static int tg3_poll_fw(struct tg3 *tp)
  5755. {
  5756. int i;
  5757. u32 val;
  5758. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5759. /* Wait up to 20ms for init done. */
  5760. for (i = 0; i < 200; i++) {
  5761. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  5762. return 0;
  5763. udelay(100);
  5764. }
  5765. return -ENODEV;
  5766. }
  5767. /* Wait for firmware initialization to complete. */
  5768. for (i = 0; i < 100000; i++) {
  5769. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  5770. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  5771. break;
  5772. udelay(10);
  5773. }
  5774. /* Chip might not be fitted with firmware. Some Sun onboard
  5775. * parts are configured like that. So don't signal the timeout
  5776. * of the above loop as an error, but do report the lack of
  5777. * running firmware once.
  5778. */
  5779. if (i >= 100000 && !tg3_flag(tp, NO_FWARE_REPORTED)) {
  5780. tg3_flag_set(tp, NO_FWARE_REPORTED);
  5781. netdev_info(tp->dev, "No firmware running\n");
  5782. }
  5783. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  5784. /* The 57765 A0 needs a little more
  5785. * time to do some important work.
  5786. */
  5787. mdelay(10);
  5788. }
  5789. return 0;
  5790. }
  5791. /* Save PCI command register before chip reset */
  5792. static void tg3_save_pci_state(struct tg3 *tp)
  5793. {
  5794. pci_read_config_word(tp->pdev, PCI_COMMAND, &tp->pci_cmd);
  5795. }
  5796. /* Restore PCI state after chip reset */
  5797. static void tg3_restore_pci_state(struct tg3 *tp)
  5798. {
  5799. u32 val;
  5800. /* Re-enable indirect register accesses. */
  5801. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  5802. tp->misc_host_ctrl);
  5803. /* Set MAX PCI retry to zero. */
  5804. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  5805. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5806. tg3_flag(tp, PCIX_MODE))
  5807. val |= PCISTATE_RETRY_SAME_DMA;
  5808. /* Allow reads and writes to the APE register and memory space. */
  5809. if (tg3_flag(tp, ENABLE_APE))
  5810. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5811. PCISTATE_ALLOW_APE_SHMEM_WR |
  5812. PCISTATE_ALLOW_APE_PSPACE_WR;
  5813. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  5814. pci_write_config_word(tp->pdev, PCI_COMMAND, tp->pci_cmd);
  5815. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785) {
  5816. if (tg3_flag(tp, PCI_EXPRESS))
  5817. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5818. else {
  5819. pci_write_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  5820. tp->pci_cacheline_sz);
  5821. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  5822. tp->pci_lat_timer);
  5823. }
  5824. }
  5825. /* Make sure PCI-X relaxed ordering bit is clear. */
  5826. if (tg3_flag(tp, PCIX_MODE)) {
  5827. u16 pcix_cmd;
  5828. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5829. &pcix_cmd);
  5830. pcix_cmd &= ~PCI_X_CMD_ERO;
  5831. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5832. pcix_cmd);
  5833. }
  5834. if (tg3_flag(tp, 5780_CLASS)) {
  5835. /* Chip reset on 5780 will reset MSI enable bit,
  5836. * so need to restore it.
  5837. */
  5838. if (tg3_flag(tp, USING_MSI)) {
  5839. u16 ctrl;
  5840. pci_read_config_word(tp->pdev,
  5841. tp->msi_cap + PCI_MSI_FLAGS,
  5842. &ctrl);
  5843. pci_write_config_word(tp->pdev,
  5844. tp->msi_cap + PCI_MSI_FLAGS,
  5845. ctrl | PCI_MSI_FLAGS_ENABLE);
  5846. val = tr32(MSGINT_MODE);
  5847. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  5848. }
  5849. }
  5850. }
  5851. static void tg3_stop_fw(struct tg3 *);
  5852. /* tp->lock is held. */
  5853. static int tg3_chip_reset(struct tg3 *tp)
  5854. {
  5855. u32 val;
  5856. void (*write_op)(struct tg3 *, u32, u32);
  5857. int i, err;
  5858. tg3_nvram_lock(tp);
  5859. tg3_ape_lock(tp, TG3_APE_LOCK_GRC);
  5860. /* No matching tg3_nvram_unlock() after this because
  5861. * chip reset below will undo the nvram lock.
  5862. */
  5863. tp->nvram_lock_cnt = 0;
  5864. /* GRC_MISC_CFG core clock reset will clear the memory
  5865. * enable bit in PCI register 4 and the MSI enable bit
  5866. * on some chips, so we save relevant registers here.
  5867. */
  5868. tg3_save_pci_state(tp);
  5869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  5870. tg3_flag(tp, 5755_PLUS))
  5871. tw32(GRC_FASTBOOT_PC, 0);
  5872. /*
  5873. * We must avoid the readl() that normally takes place.
  5874. * It locks machines, causes machine checks, and other
  5875. * fun things. So, temporarily disable the 5701
  5876. * hardware workaround, while we do the reset.
  5877. */
  5878. write_op = tp->write32;
  5879. if (write_op == tg3_write_flush_reg32)
  5880. tp->write32 = tg3_write32;
  5881. /* Prevent the irq handler from reading or writing PCI registers
  5882. * during chip reset when the memory enable bit in the PCI command
  5883. * register may be cleared. The chip does not generate interrupt
  5884. * at this time, but the irq handler may still be called due to irq
  5885. * sharing or irqpoll.
  5886. */
  5887. tg3_flag_set(tp, CHIP_RESETTING);
  5888. for (i = 0; i < tp->irq_cnt; i++) {
  5889. struct tg3_napi *tnapi = &tp->napi[i];
  5890. if (tnapi->hw_status) {
  5891. tnapi->hw_status->status = 0;
  5892. tnapi->hw_status->status_tag = 0;
  5893. }
  5894. tnapi->last_tag = 0;
  5895. tnapi->last_irq_tag = 0;
  5896. }
  5897. smp_mb();
  5898. for (i = 0; i < tp->irq_cnt; i++)
  5899. synchronize_irq(tp->napi[i].irq_vec);
  5900. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  5901. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  5902. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  5903. }
  5904. /* do the reset */
  5905. val = GRC_MISC_CFG_CORECLK_RESET;
  5906. if (tg3_flag(tp, PCI_EXPRESS)) {
  5907. /* Force PCIe 1.0a mode */
  5908. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  5909. !tg3_flag(tp, 57765_PLUS) &&
  5910. tr32(TG3_PCIE_PHY_TSTCTL) ==
  5911. (TG3_PCIE_PHY_TSTCTL_PCIE10 | TG3_PCIE_PHY_TSTCTL_PSCRAM))
  5912. tw32(TG3_PCIE_PHY_TSTCTL, TG3_PCIE_PHY_TSTCTL_PSCRAM);
  5913. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  5914. tw32(GRC_MISC_CFG, (1 << 29));
  5915. val |= (1 << 29);
  5916. }
  5917. }
  5918. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5919. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  5920. tw32(GRC_VCPU_EXT_CTRL,
  5921. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  5922. }
  5923. /* Manage gphy power for all CPMU absent PCIe devices. */
  5924. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, CPMU_PRESENT))
  5925. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  5926. tw32(GRC_MISC_CFG, val);
  5927. /* restore 5701 hardware bug workaround write method */
  5928. tp->write32 = write_op;
  5929. /* Unfortunately, we have to delay before the PCI read back.
  5930. * Some 575X chips even will not respond to a PCI cfg access
  5931. * when the reset command is given to the chip.
  5932. *
  5933. * How do these hardware designers expect things to work
  5934. * properly if the PCI write is posted for a long period
  5935. * of time? It is always necessary to have some method by
  5936. * which a register read back can occur to push the write
  5937. * out which does the reset.
  5938. *
  5939. * For most tg3 variants the trick below was working.
  5940. * Ho hum...
  5941. */
  5942. udelay(120);
  5943. /* Flush PCI posted writes. The normal MMIO registers
  5944. * are inaccessible at this time so this is the only
  5945. * way to make this reliably (actually, this is no longer
  5946. * the case, see above). I tried to use indirect
  5947. * register read/write but this upset some 5701 variants.
  5948. */
  5949. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  5950. udelay(120);
  5951. if (tg3_flag(tp, PCI_EXPRESS) && tp->pcie_cap) {
  5952. u16 val16;
  5953. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  5954. int i;
  5955. u32 cfg_val;
  5956. /* Wait for link training to complete. */
  5957. for (i = 0; i < 5000; i++)
  5958. udelay(100);
  5959. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  5960. pci_write_config_dword(tp->pdev, 0xc4,
  5961. cfg_val | (1 << 15));
  5962. }
  5963. /* Clear the "no snoop" and "relaxed ordering" bits. */
  5964. pci_read_config_word(tp->pdev,
  5965. tp->pcie_cap + PCI_EXP_DEVCTL,
  5966. &val16);
  5967. val16 &= ~(PCI_EXP_DEVCTL_RELAX_EN |
  5968. PCI_EXP_DEVCTL_NOSNOOP_EN);
  5969. /*
  5970. * Older PCIe devices only support the 128 byte
  5971. * MPS setting. Enforce the restriction.
  5972. */
  5973. if (!tg3_flag(tp, CPMU_PRESENT))
  5974. val16 &= ~PCI_EXP_DEVCTL_PAYLOAD;
  5975. pci_write_config_word(tp->pdev,
  5976. tp->pcie_cap + PCI_EXP_DEVCTL,
  5977. val16);
  5978. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  5979. /* Clear error status */
  5980. pci_write_config_word(tp->pdev,
  5981. tp->pcie_cap + PCI_EXP_DEVSTA,
  5982. PCI_EXP_DEVSTA_CED |
  5983. PCI_EXP_DEVSTA_NFED |
  5984. PCI_EXP_DEVSTA_FED |
  5985. PCI_EXP_DEVSTA_URD);
  5986. }
  5987. tg3_restore_pci_state(tp);
  5988. tg3_flag_clear(tp, CHIP_RESETTING);
  5989. tg3_flag_clear(tp, ERROR_PROCESSED);
  5990. val = 0;
  5991. if (tg3_flag(tp, 5780_CLASS))
  5992. val = tr32(MEMARB_MODE);
  5993. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  5994. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  5995. tg3_stop_fw(tp);
  5996. tw32(0x5000, 0x400);
  5997. }
  5998. tw32(GRC_MODE, tp->grc_mode);
  5999. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  6000. val = tr32(0xc4);
  6001. tw32(0xc4, val | (1 << 15));
  6002. }
  6003. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  6004. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6005. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  6006. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  6007. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  6008. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6009. }
  6010. if (tg3_flag(tp, ENABLE_APE))
  6011. tp->mac_mode = MAC_MODE_APE_TX_EN |
  6012. MAC_MODE_APE_RX_EN |
  6013. MAC_MODE_TDE_ENABLE;
  6014. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  6015. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  6016. val = tp->mac_mode;
  6017. } else if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6018. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  6019. val = tp->mac_mode;
  6020. } else
  6021. val = 0;
  6022. tw32_f(MAC_MODE, val);
  6023. udelay(40);
  6024. tg3_ape_unlock(tp, TG3_APE_LOCK_GRC);
  6025. err = tg3_poll_fw(tp);
  6026. if (err)
  6027. return err;
  6028. tg3_mdio_start(tp);
  6029. if (tg3_flag(tp, PCI_EXPRESS) &&
  6030. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  6031. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  6032. !tg3_flag(tp, 57765_PLUS)) {
  6033. val = tr32(0x7c00);
  6034. tw32(0x7c00, val | (1 << 25));
  6035. }
  6036. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6037. val = tr32(TG3_CPMU_CLCK_ORIDE);
  6038. tw32(TG3_CPMU_CLCK_ORIDE, val & ~CPMU_CLCK_ORIDE_MAC_ORIDE_EN);
  6039. }
  6040. /* Reprobe ASF enable state. */
  6041. tg3_flag_clear(tp, ENABLE_ASF);
  6042. tg3_flag_clear(tp, ASF_NEW_HANDSHAKE);
  6043. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  6044. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  6045. u32 nic_cfg;
  6046. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  6047. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  6048. tg3_flag_set(tp, ENABLE_ASF);
  6049. tp->last_event_jiffies = jiffies;
  6050. if (tg3_flag(tp, 5750_PLUS))
  6051. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  6052. }
  6053. }
  6054. return 0;
  6055. }
  6056. /* tp->lock is held. */
  6057. static void tg3_stop_fw(struct tg3 *tp)
  6058. {
  6059. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  6060. /* Wait for RX cpu to ACK the previous event. */
  6061. tg3_wait_for_event_ack(tp);
  6062. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  6063. tg3_generate_fw_event(tp);
  6064. /* Wait for RX cpu to ACK this event. */
  6065. tg3_wait_for_event_ack(tp);
  6066. }
  6067. }
  6068. /* tp->lock is held. */
  6069. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  6070. {
  6071. int err;
  6072. tg3_stop_fw(tp);
  6073. tg3_write_sig_pre_reset(tp, kind);
  6074. tg3_abort_hw(tp, silent);
  6075. err = tg3_chip_reset(tp);
  6076. __tg3_set_mac_addr(tp, 0);
  6077. tg3_write_sig_legacy(tp, kind);
  6078. tg3_write_sig_post_reset(tp, kind);
  6079. if (err)
  6080. return err;
  6081. return 0;
  6082. }
  6083. #define RX_CPU_SCRATCH_BASE 0x30000
  6084. #define RX_CPU_SCRATCH_SIZE 0x04000
  6085. #define TX_CPU_SCRATCH_BASE 0x34000
  6086. #define TX_CPU_SCRATCH_SIZE 0x04000
  6087. /* tp->lock is held. */
  6088. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  6089. {
  6090. int i;
  6091. BUG_ON(offset == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS));
  6092. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  6093. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  6094. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  6095. return 0;
  6096. }
  6097. if (offset == RX_CPU_BASE) {
  6098. for (i = 0; i < 10000; i++) {
  6099. tw32(offset + CPU_STATE, 0xffffffff);
  6100. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6101. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6102. break;
  6103. }
  6104. tw32(offset + CPU_STATE, 0xffffffff);
  6105. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  6106. udelay(10);
  6107. } else {
  6108. for (i = 0; i < 10000; i++) {
  6109. tw32(offset + CPU_STATE, 0xffffffff);
  6110. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  6111. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  6112. break;
  6113. }
  6114. }
  6115. if (i >= 10000) {
  6116. netdev_err(tp->dev, "%s timed out, %s CPU\n",
  6117. __func__, offset == RX_CPU_BASE ? "RX" : "TX");
  6118. return -ENODEV;
  6119. }
  6120. /* Clear firmware's nvram arbitration. */
  6121. if (tg3_flag(tp, NVRAM))
  6122. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  6123. return 0;
  6124. }
  6125. struct fw_info {
  6126. unsigned int fw_base;
  6127. unsigned int fw_len;
  6128. const __be32 *fw_data;
  6129. };
  6130. /* tp->lock is held. */
  6131. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  6132. int cpu_scratch_size, struct fw_info *info)
  6133. {
  6134. int err, lock_err, i;
  6135. void (*write_op)(struct tg3 *, u32, u32);
  6136. if (cpu_base == TX_CPU_BASE && tg3_flag(tp, 5705_PLUS)) {
  6137. netdev_err(tp->dev,
  6138. "%s: Trying to load TX cpu firmware which is 5705\n",
  6139. __func__);
  6140. return -EINVAL;
  6141. }
  6142. if (tg3_flag(tp, 5705_PLUS))
  6143. write_op = tg3_write_mem;
  6144. else
  6145. write_op = tg3_write_indirect_reg32;
  6146. /* It is possible that bootcode is still loading at this point.
  6147. * Get the nvram lock first before halting the cpu.
  6148. */
  6149. lock_err = tg3_nvram_lock(tp);
  6150. err = tg3_halt_cpu(tp, cpu_base);
  6151. if (!lock_err)
  6152. tg3_nvram_unlock(tp);
  6153. if (err)
  6154. goto out;
  6155. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  6156. write_op(tp, cpu_scratch_base + i, 0);
  6157. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6158. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  6159. for (i = 0; i < (info->fw_len / sizeof(u32)); i++)
  6160. write_op(tp, (cpu_scratch_base +
  6161. (info->fw_base & 0xffff) +
  6162. (i * sizeof(u32))),
  6163. be32_to_cpu(info->fw_data[i]));
  6164. err = 0;
  6165. out:
  6166. return err;
  6167. }
  6168. /* tp->lock is held. */
  6169. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  6170. {
  6171. struct fw_info info;
  6172. const __be32 *fw_data;
  6173. int err, i;
  6174. fw_data = (void *)tp->fw->data;
  6175. /* Firmware blob starts with version numbers, followed by
  6176. start address and length. We are setting complete length.
  6177. length = end_address_of_bss - start_address_of_text.
  6178. Remainder is the blob to be loaded contiguously
  6179. from start address. */
  6180. info.fw_base = be32_to_cpu(fw_data[1]);
  6181. info.fw_len = tp->fw->size - 12;
  6182. info.fw_data = &fw_data[3];
  6183. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  6184. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  6185. &info);
  6186. if (err)
  6187. return err;
  6188. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  6189. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  6190. &info);
  6191. if (err)
  6192. return err;
  6193. /* Now startup only the RX cpu. */
  6194. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6195. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6196. for (i = 0; i < 5; i++) {
  6197. if (tr32(RX_CPU_BASE + CPU_PC) == info.fw_base)
  6198. break;
  6199. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6200. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  6201. tw32_f(RX_CPU_BASE + CPU_PC, info.fw_base);
  6202. udelay(1000);
  6203. }
  6204. if (i >= 5) {
  6205. netdev_err(tp->dev, "%s fails to set RX CPU PC, is %08x "
  6206. "should be %08x\n", __func__,
  6207. tr32(RX_CPU_BASE + CPU_PC), info.fw_base);
  6208. return -ENODEV;
  6209. }
  6210. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  6211. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  6212. return 0;
  6213. }
  6214. /* tp->lock is held. */
  6215. static int tg3_load_tso_firmware(struct tg3 *tp)
  6216. {
  6217. struct fw_info info;
  6218. const __be32 *fw_data;
  6219. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  6220. int err, i;
  6221. if (tg3_flag(tp, HW_TSO_1) ||
  6222. tg3_flag(tp, HW_TSO_2) ||
  6223. tg3_flag(tp, HW_TSO_3))
  6224. return 0;
  6225. fw_data = (void *)tp->fw->data;
  6226. /* Firmware blob starts with version numbers, followed by
  6227. start address and length. We are setting complete length.
  6228. length = end_address_of_bss - start_address_of_text.
  6229. Remainder is the blob to be loaded contiguously
  6230. from start address. */
  6231. info.fw_base = be32_to_cpu(fw_data[1]);
  6232. cpu_scratch_size = tp->fw_len;
  6233. info.fw_len = tp->fw->size - 12;
  6234. info.fw_data = &fw_data[3];
  6235. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6236. cpu_base = RX_CPU_BASE;
  6237. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  6238. } else {
  6239. cpu_base = TX_CPU_BASE;
  6240. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  6241. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  6242. }
  6243. err = tg3_load_firmware_cpu(tp, cpu_base,
  6244. cpu_scratch_base, cpu_scratch_size,
  6245. &info);
  6246. if (err)
  6247. return err;
  6248. /* Now startup the cpu. */
  6249. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6250. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6251. for (i = 0; i < 5; i++) {
  6252. if (tr32(cpu_base + CPU_PC) == info.fw_base)
  6253. break;
  6254. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6255. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  6256. tw32_f(cpu_base + CPU_PC, info.fw_base);
  6257. udelay(1000);
  6258. }
  6259. if (i >= 5) {
  6260. netdev_err(tp->dev,
  6261. "%s fails to set CPU PC, is %08x should be %08x\n",
  6262. __func__, tr32(cpu_base + CPU_PC), info.fw_base);
  6263. return -ENODEV;
  6264. }
  6265. tw32(cpu_base + CPU_STATE, 0xffffffff);
  6266. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  6267. return 0;
  6268. }
  6269. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  6270. {
  6271. struct tg3 *tp = netdev_priv(dev);
  6272. struct sockaddr *addr = p;
  6273. int err = 0, skip_mac_1 = 0;
  6274. if (!is_valid_ether_addr(addr->sa_data))
  6275. return -EINVAL;
  6276. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  6277. if (!netif_running(dev))
  6278. return 0;
  6279. if (tg3_flag(tp, ENABLE_ASF)) {
  6280. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  6281. addr0_high = tr32(MAC_ADDR_0_HIGH);
  6282. addr0_low = tr32(MAC_ADDR_0_LOW);
  6283. addr1_high = tr32(MAC_ADDR_1_HIGH);
  6284. addr1_low = tr32(MAC_ADDR_1_LOW);
  6285. /* Skip MAC addr 1 if ASF is using it. */
  6286. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  6287. !(addr1_high == 0 && addr1_low == 0))
  6288. skip_mac_1 = 1;
  6289. }
  6290. spin_lock_bh(&tp->lock);
  6291. __tg3_set_mac_addr(tp, skip_mac_1);
  6292. spin_unlock_bh(&tp->lock);
  6293. return err;
  6294. }
  6295. /* tp->lock is held. */
  6296. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  6297. dma_addr_t mapping, u32 maxlen_flags,
  6298. u32 nic_addr)
  6299. {
  6300. tg3_write_mem(tp,
  6301. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6302. ((u64) mapping >> 32));
  6303. tg3_write_mem(tp,
  6304. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  6305. ((u64) mapping & 0xffffffff));
  6306. tg3_write_mem(tp,
  6307. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  6308. maxlen_flags);
  6309. if (!tg3_flag(tp, 5705_PLUS))
  6310. tg3_write_mem(tp,
  6311. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  6312. nic_addr);
  6313. }
  6314. static void __tg3_set_rx_mode(struct net_device *);
  6315. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  6316. {
  6317. int i;
  6318. if (!tg3_flag(tp, ENABLE_TSS)) {
  6319. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  6320. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  6321. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  6322. } else {
  6323. tw32(HOSTCC_TXCOL_TICKS, 0);
  6324. tw32(HOSTCC_TXMAX_FRAMES, 0);
  6325. tw32(HOSTCC_TXCOAL_MAXF_INT, 0);
  6326. }
  6327. if (!tg3_flag(tp, ENABLE_RSS)) {
  6328. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  6329. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  6330. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  6331. } else {
  6332. tw32(HOSTCC_RXCOL_TICKS, 0);
  6333. tw32(HOSTCC_RXMAX_FRAMES, 0);
  6334. tw32(HOSTCC_RXCOAL_MAXF_INT, 0);
  6335. }
  6336. if (!tg3_flag(tp, 5705_PLUS)) {
  6337. u32 val = ec->stats_block_coalesce_usecs;
  6338. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  6339. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  6340. if (!netif_carrier_ok(tp->dev))
  6341. val = 0;
  6342. tw32(HOSTCC_STAT_COAL_TICKS, val);
  6343. }
  6344. for (i = 0; i < tp->irq_cnt - 1; i++) {
  6345. u32 reg;
  6346. reg = HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18;
  6347. tw32(reg, ec->rx_coalesce_usecs);
  6348. reg = HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18;
  6349. tw32(reg, ec->rx_max_coalesced_frames);
  6350. reg = HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6351. tw32(reg, ec->rx_max_coalesced_frames_irq);
  6352. if (tg3_flag(tp, ENABLE_TSS)) {
  6353. reg = HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18;
  6354. tw32(reg, ec->tx_coalesce_usecs);
  6355. reg = HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18;
  6356. tw32(reg, ec->tx_max_coalesced_frames);
  6357. reg = HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18;
  6358. tw32(reg, ec->tx_max_coalesced_frames_irq);
  6359. }
  6360. }
  6361. for (; i < tp->irq_max - 1; i++) {
  6362. tw32(HOSTCC_RXCOL_TICKS_VEC1 + i * 0x18, 0);
  6363. tw32(HOSTCC_RXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6364. tw32(HOSTCC_RXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6365. if (tg3_flag(tp, ENABLE_TSS)) {
  6366. tw32(HOSTCC_TXCOL_TICKS_VEC1 + i * 0x18, 0);
  6367. tw32(HOSTCC_TXMAX_FRAMES_VEC1 + i * 0x18, 0);
  6368. tw32(HOSTCC_TXCOAL_MAXF_INT_VEC1 + i * 0x18, 0);
  6369. }
  6370. }
  6371. }
  6372. /* tp->lock is held. */
  6373. static void tg3_rings_reset(struct tg3 *tp)
  6374. {
  6375. int i;
  6376. u32 stblk, txrcb, rxrcb, limit;
  6377. struct tg3_napi *tnapi = &tp->napi[0];
  6378. /* Disable all transmit rings but the first. */
  6379. if (!tg3_flag(tp, 5705_PLUS))
  6380. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 16;
  6381. else if (tg3_flag(tp, 5717_PLUS))
  6382. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 4;
  6383. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6384. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE * 2;
  6385. else
  6386. limit = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6387. for (txrcb = NIC_SRAM_SEND_RCB + TG3_BDINFO_SIZE;
  6388. txrcb < limit; txrcb += TG3_BDINFO_SIZE)
  6389. tg3_write_mem(tp, txrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6390. BDINFO_FLAGS_DISABLED);
  6391. /* Disable all receive return rings but the first. */
  6392. if (tg3_flag(tp, 5717_PLUS))
  6393. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 17;
  6394. else if (!tg3_flag(tp, 5705_PLUS))
  6395. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 16;
  6396. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6397. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6398. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE * 4;
  6399. else
  6400. limit = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6401. for (rxrcb = NIC_SRAM_RCV_RET_RCB + TG3_BDINFO_SIZE;
  6402. rxrcb < limit; rxrcb += TG3_BDINFO_SIZE)
  6403. tg3_write_mem(tp, rxrcb + TG3_BDINFO_MAXLEN_FLAGS,
  6404. BDINFO_FLAGS_DISABLED);
  6405. /* Disable interrupts */
  6406. tw32_mailbox_f(tp->napi[0].int_mbox, 1);
  6407. tp->napi[0].chk_msi_cnt = 0;
  6408. tp->napi[0].last_rx_cons = 0;
  6409. tp->napi[0].last_tx_cons = 0;
  6410. /* Zero mailbox registers. */
  6411. if (tg3_flag(tp, SUPPORT_MSIX)) {
  6412. for (i = 1; i < tp->irq_max; i++) {
  6413. tp->napi[i].tx_prod = 0;
  6414. tp->napi[i].tx_cons = 0;
  6415. if (tg3_flag(tp, ENABLE_TSS))
  6416. tw32_mailbox(tp->napi[i].prodmbox, 0);
  6417. tw32_rx_mbox(tp->napi[i].consmbox, 0);
  6418. tw32_mailbox_f(tp->napi[i].int_mbox, 1);
  6419. tp->napi[0].chk_msi_cnt = 0;
  6420. tp->napi[i].last_rx_cons = 0;
  6421. tp->napi[i].last_tx_cons = 0;
  6422. }
  6423. if (!tg3_flag(tp, ENABLE_TSS))
  6424. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6425. } else {
  6426. tp->napi[0].tx_prod = 0;
  6427. tp->napi[0].tx_cons = 0;
  6428. tw32_mailbox(tp->napi[0].prodmbox, 0);
  6429. tw32_rx_mbox(tp->napi[0].consmbox, 0);
  6430. }
  6431. /* Make sure the NIC-based send BD rings are disabled. */
  6432. if (!tg3_flag(tp, 5705_PLUS)) {
  6433. u32 mbox = MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  6434. for (i = 0; i < 16; i++)
  6435. tw32_tx_mbox(mbox + i * 8, 0);
  6436. }
  6437. txrcb = NIC_SRAM_SEND_RCB;
  6438. rxrcb = NIC_SRAM_RCV_RET_RCB;
  6439. /* Clear status block in ram. */
  6440. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6441. /* Set status block DMA address */
  6442. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6443. ((u64) tnapi->status_mapping >> 32));
  6444. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6445. ((u64) tnapi->status_mapping & 0xffffffff));
  6446. if (tnapi->tx_ring) {
  6447. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6448. (TG3_TX_RING_SIZE <<
  6449. BDINFO_FLAGS_MAXLEN_SHIFT),
  6450. NIC_SRAM_TX_BUFFER_DESC);
  6451. txrcb += TG3_BDINFO_SIZE;
  6452. }
  6453. if (tnapi->rx_rcb) {
  6454. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6455. (tp->rx_ret_ring_mask + 1) <<
  6456. BDINFO_FLAGS_MAXLEN_SHIFT, 0);
  6457. rxrcb += TG3_BDINFO_SIZE;
  6458. }
  6459. stblk = HOSTCC_STATBLCK_RING1;
  6460. for (i = 1, tnapi++; i < tp->irq_cnt; i++, tnapi++) {
  6461. u64 mapping = (u64)tnapi->status_mapping;
  6462. tw32(stblk + TG3_64BIT_REG_HIGH, mapping >> 32);
  6463. tw32(stblk + TG3_64BIT_REG_LOW, mapping & 0xffffffff);
  6464. /* Clear status block in ram. */
  6465. memset(tnapi->hw_status, 0, TG3_HW_STATUS_SIZE);
  6466. if (tnapi->tx_ring) {
  6467. tg3_set_bdinfo(tp, txrcb, tnapi->tx_desc_mapping,
  6468. (TG3_TX_RING_SIZE <<
  6469. BDINFO_FLAGS_MAXLEN_SHIFT),
  6470. NIC_SRAM_TX_BUFFER_DESC);
  6471. txrcb += TG3_BDINFO_SIZE;
  6472. }
  6473. tg3_set_bdinfo(tp, rxrcb, tnapi->rx_rcb_mapping,
  6474. ((tp->rx_ret_ring_mask + 1) <<
  6475. BDINFO_FLAGS_MAXLEN_SHIFT), 0);
  6476. stblk += 8;
  6477. rxrcb += TG3_BDINFO_SIZE;
  6478. }
  6479. }
  6480. static void tg3_setup_rxbd_thresholds(struct tg3 *tp)
  6481. {
  6482. u32 val, bdcache_maxcnt, host_rep_thresh, nic_rep_thresh;
  6483. if (!tg3_flag(tp, 5750_PLUS) ||
  6484. tg3_flag(tp, 5780_CLASS) ||
  6485. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  6486. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6487. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5700;
  6488. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  6489. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787)
  6490. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5755;
  6491. else
  6492. bdcache_maxcnt = TG3_SRAM_RX_STD_BDCACHE_SIZE_5906;
  6493. nic_rep_thresh = min(bdcache_maxcnt / 2, tp->rx_std_max_post);
  6494. host_rep_thresh = max_t(u32, tp->rx_pending / 8, 1);
  6495. val = min(nic_rep_thresh, host_rep_thresh);
  6496. tw32(RCVBDI_STD_THRESH, val);
  6497. if (tg3_flag(tp, 57765_PLUS))
  6498. tw32(STD_REPLENISH_LWM, bdcache_maxcnt);
  6499. if (!tg3_flag(tp, JUMBO_CAPABLE) || tg3_flag(tp, 5780_CLASS))
  6500. return;
  6501. if (!tg3_flag(tp, 5705_PLUS))
  6502. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5700;
  6503. else
  6504. bdcache_maxcnt = TG3_SRAM_RX_JMB_BDCACHE_SIZE_5717;
  6505. host_rep_thresh = max_t(u32, tp->rx_jumbo_pending / 8, 1);
  6506. val = min(bdcache_maxcnt / 2, host_rep_thresh);
  6507. tw32(RCVBDI_JUMBO_THRESH, val);
  6508. if (tg3_flag(tp, 57765_PLUS))
  6509. tw32(JMB_REPLENISH_LWM, bdcache_maxcnt);
  6510. }
  6511. /* tp->lock is held. */
  6512. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  6513. {
  6514. u32 val, rdmac_mode;
  6515. int i, err, limit;
  6516. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  6517. tg3_disable_ints(tp);
  6518. tg3_stop_fw(tp);
  6519. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  6520. if (tg3_flag(tp, INIT_COMPLETE))
  6521. tg3_abort_hw(tp, 1);
  6522. /* Enable MAC control of LPI */
  6523. if (tp->phy_flags & TG3_PHYFLG_EEE_CAP) {
  6524. tw32_f(TG3_CPMU_EEE_LNKIDL_CTRL,
  6525. TG3_CPMU_EEE_LNKIDL_PCIE_NL0 |
  6526. TG3_CPMU_EEE_LNKIDL_UART_IDL);
  6527. tw32_f(TG3_CPMU_EEE_CTRL,
  6528. TG3_CPMU_EEE_CTRL_EXIT_20_1_US);
  6529. val = TG3_CPMU_EEEMD_ERLY_L1_XIT_DET |
  6530. TG3_CPMU_EEEMD_LPI_IN_TX |
  6531. TG3_CPMU_EEEMD_LPI_IN_RX |
  6532. TG3_CPMU_EEEMD_EEE_ENABLE;
  6533. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6534. val |= TG3_CPMU_EEEMD_SND_IDX_DET_EN;
  6535. if (tg3_flag(tp, ENABLE_APE))
  6536. val |= TG3_CPMU_EEEMD_APE_TX_DET_EN;
  6537. tw32_f(TG3_CPMU_EEE_MODE, val);
  6538. tw32_f(TG3_CPMU_EEE_DBTMR1,
  6539. TG3_CPMU_DBTMR1_PCIEXIT_2047US |
  6540. TG3_CPMU_DBTMR1_LNKIDLE_2047US);
  6541. tw32_f(TG3_CPMU_EEE_DBTMR2,
  6542. TG3_CPMU_DBTMR2_APE_TX_2047US |
  6543. TG3_CPMU_DBTMR2_TXIDXEQ_2047US);
  6544. }
  6545. if (reset_phy)
  6546. tg3_phy_reset(tp);
  6547. err = tg3_chip_reset(tp);
  6548. if (err)
  6549. return err;
  6550. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  6551. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX) {
  6552. val = tr32(TG3_CPMU_CTRL);
  6553. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  6554. tw32(TG3_CPMU_CTRL, val);
  6555. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6556. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6557. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6558. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6559. val = tr32(TG3_CPMU_LNK_AWARE_PWRMD);
  6560. val &= ~CPMU_LNK_AWARE_MACCLK_MASK;
  6561. val |= CPMU_LNK_AWARE_MACCLK_6_25;
  6562. tw32(TG3_CPMU_LNK_AWARE_PWRMD, val);
  6563. val = tr32(TG3_CPMU_HST_ACC);
  6564. val &= ~CPMU_HST_ACC_MACCLK_MASK;
  6565. val |= CPMU_HST_ACC_MACCLK_6_25;
  6566. tw32(TG3_CPMU_HST_ACC, val);
  6567. }
  6568. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  6569. val = tr32(PCIE_PWR_MGMT_THRESH) & ~PCIE_PWR_MGMT_L1_THRESH_MSK;
  6570. val |= PCIE_PWR_MGMT_EXT_ASPM_TMR_EN |
  6571. PCIE_PWR_MGMT_L1_THRESH_4MS;
  6572. tw32(PCIE_PWR_MGMT_THRESH, val);
  6573. val = tr32(TG3_PCIE_EIDLE_DELAY) & ~TG3_PCIE_EIDLE_DELAY_MASK;
  6574. tw32(TG3_PCIE_EIDLE_DELAY, val | TG3_PCIE_EIDLE_DELAY_13_CLKS);
  6575. tw32(TG3_CORR_ERR_STAT, TG3_CORR_ERR_STAT_CLEAR);
  6576. val = tr32(TG3_PCIE_LNKCTL) & ~TG3_PCIE_LNKCTL_L1_PLL_PD_EN;
  6577. tw32(TG3_PCIE_LNKCTL, val | TG3_PCIE_LNKCTL_L1_PLL_PD_DIS);
  6578. }
  6579. if (tg3_flag(tp, L1PLLPD_EN)) {
  6580. u32 grc_mode = tr32(GRC_MODE);
  6581. /* Access the lower 1K of PL PCIE block registers. */
  6582. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6583. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6584. val = tr32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1);
  6585. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL1,
  6586. val | TG3_PCIE_PL_LO_PHYCTL1_L1PLLPD_EN);
  6587. tw32(GRC_MODE, grc_mode);
  6588. }
  6589. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  6590. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0) {
  6591. u32 grc_mode = tr32(GRC_MODE);
  6592. /* Access the lower 1K of PL PCIE block registers. */
  6593. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6594. tw32(GRC_MODE, val | GRC_MODE_PCIE_PL_SEL);
  6595. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6596. TG3_PCIE_PL_LO_PHYCTL5);
  6597. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_PL_LO_PHYCTL5,
  6598. val | TG3_PCIE_PL_LO_PHYCTL5_DIS_L2CLKREQ);
  6599. tw32(GRC_MODE, grc_mode);
  6600. }
  6601. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_57765_AX) {
  6602. u32 grc_mode = tr32(GRC_MODE);
  6603. /* Access the lower 1K of DL PCIE block registers. */
  6604. val = grc_mode & ~GRC_MODE_PCIE_PORT_MASK;
  6605. tw32(GRC_MODE, val | GRC_MODE_PCIE_DL_SEL);
  6606. val = tr32(TG3_PCIE_TLDLPL_PORT +
  6607. TG3_PCIE_DL_LO_FTSMAX);
  6608. val &= ~TG3_PCIE_DL_LO_FTSMAX_MSK;
  6609. tw32(TG3_PCIE_TLDLPL_PORT + TG3_PCIE_DL_LO_FTSMAX,
  6610. val | TG3_PCIE_DL_LO_FTSMAX_VAL);
  6611. tw32(GRC_MODE, grc_mode);
  6612. }
  6613. val = tr32(TG3_CPMU_LSPD_10MB_CLK);
  6614. val &= ~CPMU_LSPD_10MB_MACCLK_MASK;
  6615. val |= CPMU_LSPD_10MB_MACCLK_6_25;
  6616. tw32(TG3_CPMU_LSPD_10MB_CLK, val);
  6617. }
  6618. /* This works around an issue with Athlon chipsets on
  6619. * B3 tigon3 silicon. This bit has no effect on any
  6620. * other revision. But do not set this on PCI Express
  6621. * chips and don't even touch the clocks if the CPMU is present.
  6622. */
  6623. if (!tg3_flag(tp, CPMU_PRESENT)) {
  6624. if (!tg3_flag(tp, PCI_EXPRESS))
  6625. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  6626. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  6627. }
  6628. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  6629. tg3_flag(tp, PCIX_MODE)) {
  6630. val = tr32(TG3PCI_PCISTATE);
  6631. val |= PCISTATE_RETRY_SAME_DMA;
  6632. tw32(TG3PCI_PCISTATE, val);
  6633. }
  6634. if (tg3_flag(tp, ENABLE_APE)) {
  6635. /* Allow reads and writes to the
  6636. * APE register and memory space.
  6637. */
  6638. val = tr32(TG3PCI_PCISTATE);
  6639. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  6640. PCISTATE_ALLOW_APE_SHMEM_WR |
  6641. PCISTATE_ALLOW_APE_PSPACE_WR;
  6642. tw32(TG3PCI_PCISTATE, val);
  6643. }
  6644. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  6645. /* Enable some hw fixes. */
  6646. val = tr32(TG3PCI_MSI_DATA);
  6647. val |= (1 << 26) | (1 << 28) | (1 << 29);
  6648. tw32(TG3PCI_MSI_DATA, val);
  6649. }
  6650. /* Descriptor ring init may make accesses to the
  6651. * NIC SRAM area to setup the TX descriptors, so we
  6652. * can only do this after the hardware has been
  6653. * successfully reset.
  6654. */
  6655. err = tg3_init_rings(tp);
  6656. if (err)
  6657. return err;
  6658. if (tg3_flag(tp, 57765_PLUS)) {
  6659. val = tr32(TG3PCI_DMA_RW_CTRL) &
  6660. ~DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  6661. if (tp->pci_chip_rev_id == CHIPREV_ID_57765_A0)
  6662. val &= ~DMA_RWCTRL_CRDRDR_RDMA_MRRS_MSK;
  6663. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765 &&
  6664. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717)
  6665. val |= DMA_RWCTRL_TAGGED_STAT_WA;
  6666. tw32(TG3PCI_DMA_RW_CTRL, val | tp->dma_rwctrl);
  6667. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  6668. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  6669. /* This value is determined during the probe time DMA
  6670. * engine test, tg3_test_dma.
  6671. */
  6672. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  6673. }
  6674. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  6675. GRC_MODE_4X_NIC_SEND_RINGS |
  6676. GRC_MODE_NO_TX_PHDR_CSUM |
  6677. GRC_MODE_NO_RX_PHDR_CSUM);
  6678. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  6679. /* Pseudo-header checksum is done by hardware logic and not
  6680. * the offload processers, so make the chip do the pseudo-
  6681. * header checksums on receive. For transmit it is more
  6682. * convenient to do the pseudo-header checksum in software
  6683. * as Linux does that on transmit for us in all cases.
  6684. */
  6685. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  6686. tw32(GRC_MODE,
  6687. tp->grc_mode |
  6688. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  6689. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  6690. val = tr32(GRC_MISC_CFG);
  6691. val &= ~0xff;
  6692. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  6693. tw32(GRC_MISC_CFG, val);
  6694. /* Initialize MBUF/DESC pool. */
  6695. if (tg3_flag(tp, 5750_PLUS)) {
  6696. /* Do nothing. */
  6697. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  6698. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  6699. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  6700. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  6701. else
  6702. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  6703. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  6704. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  6705. } else if (tg3_flag(tp, TSO_CAPABLE)) {
  6706. int fw_len;
  6707. fw_len = tp->fw_len;
  6708. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  6709. tw32(BUFMGR_MB_POOL_ADDR,
  6710. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  6711. tw32(BUFMGR_MB_POOL_SIZE,
  6712. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  6713. }
  6714. if (tp->dev->mtu <= ETH_DATA_LEN) {
  6715. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6716. tp->bufmgr_config.mbuf_read_dma_low_water);
  6717. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6718. tp->bufmgr_config.mbuf_mac_rx_low_water);
  6719. tw32(BUFMGR_MB_HIGH_WATER,
  6720. tp->bufmgr_config.mbuf_high_water);
  6721. } else {
  6722. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  6723. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  6724. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  6725. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  6726. tw32(BUFMGR_MB_HIGH_WATER,
  6727. tp->bufmgr_config.mbuf_high_water_jumbo);
  6728. }
  6729. tw32(BUFMGR_DMA_LOW_WATER,
  6730. tp->bufmgr_config.dma_low_water);
  6731. tw32(BUFMGR_DMA_HIGH_WATER,
  6732. tp->bufmgr_config.dma_high_water);
  6733. val = BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE;
  6734. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  6735. val |= BUFMGR_MODE_NO_TX_UNDERRUN;
  6736. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  6737. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  6738. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0)
  6739. val |= BUFMGR_MODE_MBLOW_ATTN_ENAB;
  6740. tw32(BUFMGR_MODE, val);
  6741. for (i = 0; i < 2000; i++) {
  6742. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  6743. break;
  6744. udelay(10);
  6745. }
  6746. if (i >= 2000) {
  6747. netdev_err(tp->dev, "%s cannot enable BUFMGR\n", __func__);
  6748. return -ENODEV;
  6749. }
  6750. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  6751. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  6752. tg3_setup_rxbd_thresholds(tp);
  6753. /* Initialize TG3_BDINFO's at:
  6754. * RCVDBDI_STD_BD: standard eth size rx ring
  6755. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  6756. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  6757. *
  6758. * like so:
  6759. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  6760. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  6761. * ring attribute flags
  6762. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  6763. *
  6764. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  6765. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  6766. *
  6767. * The size of each ring is fixed in the firmware, but the location is
  6768. * configurable.
  6769. */
  6770. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6771. ((u64) tpr->rx_std_mapping >> 32));
  6772. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6773. ((u64) tpr->rx_std_mapping & 0xffffffff));
  6774. if (!tg3_flag(tp, 5717_PLUS))
  6775. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  6776. NIC_SRAM_RX_BUFFER_DESC);
  6777. /* Disable the mini ring */
  6778. if (!tg3_flag(tp, 5705_PLUS))
  6779. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6780. BDINFO_FLAGS_DISABLED);
  6781. /* Program the jumbo buffer descriptor ring control
  6782. * blocks on those devices that have them.
  6783. */
  6784. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6785. (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))) {
  6786. if (tg3_flag(tp, JUMBO_RING_ENABLE)) {
  6787. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6788. ((u64) tpr->rx_jmb_mapping >> 32));
  6789. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  6790. ((u64) tpr->rx_jmb_mapping & 0xffffffff));
  6791. val = TG3_RX_JMB_RING_SIZE(tp) <<
  6792. BDINFO_FLAGS_MAXLEN_SHIFT;
  6793. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6794. val | BDINFO_FLAGS_USE_EXT_RECV);
  6795. if (!tg3_flag(tp, USE_JUMBO_BDFLAG) ||
  6796. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6797. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  6798. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  6799. } else {
  6800. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  6801. BDINFO_FLAGS_DISABLED);
  6802. }
  6803. if (tg3_flag(tp, 57765_PLUS)) {
  6804. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  6805. val = TG3_RX_STD_MAX_SIZE_5700;
  6806. else
  6807. val = TG3_RX_STD_MAX_SIZE_5717;
  6808. val <<= BDINFO_FLAGS_MAXLEN_SHIFT;
  6809. val |= (TG3_RX_STD_DMA_SZ << 2);
  6810. } else
  6811. val = TG3_RX_STD_DMA_SZ << BDINFO_FLAGS_MAXLEN_SHIFT;
  6812. } else
  6813. val = TG3_RX_STD_MAX_SIZE_5700 << BDINFO_FLAGS_MAXLEN_SHIFT;
  6814. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS, val);
  6815. tpr->rx_std_prod_idx = tp->rx_pending;
  6816. tw32_rx_mbox(TG3_RX_STD_PROD_IDX_REG, tpr->rx_std_prod_idx);
  6817. tpr->rx_jmb_prod_idx =
  6818. tg3_flag(tp, JUMBO_RING_ENABLE) ? tp->rx_jumbo_pending : 0;
  6819. tw32_rx_mbox(TG3_RX_JMB_PROD_IDX_REG, tpr->rx_jmb_prod_idx);
  6820. tg3_rings_reset(tp);
  6821. /* Initialize MAC address and backoff seed. */
  6822. __tg3_set_mac_addr(tp, 0);
  6823. /* MTU + ethernet header + FCS + optional VLAN tag */
  6824. tw32(MAC_RX_MTU_SIZE,
  6825. tp->dev->mtu + ETH_HLEN + ETH_FCS_LEN + VLAN_HLEN);
  6826. /* The slot time is changed by tg3_setup_phy if we
  6827. * run at gigabit with half duplex.
  6828. */
  6829. val = (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  6830. (6 << TX_LENGTHS_IPG_SHIFT) |
  6831. (32 << TX_LENGTHS_SLOT_TIME_SHIFT);
  6832. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6833. val |= tr32(MAC_TX_LENGTHS) &
  6834. (TX_LENGTHS_JMB_FRM_LEN_MSK |
  6835. TX_LENGTHS_CNT_DWN_VAL_MSK);
  6836. tw32(MAC_TX_LENGTHS, val);
  6837. /* Receive rules. */
  6838. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  6839. tw32(RCVLPC_CONFIG, 0x0181);
  6840. /* Calculate RDMAC_MODE setting early, we need it to determine
  6841. * the RCVLPC_STATE_ENABLE mask.
  6842. */
  6843. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  6844. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  6845. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  6846. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  6847. RDMAC_MODE_LNGREAD_ENAB);
  6848. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717)
  6849. rdmac_mode |= RDMAC_MODE_MULT_DMA_RD_DIS;
  6850. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6851. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6852. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6853. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  6854. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  6855. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  6856. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  6857. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  6858. if (tg3_flag(tp, TSO_CAPABLE) &&
  6859. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  6860. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  6861. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  6862. !tg3_flag(tp, IS_5788)) {
  6863. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6864. }
  6865. }
  6866. if (tg3_flag(tp, PCI_EXPRESS))
  6867. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  6868. if (tg3_flag(tp, HW_TSO_1) ||
  6869. tg3_flag(tp, HW_TSO_2) ||
  6870. tg3_flag(tp, HW_TSO_3))
  6871. rdmac_mode |= RDMAC_MODE_IPV4_LSO_EN;
  6872. if (tg3_flag(tp, 57765_PLUS) ||
  6873. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6874. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  6875. rdmac_mode |= RDMAC_MODE_IPV6_LSO_EN;
  6876. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  6877. rdmac_mode |= tr32(RDMAC_MODE) & RDMAC_MODE_H2BNC_VLAN_DET;
  6878. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  6879. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  6880. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  6881. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  6882. tg3_flag(tp, 57765_PLUS)) {
  6883. val = tr32(TG3_RDMA_RSRVCTRL_REG);
  6884. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6885. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6886. val &= ~(TG3_RDMA_RSRVCTRL_TXMRGN_MASK |
  6887. TG3_RDMA_RSRVCTRL_FIFO_LWM_MASK |
  6888. TG3_RDMA_RSRVCTRL_FIFO_HWM_MASK);
  6889. val |= TG3_RDMA_RSRVCTRL_TXMRGN_320B |
  6890. TG3_RDMA_RSRVCTRL_FIFO_LWM_1_5K |
  6891. TG3_RDMA_RSRVCTRL_FIFO_HWM_1_5K;
  6892. }
  6893. tw32(TG3_RDMA_RSRVCTRL_REG,
  6894. val | TG3_RDMA_RSRVCTRL_FIFO_OFLW_FIX);
  6895. }
  6896. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  6897. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  6898. val = tr32(TG3_LSO_RD_DMA_CRPTEN_CTRL);
  6899. tw32(TG3_LSO_RD_DMA_CRPTEN_CTRL, val |
  6900. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_BD_4K |
  6901. TG3_LSO_RD_DMA_CRPTEN_CTRL_BLEN_LSO_4K);
  6902. }
  6903. /* Receive/send statistics. */
  6904. if (tg3_flag(tp, 5750_PLUS)) {
  6905. val = tr32(RCVLPC_STATS_ENABLE);
  6906. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  6907. tw32(RCVLPC_STATS_ENABLE, val);
  6908. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  6909. tg3_flag(tp, TSO_CAPABLE)) {
  6910. val = tr32(RCVLPC_STATS_ENABLE);
  6911. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  6912. tw32(RCVLPC_STATS_ENABLE, val);
  6913. } else {
  6914. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  6915. }
  6916. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  6917. tw32(SNDDATAI_STATSENAB, 0xffffff);
  6918. tw32(SNDDATAI_STATSCTRL,
  6919. (SNDDATAI_SCTRL_ENABLE |
  6920. SNDDATAI_SCTRL_FASTUPD));
  6921. /* Setup host coalescing engine. */
  6922. tw32(HOSTCC_MODE, 0);
  6923. for (i = 0; i < 2000; i++) {
  6924. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  6925. break;
  6926. udelay(10);
  6927. }
  6928. __tg3_set_coalesce(tp, &tp->coal);
  6929. if (!tg3_flag(tp, 5705_PLUS)) {
  6930. /* Status/statistics block address. See tg3_timer,
  6931. * the tg3_periodic_fetch_stats call there, and
  6932. * tg3_get_stats to see how this works for 5705/5750 chips.
  6933. */
  6934. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  6935. ((u64) tp->stats_mapping >> 32));
  6936. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  6937. ((u64) tp->stats_mapping & 0xffffffff));
  6938. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  6939. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  6940. /* Clear statistics and status block memory areas */
  6941. for (i = NIC_SRAM_STATS_BLK;
  6942. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  6943. i += sizeof(u32)) {
  6944. tg3_write_mem(tp, i, 0);
  6945. udelay(40);
  6946. }
  6947. }
  6948. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  6949. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  6950. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  6951. if (!tg3_flag(tp, 5705_PLUS))
  6952. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  6953. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  6954. tp->phy_flags &= ~TG3_PHYFLG_PARALLEL_DETECT;
  6955. /* reset to prevent losing 1st rx packet intermittently */
  6956. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  6957. udelay(10);
  6958. }
  6959. if (tg3_flag(tp, ENABLE_APE))
  6960. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  6961. else
  6962. tp->mac_mode = 0;
  6963. tp->mac_mode |= MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  6964. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  6965. if (!tg3_flag(tp, 5705_PLUS) &&
  6966. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  6967. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  6968. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  6969. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  6970. udelay(40);
  6971. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  6972. * If TG3_FLAG_IS_NIC is zero, we should read the
  6973. * register to preserve the GPIO settings for LOMs. The GPIOs,
  6974. * whether used as inputs or outputs, are set by boot code after
  6975. * reset.
  6976. */
  6977. if (!tg3_flag(tp, IS_NIC)) {
  6978. u32 gpio_mask;
  6979. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  6980. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  6981. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  6982. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  6983. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  6984. GRC_LCLCTRL_GPIO_OUTPUT3;
  6985. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  6986. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  6987. tp->grc_local_ctrl &= ~gpio_mask;
  6988. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  6989. /* GPIO1 must be driven high for eeprom write protect */
  6990. if (tg3_flag(tp, EEPROM_WRITE_PROT))
  6991. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  6992. GRC_LCLCTRL_GPIO_OUTPUT1);
  6993. }
  6994. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  6995. udelay(100);
  6996. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1) {
  6997. val = tr32(MSGINT_MODE);
  6998. val |= MSGINT_MODE_MULTIVEC_EN | MSGINT_MODE_ENABLE;
  6999. tw32(MSGINT_MODE, val);
  7000. }
  7001. if (!tg3_flag(tp, 5705_PLUS)) {
  7002. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  7003. udelay(40);
  7004. }
  7005. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  7006. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  7007. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  7008. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  7009. WDMAC_MODE_LNGREAD_ENAB);
  7010. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  7011. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  7012. if (tg3_flag(tp, TSO_CAPABLE) &&
  7013. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  7014. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  7015. /* nothing */
  7016. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  7017. !tg3_flag(tp, IS_5788)) {
  7018. val |= WDMAC_MODE_RX_ACCEL;
  7019. }
  7020. }
  7021. /* Enable host coalescing bug fix */
  7022. if (tg3_flag(tp, 5755_PLUS))
  7023. val |= WDMAC_MODE_STATUS_TAG_FIX;
  7024. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  7025. val |= WDMAC_MODE_BURST_ALL_DATA;
  7026. tw32_f(WDMAC_MODE, val);
  7027. udelay(40);
  7028. if (tg3_flag(tp, PCIX_MODE)) {
  7029. u16 pcix_cmd;
  7030. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7031. &pcix_cmd);
  7032. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  7033. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  7034. pcix_cmd |= PCI_X_CMD_READ_2K;
  7035. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  7036. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  7037. pcix_cmd |= PCI_X_CMD_READ_2K;
  7038. }
  7039. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  7040. pcix_cmd);
  7041. }
  7042. tw32_f(RDMAC_MODE, rdmac_mode);
  7043. udelay(40);
  7044. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  7045. if (!tg3_flag(tp, 5705_PLUS))
  7046. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  7047. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7048. tw32(SNDDATAC_MODE,
  7049. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  7050. else
  7051. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  7052. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  7053. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  7054. val = RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ;
  7055. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  7056. val |= RCVDBDI_MODE_LRG_RING_SZ;
  7057. tw32(RCVDBDI_MODE, val);
  7058. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  7059. if (tg3_flag(tp, HW_TSO_1) ||
  7060. tg3_flag(tp, HW_TSO_2) ||
  7061. tg3_flag(tp, HW_TSO_3))
  7062. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  7063. val = SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE;
  7064. if (tg3_flag(tp, ENABLE_TSS))
  7065. val |= SNDBDI_MODE_MULTI_TXQ_EN;
  7066. tw32(SNDBDI_MODE, val);
  7067. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  7068. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7069. err = tg3_load_5701_a0_firmware_fix(tp);
  7070. if (err)
  7071. return err;
  7072. }
  7073. if (tg3_flag(tp, TSO_CAPABLE)) {
  7074. err = tg3_load_tso_firmware(tp);
  7075. if (err)
  7076. return err;
  7077. }
  7078. tp->tx_mode = TX_MODE_ENABLE;
  7079. if (tg3_flag(tp, 5755_PLUS) ||
  7080. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7081. tp->tx_mode |= TX_MODE_MBUF_LOCKUP_FIX;
  7082. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7083. val = TX_MODE_JMB_FRM_LEN | TX_MODE_CNT_DN_MODE;
  7084. tp->tx_mode &= ~val;
  7085. tp->tx_mode |= tr32(MAC_TX_MODE) & val;
  7086. }
  7087. tw32_f(MAC_TX_MODE, tp->tx_mode);
  7088. udelay(100);
  7089. if (tg3_flag(tp, ENABLE_RSS)) {
  7090. u32 reg = MAC_RSS_INDIR_TBL_0;
  7091. u8 *ent = (u8 *)&val;
  7092. /* Setup the indirection table */
  7093. for (i = 0; i < TG3_RSS_INDIR_TBL_SIZE; i++) {
  7094. int idx = i % sizeof(val);
  7095. ent[idx] = i % (tp->irq_cnt - 1);
  7096. if (idx == sizeof(val) - 1) {
  7097. tw32(reg, val);
  7098. reg += 4;
  7099. }
  7100. }
  7101. /* Setup the "secret" hash key. */
  7102. tw32(MAC_RSS_HASH_KEY_0, 0x5f865437);
  7103. tw32(MAC_RSS_HASH_KEY_1, 0xe4ac62cc);
  7104. tw32(MAC_RSS_HASH_KEY_2, 0x50103a45);
  7105. tw32(MAC_RSS_HASH_KEY_3, 0x36621985);
  7106. tw32(MAC_RSS_HASH_KEY_4, 0xbf14c0e8);
  7107. tw32(MAC_RSS_HASH_KEY_5, 0x1bc27a1e);
  7108. tw32(MAC_RSS_HASH_KEY_6, 0x84f4b556);
  7109. tw32(MAC_RSS_HASH_KEY_7, 0x094ea6fe);
  7110. tw32(MAC_RSS_HASH_KEY_8, 0x7dda01e7);
  7111. tw32(MAC_RSS_HASH_KEY_9, 0xc04d7481);
  7112. }
  7113. tp->rx_mode = RX_MODE_ENABLE;
  7114. if (tg3_flag(tp, 5755_PLUS))
  7115. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  7116. if (tg3_flag(tp, ENABLE_RSS))
  7117. tp->rx_mode |= RX_MODE_RSS_ENABLE |
  7118. RX_MODE_RSS_ITBL_HASH_BITS_7 |
  7119. RX_MODE_RSS_IPV6_HASH_EN |
  7120. RX_MODE_RSS_TCP_IPV6_HASH_EN |
  7121. RX_MODE_RSS_IPV4_HASH_EN |
  7122. RX_MODE_RSS_TCP_IPV4_HASH_EN;
  7123. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7124. udelay(10);
  7125. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7126. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  7127. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7128. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7129. udelay(10);
  7130. }
  7131. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7132. udelay(10);
  7133. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  7134. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  7135. !(tp->phy_flags & TG3_PHYFLG_SERDES_PREEMPHASIS)) {
  7136. /* Set drive transmission level to 1.2V */
  7137. /* only if the signal pre-emphasis bit is not set */
  7138. val = tr32(MAC_SERDES_CFG);
  7139. val &= 0xfffff000;
  7140. val |= 0x880;
  7141. tw32(MAC_SERDES_CFG, val);
  7142. }
  7143. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  7144. tw32(MAC_SERDES_CFG, 0x616000);
  7145. }
  7146. /* Prevent chip from dropping frames when flow control
  7147. * is enabled.
  7148. */
  7149. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7150. val = 1;
  7151. else
  7152. val = 2;
  7153. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, val);
  7154. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  7155. (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  7156. /* Use hardware link auto-negotiation */
  7157. tg3_flag_set(tp, HW_AUTONEG);
  7158. }
  7159. if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7160. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  7161. u32 tmp;
  7162. tmp = tr32(SERDES_RX_CTRL);
  7163. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  7164. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  7165. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  7166. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  7167. }
  7168. if (!tg3_flag(tp, USE_PHYLIB)) {
  7169. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER) {
  7170. tp->phy_flags &= ~TG3_PHYFLG_IS_LOW_POWER;
  7171. tp->link_config.speed = tp->link_config.orig_speed;
  7172. tp->link_config.duplex = tp->link_config.orig_duplex;
  7173. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  7174. }
  7175. err = tg3_setup_phy(tp, 0);
  7176. if (err)
  7177. return err;
  7178. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7179. !(tp->phy_flags & TG3_PHYFLG_IS_FET)) {
  7180. u32 tmp;
  7181. /* Clear CRC stats. */
  7182. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  7183. tg3_writephy(tp, MII_TG3_TEST1,
  7184. tmp | MII_TG3_TEST1_CRC_EN);
  7185. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &tmp);
  7186. }
  7187. }
  7188. }
  7189. __tg3_set_rx_mode(tp->dev);
  7190. /* Initialize receive rules. */
  7191. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  7192. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7193. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  7194. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  7195. if (tg3_flag(tp, 5705_PLUS) && !tg3_flag(tp, 5780_CLASS))
  7196. limit = 8;
  7197. else
  7198. limit = 16;
  7199. if (tg3_flag(tp, ENABLE_ASF))
  7200. limit -= 4;
  7201. switch (limit) {
  7202. case 16:
  7203. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  7204. case 15:
  7205. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  7206. case 14:
  7207. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  7208. case 13:
  7209. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  7210. case 12:
  7211. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  7212. case 11:
  7213. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  7214. case 10:
  7215. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  7216. case 9:
  7217. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  7218. case 8:
  7219. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  7220. case 7:
  7221. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  7222. case 6:
  7223. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  7224. case 5:
  7225. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  7226. case 4:
  7227. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  7228. case 3:
  7229. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  7230. case 2:
  7231. case 1:
  7232. default:
  7233. break;
  7234. }
  7235. if (tg3_flag(tp, ENABLE_APE))
  7236. /* Write our heartbeat update interval to APE. */
  7237. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  7238. APE_HOST_HEARTBEAT_INT_DISABLE);
  7239. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  7240. return 0;
  7241. }
  7242. /* Called at device open time to get the chip ready for
  7243. * packet processing. Invoked with tp->lock held.
  7244. */
  7245. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  7246. {
  7247. tg3_switch_clocks(tp);
  7248. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  7249. return tg3_reset_hw(tp, reset_phy);
  7250. }
  7251. #define TG3_STAT_ADD32(PSTAT, REG) \
  7252. do { u32 __val = tr32(REG); \
  7253. (PSTAT)->low += __val; \
  7254. if ((PSTAT)->low < __val) \
  7255. (PSTAT)->high += 1; \
  7256. } while (0)
  7257. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  7258. {
  7259. struct tg3_hw_stats *sp = tp->hw_stats;
  7260. if (!netif_carrier_ok(tp->dev))
  7261. return;
  7262. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  7263. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  7264. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  7265. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  7266. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  7267. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  7268. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  7269. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  7270. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  7271. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  7272. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  7273. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  7274. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  7275. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  7276. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  7277. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  7278. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  7279. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  7280. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  7281. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  7282. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  7283. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  7284. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  7285. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  7286. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  7287. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  7288. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  7289. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  7290. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7291. tp->pci_chip_rev_id != CHIPREV_ID_5719_A0 &&
  7292. tp->pci_chip_rev_id != CHIPREV_ID_5720_A0) {
  7293. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  7294. } else {
  7295. u32 val = tr32(HOSTCC_FLOW_ATTN);
  7296. val = (val & HOSTCC_FLOW_ATTN_MBUF_LWM) ? 1 : 0;
  7297. if (val) {
  7298. tw32(HOSTCC_FLOW_ATTN, HOSTCC_FLOW_ATTN_MBUF_LWM);
  7299. sp->rx_discards.low += val;
  7300. if (sp->rx_discards.low < val)
  7301. sp->rx_discards.high += 1;
  7302. }
  7303. sp->mbuf_lwm_thresh_hit = sp->rx_discards;
  7304. }
  7305. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  7306. }
  7307. static void tg3_chk_missed_msi(struct tg3 *tp)
  7308. {
  7309. u32 i;
  7310. for (i = 0; i < tp->irq_cnt; i++) {
  7311. struct tg3_napi *tnapi = &tp->napi[i];
  7312. if (tg3_has_work(tnapi)) {
  7313. if (tnapi->last_rx_cons == tnapi->rx_rcb_ptr &&
  7314. tnapi->last_tx_cons == tnapi->tx_cons) {
  7315. if (tnapi->chk_msi_cnt < 1) {
  7316. tnapi->chk_msi_cnt++;
  7317. return;
  7318. }
  7319. tw32_mailbox(tnapi->int_mbox,
  7320. tnapi->last_tag << 24);
  7321. }
  7322. }
  7323. tnapi->chk_msi_cnt = 0;
  7324. tnapi->last_rx_cons = tnapi->rx_rcb_ptr;
  7325. tnapi->last_tx_cons = tnapi->tx_cons;
  7326. }
  7327. }
  7328. static void tg3_timer(unsigned long __opaque)
  7329. {
  7330. struct tg3 *tp = (struct tg3 *) __opaque;
  7331. if (tp->irq_sync)
  7332. goto restart_timer;
  7333. spin_lock(&tp->lock);
  7334. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  7335. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  7336. tg3_chk_missed_msi(tp);
  7337. if (!tg3_flag(tp, TAGGED_STATUS)) {
  7338. /* All of this garbage is because when using non-tagged
  7339. * IRQ status the mailbox/status_block protocol the chip
  7340. * uses with the cpu is race prone.
  7341. */
  7342. if (tp->napi[0].hw_status->status & SD_STATUS_UPDATED) {
  7343. tw32(GRC_LOCAL_CTRL,
  7344. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  7345. } else {
  7346. tw32(HOSTCC_MODE, tp->coalesce_mode |
  7347. HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW);
  7348. }
  7349. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  7350. tg3_flag_set(tp, RESTART_TIMER);
  7351. spin_unlock(&tp->lock);
  7352. schedule_work(&tp->reset_task);
  7353. return;
  7354. }
  7355. }
  7356. /* This part only runs once per second. */
  7357. if (!--tp->timer_counter) {
  7358. if (tg3_flag(tp, 5705_PLUS))
  7359. tg3_periodic_fetch_stats(tp);
  7360. if (tp->setlpicnt && !--tp->setlpicnt)
  7361. tg3_phy_eee_enable(tp);
  7362. if (tg3_flag(tp, USE_LINKCHG_REG)) {
  7363. u32 mac_stat;
  7364. int phy_event;
  7365. mac_stat = tr32(MAC_STATUS);
  7366. phy_event = 0;
  7367. if (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) {
  7368. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  7369. phy_event = 1;
  7370. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  7371. phy_event = 1;
  7372. if (phy_event)
  7373. tg3_setup_phy(tp, 0);
  7374. } else if (tg3_flag(tp, POLL_SERDES)) {
  7375. u32 mac_stat = tr32(MAC_STATUS);
  7376. int need_setup = 0;
  7377. if (netif_carrier_ok(tp->dev) &&
  7378. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  7379. need_setup = 1;
  7380. }
  7381. if (!netif_carrier_ok(tp->dev) &&
  7382. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  7383. MAC_STATUS_SIGNAL_DET))) {
  7384. need_setup = 1;
  7385. }
  7386. if (need_setup) {
  7387. if (!tp->serdes_counter) {
  7388. tw32_f(MAC_MODE,
  7389. (tp->mac_mode &
  7390. ~MAC_MODE_PORT_MODE_MASK));
  7391. udelay(40);
  7392. tw32_f(MAC_MODE, tp->mac_mode);
  7393. udelay(40);
  7394. }
  7395. tg3_setup_phy(tp, 0);
  7396. }
  7397. } else if ((tp->phy_flags & TG3_PHYFLG_MII_SERDES) &&
  7398. tg3_flag(tp, 5780_CLASS)) {
  7399. tg3_serdes_parallel_detect(tp);
  7400. }
  7401. tp->timer_counter = tp->timer_multiplier;
  7402. }
  7403. /* Heartbeat is only sent once every 2 seconds.
  7404. *
  7405. * The heartbeat is to tell the ASF firmware that the host
  7406. * driver is still alive. In the event that the OS crashes,
  7407. * ASF needs to reset the hardware to free up the FIFO space
  7408. * that may be filled with rx packets destined for the host.
  7409. * If the FIFO is full, ASF will no longer function properly.
  7410. *
  7411. * Unintended resets have been reported on real time kernels
  7412. * where the timer doesn't run on time. Netpoll will also have
  7413. * same problem.
  7414. *
  7415. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  7416. * to check the ring condition when the heartbeat is expiring
  7417. * before doing the reset. This will prevent most unintended
  7418. * resets.
  7419. */
  7420. if (!--tp->asf_counter) {
  7421. if (tg3_flag(tp, ENABLE_ASF) && !tg3_flag(tp, ENABLE_APE)) {
  7422. tg3_wait_for_event_ack(tp);
  7423. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  7424. FWCMD_NICDRV_ALIVE3);
  7425. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  7426. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX,
  7427. TG3_FW_UPDATE_TIMEOUT_SEC);
  7428. tg3_generate_fw_event(tp);
  7429. }
  7430. tp->asf_counter = tp->asf_multiplier;
  7431. }
  7432. spin_unlock(&tp->lock);
  7433. restart_timer:
  7434. tp->timer.expires = jiffies + tp->timer_offset;
  7435. add_timer(&tp->timer);
  7436. }
  7437. static int tg3_request_irq(struct tg3 *tp, int irq_num)
  7438. {
  7439. irq_handler_t fn;
  7440. unsigned long flags;
  7441. char *name;
  7442. struct tg3_napi *tnapi = &tp->napi[irq_num];
  7443. if (tp->irq_cnt == 1)
  7444. name = tp->dev->name;
  7445. else {
  7446. name = &tnapi->irq_lbl[0];
  7447. snprintf(name, IFNAMSIZ, "%s-%d", tp->dev->name, irq_num);
  7448. name[IFNAMSIZ-1] = 0;
  7449. }
  7450. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7451. fn = tg3_msi;
  7452. if (tg3_flag(tp, 1SHOT_MSI))
  7453. fn = tg3_msi_1shot;
  7454. flags = 0;
  7455. } else {
  7456. fn = tg3_interrupt;
  7457. if (tg3_flag(tp, TAGGED_STATUS))
  7458. fn = tg3_interrupt_tagged;
  7459. flags = IRQF_SHARED;
  7460. }
  7461. return request_irq(tnapi->irq_vec, fn, flags, name, tnapi);
  7462. }
  7463. static int tg3_test_interrupt(struct tg3 *tp)
  7464. {
  7465. struct tg3_napi *tnapi = &tp->napi[0];
  7466. struct net_device *dev = tp->dev;
  7467. int err, i, intr_ok = 0;
  7468. u32 val;
  7469. if (!netif_running(dev))
  7470. return -ENODEV;
  7471. tg3_disable_ints(tp);
  7472. free_irq(tnapi->irq_vec, tnapi);
  7473. /*
  7474. * Turn off MSI one shot mode. Otherwise this test has no
  7475. * observable way to know whether the interrupt was delivered.
  7476. */
  7477. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7478. val = tr32(MSGINT_MODE) | MSGINT_MODE_ONE_SHOT_DISABLE;
  7479. tw32(MSGINT_MODE, val);
  7480. }
  7481. err = request_irq(tnapi->irq_vec, tg3_test_isr,
  7482. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, tnapi);
  7483. if (err)
  7484. return err;
  7485. tnapi->hw_status->status &= ~SD_STATUS_UPDATED;
  7486. tg3_enable_ints(tp);
  7487. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7488. tnapi->coal_now);
  7489. for (i = 0; i < 5; i++) {
  7490. u32 int_mbox, misc_host_ctrl;
  7491. int_mbox = tr32_mailbox(tnapi->int_mbox);
  7492. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  7493. if ((int_mbox != 0) ||
  7494. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  7495. intr_ok = 1;
  7496. break;
  7497. }
  7498. msleep(10);
  7499. }
  7500. tg3_disable_ints(tp);
  7501. free_irq(tnapi->irq_vec, tnapi);
  7502. err = tg3_request_irq(tp, 0);
  7503. if (err)
  7504. return err;
  7505. if (intr_ok) {
  7506. /* Reenable MSI one shot mode. */
  7507. if (tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7508. val = tr32(MSGINT_MODE) & ~MSGINT_MODE_ONE_SHOT_DISABLE;
  7509. tw32(MSGINT_MODE, val);
  7510. }
  7511. return 0;
  7512. }
  7513. return -EIO;
  7514. }
  7515. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  7516. * successfully restored
  7517. */
  7518. static int tg3_test_msi(struct tg3 *tp)
  7519. {
  7520. int err;
  7521. u16 pci_cmd;
  7522. if (!tg3_flag(tp, USING_MSI))
  7523. return 0;
  7524. /* Turn off SERR reporting in case MSI terminates with Master
  7525. * Abort.
  7526. */
  7527. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  7528. pci_write_config_word(tp->pdev, PCI_COMMAND,
  7529. pci_cmd & ~PCI_COMMAND_SERR);
  7530. err = tg3_test_interrupt(tp);
  7531. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  7532. if (!err)
  7533. return 0;
  7534. /* other failures */
  7535. if (err != -EIO)
  7536. return err;
  7537. /* MSI test failed, go back to INTx mode */
  7538. netdev_warn(tp->dev, "No interrupt was generated using MSI. Switching "
  7539. "to INTx mode. Please report this failure to the PCI "
  7540. "maintainer and include system chipset information\n");
  7541. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7542. pci_disable_msi(tp->pdev);
  7543. tg3_flag_clear(tp, USING_MSI);
  7544. tp->napi[0].irq_vec = tp->pdev->irq;
  7545. err = tg3_request_irq(tp, 0);
  7546. if (err)
  7547. return err;
  7548. /* Need to reset the chip because the MSI cycle may have terminated
  7549. * with Master Abort.
  7550. */
  7551. tg3_full_lock(tp, 1);
  7552. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7553. err = tg3_init_hw(tp, 1);
  7554. tg3_full_unlock(tp);
  7555. if (err)
  7556. free_irq(tp->napi[0].irq_vec, &tp->napi[0]);
  7557. return err;
  7558. }
  7559. static int tg3_request_firmware(struct tg3 *tp)
  7560. {
  7561. const __be32 *fw_data;
  7562. if (request_firmware(&tp->fw, tp->fw_needed, &tp->pdev->dev)) {
  7563. netdev_err(tp->dev, "Failed to load firmware \"%s\"\n",
  7564. tp->fw_needed);
  7565. return -ENOENT;
  7566. }
  7567. fw_data = (void *)tp->fw->data;
  7568. /* Firmware blob starts with version numbers, followed by
  7569. * start address and _full_ length including BSS sections
  7570. * (which must be longer than the actual data, of course
  7571. */
  7572. tp->fw_len = be32_to_cpu(fw_data[2]); /* includes bss */
  7573. if (tp->fw_len < (tp->fw->size - 12)) {
  7574. netdev_err(tp->dev, "bogus length %d in \"%s\"\n",
  7575. tp->fw_len, tp->fw_needed);
  7576. release_firmware(tp->fw);
  7577. tp->fw = NULL;
  7578. return -EINVAL;
  7579. }
  7580. /* We no longer need firmware; we have it. */
  7581. tp->fw_needed = NULL;
  7582. return 0;
  7583. }
  7584. static bool tg3_enable_msix(struct tg3 *tp)
  7585. {
  7586. int i, rc, cpus = num_online_cpus();
  7587. struct msix_entry msix_ent[tp->irq_max];
  7588. if (cpus == 1)
  7589. /* Just fallback to the simpler MSI mode. */
  7590. return false;
  7591. /*
  7592. * We want as many rx rings enabled as there are cpus.
  7593. * The first MSIX vector only deals with link interrupts, etc,
  7594. * so we add one to the number of vectors we are requesting.
  7595. */
  7596. tp->irq_cnt = min_t(unsigned, cpus + 1, tp->irq_max);
  7597. for (i = 0; i < tp->irq_max; i++) {
  7598. msix_ent[i].entry = i;
  7599. msix_ent[i].vector = 0;
  7600. }
  7601. rc = pci_enable_msix(tp->pdev, msix_ent, tp->irq_cnt);
  7602. if (rc < 0) {
  7603. return false;
  7604. } else if (rc != 0) {
  7605. if (pci_enable_msix(tp->pdev, msix_ent, rc))
  7606. return false;
  7607. netdev_notice(tp->dev, "Requested %d MSI-X vectors, received %d\n",
  7608. tp->irq_cnt, rc);
  7609. tp->irq_cnt = rc;
  7610. }
  7611. for (i = 0; i < tp->irq_max; i++)
  7612. tp->napi[i].irq_vec = msix_ent[i].vector;
  7613. netif_set_real_num_tx_queues(tp->dev, 1);
  7614. rc = tp->irq_cnt > 1 ? tp->irq_cnt - 1 : 1;
  7615. if (netif_set_real_num_rx_queues(tp->dev, rc)) {
  7616. pci_disable_msix(tp->pdev);
  7617. return false;
  7618. }
  7619. if (tp->irq_cnt > 1) {
  7620. tg3_flag_set(tp, ENABLE_RSS);
  7621. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  7622. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720) {
  7623. tg3_flag_set(tp, ENABLE_TSS);
  7624. netif_set_real_num_tx_queues(tp->dev, tp->irq_cnt - 1);
  7625. }
  7626. }
  7627. return true;
  7628. }
  7629. static void tg3_ints_init(struct tg3 *tp)
  7630. {
  7631. if ((tg3_flag(tp, SUPPORT_MSI) || tg3_flag(tp, SUPPORT_MSIX)) &&
  7632. !tg3_flag(tp, TAGGED_STATUS)) {
  7633. /* All MSI supporting chips should support tagged
  7634. * status. Assert that this is the case.
  7635. */
  7636. netdev_warn(tp->dev,
  7637. "MSI without TAGGED_STATUS? Not using MSI\n");
  7638. goto defcfg;
  7639. }
  7640. if (tg3_flag(tp, SUPPORT_MSIX) && tg3_enable_msix(tp))
  7641. tg3_flag_set(tp, USING_MSIX);
  7642. else if (tg3_flag(tp, SUPPORT_MSI) && pci_enable_msi(tp->pdev) == 0)
  7643. tg3_flag_set(tp, USING_MSI);
  7644. if (tg3_flag(tp, USING_MSI) || tg3_flag(tp, USING_MSIX)) {
  7645. u32 msi_mode = tr32(MSGINT_MODE);
  7646. if (tg3_flag(tp, USING_MSIX) && tp->irq_cnt > 1)
  7647. msi_mode |= MSGINT_MODE_MULTIVEC_EN;
  7648. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  7649. }
  7650. defcfg:
  7651. if (!tg3_flag(tp, USING_MSIX)) {
  7652. tp->irq_cnt = 1;
  7653. tp->napi[0].irq_vec = tp->pdev->irq;
  7654. netif_set_real_num_tx_queues(tp->dev, 1);
  7655. netif_set_real_num_rx_queues(tp->dev, 1);
  7656. }
  7657. }
  7658. static void tg3_ints_fini(struct tg3 *tp)
  7659. {
  7660. if (tg3_flag(tp, USING_MSIX))
  7661. pci_disable_msix(tp->pdev);
  7662. else if (tg3_flag(tp, USING_MSI))
  7663. pci_disable_msi(tp->pdev);
  7664. tg3_flag_clear(tp, USING_MSI);
  7665. tg3_flag_clear(tp, USING_MSIX);
  7666. tg3_flag_clear(tp, ENABLE_RSS);
  7667. tg3_flag_clear(tp, ENABLE_TSS);
  7668. }
  7669. static int tg3_open(struct net_device *dev)
  7670. {
  7671. struct tg3 *tp = netdev_priv(dev);
  7672. int i, err;
  7673. if (tp->fw_needed) {
  7674. err = tg3_request_firmware(tp);
  7675. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  7676. if (err)
  7677. return err;
  7678. } else if (err) {
  7679. netdev_warn(tp->dev, "TSO capability disabled\n");
  7680. tg3_flag_clear(tp, TSO_CAPABLE);
  7681. } else if (!tg3_flag(tp, TSO_CAPABLE)) {
  7682. netdev_notice(tp->dev, "TSO capability restored\n");
  7683. tg3_flag_set(tp, TSO_CAPABLE);
  7684. }
  7685. }
  7686. netif_carrier_off(tp->dev);
  7687. err = tg3_power_up(tp);
  7688. if (err)
  7689. return err;
  7690. tg3_full_lock(tp, 0);
  7691. tg3_disable_ints(tp);
  7692. tg3_flag_clear(tp, INIT_COMPLETE);
  7693. tg3_full_unlock(tp);
  7694. /*
  7695. * Setup interrupts first so we know how
  7696. * many NAPI resources to allocate
  7697. */
  7698. tg3_ints_init(tp);
  7699. /* The placement of this call is tied
  7700. * to the setup and use of Host TX descriptors.
  7701. */
  7702. err = tg3_alloc_consistent(tp);
  7703. if (err)
  7704. goto err_out1;
  7705. tg3_napi_init(tp);
  7706. tg3_napi_enable(tp);
  7707. for (i = 0; i < tp->irq_cnt; i++) {
  7708. struct tg3_napi *tnapi = &tp->napi[i];
  7709. err = tg3_request_irq(tp, i);
  7710. if (err) {
  7711. for (i--; i >= 0; i--)
  7712. free_irq(tnapi->irq_vec, tnapi);
  7713. break;
  7714. }
  7715. }
  7716. if (err)
  7717. goto err_out2;
  7718. tg3_full_lock(tp, 0);
  7719. err = tg3_init_hw(tp, 1);
  7720. if (err) {
  7721. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7722. tg3_free_rings(tp);
  7723. } else {
  7724. if (tg3_flag(tp, TAGGED_STATUS) &&
  7725. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5717 &&
  7726. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57765)
  7727. tp->timer_offset = HZ;
  7728. else
  7729. tp->timer_offset = HZ / 10;
  7730. BUG_ON(tp->timer_offset > HZ);
  7731. tp->timer_counter = tp->timer_multiplier =
  7732. (HZ / tp->timer_offset);
  7733. tp->asf_counter = tp->asf_multiplier =
  7734. ((HZ / tp->timer_offset) * 2);
  7735. init_timer(&tp->timer);
  7736. tp->timer.expires = jiffies + tp->timer_offset;
  7737. tp->timer.data = (unsigned long) tp;
  7738. tp->timer.function = tg3_timer;
  7739. }
  7740. tg3_full_unlock(tp);
  7741. if (err)
  7742. goto err_out3;
  7743. if (tg3_flag(tp, USING_MSI)) {
  7744. err = tg3_test_msi(tp);
  7745. if (err) {
  7746. tg3_full_lock(tp, 0);
  7747. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7748. tg3_free_rings(tp);
  7749. tg3_full_unlock(tp);
  7750. goto err_out2;
  7751. }
  7752. if (!tg3_flag(tp, 57765_PLUS) && tg3_flag(tp, USING_MSI)) {
  7753. u32 val = tr32(PCIE_TRANSACTION_CFG);
  7754. tw32(PCIE_TRANSACTION_CFG,
  7755. val | PCIE_TRANS_CFG_1SHOT_MSI);
  7756. }
  7757. }
  7758. tg3_phy_start(tp);
  7759. tg3_full_lock(tp, 0);
  7760. add_timer(&tp->timer);
  7761. tg3_flag_set(tp, INIT_COMPLETE);
  7762. tg3_enable_ints(tp);
  7763. tg3_full_unlock(tp);
  7764. netif_tx_start_all_queues(dev);
  7765. /*
  7766. * Reset loopback feature if it was turned on while the device was down
  7767. * make sure that it's installed properly now.
  7768. */
  7769. if (dev->features & NETIF_F_LOOPBACK)
  7770. tg3_set_loopback(dev, dev->features);
  7771. return 0;
  7772. err_out3:
  7773. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7774. struct tg3_napi *tnapi = &tp->napi[i];
  7775. free_irq(tnapi->irq_vec, tnapi);
  7776. }
  7777. err_out2:
  7778. tg3_napi_disable(tp);
  7779. tg3_napi_fini(tp);
  7780. tg3_free_consistent(tp);
  7781. err_out1:
  7782. tg3_ints_fini(tp);
  7783. return err;
  7784. }
  7785. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *,
  7786. struct rtnl_link_stats64 *);
  7787. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  7788. static int tg3_close(struct net_device *dev)
  7789. {
  7790. int i;
  7791. struct tg3 *tp = netdev_priv(dev);
  7792. tg3_napi_disable(tp);
  7793. cancel_work_sync(&tp->reset_task);
  7794. netif_tx_stop_all_queues(dev);
  7795. del_timer_sync(&tp->timer);
  7796. tg3_phy_stop(tp);
  7797. tg3_full_lock(tp, 1);
  7798. tg3_disable_ints(tp);
  7799. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7800. tg3_free_rings(tp);
  7801. tg3_flag_clear(tp, INIT_COMPLETE);
  7802. tg3_full_unlock(tp);
  7803. for (i = tp->irq_cnt - 1; i >= 0; i--) {
  7804. struct tg3_napi *tnapi = &tp->napi[i];
  7805. free_irq(tnapi->irq_vec, tnapi);
  7806. }
  7807. tg3_ints_fini(tp);
  7808. tg3_get_stats64(tp->dev, &tp->net_stats_prev);
  7809. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  7810. sizeof(tp->estats_prev));
  7811. tg3_napi_fini(tp);
  7812. tg3_free_consistent(tp);
  7813. tg3_power_down(tp);
  7814. netif_carrier_off(tp->dev);
  7815. return 0;
  7816. }
  7817. static inline u64 get_stat64(tg3_stat64_t *val)
  7818. {
  7819. return ((u64)val->high << 32) | ((u64)val->low);
  7820. }
  7821. static u64 calc_crc_errors(struct tg3 *tp)
  7822. {
  7823. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7824. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  7825. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  7826. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  7827. u32 val;
  7828. spin_lock_bh(&tp->lock);
  7829. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  7830. tg3_writephy(tp, MII_TG3_TEST1,
  7831. val | MII_TG3_TEST1_CRC_EN);
  7832. tg3_readphy(tp, MII_TG3_RXR_COUNTERS, &val);
  7833. } else
  7834. val = 0;
  7835. spin_unlock_bh(&tp->lock);
  7836. tp->phy_crc_errors += val;
  7837. return tp->phy_crc_errors;
  7838. }
  7839. return get_stat64(&hw_stats->rx_fcs_errors);
  7840. }
  7841. #define ESTAT_ADD(member) \
  7842. estats->member = old_estats->member + \
  7843. get_stat64(&hw_stats->member)
  7844. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  7845. {
  7846. struct tg3_ethtool_stats *estats = &tp->estats;
  7847. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  7848. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7849. if (!hw_stats)
  7850. return old_estats;
  7851. ESTAT_ADD(rx_octets);
  7852. ESTAT_ADD(rx_fragments);
  7853. ESTAT_ADD(rx_ucast_packets);
  7854. ESTAT_ADD(rx_mcast_packets);
  7855. ESTAT_ADD(rx_bcast_packets);
  7856. ESTAT_ADD(rx_fcs_errors);
  7857. ESTAT_ADD(rx_align_errors);
  7858. ESTAT_ADD(rx_xon_pause_rcvd);
  7859. ESTAT_ADD(rx_xoff_pause_rcvd);
  7860. ESTAT_ADD(rx_mac_ctrl_rcvd);
  7861. ESTAT_ADD(rx_xoff_entered);
  7862. ESTAT_ADD(rx_frame_too_long_errors);
  7863. ESTAT_ADD(rx_jabbers);
  7864. ESTAT_ADD(rx_undersize_packets);
  7865. ESTAT_ADD(rx_in_length_errors);
  7866. ESTAT_ADD(rx_out_length_errors);
  7867. ESTAT_ADD(rx_64_or_less_octet_packets);
  7868. ESTAT_ADD(rx_65_to_127_octet_packets);
  7869. ESTAT_ADD(rx_128_to_255_octet_packets);
  7870. ESTAT_ADD(rx_256_to_511_octet_packets);
  7871. ESTAT_ADD(rx_512_to_1023_octet_packets);
  7872. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  7873. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  7874. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  7875. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  7876. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  7877. ESTAT_ADD(tx_octets);
  7878. ESTAT_ADD(tx_collisions);
  7879. ESTAT_ADD(tx_xon_sent);
  7880. ESTAT_ADD(tx_xoff_sent);
  7881. ESTAT_ADD(tx_flow_control);
  7882. ESTAT_ADD(tx_mac_errors);
  7883. ESTAT_ADD(tx_single_collisions);
  7884. ESTAT_ADD(tx_mult_collisions);
  7885. ESTAT_ADD(tx_deferred);
  7886. ESTAT_ADD(tx_excessive_collisions);
  7887. ESTAT_ADD(tx_late_collisions);
  7888. ESTAT_ADD(tx_collide_2times);
  7889. ESTAT_ADD(tx_collide_3times);
  7890. ESTAT_ADD(tx_collide_4times);
  7891. ESTAT_ADD(tx_collide_5times);
  7892. ESTAT_ADD(tx_collide_6times);
  7893. ESTAT_ADD(tx_collide_7times);
  7894. ESTAT_ADD(tx_collide_8times);
  7895. ESTAT_ADD(tx_collide_9times);
  7896. ESTAT_ADD(tx_collide_10times);
  7897. ESTAT_ADD(tx_collide_11times);
  7898. ESTAT_ADD(tx_collide_12times);
  7899. ESTAT_ADD(tx_collide_13times);
  7900. ESTAT_ADD(tx_collide_14times);
  7901. ESTAT_ADD(tx_collide_15times);
  7902. ESTAT_ADD(tx_ucast_packets);
  7903. ESTAT_ADD(tx_mcast_packets);
  7904. ESTAT_ADD(tx_bcast_packets);
  7905. ESTAT_ADD(tx_carrier_sense_errors);
  7906. ESTAT_ADD(tx_discards);
  7907. ESTAT_ADD(tx_errors);
  7908. ESTAT_ADD(dma_writeq_full);
  7909. ESTAT_ADD(dma_write_prioq_full);
  7910. ESTAT_ADD(rxbds_empty);
  7911. ESTAT_ADD(rx_discards);
  7912. ESTAT_ADD(rx_errors);
  7913. ESTAT_ADD(rx_threshold_hit);
  7914. ESTAT_ADD(dma_readq_full);
  7915. ESTAT_ADD(dma_read_prioq_full);
  7916. ESTAT_ADD(tx_comp_queue_full);
  7917. ESTAT_ADD(ring_set_send_prod_index);
  7918. ESTAT_ADD(ring_status_update);
  7919. ESTAT_ADD(nic_irqs);
  7920. ESTAT_ADD(nic_avoided_irqs);
  7921. ESTAT_ADD(nic_tx_threshold_hit);
  7922. ESTAT_ADD(mbuf_lwm_thresh_hit);
  7923. return estats;
  7924. }
  7925. static struct rtnl_link_stats64 *tg3_get_stats64(struct net_device *dev,
  7926. struct rtnl_link_stats64 *stats)
  7927. {
  7928. struct tg3 *tp = netdev_priv(dev);
  7929. struct rtnl_link_stats64 *old_stats = &tp->net_stats_prev;
  7930. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  7931. if (!hw_stats)
  7932. return old_stats;
  7933. stats->rx_packets = old_stats->rx_packets +
  7934. get_stat64(&hw_stats->rx_ucast_packets) +
  7935. get_stat64(&hw_stats->rx_mcast_packets) +
  7936. get_stat64(&hw_stats->rx_bcast_packets);
  7937. stats->tx_packets = old_stats->tx_packets +
  7938. get_stat64(&hw_stats->tx_ucast_packets) +
  7939. get_stat64(&hw_stats->tx_mcast_packets) +
  7940. get_stat64(&hw_stats->tx_bcast_packets);
  7941. stats->rx_bytes = old_stats->rx_bytes +
  7942. get_stat64(&hw_stats->rx_octets);
  7943. stats->tx_bytes = old_stats->tx_bytes +
  7944. get_stat64(&hw_stats->tx_octets);
  7945. stats->rx_errors = old_stats->rx_errors +
  7946. get_stat64(&hw_stats->rx_errors);
  7947. stats->tx_errors = old_stats->tx_errors +
  7948. get_stat64(&hw_stats->tx_errors) +
  7949. get_stat64(&hw_stats->tx_mac_errors) +
  7950. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  7951. get_stat64(&hw_stats->tx_discards);
  7952. stats->multicast = old_stats->multicast +
  7953. get_stat64(&hw_stats->rx_mcast_packets);
  7954. stats->collisions = old_stats->collisions +
  7955. get_stat64(&hw_stats->tx_collisions);
  7956. stats->rx_length_errors = old_stats->rx_length_errors +
  7957. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  7958. get_stat64(&hw_stats->rx_undersize_packets);
  7959. stats->rx_over_errors = old_stats->rx_over_errors +
  7960. get_stat64(&hw_stats->rxbds_empty);
  7961. stats->rx_frame_errors = old_stats->rx_frame_errors +
  7962. get_stat64(&hw_stats->rx_align_errors);
  7963. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  7964. get_stat64(&hw_stats->tx_discards);
  7965. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  7966. get_stat64(&hw_stats->tx_carrier_sense_errors);
  7967. stats->rx_crc_errors = old_stats->rx_crc_errors +
  7968. calc_crc_errors(tp);
  7969. stats->rx_missed_errors = old_stats->rx_missed_errors +
  7970. get_stat64(&hw_stats->rx_discards);
  7971. stats->rx_dropped = tp->rx_dropped;
  7972. return stats;
  7973. }
  7974. static inline u32 calc_crc(unsigned char *buf, int len)
  7975. {
  7976. u32 reg;
  7977. u32 tmp;
  7978. int j, k;
  7979. reg = 0xffffffff;
  7980. for (j = 0; j < len; j++) {
  7981. reg ^= buf[j];
  7982. for (k = 0; k < 8; k++) {
  7983. tmp = reg & 0x01;
  7984. reg >>= 1;
  7985. if (tmp)
  7986. reg ^= 0xedb88320;
  7987. }
  7988. }
  7989. return ~reg;
  7990. }
  7991. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  7992. {
  7993. /* accept or reject all multicast frames */
  7994. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  7995. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  7996. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  7997. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  7998. }
  7999. static void __tg3_set_rx_mode(struct net_device *dev)
  8000. {
  8001. struct tg3 *tp = netdev_priv(dev);
  8002. u32 rx_mode;
  8003. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  8004. RX_MODE_KEEP_VLAN_TAG);
  8005. #if !defined(CONFIG_VLAN_8021Q) && !defined(CONFIG_VLAN_8021Q_MODULE)
  8006. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  8007. * flag clear.
  8008. */
  8009. if (!tg3_flag(tp, ENABLE_ASF))
  8010. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  8011. #endif
  8012. if (dev->flags & IFF_PROMISC) {
  8013. /* Promiscuous mode. */
  8014. rx_mode |= RX_MODE_PROMISC;
  8015. } else if (dev->flags & IFF_ALLMULTI) {
  8016. /* Accept all multicast. */
  8017. tg3_set_multi(tp, 1);
  8018. } else if (netdev_mc_empty(dev)) {
  8019. /* Reject all multicast. */
  8020. tg3_set_multi(tp, 0);
  8021. } else {
  8022. /* Accept one or more multicast(s). */
  8023. struct netdev_hw_addr *ha;
  8024. u32 mc_filter[4] = { 0, };
  8025. u32 regidx;
  8026. u32 bit;
  8027. u32 crc;
  8028. netdev_for_each_mc_addr(ha, dev) {
  8029. crc = calc_crc(ha->addr, ETH_ALEN);
  8030. bit = ~crc & 0x7f;
  8031. regidx = (bit & 0x60) >> 5;
  8032. bit &= 0x1f;
  8033. mc_filter[regidx] |= (1 << bit);
  8034. }
  8035. tw32(MAC_HASH_REG_0, mc_filter[0]);
  8036. tw32(MAC_HASH_REG_1, mc_filter[1]);
  8037. tw32(MAC_HASH_REG_2, mc_filter[2]);
  8038. tw32(MAC_HASH_REG_3, mc_filter[3]);
  8039. }
  8040. if (rx_mode != tp->rx_mode) {
  8041. tp->rx_mode = rx_mode;
  8042. tw32_f(MAC_RX_MODE, rx_mode);
  8043. udelay(10);
  8044. }
  8045. }
  8046. static void tg3_set_rx_mode(struct net_device *dev)
  8047. {
  8048. struct tg3 *tp = netdev_priv(dev);
  8049. if (!netif_running(dev))
  8050. return;
  8051. tg3_full_lock(tp, 0);
  8052. __tg3_set_rx_mode(dev);
  8053. tg3_full_unlock(tp);
  8054. }
  8055. static int tg3_get_regs_len(struct net_device *dev)
  8056. {
  8057. return TG3_REG_BLK_SIZE;
  8058. }
  8059. static void tg3_get_regs(struct net_device *dev,
  8060. struct ethtool_regs *regs, void *_p)
  8061. {
  8062. struct tg3 *tp = netdev_priv(dev);
  8063. regs->version = 0;
  8064. memset(_p, 0, TG3_REG_BLK_SIZE);
  8065. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8066. return;
  8067. tg3_full_lock(tp, 0);
  8068. tg3_dump_legacy_regs(tp, (u32 *)_p);
  8069. tg3_full_unlock(tp);
  8070. }
  8071. static int tg3_get_eeprom_len(struct net_device *dev)
  8072. {
  8073. struct tg3 *tp = netdev_priv(dev);
  8074. return tp->nvram_size;
  8075. }
  8076. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8077. {
  8078. struct tg3 *tp = netdev_priv(dev);
  8079. int ret;
  8080. u8 *pd;
  8081. u32 i, offset, len, b_offset, b_count;
  8082. __be32 val;
  8083. if (tg3_flag(tp, NO_NVRAM))
  8084. return -EINVAL;
  8085. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8086. return -EAGAIN;
  8087. offset = eeprom->offset;
  8088. len = eeprom->len;
  8089. eeprom->len = 0;
  8090. eeprom->magic = TG3_EEPROM_MAGIC;
  8091. if (offset & 3) {
  8092. /* adjustments to start on required 4 byte boundary */
  8093. b_offset = offset & 3;
  8094. b_count = 4 - b_offset;
  8095. if (b_count > len) {
  8096. /* i.e. offset=1 len=2 */
  8097. b_count = len;
  8098. }
  8099. ret = tg3_nvram_read_be32(tp, offset-b_offset, &val);
  8100. if (ret)
  8101. return ret;
  8102. memcpy(data, ((char *)&val) + b_offset, b_count);
  8103. len -= b_count;
  8104. offset += b_count;
  8105. eeprom->len += b_count;
  8106. }
  8107. /* read bytes up to the last 4 byte boundary */
  8108. pd = &data[eeprom->len];
  8109. for (i = 0; i < (len - (len & 3)); i += 4) {
  8110. ret = tg3_nvram_read_be32(tp, offset + i, &val);
  8111. if (ret) {
  8112. eeprom->len += i;
  8113. return ret;
  8114. }
  8115. memcpy(pd + i, &val, 4);
  8116. }
  8117. eeprom->len += i;
  8118. if (len & 3) {
  8119. /* read last bytes not ending on 4 byte boundary */
  8120. pd = &data[eeprom->len];
  8121. b_count = len & 3;
  8122. b_offset = offset + len - b_count;
  8123. ret = tg3_nvram_read_be32(tp, b_offset, &val);
  8124. if (ret)
  8125. return ret;
  8126. memcpy(pd, &val, b_count);
  8127. eeprom->len += b_count;
  8128. }
  8129. return 0;
  8130. }
  8131. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  8132. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  8133. {
  8134. struct tg3 *tp = netdev_priv(dev);
  8135. int ret;
  8136. u32 offset, len, b_offset, odd_len;
  8137. u8 *buf;
  8138. __be32 start, end;
  8139. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  8140. return -EAGAIN;
  8141. if (tg3_flag(tp, NO_NVRAM) ||
  8142. eeprom->magic != TG3_EEPROM_MAGIC)
  8143. return -EINVAL;
  8144. offset = eeprom->offset;
  8145. len = eeprom->len;
  8146. if ((b_offset = (offset & 3))) {
  8147. /* adjustments to start on required 4 byte boundary */
  8148. ret = tg3_nvram_read_be32(tp, offset-b_offset, &start);
  8149. if (ret)
  8150. return ret;
  8151. len += b_offset;
  8152. offset &= ~3;
  8153. if (len < 4)
  8154. len = 4;
  8155. }
  8156. odd_len = 0;
  8157. if (len & 3) {
  8158. /* adjustments to end on required 4 byte boundary */
  8159. odd_len = 1;
  8160. len = (len + 3) & ~3;
  8161. ret = tg3_nvram_read_be32(tp, offset+len-4, &end);
  8162. if (ret)
  8163. return ret;
  8164. }
  8165. buf = data;
  8166. if (b_offset || odd_len) {
  8167. buf = kmalloc(len, GFP_KERNEL);
  8168. if (!buf)
  8169. return -ENOMEM;
  8170. if (b_offset)
  8171. memcpy(buf, &start, 4);
  8172. if (odd_len)
  8173. memcpy(buf+len-4, &end, 4);
  8174. memcpy(buf + b_offset, data, eeprom->len);
  8175. }
  8176. ret = tg3_nvram_write_block(tp, offset, len, buf);
  8177. if (buf != data)
  8178. kfree(buf);
  8179. return ret;
  8180. }
  8181. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8182. {
  8183. struct tg3 *tp = netdev_priv(dev);
  8184. if (tg3_flag(tp, USE_PHYLIB)) {
  8185. struct phy_device *phydev;
  8186. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8187. return -EAGAIN;
  8188. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8189. return phy_ethtool_gset(phydev, cmd);
  8190. }
  8191. cmd->supported = (SUPPORTED_Autoneg);
  8192. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8193. cmd->supported |= (SUPPORTED_1000baseT_Half |
  8194. SUPPORTED_1000baseT_Full);
  8195. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES)) {
  8196. cmd->supported |= (SUPPORTED_100baseT_Half |
  8197. SUPPORTED_100baseT_Full |
  8198. SUPPORTED_10baseT_Half |
  8199. SUPPORTED_10baseT_Full |
  8200. SUPPORTED_TP);
  8201. cmd->port = PORT_TP;
  8202. } else {
  8203. cmd->supported |= SUPPORTED_FIBRE;
  8204. cmd->port = PORT_FIBRE;
  8205. }
  8206. cmd->advertising = tp->link_config.advertising;
  8207. if (tg3_flag(tp, PAUSE_AUTONEG)) {
  8208. if (tp->link_config.flowctrl & FLOW_CTRL_RX) {
  8209. if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8210. cmd->advertising |= ADVERTISED_Pause;
  8211. } else {
  8212. cmd->advertising |= ADVERTISED_Pause |
  8213. ADVERTISED_Asym_Pause;
  8214. }
  8215. } else if (tp->link_config.flowctrl & FLOW_CTRL_TX) {
  8216. cmd->advertising |= ADVERTISED_Asym_Pause;
  8217. }
  8218. }
  8219. if (netif_running(dev)) {
  8220. ethtool_cmd_speed_set(cmd, tp->link_config.active_speed);
  8221. cmd->duplex = tp->link_config.active_duplex;
  8222. } else {
  8223. ethtool_cmd_speed_set(cmd, SPEED_INVALID);
  8224. cmd->duplex = DUPLEX_INVALID;
  8225. }
  8226. cmd->phy_address = tp->phy_addr;
  8227. cmd->transceiver = XCVR_INTERNAL;
  8228. cmd->autoneg = tp->link_config.autoneg;
  8229. cmd->maxtxpkt = 0;
  8230. cmd->maxrxpkt = 0;
  8231. return 0;
  8232. }
  8233. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  8234. {
  8235. struct tg3 *tp = netdev_priv(dev);
  8236. u32 speed = ethtool_cmd_speed(cmd);
  8237. if (tg3_flag(tp, USE_PHYLIB)) {
  8238. struct phy_device *phydev;
  8239. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8240. return -EAGAIN;
  8241. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8242. return phy_ethtool_sset(phydev, cmd);
  8243. }
  8244. if (cmd->autoneg != AUTONEG_ENABLE &&
  8245. cmd->autoneg != AUTONEG_DISABLE)
  8246. return -EINVAL;
  8247. if (cmd->autoneg == AUTONEG_DISABLE &&
  8248. cmd->duplex != DUPLEX_FULL &&
  8249. cmd->duplex != DUPLEX_HALF)
  8250. return -EINVAL;
  8251. if (cmd->autoneg == AUTONEG_ENABLE) {
  8252. u32 mask = ADVERTISED_Autoneg |
  8253. ADVERTISED_Pause |
  8254. ADVERTISED_Asym_Pause;
  8255. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  8256. mask |= ADVERTISED_1000baseT_Half |
  8257. ADVERTISED_1000baseT_Full;
  8258. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  8259. mask |= ADVERTISED_100baseT_Half |
  8260. ADVERTISED_100baseT_Full |
  8261. ADVERTISED_10baseT_Half |
  8262. ADVERTISED_10baseT_Full |
  8263. ADVERTISED_TP;
  8264. else
  8265. mask |= ADVERTISED_FIBRE;
  8266. if (cmd->advertising & ~mask)
  8267. return -EINVAL;
  8268. mask &= (ADVERTISED_1000baseT_Half |
  8269. ADVERTISED_1000baseT_Full |
  8270. ADVERTISED_100baseT_Half |
  8271. ADVERTISED_100baseT_Full |
  8272. ADVERTISED_10baseT_Half |
  8273. ADVERTISED_10baseT_Full);
  8274. cmd->advertising &= mask;
  8275. } else {
  8276. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES) {
  8277. if (speed != SPEED_1000)
  8278. return -EINVAL;
  8279. if (cmd->duplex != DUPLEX_FULL)
  8280. return -EINVAL;
  8281. } else {
  8282. if (speed != SPEED_100 &&
  8283. speed != SPEED_10)
  8284. return -EINVAL;
  8285. }
  8286. }
  8287. tg3_full_lock(tp, 0);
  8288. tp->link_config.autoneg = cmd->autoneg;
  8289. if (cmd->autoneg == AUTONEG_ENABLE) {
  8290. tp->link_config.advertising = (cmd->advertising |
  8291. ADVERTISED_Autoneg);
  8292. tp->link_config.speed = SPEED_INVALID;
  8293. tp->link_config.duplex = DUPLEX_INVALID;
  8294. } else {
  8295. tp->link_config.advertising = 0;
  8296. tp->link_config.speed = speed;
  8297. tp->link_config.duplex = cmd->duplex;
  8298. }
  8299. tp->link_config.orig_speed = tp->link_config.speed;
  8300. tp->link_config.orig_duplex = tp->link_config.duplex;
  8301. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  8302. if (netif_running(dev))
  8303. tg3_setup_phy(tp, 1);
  8304. tg3_full_unlock(tp);
  8305. return 0;
  8306. }
  8307. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  8308. {
  8309. struct tg3 *tp = netdev_priv(dev);
  8310. strcpy(info->driver, DRV_MODULE_NAME);
  8311. strcpy(info->version, DRV_MODULE_VERSION);
  8312. strcpy(info->fw_version, tp->fw_ver);
  8313. strcpy(info->bus_info, pci_name(tp->pdev));
  8314. }
  8315. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8316. {
  8317. struct tg3 *tp = netdev_priv(dev);
  8318. if (tg3_flag(tp, WOL_CAP) && device_can_wakeup(&tp->pdev->dev))
  8319. wol->supported = WAKE_MAGIC;
  8320. else
  8321. wol->supported = 0;
  8322. wol->wolopts = 0;
  8323. if (tg3_flag(tp, WOL_ENABLE) && device_can_wakeup(&tp->pdev->dev))
  8324. wol->wolopts = WAKE_MAGIC;
  8325. memset(&wol->sopass, 0, sizeof(wol->sopass));
  8326. }
  8327. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  8328. {
  8329. struct tg3 *tp = netdev_priv(dev);
  8330. struct device *dp = &tp->pdev->dev;
  8331. if (wol->wolopts & ~WAKE_MAGIC)
  8332. return -EINVAL;
  8333. if ((wol->wolopts & WAKE_MAGIC) &&
  8334. !(tg3_flag(tp, WOL_CAP) && device_can_wakeup(dp)))
  8335. return -EINVAL;
  8336. device_set_wakeup_enable(dp, wol->wolopts & WAKE_MAGIC);
  8337. spin_lock_bh(&tp->lock);
  8338. if (device_may_wakeup(dp))
  8339. tg3_flag_set(tp, WOL_ENABLE);
  8340. else
  8341. tg3_flag_clear(tp, WOL_ENABLE);
  8342. spin_unlock_bh(&tp->lock);
  8343. return 0;
  8344. }
  8345. static u32 tg3_get_msglevel(struct net_device *dev)
  8346. {
  8347. struct tg3 *tp = netdev_priv(dev);
  8348. return tp->msg_enable;
  8349. }
  8350. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  8351. {
  8352. struct tg3 *tp = netdev_priv(dev);
  8353. tp->msg_enable = value;
  8354. }
  8355. static int tg3_nway_reset(struct net_device *dev)
  8356. {
  8357. struct tg3 *tp = netdev_priv(dev);
  8358. int r;
  8359. if (!netif_running(dev))
  8360. return -EAGAIN;
  8361. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  8362. return -EINVAL;
  8363. if (tg3_flag(tp, USE_PHYLIB)) {
  8364. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  8365. return -EAGAIN;
  8366. r = phy_start_aneg(tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR]);
  8367. } else {
  8368. u32 bmcr;
  8369. spin_lock_bh(&tp->lock);
  8370. r = -EINVAL;
  8371. tg3_readphy(tp, MII_BMCR, &bmcr);
  8372. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  8373. ((bmcr & BMCR_ANENABLE) ||
  8374. (tp->phy_flags & TG3_PHYFLG_PARALLEL_DETECT))) {
  8375. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  8376. BMCR_ANENABLE);
  8377. r = 0;
  8378. }
  8379. spin_unlock_bh(&tp->lock);
  8380. }
  8381. return r;
  8382. }
  8383. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8384. {
  8385. struct tg3 *tp = netdev_priv(dev);
  8386. ering->rx_max_pending = tp->rx_std_ring_mask;
  8387. ering->rx_mini_max_pending = 0;
  8388. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8389. ering->rx_jumbo_max_pending = tp->rx_jmb_ring_mask;
  8390. else
  8391. ering->rx_jumbo_max_pending = 0;
  8392. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  8393. ering->rx_pending = tp->rx_pending;
  8394. ering->rx_mini_pending = 0;
  8395. if (tg3_flag(tp, JUMBO_RING_ENABLE))
  8396. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  8397. else
  8398. ering->rx_jumbo_pending = 0;
  8399. ering->tx_pending = tp->napi[0].tx_pending;
  8400. }
  8401. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  8402. {
  8403. struct tg3 *tp = netdev_priv(dev);
  8404. int i, irq_sync = 0, err = 0;
  8405. if ((ering->rx_pending > tp->rx_std_ring_mask) ||
  8406. (ering->rx_jumbo_pending > tp->rx_jmb_ring_mask) ||
  8407. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  8408. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  8409. (tg3_flag(tp, TSO_BUG) &&
  8410. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  8411. return -EINVAL;
  8412. if (netif_running(dev)) {
  8413. tg3_phy_stop(tp);
  8414. tg3_netif_stop(tp);
  8415. irq_sync = 1;
  8416. }
  8417. tg3_full_lock(tp, irq_sync);
  8418. tp->rx_pending = ering->rx_pending;
  8419. if (tg3_flag(tp, MAX_RXPEND_64) &&
  8420. tp->rx_pending > 63)
  8421. tp->rx_pending = 63;
  8422. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  8423. for (i = 0; i < tp->irq_max; i++)
  8424. tp->napi[i].tx_pending = ering->tx_pending;
  8425. if (netif_running(dev)) {
  8426. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8427. err = tg3_restart_hw(tp, 1);
  8428. if (!err)
  8429. tg3_netif_start(tp);
  8430. }
  8431. tg3_full_unlock(tp);
  8432. if (irq_sync && !err)
  8433. tg3_phy_start(tp);
  8434. return err;
  8435. }
  8436. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8437. {
  8438. struct tg3 *tp = netdev_priv(dev);
  8439. epause->autoneg = !!tg3_flag(tp, PAUSE_AUTONEG);
  8440. if (tp->link_config.active_flowctrl & FLOW_CTRL_RX)
  8441. epause->rx_pause = 1;
  8442. else
  8443. epause->rx_pause = 0;
  8444. if (tp->link_config.active_flowctrl & FLOW_CTRL_TX)
  8445. epause->tx_pause = 1;
  8446. else
  8447. epause->tx_pause = 0;
  8448. }
  8449. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  8450. {
  8451. struct tg3 *tp = netdev_priv(dev);
  8452. int err = 0;
  8453. if (tg3_flag(tp, USE_PHYLIB)) {
  8454. u32 newadv;
  8455. struct phy_device *phydev;
  8456. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  8457. if (!(phydev->supported & SUPPORTED_Pause) ||
  8458. (!(phydev->supported & SUPPORTED_Asym_Pause) &&
  8459. (epause->rx_pause != epause->tx_pause)))
  8460. return -EINVAL;
  8461. tp->link_config.flowctrl = 0;
  8462. if (epause->rx_pause) {
  8463. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8464. if (epause->tx_pause) {
  8465. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8466. newadv = ADVERTISED_Pause;
  8467. } else
  8468. newadv = ADVERTISED_Pause |
  8469. ADVERTISED_Asym_Pause;
  8470. } else if (epause->tx_pause) {
  8471. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8472. newadv = ADVERTISED_Asym_Pause;
  8473. } else
  8474. newadv = 0;
  8475. if (epause->autoneg)
  8476. tg3_flag_set(tp, PAUSE_AUTONEG);
  8477. else
  8478. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8479. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  8480. u32 oldadv = phydev->advertising &
  8481. (ADVERTISED_Pause | ADVERTISED_Asym_Pause);
  8482. if (oldadv != newadv) {
  8483. phydev->advertising &=
  8484. ~(ADVERTISED_Pause |
  8485. ADVERTISED_Asym_Pause);
  8486. phydev->advertising |= newadv;
  8487. if (phydev->autoneg) {
  8488. /*
  8489. * Always renegotiate the link to
  8490. * inform our link partner of our
  8491. * flow control settings, even if the
  8492. * flow control is forced. Let
  8493. * tg3_adjust_link() do the final
  8494. * flow control setup.
  8495. */
  8496. return phy_start_aneg(phydev);
  8497. }
  8498. }
  8499. if (!epause->autoneg)
  8500. tg3_setup_flow_control(tp, 0, 0);
  8501. } else {
  8502. tp->link_config.orig_advertising &=
  8503. ~(ADVERTISED_Pause |
  8504. ADVERTISED_Asym_Pause);
  8505. tp->link_config.orig_advertising |= newadv;
  8506. }
  8507. } else {
  8508. int irq_sync = 0;
  8509. if (netif_running(dev)) {
  8510. tg3_netif_stop(tp);
  8511. irq_sync = 1;
  8512. }
  8513. tg3_full_lock(tp, irq_sync);
  8514. if (epause->autoneg)
  8515. tg3_flag_set(tp, PAUSE_AUTONEG);
  8516. else
  8517. tg3_flag_clear(tp, PAUSE_AUTONEG);
  8518. if (epause->rx_pause)
  8519. tp->link_config.flowctrl |= FLOW_CTRL_RX;
  8520. else
  8521. tp->link_config.flowctrl &= ~FLOW_CTRL_RX;
  8522. if (epause->tx_pause)
  8523. tp->link_config.flowctrl |= FLOW_CTRL_TX;
  8524. else
  8525. tp->link_config.flowctrl &= ~FLOW_CTRL_TX;
  8526. if (netif_running(dev)) {
  8527. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  8528. err = tg3_restart_hw(tp, 1);
  8529. if (!err)
  8530. tg3_netif_start(tp);
  8531. }
  8532. tg3_full_unlock(tp);
  8533. }
  8534. return err;
  8535. }
  8536. static int tg3_get_sset_count(struct net_device *dev, int sset)
  8537. {
  8538. switch (sset) {
  8539. case ETH_SS_TEST:
  8540. return TG3_NUM_TEST;
  8541. case ETH_SS_STATS:
  8542. return TG3_NUM_STATS;
  8543. default:
  8544. return -EOPNOTSUPP;
  8545. }
  8546. }
  8547. static void tg3_get_strings(struct net_device *dev, u32 stringset, u8 *buf)
  8548. {
  8549. switch (stringset) {
  8550. case ETH_SS_STATS:
  8551. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  8552. break;
  8553. case ETH_SS_TEST:
  8554. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  8555. break;
  8556. default:
  8557. WARN_ON(1); /* we need a WARN() */
  8558. break;
  8559. }
  8560. }
  8561. static int tg3_set_phys_id(struct net_device *dev,
  8562. enum ethtool_phys_id_state state)
  8563. {
  8564. struct tg3 *tp = netdev_priv(dev);
  8565. if (!netif_running(tp->dev))
  8566. return -EAGAIN;
  8567. switch (state) {
  8568. case ETHTOOL_ID_ACTIVE:
  8569. return 1; /* cycle on/off once per second */
  8570. case ETHTOOL_ID_ON:
  8571. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8572. LED_CTRL_1000MBPS_ON |
  8573. LED_CTRL_100MBPS_ON |
  8574. LED_CTRL_10MBPS_ON |
  8575. LED_CTRL_TRAFFIC_OVERRIDE |
  8576. LED_CTRL_TRAFFIC_BLINK |
  8577. LED_CTRL_TRAFFIC_LED);
  8578. break;
  8579. case ETHTOOL_ID_OFF:
  8580. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  8581. LED_CTRL_TRAFFIC_OVERRIDE);
  8582. break;
  8583. case ETHTOOL_ID_INACTIVE:
  8584. tw32(MAC_LED_CTRL, tp->led_ctrl);
  8585. break;
  8586. }
  8587. return 0;
  8588. }
  8589. static void tg3_get_ethtool_stats(struct net_device *dev,
  8590. struct ethtool_stats *estats, u64 *tmp_stats)
  8591. {
  8592. struct tg3 *tp = netdev_priv(dev);
  8593. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  8594. }
  8595. static __be32 * tg3_vpd_readblock(struct tg3 *tp)
  8596. {
  8597. int i;
  8598. __be32 *buf;
  8599. u32 offset = 0, len = 0;
  8600. u32 magic, val;
  8601. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &magic))
  8602. return NULL;
  8603. if (magic == TG3_EEPROM_MAGIC) {
  8604. for (offset = TG3_NVM_DIR_START;
  8605. offset < TG3_NVM_DIR_END;
  8606. offset += TG3_NVM_DIRENT_SIZE) {
  8607. if (tg3_nvram_read(tp, offset, &val))
  8608. return NULL;
  8609. if ((val >> TG3_NVM_DIRTYPE_SHIFT) ==
  8610. TG3_NVM_DIRTYPE_EXTVPD)
  8611. break;
  8612. }
  8613. if (offset != TG3_NVM_DIR_END) {
  8614. len = (val & TG3_NVM_DIRTYPE_LENMSK) * 4;
  8615. if (tg3_nvram_read(tp, offset + 4, &offset))
  8616. return NULL;
  8617. offset = tg3_nvram_logical_addr(tp, offset);
  8618. }
  8619. }
  8620. if (!offset || !len) {
  8621. offset = TG3_NVM_VPD_OFF;
  8622. len = TG3_NVM_VPD_LEN;
  8623. }
  8624. buf = kmalloc(len, GFP_KERNEL);
  8625. if (buf == NULL)
  8626. return NULL;
  8627. if (magic == TG3_EEPROM_MAGIC) {
  8628. for (i = 0; i < len; i += 4) {
  8629. /* The data is in little-endian format in NVRAM.
  8630. * Use the big-endian read routines to preserve
  8631. * the byte order as it exists in NVRAM.
  8632. */
  8633. if (tg3_nvram_read_be32(tp, offset + i, &buf[i/4]))
  8634. goto error;
  8635. }
  8636. } else {
  8637. u8 *ptr;
  8638. ssize_t cnt;
  8639. unsigned int pos = 0;
  8640. ptr = (u8 *)&buf[0];
  8641. for (i = 0; pos < len && i < 3; i++, pos += cnt, ptr += cnt) {
  8642. cnt = pci_read_vpd(tp->pdev, pos,
  8643. len - pos, ptr);
  8644. if (cnt == -ETIMEDOUT || cnt == -EINTR)
  8645. cnt = 0;
  8646. else if (cnt < 0)
  8647. goto error;
  8648. }
  8649. if (pos != len)
  8650. goto error;
  8651. }
  8652. return buf;
  8653. error:
  8654. kfree(buf);
  8655. return NULL;
  8656. }
  8657. #define NVRAM_TEST_SIZE 0x100
  8658. #define NVRAM_SELFBOOT_FORMAT1_0_SIZE 0x14
  8659. #define NVRAM_SELFBOOT_FORMAT1_2_SIZE 0x18
  8660. #define NVRAM_SELFBOOT_FORMAT1_3_SIZE 0x1c
  8661. #define NVRAM_SELFBOOT_FORMAT1_4_SIZE 0x20
  8662. #define NVRAM_SELFBOOT_FORMAT1_5_SIZE 0x24
  8663. #define NVRAM_SELFBOOT_FORMAT1_6_SIZE 0x4c
  8664. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  8665. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  8666. static int tg3_test_nvram(struct tg3 *tp)
  8667. {
  8668. u32 csum, magic;
  8669. __be32 *buf;
  8670. int i, j, k, err = 0, size;
  8671. if (tg3_flag(tp, NO_NVRAM))
  8672. return 0;
  8673. if (tg3_nvram_read(tp, 0, &magic) != 0)
  8674. return -EIO;
  8675. if (magic == TG3_EEPROM_MAGIC)
  8676. size = NVRAM_TEST_SIZE;
  8677. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  8678. if ((magic & TG3_EEPROM_SB_FORMAT_MASK) ==
  8679. TG3_EEPROM_SB_FORMAT_1) {
  8680. switch (magic & TG3_EEPROM_SB_REVISION_MASK) {
  8681. case TG3_EEPROM_SB_REVISION_0:
  8682. size = NVRAM_SELFBOOT_FORMAT1_0_SIZE;
  8683. break;
  8684. case TG3_EEPROM_SB_REVISION_2:
  8685. size = NVRAM_SELFBOOT_FORMAT1_2_SIZE;
  8686. break;
  8687. case TG3_EEPROM_SB_REVISION_3:
  8688. size = NVRAM_SELFBOOT_FORMAT1_3_SIZE;
  8689. break;
  8690. case TG3_EEPROM_SB_REVISION_4:
  8691. size = NVRAM_SELFBOOT_FORMAT1_4_SIZE;
  8692. break;
  8693. case TG3_EEPROM_SB_REVISION_5:
  8694. size = NVRAM_SELFBOOT_FORMAT1_5_SIZE;
  8695. break;
  8696. case TG3_EEPROM_SB_REVISION_6:
  8697. size = NVRAM_SELFBOOT_FORMAT1_6_SIZE;
  8698. break;
  8699. default:
  8700. return -EIO;
  8701. }
  8702. } else
  8703. return 0;
  8704. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  8705. size = NVRAM_SELFBOOT_HW_SIZE;
  8706. else
  8707. return -EIO;
  8708. buf = kmalloc(size, GFP_KERNEL);
  8709. if (buf == NULL)
  8710. return -ENOMEM;
  8711. err = -EIO;
  8712. for (i = 0, j = 0; i < size; i += 4, j++) {
  8713. err = tg3_nvram_read_be32(tp, i, &buf[j]);
  8714. if (err)
  8715. break;
  8716. }
  8717. if (i < size)
  8718. goto out;
  8719. /* Selfboot format */
  8720. magic = be32_to_cpu(buf[0]);
  8721. if ((magic & TG3_EEPROM_MAGIC_FW_MSK) ==
  8722. TG3_EEPROM_MAGIC_FW) {
  8723. u8 *buf8 = (u8 *) buf, csum8 = 0;
  8724. if ((magic & TG3_EEPROM_SB_REVISION_MASK) ==
  8725. TG3_EEPROM_SB_REVISION_2) {
  8726. /* For rev 2, the csum doesn't include the MBA. */
  8727. for (i = 0; i < TG3_EEPROM_SB_F1R2_MBA_OFF; i++)
  8728. csum8 += buf8[i];
  8729. for (i = TG3_EEPROM_SB_F1R2_MBA_OFF + 4; i < size; i++)
  8730. csum8 += buf8[i];
  8731. } else {
  8732. for (i = 0; i < size; i++)
  8733. csum8 += buf8[i];
  8734. }
  8735. if (csum8 == 0) {
  8736. err = 0;
  8737. goto out;
  8738. }
  8739. err = -EIO;
  8740. goto out;
  8741. }
  8742. if ((magic & TG3_EEPROM_MAGIC_HW_MSK) ==
  8743. TG3_EEPROM_MAGIC_HW) {
  8744. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  8745. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  8746. u8 *buf8 = (u8 *) buf;
  8747. /* Separate the parity bits and the data bytes. */
  8748. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  8749. if ((i == 0) || (i == 8)) {
  8750. int l;
  8751. u8 msk;
  8752. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  8753. parity[k++] = buf8[i] & msk;
  8754. i++;
  8755. } else if (i == 16) {
  8756. int l;
  8757. u8 msk;
  8758. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  8759. parity[k++] = buf8[i] & msk;
  8760. i++;
  8761. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  8762. parity[k++] = buf8[i] & msk;
  8763. i++;
  8764. }
  8765. data[j++] = buf8[i];
  8766. }
  8767. err = -EIO;
  8768. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  8769. u8 hw8 = hweight8(data[i]);
  8770. if ((hw8 & 0x1) && parity[i])
  8771. goto out;
  8772. else if (!(hw8 & 0x1) && !parity[i])
  8773. goto out;
  8774. }
  8775. err = 0;
  8776. goto out;
  8777. }
  8778. err = -EIO;
  8779. /* Bootstrap checksum at offset 0x10 */
  8780. csum = calc_crc((unsigned char *) buf, 0x10);
  8781. if (csum != le32_to_cpu(buf[0x10/4]))
  8782. goto out;
  8783. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  8784. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  8785. if (csum != le32_to_cpu(buf[0xfc/4]))
  8786. goto out;
  8787. kfree(buf);
  8788. buf = tg3_vpd_readblock(tp);
  8789. if (!buf)
  8790. return -ENOMEM;
  8791. i = pci_vpd_find_tag((u8 *)buf, 0, TG3_NVM_VPD_LEN,
  8792. PCI_VPD_LRDT_RO_DATA);
  8793. if (i > 0) {
  8794. j = pci_vpd_lrdt_size(&((u8 *)buf)[i]);
  8795. if (j < 0)
  8796. goto out;
  8797. if (i + PCI_VPD_LRDT_TAG_SIZE + j > TG3_NVM_VPD_LEN)
  8798. goto out;
  8799. i += PCI_VPD_LRDT_TAG_SIZE;
  8800. j = pci_vpd_find_info_keyword((u8 *)buf, i, j,
  8801. PCI_VPD_RO_KEYWORD_CHKSUM);
  8802. if (j > 0) {
  8803. u8 csum8 = 0;
  8804. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  8805. for (i = 0; i <= j; i++)
  8806. csum8 += ((u8 *)buf)[i];
  8807. if (csum8)
  8808. goto out;
  8809. }
  8810. }
  8811. err = 0;
  8812. out:
  8813. kfree(buf);
  8814. return err;
  8815. }
  8816. #define TG3_SERDES_TIMEOUT_SEC 2
  8817. #define TG3_COPPER_TIMEOUT_SEC 6
  8818. static int tg3_test_link(struct tg3 *tp)
  8819. {
  8820. int i, max;
  8821. if (!netif_running(tp->dev))
  8822. return -ENODEV;
  8823. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  8824. max = TG3_SERDES_TIMEOUT_SEC;
  8825. else
  8826. max = TG3_COPPER_TIMEOUT_SEC;
  8827. for (i = 0; i < max; i++) {
  8828. if (netif_carrier_ok(tp->dev))
  8829. return 0;
  8830. if (msleep_interruptible(1000))
  8831. break;
  8832. }
  8833. return -EIO;
  8834. }
  8835. /* Only test the commonly used registers */
  8836. static int tg3_test_registers(struct tg3 *tp)
  8837. {
  8838. int i, is_5705, is_5750;
  8839. u32 offset, read_mask, write_mask, val, save_val, read_val;
  8840. static struct {
  8841. u16 offset;
  8842. u16 flags;
  8843. #define TG3_FL_5705 0x1
  8844. #define TG3_FL_NOT_5705 0x2
  8845. #define TG3_FL_NOT_5788 0x4
  8846. #define TG3_FL_NOT_5750 0x8
  8847. u32 read_mask;
  8848. u32 write_mask;
  8849. } reg_tbl[] = {
  8850. /* MAC Control Registers */
  8851. { MAC_MODE, TG3_FL_NOT_5705,
  8852. 0x00000000, 0x00ef6f8c },
  8853. { MAC_MODE, TG3_FL_5705,
  8854. 0x00000000, 0x01ef6b8c },
  8855. { MAC_STATUS, TG3_FL_NOT_5705,
  8856. 0x03800107, 0x00000000 },
  8857. { MAC_STATUS, TG3_FL_5705,
  8858. 0x03800100, 0x00000000 },
  8859. { MAC_ADDR_0_HIGH, 0x0000,
  8860. 0x00000000, 0x0000ffff },
  8861. { MAC_ADDR_0_LOW, 0x0000,
  8862. 0x00000000, 0xffffffff },
  8863. { MAC_RX_MTU_SIZE, 0x0000,
  8864. 0x00000000, 0x0000ffff },
  8865. { MAC_TX_MODE, 0x0000,
  8866. 0x00000000, 0x00000070 },
  8867. { MAC_TX_LENGTHS, 0x0000,
  8868. 0x00000000, 0x00003fff },
  8869. { MAC_RX_MODE, TG3_FL_NOT_5705,
  8870. 0x00000000, 0x000007fc },
  8871. { MAC_RX_MODE, TG3_FL_5705,
  8872. 0x00000000, 0x000007dc },
  8873. { MAC_HASH_REG_0, 0x0000,
  8874. 0x00000000, 0xffffffff },
  8875. { MAC_HASH_REG_1, 0x0000,
  8876. 0x00000000, 0xffffffff },
  8877. { MAC_HASH_REG_2, 0x0000,
  8878. 0x00000000, 0xffffffff },
  8879. { MAC_HASH_REG_3, 0x0000,
  8880. 0x00000000, 0xffffffff },
  8881. /* Receive Data and Receive BD Initiator Control Registers. */
  8882. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  8883. 0x00000000, 0xffffffff },
  8884. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  8885. 0x00000000, 0xffffffff },
  8886. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  8887. 0x00000000, 0x00000003 },
  8888. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  8889. 0x00000000, 0xffffffff },
  8890. { RCVDBDI_STD_BD+0, 0x0000,
  8891. 0x00000000, 0xffffffff },
  8892. { RCVDBDI_STD_BD+4, 0x0000,
  8893. 0x00000000, 0xffffffff },
  8894. { RCVDBDI_STD_BD+8, 0x0000,
  8895. 0x00000000, 0xffff0002 },
  8896. { RCVDBDI_STD_BD+0xc, 0x0000,
  8897. 0x00000000, 0xffffffff },
  8898. /* Receive BD Initiator Control Registers. */
  8899. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  8900. 0x00000000, 0xffffffff },
  8901. { RCVBDI_STD_THRESH, TG3_FL_5705,
  8902. 0x00000000, 0x000003ff },
  8903. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  8904. 0x00000000, 0xffffffff },
  8905. /* Host Coalescing Control Registers. */
  8906. { HOSTCC_MODE, TG3_FL_NOT_5705,
  8907. 0x00000000, 0x00000004 },
  8908. { HOSTCC_MODE, TG3_FL_5705,
  8909. 0x00000000, 0x000000f6 },
  8910. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  8911. 0x00000000, 0xffffffff },
  8912. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  8913. 0x00000000, 0x000003ff },
  8914. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  8915. 0x00000000, 0xffffffff },
  8916. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  8917. 0x00000000, 0x000003ff },
  8918. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  8919. 0x00000000, 0xffffffff },
  8920. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8921. 0x00000000, 0x000000ff },
  8922. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  8923. 0x00000000, 0xffffffff },
  8924. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  8925. 0x00000000, 0x000000ff },
  8926. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8927. 0x00000000, 0xffffffff },
  8928. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  8929. 0x00000000, 0xffffffff },
  8930. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8931. 0x00000000, 0xffffffff },
  8932. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8933. 0x00000000, 0x000000ff },
  8934. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  8935. 0x00000000, 0xffffffff },
  8936. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  8937. 0x00000000, 0x000000ff },
  8938. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  8939. 0x00000000, 0xffffffff },
  8940. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  8941. 0x00000000, 0xffffffff },
  8942. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  8943. 0x00000000, 0xffffffff },
  8944. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  8945. 0x00000000, 0xffffffff },
  8946. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  8947. 0x00000000, 0xffffffff },
  8948. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  8949. 0xffffffff, 0x00000000 },
  8950. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  8951. 0xffffffff, 0x00000000 },
  8952. /* Buffer Manager Control Registers. */
  8953. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  8954. 0x00000000, 0x007fff80 },
  8955. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  8956. 0x00000000, 0x007fffff },
  8957. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  8958. 0x00000000, 0x0000003f },
  8959. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  8960. 0x00000000, 0x000001ff },
  8961. { BUFMGR_MB_HIGH_WATER, 0x0000,
  8962. 0x00000000, 0x000001ff },
  8963. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  8964. 0xffffffff, 0x00000000 },
  8965. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  8966. 0xffffffff, 0x00000000 },
  8967. /* Mailbox Registers */
  8968. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  8969. 0x00000000, 0x000001ff },
  8970. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  8971. 0x00000000, 0x000001ff },
  8972. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  8973. 0x00000000, 0x000007ff },
  8974. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  8975. 0x00000000, 0x000001ff },
  8976. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  8977. };
  8978. is_5705 = is_5750 = 0;
  8979. if (tg3_flag(tp, 5705_PLUS)) {
  8980. is_5705 = 1;
  8981. if (tg3_flag(tp, 5750_PLUS))
  8982. is_5750 = 1;
  8983. }
  8984. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  8985. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  8986. continue;
  8987. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  8988. continue;
  8989. if (tg3_flag(tp, IS_5788) &&
  8990. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  8991. continue;
  8992. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  8993. continue;
  8994. offset = (u32) reg_tbl[i].offset;
  8995. read_mask = reg_tbl[i].read_mask;
  8996. write_mask = reg_tbl[i].write_mask;
  8997. /* Save the original register content */
  8998. save_val = tr32(offset);
  8999. /* Determine the read-only value. */
  9000. read_val = save_val & read_mask;
  9001. /* Write zero to the register, then make sure the read-only bits
  9002. * are not changed and the read/write bits are all zeros.
  9003. */
  9004. tw32(offset, 0);
  9005. val = tr32(offset);
  9006. /* Test the read-only and read/write bits. */
  9007. if (((val & read_mask) != read_val) || (val & write_mask))
  9008. goto out;
  9009. /* Write ones to all the bits defined by RdMask and WrMask, then
  9010. * make sure the read-only bits are not changed and the
  9011. * read/write bits are all ones.
  9012. */
  9013. tw32(offset, read_mask | write_mask);
  9014. val = tr32(offset);
  9015. /* Test the read-only bits. */
  9016. if ((val & read_mask) != read_val)
  9017. goto out;
  9018. /* Test the read/write bits. */
  9019. if ((val & write_mask) != write_mask)
  9020. goto out;
  9021. tw32(offset, save_val);
  9022. }
  9023. return 0;
  9024. out:
  9025. if (netif_msg_hw(tp))
  9026. netdev_err(tp->dev,
  9027. "Register test failed at offset %x\n", offset);
  9028. tw32(offset, save_val);
  9029. return -EIO;
  9030. }
  9031. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  9032. {
  9033. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  9034. int i;
  9035. u32 j;
  9036. for (i = 0; i < ARRAY_SIZE(test_pattern); i++) {
  9037. for (j = 0; j < len; j += 4) {
  9038. u32 val;
  9039. tg3_write_mem(tp, offset + j, test_pattern[i]);
  9040. tg3_read_mem(tp, offset + j, &val);
  9041. if (val != test_pattern[i])
  9042. return -EIO;
  9043. }
  9044. }
  9045. return 0;
  9046. }
  9047. static int tg3_test_memory(struct tg3 *tp)
  9048. {
  9049. static struct mem_entry {
  9050. u32 offset;
  9051. u32 len;
  9052. } mem_tbl_570x[] = {
  9053. { 0x00000000, 0x00b50},
  9054. { 0x00002000, 0x1c000},
  9055. { 0xffffffff, 0x00000}
  9056. }, mem_tbl_5705[] = {
  9057. { 0x00000100, 0x0000c},
  9058. { 0x00000200, 0x00008},
  9059. { 0x00004000, 0x00800},
  9060. { 0x00006000, 0x01000},
  9061. { 0x00008000, 0x02000},
  9062. { 0x00010000, 0x0e000},
  9063. { 0xffffffff, 0x00000}
  9064. }, mem_tbl_5755[] = {
  9065. { 0x00000200, 0x00008},
  9066. { 0x00004000, 0x00800},
  9067. { 0x00006000, 0x00800},
  9068. { 0x00008000, 0x02000},
  9069. { 0x00010000, 0x0c000},
  9070. { 0xffffffff, 0x00000}
  9071. }, mem_tbl_5906[] = {
  9072. { 0x00000200, 0x00008},
  9073. { 0x00004000, 0x00400},
  9074. { 0x00006000, 0x00400},
  9075. { 0x00008000, 0x01000},
  9076. { 0x00010000, 0x01000},
  9077. { 0xffffffff, 0x00000}
  9078. }, mem_tbl_5717[] = {
  9079. { 0x00000200, 0x00008},
  9080. { 0x00010000, 0x0a000},
  9081. { 0x00020000, 0x13c00},
  9082. { 0xffffffff, 0x00000}
  9083. }, mem_tbl_57765[] = {
  9084. { 0x00000200, 0x00008},
  9085. { 0x00004000, 0x00800},
  9086. { 0x00006000, 0x09800},
  9087. { 0x00010000, 0x0a000},
  9088. { 0xffffffff, 0x00000}
  9089. };
  9090. struct mem_entry *mem_tbl;
  9091. int err = 0;
  9092. int i;
  9093. if (tg3_flag(tp, 5717_PLUS))
  9094. mem_tbl = mem_tbl_5717;
  9095. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  9096. mem_tbl = mem_tbl_57765;
  9097. else if (tg3_flag(tp, 5755_PLUS))
  9098. mem_tbl = mem_tbl_5755;
  9099. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9100. mem_tbl = mem_tbl_5906;
  9101. else if (tg3_flag(tp, 5705_PLUS))
  9102. mem_tbl = mem_tbl_5705;
  9103. else
  9104. mem_tbl = mem_tbl_570x;
  9105. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  9106. err = tg3_do_mem_test(tp, mem_tbl[i].offset, mem_tbl[i].len);
  9107. if (err)
  9108. break;
  9109. }
  9110. return err;
  9111. }
  9112. #define TG3_MAC_LOOPBACK 0
  9113. #define TG3_PHY_LOOPBACK 1
  9114. #define TG3_TSO_LOOPBACK 2
  9115. #define TG3_TSO_MSS 500
  9116. #define TG3_TSO_IP_HDR_LEN 20
  9117. #define TG3_TSO_TCP_HDR_LEN 20
  9118. #define TG3_TSO_TCP_OPT_LEN 12
  9119. static const u8 tg3_tso_header[] = {
  9120. 0x08, 0x00,
  9121. 0x45, 0x00, 0x00, 0x00,
  9122. 0x00, 0x00, 0x40, 0x00,
  9123. 0x40, 0x06, 0x00, 0x00,
  9124. 0x0a, 0x00, 0x00, 0x01,
  9125. 0x0a, 0x00, 0x00, 0x02,
  9126. 0x0d, 0x00, 0xe0, 0x00,
  9127. 0x00, 0x00, 0x01, 0x00,
  9128. 0x00, 0x00, 0x02, 0x00,
  9129. 0x80, 0x10, 0x10, 0x00,
  9130. 0x14, 0x09, 0x00, 0x00,
  9131. 0x01, 0x01, 0x08, 0x0a,
  9132. 0x11, 0x11, 0x11, 0x11,
  9133. 0x11, 0x11, 0x11, 0x11,
  9134. };
  9135. static int tg3_run_loopback(struct tg3 *tp, u32 pktsz, int loopback_mode)
  9136. {
  9137. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  9138. u32 base_flags = 0, mss = 0, desc_idx, coal_now, data_off, val;
  9139. struct sk_buff *skb, *rx_skb;
  9140. u8 *tx_data;
  9141. dma_addr_t map;
  9142. int num_pkts, tx_len, rx_len, i, err;
  9143. struct tg3_rx_buffer_desc *desc;
  9144. struct tg3_napi *tnapi, *rnapi;
  9145. struct tg3_rx_prodring_set *tpr = &tp->napi[0].prodring;
  9146. tnapi = &tp->napi[0];
  9147. rnapi = &tp->napi[0];
  9148. if (tp->irq_cnt > 1) {
  9149. if (tg3_flag(tp, ENABLE_RSS))
  9150. rnapi = &tp->napi[1];
  9151. if (tg3_flag(tp, ENABLE_TSS))
  9152. tnapi = &tp->napi[1];
  9153. }
  9154. coal_now = tnapi->coal_now | rnapi->coal_now;
  9155. if (loopback_mode == TG3_MAC_LOOPBACK) {
  9156. /* HW errata - mac loopback fails in some cases on 5780.
  9157. * Normal traffic and PHY loopback are not affected by
  9158. * errata. Also, the MAC loopback test is deprecated for
  9159. * all newer ASIC revisions.
  9160. */
  9161. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9162. tg3_flag(tp, CPMU_PRESENT))
  9163. return 0;
  9164. mac_mode = tp->mac_mode &
  9165. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9166. mac_mode |= MAC_MODE_PORT_INT_LPBACK;
  9167. if (!tg3_flag(tp, 5705_PLUS))
  9168. mac_mode |= MAC_MODE_LINK_POLARITY;
  9169. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  9170. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9171. else
  9172. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9173. tw32(MAC_MODE, mac_mode);
  9174. } else {
  9175. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9176. tg3_phy_fet_toggle_apd(tp, false);
  9177. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  9178. } else
  9179. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  9180. tg3_phy_toggle_automdix(tp, 0);
  9181. tg3_writephy(tp, MII_BMCR, val);
  9182. udelay(40);
  9183. mac_mode = tp->mac_mode &
  9184. ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  9185. if (tp->phy_flags & TG3_PHYFLG_IS_FET) {
  9186. tg3_writephy(tp, MII_TG3_FET_PTEST,
  9187. MII_TG3_FET_PTEST_FRC_TX_LINK |
  9188. MII_TG3_FET_PTEST_FRC_TX_LOCK);
  9189. /* The write needs to be flushed for the AC131 */
  9190. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  9191. tg3_readphy(tp, MII_TG3_FET_PTEST, &val);
  9192. mac_mode |= MAC_MODE_PORT_MODE_MII;
  9193. } else
  9194. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  9195. /* reset to prevent losing 1st rx packet intermittently */
  9196. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES) {
  9197. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  9198. udelay(10);
  9199. tw32_f(MAC_RX_MODE, tp->rx_mode);
  9200. }
  9201. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  9202. u32 masked_phy_id = tp->phy_id & TG3_PHY_ID_MASK;
  9203. if (masked_phy_id == TG3_PHY_ID_BCM5401)
  9204. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  9205. else if (masked_phy_id == TG3_PHY_ID_BCM5411)
  9206. mac_mode |= MAC_MODE_LINK_POLARITY;
  9207. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  9208. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  9209. }
  9210. tw32(MAC_MODE, mac_mode);
  9211. /* Wait for link */
  9212. for (i = 0; i < 100; i++) {
  9213. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  9214. break;
  9215. mdelay(1);
  9216. }
  9217. }
  9218. err = -EIO;
  9219. tx_len = pktsz;
  9220. skb = netdev_alloc_skb(tp->dev, tx_len);
  9221. if (!skb)
  9222. return -ENOMEM;
  9223. tx_data = skb_put(skb, tx_len);
  9224. memcpy(tx_data, tp->dev->dev_addr, 6);
  9225. memset(tx_data + 6, 0x0, 8);
  9226. tw32(MAC_RX_MTU_SIZE, tx_len + ETH_FCS_LEN);
  9227. if (loopback_mode == TG3_TSO_LOOPBACK) {
  9228. struct iphdr *iph = (struct iphdr *)&tx_data[ETH_HLEN];
  9229. u32 hdr_len = TG3_TSO_IP_HDR_LEN + TG3_TSO_TCP_HDR_LEN +
  9230. TG3_TSO_TCP_OPT_LEN;
  9231. memcpy(tx_data + ETH_ALEN * 2, tg3_tso_header,
  9232. sizeof(tg3_tso_header));
  9233. mss = TG3_TSO_MSS;
  9234. val = tx_len - ETH_ALEN * 2 - sizeof(tg3_tso_header);
  9235. num_pkts = DIV_ROUND_UP(val, TG3_TSO_MSS);
  9236. /* Set the total length field in the IP header */
  9237. iph->tot_len = htons((u16)(mss + hdr_len));
  9238. base_flags = (TXD_FLAG_CPU_PRE_DMA |
  9239. TXD_FLAG_CPU_POST_DMA);
  9240. if (tg3_flag(tp, HW_TSO_1) ||
  9241. tg3_flag(tp, HW_TSO_2) ||
  9242. tg3_flag(tp, HW_TSO_3)) {
  9243. struct tcphdr *th;
  9244. val = ETH_HLEN + TG3_TSO_IP_HDR_LEN;
  9245. th = (struct tcphdr *)&tx_data[val];
  9246. th->check = 0;
  9247. } else
  9248. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  9249. if (tg3_flag(tp, HW_TSO_3)) {
  9250. mss |= (hdr_len & 0xc) << 12;
  9251. if (hdr_len & 0x10)
  9252. base_flags |= 0x00000010;
  9253. base_flags |= (hdr_len & 0x3e0) << 5;
  9254. } else if (tg3_flag(tp, HW_TSO_2))
  9255. mss |= hdr_len << 9;
  9256. else if (tg3_flag(tp, HW_TSO_1) ||
  9257. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  9258. mss |= (TG3_TSO_TCP_OPT_LEN << 9);
  9259. } else {
  9260. base_flags |= (TG3_TSO_TCP_OPT_LEN << 10);
  9261. }
  9262. data_off = ETH_ALEN * 2 + sizeof(tg3_tso_header);
  9263. } else {
  9264. num_pkts = 1;
  9265. data_off = ETH_HLEN;
  9266. }
  9267. for (i = data_off; i < tx_len; i++)
  9268. tx_data[i] = (u8) (i & 0xff);
  9269. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  9270. if (pci_dma_mapping_error(tp->pdev, map)) {
  9271. dev_kfree_skb(skb);
  9272. return -EIO;
  9273. }
  9274. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9275. rnapi->coal_now);
  9276. udelay(10);
  9277. rx_start_idx = rnapi->hw_status->idx[0].rx_producer;
  9278. tg3_set_txd(tnapi, tnapi->tx_prod, map, tx_len,
  9279. base_flags, (mss << 1) | 1);
  9280. tnapi->tx_prod++;
  9281. tw32_tx_mbox(tnapi->prodmbox, tnapi->tx_prod);
  9282. tr32_mailbox(tnapi->prodmbox);
  9283. udelay(10);
  9284. /* 350 usec to allow enough time on some 10/100 Mbps devices. */
  9285. for (i = 0; i < 35; i++) {
  9286. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  9287. coal_now);
  9288. udelay(10);
  9289. tx_idx = tnapi->hw_status->idx[0].tx_consumer;
  9290. rx_idx = rnapi->hw_status->idx[0].rx_producer;
  9291. if ((tx_idx == tnapi->tx_prod) &&
  9292. (rx_idx == (rx_start_idx + num_pkts)))
  9293. break;
  9294. }
  9295. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  9296. dev_kfree_skb(skb);
  9297. if (tx_idx != tnapi->tx_prod)
  9298. goto out;
  9299. if (rx_idx != rx_start_idx + num_pkts)
  9300. goto out;
  9301. val = data_off;
  9302. while (rx_idx != rx_start_idx) {
  9303. desc = &rnapi->rx_rcb[rx_start_idx++];
  9304. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  9305. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  9306. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  9307. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  9308. goto out;
  9309. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT)
  9310. - ETH_FCS_LEN;
  9311. if (loopback_mode != TG3_TSO_LOOPBACK) {
  9312. if (rx_len != tx_len)
  9313. goto out;
  9314. if (pktsz <= TG3_RX_STD_DMA_SZ - ETH_FCS_LEN) {
  9315. if (opaque_key != RXD_OPAQUE_RING_STD)
  9316. goto out;
  9317. } else {
  9318. if (opaque_key != RXD_OPAQUE_RING_JUMBO)
  9319. goto out;
  9320. }
  9321. } else if ((desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  9322. (desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  9323. >> RXD_TCPCSUM_SHIFT != 0xffff) {
  9324. goto out;
  9325. }
  9326. if (opaque_key == RXD_OPAQUE_RING_STD) {
  9327. rx_skb = tpr->rx_std_buffers[desc_idx].skb;
  9328. map = dma_unmap_addr(&tpr->rx_std_buffers[desc_idx],
  9329. mapping);
  9330. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  9331. rx_skb = tpr->rx_jmb_buffers[desc_idx].skb;
  9332. map = dma_unmap_addr(&tpr->rx_jmb_buffers[desc_idx],
  9333. mapping);
  9334. } else
  9335. goto out;
  9336. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len,
  9337. PCI_DMA_FROMDEVICE);
  9338. for (i = data_off; i < rx_len; i++, val++) {
  9339. if (*(rx_skb->data + i) != (u8) (val & 0xff))
  9340. goto out;
  9341. }
  9342. }
  9343. err = 0;
  9344. /* tg3_free_rings will unmap and free the rx_skb */
  9345. out:
  9346. return err;
  9347. }
  9348. #define TG3_STD_LOOPBACK_FAILED 1
  9349. #define TG3_JMB_LOOPBACK_FAILED 2
  9350. #define TG3_TSO_LOOPBACK_FAILED 4
  9351. #define TG3_MAC_LOOPBACK_SHIFT 0
  9352. #define TG3_PHY_LOOPBACK_SHIFT 4
  9353. #define TG3_LOOPBACK_FAILED 0x00000077
  9354. static int tg3_test_loopback(struct tg3 *tp)
  9355. {
  9356. int err = 0;
  9357. u32 eee_cap, cpmuctrl = 0;
  9358. if (!netif_running(tp->dev))
  9359. return TG3_LOOPBACK_FAILED;
  9360. eee_cap = tp->phy_flags & TG3_PHYFLG_EEE_CAP;
  9361. tp->phy_flags &= ~TG3_PHYFLG_EEE_CAP;
  9362. err = tg3_reset_hw(tp, 1);
  9363. if (err) {
  9364. err = TG3_LOOPBACK_FAILED;
  9365. goto done;
  9366. }
  9367. if (tg3_flag(tp, ENABLE_RSS)) {
  9368. int i;
  9369. /* Reroute all rx packets to the 1st queue */
  9370. for (i = MAC_RSS_INDIR_TBL_0;
  9371. i < MAC_RSS_INDIR_TBL_0 + TG3_RSS_INDIR_TBL_SIZE; i += 4)
  9372. tw32(i, 0x0);
  9373. }
  9374. /* Turn off gphy autopowerdown. */
  9375. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9376. tg3_phy_toggle_apd(tp, false);
  9377. if (tg3_flag(tp, CPMU_PRESENT)) {
  9378. int i;
  9379. u32 status;
  9380. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  9381. /* Wait for up to 40 microseconds to acquire lock. */
  9382. for (i = 0; i < 4; i++) {
  9383. status = tr32(TG3_CPMU_MUTEX_GNT);
  9384. if (status == CPMU_MUTEX_GNT_DRIVER)
  9385. break;
  9386. udelay(10);
  9387. }
  9388. if (status != CPMU_MUTEX_GNT_DRIVER) {
  9389. err = TG3_LOOPBACK_FAILED;
  9390. goto done;
  9391. }
  9392. /* Turn off link-based power management. */
  9393. cpmuctrl = tr32(TG3_CPMU_CTRL);
  9394. tw32(TG3_CPMU_CTRL,
  9395. cpmuctrl & ~(CPMU_CTRL_LINK_SPEED_MODE |
  9396. CPMU_CTRL_LINK_AWARE_MODE));
  9397. }
  9398. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_MAC_LOOPBACK))
  9399. err |= TG3_STD_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9400. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9401. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_MAC_LOOPBACK))
  9402. err |= TG3_JMB_LOOPBACK_FAILED << TG3_MAC_LOOPBACK_SHIFT;
  9403. if (tg3_flag(tp, CPMU_PRESENT)) {
  9404. tw32(TG3_CPMU_CTRL, cpmuctrl);
  9405. /* Release the mutex */
  9406. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  9407. }
  9408. if (!(tp->phy_flags & TG3_PHYFLG_PHY_SERDES) &&
  9409. !tg3_flag(tp, USE_PHYLIB)) {
  9410. if (tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_PHY_LOOPBACK))
  9411. err |= TG3_STD_LOOPBACK_FAILED <<
  9412. TG3_PHY_LOOPBACK_SHIFT;
  9413. if (tg3_flag(tp, TSO_CAPABLE) &&
  9414. tg3_run_loopback(tp, ETH_FRAME_LEN, TG3_TSO_LOOPBACK))
  9415. err |= TG3_TSO_LOOPBACK_FAILED <<
  9416. TG3_PHY_LOOPBACK_SHIFT;
  9417. if (tg3_flag(tp, JUMBO_RING_ENABLE) &&
  9418. tg3_run_loopback(tp, 9000 + ETH_HLEN, TG3_PHY_LOOPBACK))
  9419. err |= TG3_JMB_LOOPBACK_FAILED <<
  9420. TG3_PHY_LOOPBACK_SHIFT;
  9421. }
  9422. /* Re-enable gphy autopowerdown. */
  9423. if (tp->phy_flags & TG3_PHYFLG_ENABLE_APD)
  9424. tg3_phy_toggle_apd(tp, true);
  9425. done:
  9426. tp->phy_flags |= eee_cap;
  9427. return err;
  9428. }
  9429. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  9430. u64 *data)
  9431. {
  9432. struct tg3 *tp = netdev_priv(dev);
  9433. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9434. tg3_power_up(tp);
  9435. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  9436. if (tg3_test_nvram(tp) != 0) {
  9437. etest->flags |= ETH_TEST_FL_FAILED;
  9438. data[0] = 1;
  9439. }
  9440. if (tg3_test_link(tp) != 0) {
  9441. etest->flags |= ETH_TEST_FL_FAILED;
  9442. data[1] = 1;
  9443. }
  9444. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  9445. int err, err2 = 0, irq_sync = 0;
  9446. if (netif_running(dev)) {
  9447. tg3_phy_stop(tp);
  9448. tg3_netif_stop(tp);
  9449. irq_sync = 1;
  9450. }
  9451. tg3_full_lock(tp, irq_sync);
  9452. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  9453. err = tg3_nvram_lock(tp);
  9454. tg3_halt_cpu(tp, RX_CPU_BASE);
  9455. if (!tg3_flag(tp, 5705_PLUS))
  9456. tg3_halt_cpu(tp, TX_CPU_BASE);
  9457. if (!err)
  9458. tg3_nvram_unlock(tp);
  9459. if (tp->phy_flags & TG3_PHYFLG_MII_SERDES)
  9460. tg3_phy_reset(tp);
  9461. if (tg3_test_registers(tp) != 0) {
  9462. etest->flags |= ETH_TEST_FL_FAILED;
  9463. data[2] = 1;
  9464. }
  9465. if (tg3_test_memory(tp) != 0) {
  9466. etest->flags |= ETH_TEST_FL_FAILED;
  9467. data[3] = 1;
  9468. }
  9469. if ((data[4] = tg3_test_loopback(tp)) != 0)
  9470. etest->flags |= ETH_TEST_FL_FAILED;
  9471. tg3_full_unlock(tp);
  9472. if (tg3_test_interrupt(tp) != 0) {
  9473. etest->flags |= ETH_TEST_FL_FAILED;
  9474. data[5] = 1;
  9475. }
  9476. tg3_full_lock(tp, 0);
  9477. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  9478. if (netif_running(dev)) {
  9479. tg3_flag_set(tp, INIT_COMPLETE);
  9480. err2 = tg3_restart_hw(tp, 1);
  9481. if (!err2)
  9482. tg3_netif_start(tp);
  9483. }
  9484. tg3_full_unlock(tp);
  9485. if (irq_sync && !err2)
  9486. tg3_phy_start(tp);
  9487. }
  9488. if (tp->phy_flags & TG3_PHYFLG_IS_LOW_POWER)
  9489. tg3_power_down(tp);
  9490. }
  9491. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  9492. {
  9493. struct mii_ioctl_data *data = if_mii(ifr);
  9494. struct tg3 *tp = netdev_priv(dev);
  9495. int err;
  9496. if (tg3_flag(tp, USE_PHYLIB)) {
  9497. struct phy_device *phydev;
  9498. if (!(tp->phy_flags & TG3_PHYFLG_IS_CONNECTED))
  9499. return -EAGAIN;
  9500. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  9501. return phy_mii_ioctl(phydev, ifr, cmd);
  9502. }
  9503. switch (cmd) {
  9504. case SIOCGMIIPHY:
  9505. data->phy_id = tp->phy_addr;
  9506. /* fallthru */
  9507. case SIOCGMIIREG: {
  9508. u32 mii_regval;
  9509. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9510. break; /* We have no PHY */
  9511. if (!netif_running(dev))
  9512. return -EAGAIN;
  9513. spin_lock_bh(&tp->lock);
  9514. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  9515. spin_unlock_bh(&tp->lock);
  9516. data->val_out = mii_regval;
  9517. return err;
  9518. }
  9519. case SIOCSMIIREG:
  9520. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  9521. break; /* We have no PHY */
  9522. if (!netif_running(dev))
  9523. return -EAGAIN;
  9524. spin_lock_bh(&tp->lock);
  9525. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  9526. spin_unlock_bh(&tp->lock);
  9527. return err;
  9528. default:
  9529. /* do nothing */
  9530. break;
  9531. }
  9532. return -EOPNOTSUPP;
  9533. }
  9534. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9535. {
  9536. struct tg3 *tp = netdev_priv(dev);
  9537. memcpy(ec, &tp->coal, sizeof(*ec));
  9538. return 0;
  9539. }
  9540. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  9541. {
  9542. struct tg3 *tp = netdev_priv(dev);
  9543. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  9544. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  9545. if (!tg3_flag(tp, 5705_PLUS)) {
  9546. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  9547. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  9548. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  9549. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  9550. }
  9551. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  9552. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  9553. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  9554. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  9555. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  9556. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  9557. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  9558. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  9559. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  9560. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  9561. return -EINVAL;
  9562. /* No rx interrupts will be generated if both are zero */
  9563. if ((ec->rx_coalesce_usecs == 0) &&
  9564. (ec->rx_max_coalesced_frames == 0))
  9565. return -EINVAL;
  9566. /* No tx interrupts will be generated if both are zero */
  9567. if ((ec->tx_coalesce_usecs == 0) &&
  9568. (ec->tx_max_coalesced_frames == 0))
  9569. return -EINVAL;
  9570. /* Only copy relevant parameters, ignore all others. */
  9571. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  9572. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  9573. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  9574. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  9575. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  9576. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  9577. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  9578. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  9579. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  9580. if (netif_running(dev)) {
  9581. tg3_full_lock(tp, 0);
  9582. __tg3_set_coalesce(tp, &tp->coal);
  9583. tg3_full_unlock(tp);
  9584. }
  9585. return 0;
  9586. }
  9587. static const struct ethtool_ops tg3_ethtool_ops = {
  9588. .get_settings = tg3_get_settings,
  9589. .set_settings = tg3_set_settings,
  9590. .get_drvinfo = tg3_get_drvinfo,
  9591. .get_regs_len = tg3_get_regs_len,
  9592. .get_regs = tg3_get_regs,
  9593. .get_wol = tg3_get_wol,
  9594. .set_wol = tg3_set_wol,
  9595. .get_msglevel = tg3_get_msglevel,
  9596. .set_msglevel = tg3_set_msglevel,
  9597. .nway_reset = tg3_nway_reset,
  9598. .get_link = ethtool_op_get_link,
  9599. .get_eeprom_len = tg3_get_eeprom_len,
  9600. .get_eeprom = tg3_get_eeprom,
  9601. .set_eeprom = tg3_set_eeprom,
  9602. .get_ringparam = tg3_get_ringparam,
  9603. .set_ringparam = tg3_set_ringparam,
  9604. .get_pauseparam = tg3_get_pauseparam,
  9605. .set_pauseparam = tg3_set_pauseparam,
  9606. .self_test = tg3_self_test,
  9607. .get_strings = tg3_get_strings,
  9608. .set_phys_id = tg3_set_phys_id,
  9609. .get_ethtool_stats = tg3_get_ethtool_stats,
  9610. .get_coalesce = tg3_get_coalesce,
  9611. .set_coalesce = tg3_set_coalesce,
  9612. .get_sset_count = tg3_get_sset_count,
  9613. };
  9614. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  9615. {
  9616. u32 cursize, val, magic;
  9617. tp->nvram_size = EEPROM_CHIP_SIZE;
  9618. if (tg3_nvram_read(tp, 0, &magic) != 0)
  9619. return;
  9620. if ((magic != TG3_EEPROM_MAGIC) &&
  9621. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  9622. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  9623. return;
  9624. /*
  9625. * Size the chip by reading offsets at increasing powers of two.
  9626. * When we encounter our validation signature, we know the addressing
  9627. * has wrapped around, and thus have our chip size.
  9628. */
  9629. cursize = 0x10;
  9630. while (cursize < tp->nvram_size) {
  9631. if (tg3_nvram_read(tp, cursize, &val) != 0)
  9632. return;
  9633. if (val == magic)
  9634. break;
  9635. cursize <<= 1;
  9636. }
  9637. tp->nvram_size = cursize;
  9638. }
  9639. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  9640. {
  9641. u32 val;
  9642. if (tg3_flag(tp, NO_NVRAM) || tg3_nvram_read(tp, 0, &val) != 0)
  9643. return;
  9644. /* Selfboot format */
  9645. if (val != TG3_EEPROM_MAGIC) {
  9646. tg3_get_eeprom_size(tp);
  9647. return;
  9648. }
  9649. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  9650. if (val != 0) {
  9651. /* This is confusing. We want to operate on the
  9652. * 16-bit value at offset 0xf2. The tg3_nvram_read()
  9653. * call will read from NVRAM and byteswap the data
  9654. * according to the byteswapping settings for all
  9655. * other register accesses. This ensures the data we
  9656. * want will always reside in the lower 16-bits.
  9657. * However, the data in NVRAM is in LE format, which
  9658. * means the data from the NVRAM read will always be
  9659. * opposite the endianness of the CPU. The 16-bit
  9660. * byteswap then brings the data to CPU endianness.
  9661. */
  9662. tp->nvram_size = swab16((u16)(val & 0x0000ffff)) * 1024;
  9663. return;
  9664. }
  9665. }
  9666. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9667. }
  9668. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  9669. {
  9670. u32 nvcfg1;
  9671. nvcfg1 = tr32(NVRAM_CFG1);
  9672. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  9673. tg3_flag_set(tp, FLASH);
  9674. } else {
  9675. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9676. tw32(NVRAM_CFG1, nvcfg1);
  9677. }
  9678. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9679. tg3_flag(tp, 5780_CLASS)) {
  9680. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  9681. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  9682. tp->nvram_jedecnum = JEDEC_ATMEL;
  9683. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9684. tg3_flag_set(tp, NVRAM_BUFFERED);
  9685. break;
  9686. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  9687. tp->nvram_jedecnum = JEDEC_ATMEL;
  9688. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  9689. break;
  9690. case FLASH_VENDOR_ATMEL_EEPROM:
  9691. tp->nvram_jedecnum = JEDEC_ATMEL;
  9692. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9693. tg3_flag_set(tp, NVRAM_BUFFERED);
  9694. break;
  9695. case FLASH_VENDOR_ST:
  9696. tp->nvram_jedecnum = JEDEC_ST;
  9697. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  9698. tg3_flag_set(tp, NVRAM_BUFFERED);
  9699. break;
  9700. case FLASH_VENDOR_SAIFUN:
  9701. tp->nvram_jedecnum = JEDEC_SAIFUN;
  9702. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  9703. break;
  9704. case FLASH_VENDOR_SST_SMALL:
  9705. case FLASH_VENDOR_SST_LARGE:
  9706. tp->nvram_jedecnum = JEDEC_SST;
  9707. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  9708. break;
  9709. }
  9710. } else {
  9711. tp->nvram_jedecnum = JEDEC_ATMEL;
  9712. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  9713. tg3_flag_set(tp, NVRAM_BUFFERED);
  9714. }
  9715. }
  9716. static void __devinit tg3_nvram_get_pagesize(struct tg3 *tp, u32 nvmcfg1)
  9717. {
  9718. switch (nvmcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  9719. case FLASH_5752PAGE_SIZE_256:
  9720. tp->nvram_pagesize = 256;
  9721. break;
  9722. case FLASH_5752PAGE_SIZE_512:
  9723. tp->nvram_pagesize = 512;
  9724. break;
  9725. case FLASH_5752PAGE_SIZE_1K:
  9726. tp->nvram_pagesize = 1024;
  9727. break;
  9728. case FLASH_5752PAGE_SIZE_2K:
  9729. tp->nvram_pagesize = 2048;
  9730. break;
  9731. case FLASH_5752PAGE_SIZE_4K:
  9732. tp->nvram_pagesize = 4096;
  9733. break;
  9734. case FLASH_5752PAGE_SIZE_264:
  9735. tp->nvram_pagesize = 264;
  9736. break;
  9737. case FLASH_5752PAGE_SIZE_528:
  9738. tp->nvram_pagesize = 528;
  9739. break;
  9740. }
  9741. }
  9742. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  9743. {
  9744. u32 nvcfg1;
  9745. nvcfg1 = tr32(NVRAM_CFG1);
  9746. /* NVRAM protection for TPM */
  9747. if (nvcfg1 & (1 << 27))
  9748. tg3_flag_set(tp, PROTECTED_NVRAM);
  9749. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9750. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  9751. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  9752. tp->nvram_jedecnum = JEDEC_ATMEL;
  9753. tg3_flag_set(tp, NVRAM_BUFFERED);
  9754. break;
  9755. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9756. tp->nvram_jedecnum = JEDEC_ATMEL;
  9757. tg3_flag_set(tp, NVRAM_BUFFERED);
  9758. tg3_flag_set(tp, FLASH);
  9759. break;
  9760. case FLASH_5752VENDOR_ST_M45PE10:
  9761. case FLASH_5752VENDOR_ST_M45PE20:
  9762. case FLASH_5752VENDOR_ST_M45PE40:
  9763. tp->nvram_jedecnum = JEDEC_ST;
  9764. tg3_flag_set(tp, NVRAM_BUFFERED);
  9765. tg3_flag_set(tp, FLASH);
  9766. break;
  9767. }
  9768. if (tg3_flag(tp, FLASH)) {
  9769. tg3_nvram_get_pagesize(tp, nvcfg1);
  9770. } else {
  9771. /* For eeprom, set pagesize to maximum eeprom size */
  9772. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9773. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9774. tw32(NVRAM_CFG1, nvcfg1);
  9775. }
  9776. }
  9777. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  9778. {
  9779. u32 nvcfg1, protect = 0;
  9780. nvcfg1 = tr32(NVRAM_CFG1);
  9781. /* NVRAM protection for TPM */
  9782. if (nvcfg1 & (1 << 27)) {
  9783. tg3_flag_set(tp, PROTECTED_NVRAM);
  9784. protect = 1;
  9785. }
  9786. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9787. switch (nvcfg1) {
  9788. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9789. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9790. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9791. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  9792. tp->nvram_jedecnum = JEDEC_ATMEL;
  9793. tg3_flag_set(tp, NVRAM_BUFFERED);
  9794. tg3_flag_set(tp, FLASH);
  9795. tp->nvram_pagesize = 264;
  9796. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  9797. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  9798. tp->nvram_size = (protect ? 0x3e200 :
  9799. TG3_NVRAM_SIZE_512KB);
  9800. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  9801. tp->nvram_size = (protect ? 0x1f200 :
  9802. TG3_NVRAM_SIZE_256KB);
  9803. else
  9804. tp->nvram_size = (protect ? 0x1f200 :
  9805. TG3_NVRAM_SIZE_128KB);
  9806. break;
  9807. case FLASH_5752VENDOR_ST_M45PE10:
  9808. case FLASH_5752VENDOR_ST_M45PE20:
  9809. case FLASH_5752VENDOR_ST_M45PE40:
  9810. tp->nvram_jedecnum = JEDEC_ST;
  9811. tg3_flag_set(tp, NVRAM_BUFFERED);
  9812. tg3_flag_set(tp, FLASH);
  9813. tp->nvram_pagesize = 256;
  9814. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  9815. tp->nvram_size = (protect ?
  9816. TG3_NVRAM_SIZE_64KB :
  9817. TG3_NVRAM_SIZE_128KB);
  9818. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  9819. tp->nvram_size = (protect ?
  9820. TG3_NVRAM_SIZE_64KB :
  9821. TG3_NVRAM_SIZE_256KB);
  9822. else
  9823. tp->nvram_size = (protect ?
  9824. TG3_NVRAM_SIZE_128KB :
  9825. TG3_NVRAM_SIZE_512KB);
  9826. break;
  9827. }
  9828. }
  9829. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  9830. {
  9831. u32 nvcfg1;
  9832. nvcfg1 = tr32(NVRAM_CFG1);
  9833. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9834. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  9835. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9836. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  9837. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9838. tp->nvram_jedecnum = JEDEC_ATMEL;
  9839. tg3_flag_set(tp, NVRAM_BUFFERED);
  9840. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9841. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9842. tw32(NVRAM_CFG1, nvcfg1);
  9843. break;
  9844. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9845. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  9846. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  9847. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  9848. tp->nvram_jedecnum = JEDEC_ATMEL;
  9849. tg3_flag_set(tp, NVRAM_BUFFERED);
  9850. tg3_flag_set(tp, FLASH);
  9851. tp->nvram_pagesize = 264;
  9852. break;
  9853. case FLASH_5752VENDOR_ST_M45PE10:
  9854. case FLASH_5752VENDOR_ST_M45PE20:
  9855. case FLASH_5752VENDOR_ST_M45PE40:
  9856. tp->nvram_jedecnum = JEDEC_ST;
  9857. tg3_flag_set(tp, NVRAM_BUFFERED);
  9858. tg3_flag_set(tp, FLASH);
  9859. tp->nvram_pagesize = 256;
  9860. break;
  9861. }
  9862. }
  9863. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  9864. {
  9865. u32 nvcfg1, protect = 0;
  9866. nvcfg1 = tr32(NVRAM_CFG1);
  9867. /* NVRAM protection for TPM */
  9868. if (nvcfg1 & (1 << 27)) {
  9869. tg3_flag_set(tp, PROTECTED_NVRAM);
  9870. protect = 1;
  9871. }
  9872. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  9873. switch (nvcfg1) {
  9874. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9875. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9876. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9877. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9878. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9879. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9880. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9881. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9882. tp->nvram_jedecnum = JEDEC_ATMEL;
  9883. tg3_flag_set(tp, NVRAM_BUFFERED);
  9884. tg3_flag_set(tp, FLASH);
  9885. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  9886. tp->nvram_pagesize = 256;
  9887. break;
  9888. case FLASH_5761VENDOR_ST_A_M45PE20:
  9889. case FLASH_5761VENDOR_ST_A_M45PE40:
  9890. case FLASH_5761VENDOR_ST_A_M45PE80:
  9891. case FLASH_5761VENDOR_ST_A_M45PE16:
  9892. case FLASH_5761VENDOR_ST_M_M45PE20:
  9893. case FLASH_5761VENDOR_ST_M_M45PE40:
  9894. case FLASH_5761VENDOR_ST_M_M45PE80:
  9895. case FLASH_5761VENDOR_ST_M_M45PE16:
  9896. tp->nvram_jedecnum = JEDEC_ST;
  9897. tg3_flag_set(tp, NVRAM_BUFFERED);
  9898. tg3_flag_set(tp, FLASH);
  9899. tp->nvram_pagesize = 256;
  9900. break;
  9901. }
  9902. if (protect) {
  9903. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  9904. } else {
  9905. switch (nvcfg1) {
  9906. case FLASH_5761VENDOR_ATMEL_ADB161D:
  9907. case FLASH_5761VENDOR_ATMEL_MDB161D:
  9908. case FLASH_5761VENDOR_ST_A_M45PE16:
  9909. case FLASH_5761VENDOR_ST_M_M45PE16:
  9910. tp->nvram_size = TG3_NVRAM_SIZE_2MB;
  9911. break;
  9912. case FLASH_5761VENDOR_ATMEL_ADB081D:
  9913. case FLASH_5761VENDOR_ATMEL_MDB081D:
  9914. case FLASH_5761VENDOR_ST_A_M45PE80:
  9915. case FLASH_5761VENDOR_ST_M_M45PE80:
  9916. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  9917. break;
  9918. case FLASH_5761VENDOR_ATMEL_ADB041D:
  9919. case FLASH_5761VENDOR_ATMEL_MDB041D:
  9920. case FLASH_5761VENDOR_ST_A_M45PE40:
  9921. case FLASH_5761VENDOR_ST_M_M45PE40:
  9922. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9923. break;
  9924. case FLASH_5761VENDOR_ATMEL_ADB021D:
  9925. case FLASH_5761VENDOR_ATMEL_MDB021D:
  9926. case FLASH_5761VENDOR_ST_A_M45PE20:
  9927. case FLASH_5761VENDOR_ST_M_M45PE20:
  9928. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9929. break;
  9930. }
  9931. }
  9932. }
  9933. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  9934. {
  9935. tp->nvram_jedecnum = JEDEC_ATMEL;
  9936. tg3_flag_set(tp, NVRAM_BUFFERED);
  9937. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9938. }
  9939. static void __devinit tg3_get_57780_nvram_info(struct tg3 *tp)
  9940. {
  9941. u32 nvcfg1;
  9942. nvcfg1 = tr32(NVRAM_CFG1);
  9943. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9944. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  9945. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  9946. tp->nvram_jedecnum = JEDEC_ATMEL;
  9947. tg3_flag_set(tp, NVRAM_BUFFERED);
  9948. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  9949. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  9950. tw32(NVRAM_CFG1, nvcfg1);
  9951. return;
  9952. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9953. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9954. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9955. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9956. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9957. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9958. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9959. tp->nvram_jedecnum = JEDEC_ATMEL;
  9960. tg3_flag_set(tp, NVRAM_BUFFERED);
  9961. tg3_flag_set(tp, FLASH);
  9962. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9963. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  9964. case FLASH_57780VENDOR_ATMEL_AT45DB011D:
  9965. case FLASH_57780VENDOR_ATMEL_AT45DB011B:
  9966. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9967. break;
  9968. case FLASH_57780VENDOR_ATMEL_AT45DB021D:
  9969. case FLASH_57780VENDOR_ATMEL_AT45DB021B:
  9970. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9971. break;
  9972. case FLASH_57780VENDOR_ATMEL_AT45DB041D:
  9973. case FLASH_57780VENDOR_ATMEL_AT45DB041B:
  9974. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9975. break;
  9976. }
  9977. break;
  9978. case FLASH_5752VENDOR_ST_M45PE10:
  9979. case FLASH_5752VENDOR_ST_M45PE20:
  9980. case FLASH_5752VENDOR_ST_M45PE40:
  9981. tp->nvram_jedecnum = JEDEC_ST;
  9982. tg3_flag_set(tp, NVRAM_BUFFERED);
  9983. tg3_flag_set(tp, FLASH);
  9984. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  9985. case FLASH_5752VENDOR_ST_M45PE10:
  9986. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  9987. break;
  9988. case FLASH_5752VENDOR_ST_M45PE20:
  9989. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  9990. break;
  9991. case FLASH_5752VENDOR_ST_M45PE40:
  9992. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  9993. break;
  9994. }
  9995. break;
  9996. default:
  9997. tg3_flag_set(tp, NO_NVRAM);
  9998. return;
  9999. }
  10000. tg3_nvram_get_pagesize(tp, nvcfg1);
  10001. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10002. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10003. }
  10004. static void __devinit tg3_get_5717_nvram_info(struct tg3 *tp)
  10005. {
  10006. u32 nvcfg1;
  10007. nvcfg1 = tr32(NVRAM_CFG1);
  10008. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10009. case FLASH_5717VENDOR_ATMEL_EEPROM:
  10010. case FLASH_5717VENDOR_MICRO_EEPROM:
  10011. tp->nvram_jedecnum = JEDEC_ATMEL;
  10012. tg3_flag_set(tp, NVRAM_BUFFERED);
  10013. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10014. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10015. tw32(NVRAM_CFG1, nvcfg1);
  10016. return;
  10017. case FLASH_5717VENDOR_ATMEL_MDB011D:
  10018. case FLASH_5717VENDOR_ATMEL_ADB011B:
  10019. case FLASH_5717VENDOR_ATMEL_ADB011D:
  10020. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10021. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10022. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10023. case FLASH_5717VENDOR_ATMEL_45USPT:
  10024. tp->nvram_jedecnum = JEDEC_ATMEL;
  10025. tg3_flag_set(tp, NVRAM_BUFFERED);
  10026. tg3_flag_set(tp, FLASH);
  10027. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10028. case FLASH_5717VENDOR_ATMEL_MDB021D:
  10029. /* Detect size with tg3_nvram_get_size() */
  10030. break;
  10031. case FLASH_5717VENDOR_ATMEL_ADB021B:
  10032. case FLASH_5717VENDOR_ATMEL_ADB021D:
  10033. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10034. break;
  10035. default:
  10036. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10037. break;
  10038. }
  10039. break;
  10040. case FLASH_5717VENDOR_ST_M_M25PE10:
  10041. case FLASH_5717VENDOR_ST_A_M25PE10:
  10042. case FLASH_5717VENDOR_ST_M_M45PE10:
  10043. case FLASH_5717VENDOR_ST_A_M45PE10:
  10044. case FLASH_5717VENDOR_ST_M_M25PE20:
  10045. case FLASH_5717VENDOR_ST_A_M25PE20:
  10046. case FLASH_5717VENDOR_ST_M_M45PE20:
  10047. case FLASH_5717VENDOR_ST_A_M45PE20:
  10048. case FLASH_5717VENDOR_ST_25USPT:
  10049. case FLASH_5717VENDOR_ST_45USPT:
  10050. tp->nvram_jedecnum = JEDEC_ST;
  10051. tg3_flag_set(tp, NVRAM_BUFFERED);
  10052. tg3_flag_set(tp, FLASH);
  10053. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  10054. case FLASH_5717VENDOR_ST_M_M25PE20:
  10055. case FLASH_5717VENDOR_ST_M_M45PE20:
  10056. /* Detect size with tg3_nvram_get_size() */
  10057. break;
  10058. case FLASH_5717VENDOR_ST_A_M25PE20:
  10059. case FLASH_5717VENDOR_ST_A_M45PE20:
  10060. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10061. break;
  10062. default:
  10063. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10064. break;
  10065. }
  10066. break;
  10067. default:
  10068. tg3_flag_set(tp, NO_NVRAM);
  10069. return;
  10070. }
  10071. tg3_nvram_get_pagesize(tp, nvcfg1);
  10072. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10073. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10074. }
  10075. static void __devinit tg3_get_5720_nvram_info(struct tg3 *tp)
  10076. {
  10077. u32 nvcfg1, nvmpinstrp;
  10078. nvcfg1 = tr32(NVRAM_CFG1);
  10079. nvmpinstrp = nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK;
  10080. switch (nvmpinstrp) {
  10081. case FLASH_5720_EEPROM_HD:
  10082. case FLASH_5720_EEPROM_LD:
  10083. tp->nvram_jedecnum = JEDEC_ATMEL;
  10084. tg3_flag_set(tp, NVRAM_BUFFERED);
  10085. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  10086. tw32(NVRAM_CFG1, nvcfg1);
  10087. if (nvmpinstrp == FLASH_5720_EEPROM_HD)
  10088. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  10089. else
  10090. tp->nvram_pagesize = ATMEL_AT24C02_CHIP_SIZE;
  10091. return;
  10092. case FLASH_5720VENDOR_M_ATMEL_DB011D:
  10093. case FLASH_5720VENDOR_A_ATMEL_DB011B:
  10094. case FLASH_5720VENDOR_A_ATMEL_DB011D:
  10095. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10096. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10097. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10098. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10099. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10100. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10101. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10102. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10103. case FLASH_5720VENDOR_ATMEL_45USPT:
  10104. tp->nvram_jedecnum = JEDEC_ATMEL;
  10105. tg3_flag_set(tp, NVRAM_BUFFERED);
  10106. tg3_flag_set(tp, FLASH);
  10107. switch (nvmpinstrp) {
  10108. case FLASH_5720VENDOR_M_ATMEL_DB021D:
  10109. case FLASH_5720VENDOR_A_ATMEL_DB021B:
  10110. case FLASH_5720VENDOR_A_ATMEL_DB021D:
  10111. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10112. break;
  10113. case FLASH_5720VENDOR_M_ATMEL_DB041D:
  10114. case FLASH_5720VENDOR_A_ATMEL_DB041B:
  10115. case FLASH_5720VENDOR_A_ATMEL_DB041D:
  10116. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10117. break;
  10118. case FLASH_5720VENDOR_M_ATMEL_DB081D:
  10119. case FLASH_5720VENDOR_A_ATMEL_DB081D:
  10120. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10121. break;
  10122. default:
  10123. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10124. break;
  10125. }
  10126. break;
  10127. case FLASH_5720VENDOR_M_ST_M25PE10:
  10128. case FLASH_5720VENDOR_M_ST_M45PE10:
  10129. case FLASH_5720VENDOR_A_ST_M25PE10:
  10130. case FLASH_5720VENDOR_A_ST_M45PE10:
  10131. case FLASH_5720VENDOR_M_ST_M25PE20:
  10132. case FLASH_5720VENDOR_M_ST_M45PE20:
  10133. case FLASH_5720VENDOR_A_ST_M25PE20:
  10134. case FLASH_5720VENDOR_A_ST_M45PE20:
  10135. case FLASH_5720VENDOR_M_ST_M25PE40:
  10136. case FLASH_5720VENDOR_M_ST_M45PE40:
  10137. case FLASH_5720VENDOR_A_ST_M25PE40:
  10138. case FLASH_5720VENDOR_A_ST_M45PE40:
  10139. case FLASH_5720VENDOR_M_ST_M25PE80:
  10140. case FLASH_5720VENDOR_M_ST_M45PE80:
  10141. case FLASH_5720VENDOR_A_ST_M25PE80:
  10142. case FLASH_5720VENDOR_A_ST_M45PE80:
  10143. case FLASH_5720VENDOR_ST_25USPT:
  10144. case FLASH_5720VENDOR_ST_45USPT:
  10145. tp->nvram_jedecnum = JEDEC_ST;
  10146. tg3_flag_set(tp, NVRAM_BUFFERED);
  10147. tg3_flag_set(tp, FLASH);
  10148. switch (nvmpinstrp) {
  10149. case FLASH_5720VENDOR_M_ST_M25PE20:
  10150. case FLASH_5720VENDOR_M_ST_M45PE20:
  10151. case FLASH_5720VENDOR_A_ST_M25PE20:
  10152. case FLASH_5720VENDOR_A_ST_M45PE20:
  10153. tp->nvram_size = TG3_NVRAM_SIZE_256KB;
  10154. break;
  10155. case FLASH_5720VENDOR_M_ST_M25PE40:
  10156. case FLASH_5720VENDOR_M_ST_M45PE40:
  10157. case FLASH_5720VENDOR_A_ST_M25PE40:
  10158. case FLASH_5720VENDOR_A_ST_M45PE40:
  10159. tp->nvram_size = TG3_NVRAM_SIZE_512KB;
  10160. break;
  10161. case FLASH_5720VENDOR_M_ST_M25PE80:
  10162. case FLASH_5720VENDOR_M_ST_M45PE80:
  10163. case FLASH_5720VENDOR_A_ST_M25PE80:
  10164. case FLASH_5720VENDOR_A_ST_M45PE80:
  10165. tp->nvram_size = TG3_NVRAM_SIZE_1MB;
  10166. break;
  10167. default:
  10168. tp->nvram_size = TG3_NVRAM_SIZE_128KB;
  10169. break;
  10170. }
  10171. break;
  10172. default:
  10173. tg3_flag_set(tp, NO_NVRAM);
  10174. return;
  10175. }
  10176. tg3_nvram_get_pagesize(tp, nvcfg1);
  10177. if (tp->nvram_pagesize != 264 && tp->nvram_pagesize != 528)
  10178. tg3_flag_set(tp, NO_NVRAM_ADDR_TRANS);
  10179. }
  10180. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  10181. static void __devinit tg3_nvram_init(struct tg3 *tp)
  10182. {
  10183. tw32_f(GRC_EEPROM_ADDR,
  10184. (EEPROM_ADDR_FSM_RESET |
  10185. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  10186. EEPROM_ADDR_CLKPERD_SHIFT)));
  10187. msleep(1);
  10188. /* Enable seeprom accesses. */
  10189. tw32_f(GRC_LOCAL_CTRL,
  10190. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  10191. udelay(100);
  10192. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10193. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  10194. tg3_flag_set(tp, NVRAM);
  10195. if (tg3_nvram_lock(tp)) {
  10196. netdev_warn(tp->dev,
  10197. "Cannot get nvram lock, %s failed\n",
  10198. __func__);
  10199. return;
  10200. }
  10201. tg3_enable_nvram_access(tp);
  10202. tp->nvram_size = 0;
  10203. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  10204. tg3_get_5752_nvram_info(tp);
  10205. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  10206. tg3_get_5755_nvram_info(tp);
  10207. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10208. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10209. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10210. tg3_get_5787_nvram_info(tp);
  10211. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10212. tg3_get_5761_nvram_info(tp);
  10213. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  10214. tg3_get_5906_nvram_info(tp);
  10215. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  10216. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  10217. tg3_get_57780_nvram_info(tp);
  10218. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  10219. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  10220. tg3_get_5717_nvram_info(tp);
  10221. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  10222. tg3_get_5720_nvram_info(tp);
  10223. else
  10224. tg3_get_nvram_info(tp);
  10225. if (tp->nvram_size == 0)
  10226. tg3_get_nvram_size(tp);
  10227. tg3_disable_nvram_access(tp);
  10228. tg3_nvram_unlock(tp);
  10229. } else {
  10230. tg3_flag_clear(tp, NVRAM);
  10231. tg3_flag_clear(tp, NVRAM_BUFFERED);
  10232. tg3_get_eeprom_size(tp);
  10233. }
  10234. }
  10235. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  10236. u32 offset, u32 len, u8 *buf)
  10237. {
  10238. int i, j, rc = 0;
  10239. u32 val;
  10240. for (i = 0; i < len; i += 4) {
  10241. u32 addr;
  10242. __be32 data;
  10243. addr = offset + i;
  10244. memcpy(&data, buf + i, 4);
  10245. /*
  10246. * The SEEPROM interface expects the data to always be opposite
  10247. * the native endian format. We accomplish this by reversing
  10248. * all the operations that would have been performed on the
  10249. * data from a call to tg3_nvram_read_be32().
  10250. */
  10251. tw32(GRC_EEPROM_DATA, swab32(be32_to_cpu(data)));
  10252. val = tr32(GRC_EEPROM_ADDR);
  10253. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  10254. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  10255. EEPROM_ADDR_READ);
  10256. tw32(GRC_EEPROM_ADDR, val |
  10257. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  10258. (addr & EEPROM_ADDR_ADDR_MASK) |
  10259. EEPROM_ADDR_START |
  10260. EEPROM_ADDR_WRITE);
  10261. for (j = 0; j < 1000; j++) {
  10262. val = tr32(GRC_EEPROM_ADDR);
  10263. if (val & EEPROM_ADDR_COMPLETE)
  10264. break;
  10265. msleep(1);
  10266. }
  10267. if (!(val & EEPROM_ADDR_COMPLETE)) {
  10268. rc = -EBUSY;
  10269. break;
  10270. }
  10271. }
  10272. return rc;
  10273. }
  10274. /* offset and length are dword aligned */
  10275. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  10276. u8 *buf)
  10277. {
  10278. int ret = 0;
  10279. u32 pagesize = tp->nvram_pagesize;
  10280. u32 pagemask = pagesize - 1;
  10281. u32 nvram_cmd;
  10282. u8 *tmp;
  10283. tmp = kmalloc(pagesize, GFP_KERNEL);
  10284. if (tmp == NULL)
  10285. return -ENOMEM;
  10286. while (len) {
  10287. int j;
  10288. u32 phy_addr, page_off, size;
  10289. phy_addr = offset & ~pagemask;
  10290. for (j = 0; j < pagesize; j += 4) {
  10291. ret = tg3_nvram_read_be32(tp, phy_addr + j,
  10292. (__be32 *) (tmp + j));
  10293. if (ret)
  10294. break;
  10295. }
  10296. if (ret)
  10297. break;
  10298. page_off = offset & pagemask;
  10299. size = pagesize;
  10300. if (len < size)
  10301. size = len;
  10302. len -= size;
  10303. memcpy(tmp + page_off, buf, size);
  10304. offset = offset + (pagesize - page_off);
  10305. tg3_enable_nvram_access(tp);
  10306. /*
  10307. * Before we can erase the flash page, we need
  10308. * to issue a special "write enable" command.
  10309. */
  10310. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10311. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10312. break;
  10313. /* Erase the target page */
  10314. tw32(NVRAM_ADDR, phy_addr);
  10315. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  10316. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  10317. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10318. break;
  10319. /* Issue another write enable to start the write. */
  10320. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10321. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  10322. break;
  10323. for (j = 0; j < pagesize; j += 4) {
  10324. __be32 data;
  10325. data = *((__be32 *) (tmp + j));
  10326. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10327. tw32(NVRAM_ADDR, phy_addr + j);
  10328. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  10329. NVRAM_CMD_WR;
  10330. if (j == 0)
  10331. nvram_cmd |= NVRAM_CMD_FIRST;
  10332. else if (j == (pagesize - 4))
  10333. nvram_cmd |= NVRAM_CMD_LAST;
  10334. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10335. break;
  10336. }
  10337. if (ret)
  10338. break;
  10339. }
  10340. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  10341. tg3_nvram_exec_cmd(tp, nvram_cmd);
  10342. kfree(tmp);
  10343. return ret;
  10344. }
  10345. /* offset and length are dword aligned */
  10346. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  10347. u8 *buf)
  10348. {
  10349. int i, ret = 0;
  10350. for (i = 0; i < len; i += 4, offset += 4) {
  10351. u32 page_off, phy_addr, nvram_cmd;
  10352. __be32 data;
  10353. memcpy(&data, buf + i, 4);
  10354. tw32(NVRAM_WRDATA, be32_to_cpu(data));
  10355. page_off = offset % tp->nvram_pagesize;
  10356. phy_addr = tg3_nvram_phys_addr(tp, offset);
  10357. tw32(NVRAM_ADDR, phy_addr);
  10358. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  10359. if (page_off == 0 || i == 0)
  10360. nvram_cmd |= NVRAM_CMD_FIRST;
  10361. if (page_off == (tp->nvram_pagesize - 4))
  10362. nvram_cmd |= NVRAM_CMD_LAST;
  10363. if (i == (len - 4))
  10364. nvram_cmd |= NVRAM_CMD_LAST;
  10365. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  10366. !tg3_flag(tp, 5755_PLUS) &&
  10367. (tp->nvram_jedecnum == JEDEC_ST) &&
  10368. (nvram_cmd & NVRAM_CMD_FIRST)) {
  10369. if ((ret = tg3_nvram_exec_cmd(tp,
  10370. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  10371. NVRAM_CMD_DONE)))
  10372. break;
  10373. }
  10374. if (!tg3_flag(tp, FLASH)) {
  10375. /* We always do complete word writes to eeprom. */
  10376. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  10377. }
  10378. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  10379. break;
  10380. }
  10381. return ret;
  10382. }
  10383. /* offset and length are dword aligned */
  10384. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  10385. {
  10386. int ret;
  10387. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10388. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  10389. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  10390. udelay(40);
  10391. }
  10392. if (!tg3_flag(tp, NVRAM)) {
  10393. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  10394. } else {
  10395. u32 grc_mode;
  10396. ret = tg3_nvram_lock(tp);
  10397. if (ret)
  10398. return ret;
  10399. tg3_enable_nvram_access(tp);
  10400. if (tg3_flag(tp, 5750_PLUS) && !tg3_flag(tp, PROTECTED_NVRAM))
  10401. tw32(NVRAM_WRITE1, 0x406);
  10402. grc_mode = tr32(GRC_MODE);
  10403. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  10404. if (tg3_flag(tp, NVRAM_BUFFERED) || !tg3_flag(tp, FLASH)) {
  10405. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  10406. buf);
  10407. } else {
  10408. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  10409. buf);
  10410. }
  10411. grc_mode = tr32(GRC_MODE);
  10412. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  10413. tg3_disable_nvram_access(tp);
  10414. tg3_nvram_unlock(tp);
  10415. }
  10416. if (tg3_flag(tp, EEPROM_WRITE_PROT)) {
  10417. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  10418. udelay(40);
  10419. }
  10420. return ret;
  10421. }
  10422. struct subsys_tbl_ent {
  10423. u16 subsys_vendor, subsys_devid;
  10424. u32 phy_id;
  10425. };
  10426. static struct subsys_tbl_ent subsys_id_to_phy_id[] __devinitdata = {
  10427. /* Broadcom boards. */
  10428. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10429. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A6, TG3_PHY_ID_BCM5401 },
  10430. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10431. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A5, TG3_PHY_ID_BCM5701 },
  10432. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10433. TG3PCI_SUBDEVICE_ID_BROADCOM_95700T6, TG3_PHY_ID_BCM8002 },
  10434. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10435. TG3PCI_SUBDEVICE_ID_BROADCOM_95700A9, 0 },
  10436. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10437. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T1, TG3_PHY_ID_BCM5701 },
  10438. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10439. TG3PCI_SUBDEVICE_ID_BROADCOM_95701T8, TG3_PHY_ID_BCM5701 },
  10440. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10441. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A7, 0 },
  10442. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10443. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A10, TG3_PHY_ID_BCM5701 },
  10444. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10445. TG3PCI_SUBDEVICE_ID_BROADCOM_95701A12, TG3_PHY_ID_BCM5701 },
  10446. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10447. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX1, TG3_PHY_ID_BCM5703 },
  10448. { TG3PCI_SUBVENDOR_ID_BROADCOM,
  10449. TG3PCI_SUBDEVICE_ID_BROADCOM_95703AX2, TG3_PHY_ID_BCM5703 },
  10450. /* 3com boards. */
  10451. { TG3PCI_SUBVENDOR_ID_3COM,
  10452. TG3PCI_SUBDEVICE_ID_3COM_3C996T, TG3_PHY_ID_BCM5401 },
  10453. { TG3PCI_SUBVENDOR_ID_3COM,
  10454. TG3PCI_SUBDEVICE_ID_3COM_3C996BT, TG3_PHY_ID_BCM5701 },
  10455. { TG3PCI_SUBVENDOR_ID_3COM,
  10456. TG3PCI_SUBDEVICE_ID_3COM_3C996SX, 0 },
  10457. { TG3PCI_SUBVENDOR_ID_3COM,
  10458. TG3PCI_SUBDEVICE_ID_3COM_3C1000T, TG3_PHY_ID_BCM5701 },
  10459. { TG3PCI_SUBVENDOR_ID_3COM,
  10460. TG3PCI_SUBDEVICE_ID_3COM_3C940BR01, TG3_PHY_ID_BCM5701 },
  10461. /* DELL boards. */
  10462. { TG3PCI_SUBVENDOR_ID_DELL,
  10463. TG3PCI_SUBDEVICE_ID_DELL_VIPER, TG3_PHY_ID_BCM5401 },
  10464. { TG3PCI_SUBVENDOR_ID_DELL,
  10465. TG3PCI_SUBDEVICE_ID_DELL_JAGUAR, TG3_PHY_ID_BCM5401 },
  10466. { TG3PCI_SUBVENDOR_ID_DELL,
  10467. TG3PCI_SUBDEVICE_ID_DELL_MERLOT, TG3_PHY_ID_BCM5411 },
  10468. { TG3PCI_SUBVENDOR_ID_DELL,
  10469. TG3PCI_SUBDEVICE_ID_DELL_SLIM_MERLOT, TG3_PHY_ID_BCM5411 },
  10470. /* Compaq boards. */
  10471. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10472. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE, TG3_PHY_ID_BCM5701 },
  10473. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10474. TG3PCI_SUBDEVICE_ID_COMPAQ_BANSHEE_2, TG3_PHY_ID_BCM5701 },
  10475. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10476. TG3PCI_SUBDEVICE_ID_COMPAQ_CHANGELING, 0 },
  10477. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10478. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780, TG3_PHY_ID_BCM5701 },
  10479. { TG3PCI_SUBVENDOR_ID_COMPAQ,
  10480. TG3PCI_SUBDEVICE_ID_COMPAQ_NC7780_2, TG3_PHY_ID_BCM5701 },
  10481. /* IBM boards. */
  10482. { TG3PCI_SUBVENDOR_ID_IBM,
  10483. TG3PCI_SUBDEVICE_ID_IBM_5703SAX2, 0 }
  10484. };
  10485. static struct subsys_tbl_ent * __devinit tg3_lookup_by_subsys(struct tg3 *tp)
  10486. {
  10487. int i;
  10488. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  10489. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  10490. tp->pdev->subsystem_vendor) &&
  10491. (subsys_id_to_phy_id[i].subsys_devid ==
  10492. tp->pdev->subsystem_device))
  10493. return &subsys_id_to_phy_id[i];
  10494. }
  10495. return NULL;
  10496. }
  10497. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  10498. {
  10499. u32 val;
  10500. u16 pmcsr;
  10501. /* On some early chips the SRAM cannot be accessed in D3hot state,
  10502. * so need make sure we're in D0.
  10503. */
  10504. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  10505. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  10506. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  10507. msleep(1);
  10508. /* Make sure register accesses (indirect or otherwise)
  10509. * will function correctly.
  10510. */
  10511. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  10512. tp->misc_host_ctrl);
  10513. /* The memory arbiter has to be enabled in order for SRAM accesses
  10514. * to succeed. Normally on powerup the tg3 chip firmware will make
  10515. * sure it is enabled, but other entities such as system netboot
  10516. * code might disable it.
  10517. */
  10518. val = tr32(MEMARB_MODE);
  10519. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  10520. tp->phy_id = TG3_PHY_ID_INVALID;
  10521. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10522. /* Assume an onboard device and WOL capable by default. */
  10523. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10524. tg3_flag_set(tp, WOL_CAP);
  10525. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10526. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  10527. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10528. tg3_flag_set(tp, IS_NIC);
  10529. }
  10530. val = tr32(VCPU_CFGSHDW);
  10531. if (val & VCPU_CFGSHDW_ASPM_DBNC)
  10532. tg3_flag_set(tp, ASPM_WORKAROUND);
  10533. if ((val & VCPU_CFGSHDW_WOL_ENABLE) &&
  10534. (val & VCPU_CFGSHDW_WOL_MAGPKT)) {
  10535. tg3_flag_set(tp, WOL_ENABLE);
  10536. device_set_wakeup_enable(&tp->pdev->dev, true);
  10537. }
  10538. goto done;
  10539. }
  10540. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  10541. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  10542. u32 nic_cfg, led_cfg;
  10543. u32 nic_phy_id, ver, cfg2 = 0, cfg4 = 0, eeprom_phy_id;
  10544. int eeprom_phy_serdes = 0;
  10545. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  10546. tp->nic_sram_data_cfg = nic_cfg;
  10547. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  10548. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  10549. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10550. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  10551. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703 &&
  10552. (ver > 0) && (ver < 0x100))
  10553. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  10554. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785)
  10555. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_4, &cfg4);
  10556. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  10557. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  10558. eeprom_phy_serdes = 1;
  10559. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  10560. if (nic_phy_id != 0) {
  10561. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  10562. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  10563. eeprom_phy_id = (id1 >> 16) << 10;
  10564. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  10565. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  10566. } else
  10567. eeprom_phy_id = 0;
  10568. tp->phy_id = eeprom_phy_id;
  10569. if (eeprom_phy_serdes) {
  10570. if (!tg3_flag(tp, 5705_PLUS))
  10571. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10572. else
  10573. tp->phy_flags |= TG3_PHYFLG_MII_SERDES;
  10574. }
  10575. if (tg3_flag(tp, 5750_PLUS))
  10576. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  10577. SHASTA_EXT_LED_MODE_MASK);
  10578. else
  10579. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  10580. switch (led_cfg) {
  10581. default:
  10582. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  10583. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10584. break;
  10585. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  10586. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10587. break;
  10588. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  10589. tp->led_ctrl = LED_CTRL_MODE_MAC;
  10590. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  10591. * read on some older 5700/5701 bootcode.
  10592. */
  10593. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10594. ASIC_REV_5700 ||
  10595. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  10596. ASIC_REV_5701)
  10597. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10598. break;
  10599. case SHASTA_EXT_LED_SHARED:
  10600. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  10601. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  10602. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  10603. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10604. LED_CTRL_MODE_PHY_2);
  10605. break;
  10606. case SHASTA_EXT_LED_MAC:
  10607. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  10608. break;
  10609. case SHASTA_EXT_LED_COMBO:
  10610. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  10611. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  10612. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  10613. LED_CTRL_MODE_PHY_2);
  10614. break;
  10615. }
  10616. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10617. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  10618. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  10619. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  10620. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5784_AX)
  10621. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  10622. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  10623. tg3_flag_set(tp, EEPROM_WRITE_PROT);
  10624. if ((tp->pdev->subsystem_vendor ==
  10625. PCI_VENDOR_ID_ARIMA) &&
  10626. (tp->pdev->subsystem_device == 0x205a ||
  10627. tp->pdev->subsystem_device == 0x2063))
  10628. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10629. } else {
  10630. tg3_flag_clear(tp, EEPROM_WRITE_PROT);
  10631. tg3_flag_set(tp, IS_NIC);
  10632. }
  10633. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  10634. tg3_flag_set(tp, ENABLE_ASF);
  10635. if (tg3_flag(tp, 5750_PLUS))
  10636. tg3_flag_set(tp, ASF_NEW_HANDSHAKE);
  10637. }
  10638. if ((nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE) &&
  10639. tg3_flag(tp, 5750_PLUS))
  10640. tg3_flag_set(tp, ENABLE_APE);
  10641. if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES &&
  10642. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  10643. tg3_flag_clear(tp, WOL_CAP);
  10644. if (tg3_flag(tp, WOL_CAP) &&
  10645. (nic_cfg & NIC_SRAM_DATA_CFG_WOL_ENABLE)) {
  10646. tg3_flag_set(tp, WOL_ENABLE);
  10647. device_set_wakeup_enable(&tp->pdev->dev, true);
  10648. }
  10649. if (cfg2 & (1 << 17))
  10650. tp->phy_flags |= TG3_PHYFLG_CAPACITIVE_COUPLING;
  10651. /* serdes signal pre-emphasis in register 0x590 set by */
  10652. /* bootcode if bit 18 is set */
  10653. if (cfg2 & (1 << 18))
  10654. tp->phy_flags |= TG3_PHYFLG_SERDES_PREEMPHASIS;
  10655. if ((tg3_flag(tp, 57765_PLUS) ||
  10656. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  10657. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX)) &&
  10658. (cfg2 & NIC_SRAM_DATA_CFG_2_APD_EN))
  10659. tp->phy_flags |= TG3_PHYFLG_ENABLE_APD;
  10660. if (tg3_flag(tp, PCI_EXPRESS) &&
  10661. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  10662. !tg3_flag(tp, 57765_PLUS)) {
  10663. u32 cfg3;
  10664. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  10665. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  10666. tg3_flag_set(tp, ASPM_WORKAROUND);
  10667. }
  10668. if (cfg4 & NIC_SRAM_RGMII_INBAND_DISABLE)
  10669. tg3_flag_set(tp, RGMII_INBAND_DISABLE);
  10670. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_RX_EN)
  10671. tg3_flag_set(tp, RGMII_EXT_IBND_RX_EN);
  10672. if (cfg4 & NIC_SRAM_RGMII_EXT_IBND_TX_EN)
  10673. tg3_flag_set(tp, RGMII_EXT_IBND_TX_EN);
  10674. }
  10675. done:
  10676. if (tg3_flag(tp, WOL_CAP))
  10677. device_set_wakeup_enable(&tp->pdev->dev,
  10678. tg3_flag(tp, WOL_ENABLE));
  10679. else
  10680. device_set_wakeup_capable(&tp->pdev->dev, false);
  10681. }
  10682. static int __devinit tg3_issue_otp_command(struct tg3 *tp, u32 cmd)
  10683. {
  10684. int i;
  10685. u32 val;
  10686. tw32(OTP_CTRL, cmd | OTP_CTRL_OTP_CMD_START);
  10687. tw32(OTP_CTRL, cmd);
  10688. /* Wait for up to 1 ms for command to execute. */
  10689. for (i = 0; i < 100; i++) {
  10690. val = tr32(OTP_STATUS);
  10691. if (val & OTP_STATUS_CMD_DONE)
  10692. break;
  10693. udelay(10);
  10694. }
  10695. return (val & OTP_STATUS_CMD_DONE) ? 0 : -EBUSY;
  10696. }
  10697. /* Read the gphy configuration from the OTP region of the chip. The gphy
  10698. * configuration is a 32-bit value that straddles the alignment boundary.
  10699. * We do two 32-bit reads and then shift and merge the results.
  10700. */
  10701. static u32 __devinit tg3_read_otp_phycfg(struct tg3 *tp)
  10702. {
  10703. u32 bhalf_otp, thalf_otp;
  10704. tw32(OTP_MODE, OTP_MODE_OTP_THRU_GRC);
  10705. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_INIT))
  10706. return 0;
  10707. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC1);
  10708. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10709. return 0;
  10710. thalf_otp = tr32(OTP_READ_DATA);
  10711. tw32(OTP_ADDRESS, OTP_ADDRESS_MAGIC2);
  10712. if (tg3_issue_otp_command(tp, OTP_CTRL_OTP_CMD_READ))
  10713. return 0;
  10714. bhalf_otp = tr32(OTP_READ_DATA);
  10715. return ((thalf_otp & 0x0000ffff) << 16) | (bhalf_otp >> 16);
  10716. }
  10717. static void __devinit tg3_phy_init_link_config(struct tg3 *tp)
  10718. {
  10719. u32 adv = ADVERTISED_Autoneg |
  10720. ADVERTISED_Pause;
  10721. if (!(tp->phy_flags & TG3_PHYFLG_10_100_ONLY))
  10722. adv |= ADVERTISED_1000baseT_Half |
  10723. ADVERTISED_1000baseT_Full;
  10724. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  10725. adv |= ADVERTISED_100baseT_Half |
  10726. ADVERTISED_100baseT_Full |
  10727. ADVERTISED_10baseT_Half |
  10728. ADVERTISED_10baseT_Full |
  10729. ADVERTISED_TP;
  10730. else
  10731. adv |= ADVERTISED_FIBRE;
  10732. tp->link_config.advertising = adv;
  10733. tp->link_config.speed = SPEED_INVALID;
  10734. tp->link_config.duplex = DUPLEX_INVALID;
  10735. tp->link_config.autoneg = AUTONEG_ENABLE;
  10736. tp->link_config.active_speed = SPEED_INVALID;
  10737. tp->link_config.active_duplex = DUPLEX_INVALID;
  10738. tp->link_config.orig_speed = SPEED_INVALID;
  10739. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10740. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10741. }
  10742. static int __devinit tg3_phy_probe(struct tg3 *tp)
  10743. {
  10744. u32 hw_phy_id_1, hw_phy_id_2;
  10745. u32 hw_phy_id, hw_phy_id_masked;
  10746. int err;
  10747. /* flow control autonegotiation is default behavior */
  10748. tg3_flag_set(tp, PAUSE_AUTONEG);
  10749. tp->link_config.flowctrl = FLOW_CTRL_TX | FLOW_CTRL_RX;
  10750. if (tg3_flag(tp, USE_PHYLIB))
  10751. return tg3_phy_init(tp);
  10752. /* Reading the PHY ID register can conflict with ASF
  10753. * firmware access to the PHY hardware.
  10754. */
  10755. err = 0;
  10756. if (tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE)) {
  10757. hw_phy_id = hw_phy_id_masked = TG3_PHY_ID_INVALID;
  10758. } else {
  10759. /* Now read the physical PHY_ID from the chip and verify
  10760. * that it is sane. If it doesn't look good, we fall back
  10761. * to either the hard-coded table based PHY_ID and failing
  10762. * that the value found in the eeprom area.
  10763. */
  10764. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  10765. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  10766. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  10767. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  10768. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  10769. hw_phy_id_masked = hw_phy_id & TG3_PHY_ID_MASK;
  10770. }
  10771. if (!err && TG3_KNOWN_PHY_ID(hw_phy_id_masked)) {
  10772. tp->phy_id = hw_phy_id;
  10773. if (hw_phy_id_masked == TG3_PHY_ID_BCM8002)
  10774. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10775. else
  10776. tp->phy_flags &= ~TG3_PHYFLG_PHY_SERDES;
  10777. } else {
  10778. if (tp->phy_id != TG3_PHY_ID_INVALID) {
  10779. /* Do nothing, phy ID already set up in
  10780. * tg3_get_eeprom_hw_cfg().
  10781. */
  10782. } else {
  10783. struct subsys_tbl_ent *p;
  10784. /* No eeprom signature? Try the hardcoded
  10785. * subsys device table.
  10786. */
  10787. p = tg3_lookup_by_subsys(tp);
  10788. if (!p)
  10789. return -ENODEV;
  10790. tp->phy_id = p->phy_id;
  10791. if (!tp->phy_id ||
  10792. tp->phy_id == TG3_PHY_ID_BCM8002)
  10793. tp->phy_flags |= TG3_PHYFLG_PHY_SERDES;
  10794. }
  10795. }
  10796. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10797. ((tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 &&
  10798. tp->pci_chip_rev_id != CHIPREV_ID_5717_A0) ||
  10799. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 &&
  10800. tp->pci_chip_rev_id != CHIPREV_ID_57765_A0)))
  10801. tp->phy_flags |= TG3_PHYFLG_EEE_CAP;
  10802. tg3_phy_init_link_config(tp);
  10803. if (!(tp->phy_flags & TG3_PHYFLG_ANY_SERDES) &&
  10804. !tg3_flag(tp, ENABLE_APE) &&
  10805. !tg3_flag(tp, ENABLE_ASF)) {
  10806. u32 bmsr, mask;
  10807. tg3_readphy(tp, MII_BMSR, &bmsr);
  10808. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  10809. (bmsr & BMSR_LSTATUS))
  10810. goto skip_phy_reset;
  10811. err = tg3_phy_reset(tp);
  10812. if (err)
  10813. return err;
  10814. tg3_phy_set_wirespeed(tp);
  10815. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10816. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10817. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  10818. if (!tg3_copper_is_advertising_all(tp, mask)) {
  10819. tg3_phy_autoneg_cfg(tp, tp->link_config.advertising,
  10820. tp->link_config.flowctrl);
  10821. tg3_writephy(tp, MII_BMCR,
  10822. BMCR_ANENABLE | BMCR_ANRESTART);
  10823. }
  10824. }
  10825. skip_phy_reset:
  10826. if ((tp->phy_id & TG3_PHY_ID_MASK) == TG3_PHY_ID_BCM5401) {
  10827. err = tg3_init_5401phy_dsp(tp);
  10828. if (err)
  10829. return err;
  10830. err = tg3_init_5401phy_dsp(tp);
  10831. }
  10832. return err;
  10833. }
  10834. static void __devinit tg3_read_vpd(struct tg3 *tp)
  10835. {
  10836. u8 *vpd_data;
  10837. unsigned int block_end, rosize, len;
  10838. int j, i = 0;
  10839. vpd_data = (u8 *)tg3_vpd_readblock(tp);
  10840. if (!vpd_data)
  10841. goto out_no_vpd;
  10842. i = pci_vpd_find_tag(vpd_data, 0, TG3_NVM_VPD_LEN,
  10843. PCI_VPD_LRDT_RO_DATA);
  10844. if (i < 0)
  10845. goto out_not_found;
  10846. rosize = pci_vpd_lrdt_size(&vpd_data[i]);
  10847. block_end = i + PCI_VPD_LRDT_TAG_SIZE + rosize;
  10848. i += PCI_VPD_LRDT_TAG_SIZE;
  10849. if (block_end > TG3_NVM_VPD_LEN)
  10850. goto out_not_found;
  10851. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10852. PCI_VPD_RO_KEYWORD_MFR_ID);
  10853. if (j > 0) {
  10854. len = pci_vpd_info_field_size(&vpd_data[j]);
  10855. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10856. if (j + len > block_end || len != 4 ||
  10857. memcmp(&vpd_data[j], "1028", 4))
  10858. goto partno;
  10859. j = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10860. PCI_VPD_RO_KEYWORD_VENDOR0);
  10861. if (j < 0)
  10862. goto partno;
  10863. len = pci_vpd_info_field_size(&vpd_data[j]);
  10864. j += PCI_VPD_INFO_FLD_HDR_SIZE;
  10865. if (j + len > block_end)
  10866. goto partno;
  10867. memcpy(tp->fw_ver, &vpd_data[j], len);
  10868. strncat(tp->fw_ver, " bc ", TG3_NVM_VPD_LEN - len - 1);
  10869. }
  10870. partno:
  10871. i = pci_vpd_find_info_keyword(vpd_data, i, rosize,
  10872. PCI_VPD_RO_KEYWORD_PARTNO);
  10873. if (i < 0)
  10874. goto out_not_found;
  10875. len = pci_vpd_info_field_size(&vpd_data[i]);
  10876. i += PCI_VPD_INFO_FLD_HDR_SIZE;
  10877. if (len > TG3_BPN_SIZE ||
  10878. (len + i) > TG3_NVM_VPD_LEN)
  10879. goto out_not_found;
  10880. memcpy(tp->board_part_number, &vpd_data[i], len);
  10881. out_not_found:
  10882. kfree(vpd_data);
  10883. if (tp->board_part_number[0])
  10884. return;
  10885. out_no_vpd:
  10886. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717) {
  10887. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717)
  10888. strcpy(tp->board_part_number, "BCM5717");
  10889. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718)
  10890. strcpy(tp->board_part_number, "BCM5718");
  10891. else
  10892. goto nomatch;
  10893. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780) {
  10894. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57780)
  10895. strcpy(tp->board_part_number, "BCM57780");
  10896. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57760)
  10897. strcpy(tp->board_part_number, "BCM57760");
  10898. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790)
  10899. strcpy(tp->board_part_number, "BCM57790");
  10900. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57788)
  10901. strcpy(tp->board_part_number, "BCM57788");
  10902. else
  10903. goto nomatch;
  10904. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765) {
  10905. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761)
  10906. strcpy(tp->board_part_number, "BCM57761");
  10907. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765)
  10908. strcpy(tp->board_part_number, "BCM57765");
  10909. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781)
  10910. strcpy(tp->board_part_number, "BCM57781");
  10911. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785)
  10912. strcpy(tp->board_part_number, "BCM57785");
  10913. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791)
  10914. strcpy(tp->board_part_number, "BCM57791");
  10915. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  10916. strcpy(tp->board_part_number, "BCM57795");
  10917. else
  10918. goto nomatch;
  10919. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10920. strcpy(tp->board_part_number, "BCM95906");
  10921. } else {
  10922. nomatch:
  10923. strcpy(tp->board_part_number, "none");
  10924. }
  10925. }
  10926. static int __devinit tg3_fw_img_is_valid(struct tg3 *tp, u32 offset)
  10927. {
  10928. u32 val;
  10929. if (tg3_nvram_read(tp, offset, &val) ||
  10930. (val & 0xfc000000) != 0x0c000000 ||
  10931. tg3_nvram_read(tp, offset + 4, &val) ||
  10932. val != 0)
  10933. return 0;
  10934. return 1;
  10935. }
  10936. static void __devinit tg3_read_bc_ver(struct tg3 *tp)
  10937. {
  10938. u32 val, offset, start, ver_offset;
  10939. int i, dst_off;
  10940. bool newver = false;
  10941. if (tg3_nvram_read(tp, 0xc, &offset) ||
  10942. tg3_nvram_read(tp, 0x4, &start))
  10943. return;
  10944. offset = tg3_nvram_logical_addr(tp, offset);
  10945. if (tg3_nvram_read(tp, offset, &val))
  10946. return;
  10947. if ((val & 0xfc000000) == 0x0c000000) {
  10948. if (tg3_nvram_read(tp, offset + 4, &val))
  10949. return;
  10950. if (val == 0)
  10951. newver = true;
  10952. }
  10953. dst_off = strlen(tp->fw_ver);
  10954. if (newver) {
  10955. if (TG3_VER_SIZE - dst_off < 16 ||
  10956. tg3_nvram_read(tp, offset + 8, &ver_offset))
  10957. return;
  10958. offset = offset + ver_offset - start;
  10959. for (i = 0; i < 16; i += 4) {
  10960. __be32 v;
  10961. if (tg3_nvram_read_be32(tp, offset + i, &v))
  10962. return;
  10963. memcpy(tp->fw_ver + dst_off + i, &v, sizeof(v));
  10964. }
  10965. } else {
  10966. u32 major, minor;
  10967. if (tg3_nvram_read(tp, TG3_NVM_PTREV_BCVER, &ver_offset))
  10968. return;
  10969. major = (ver_offset & TG3_NVM_BCVER_MAJMSK) >>
  10970. TG3_NVM_BCVER_MAJSFT;
  10971. minor = ver_offset & TG3_NVM_BCVER_MINMSK;
  10972. snprintf(&tp->fw_ver[dst_off], TG3_VER_SIZE - dst_off,
  10973. "v%d.%02d", major, minor);
  10974. }
  10975. }
  10976. static void __devinit tg3_read_hwsb_ver(struct tg3 *tp)
  10977. {
  10978. u32 val, major, minor;
  10979. /* Use native endian representation */
  10980. if (tg3_nvram_read(tp, TG3_NVM_HWSB_CFG1, &val))
  10981. return;
  10982. major = (val & TG3_NVM_HWSB_CFG1_MAJMSK) >>
  10983. TG3_NVM_HWSB_CFG1_MAJSFT;
  10984. minor = (val & TG3_NVM_HWSB_CFG1_MINMSK) >>
  10985. TG3_NVM_HWSB_CFG1_MINSFT;
  10986. snprintf(&tp->fw_ver[0], 32, "sb v%d.%02d", major, minor);
  10987. }
  10988. static void __devinit tg3_read_sb_ver(struct tg3 *tp, u32 val)
  10989. {
  10990. u32 offset, major, minor, build;
  10991. strncat(tp->fw_ver, "sb", TG3_VER_SIZE - strlen(tp->fw_ver) - 1);
  10992. if ((val & TG3_EEPROM_SB_FORMAT_MASK) != TG3_EEPROM_SB_FORMAT_1)
  10993. return;
  10994. switch (val & TG3_EEPROM_SB_REVISION_MASK) {
  10995. case TG3_EEPROM_SB_REVISION_0:
  10996. offset = TG3_EEPROM_SB_F1R0_EDH_OFF;
  10997. break;
  10998. case TG3_EEPROM_SB_REVISION_2:
  10999. offset = TG3_EEPROM_SB_F1R2_EDH_OFF;
  11000. break;
  11001. case TG3_EEPROM_SB_REVISION_3:
  11002. offset = TG3_EEPROM_SB_F1R3_EDH_OFF;
  11003. break;
  11004. case TG3_EEPROM_SB_REVISION_4:
  11005. offset = TG3_EEPROM_SB_F1R4_EDH_OFF;
  11006. break;
  11007. case TG3_EEPROM_SB_REVISION_5:
  11008. offset = TG3_EEPROM_SB_F1R5_EDH_OFF;
  11009. break;
  11010. case TG3_EEPROM_SB_REVISION_6:
  11011. offset = TG3_EEPROM_SB_F1R6_EDH_OFF;
  11012. break;
  11013. default:
  11014. return;
  11015. }
  11016. if (tg3_nvram_read(tp, offset, &val))
  11017. return;
  11018. build = (val & TG3_EEPROM_SB_EDH_BLD_MASK) >>
  11019. TG3_EEPROM_SB_EDH_BLD_SHFT;
  11020. major = (val & TG3_EEPROM_SB_EDH_MAJ_MASK) >>
  11021. TG3_EEPROM_SB_EDH_MAJ_SHFT;
  11022. minor = val & TG3_EEPROM_SB_EDH_MIN_MASK;
  11023. if (minor > 99 || build > 26)
  11024. return;
  11025. offset = strlen(tp->fw_ver);
  11026. snprintf(&tp->fw_ver[offset], TG3_VER_SIZE - offset,
  11027. " v%d.%02d", major, minor);
  11028. if (build > 0) {
  11029. offset = strlen(tp->fw_ver);
  11030. if (offset < TG3_VER_SIZE - 1)
  11031. tp->fw_ver[offset] = 'a' + build - 1;
  11032. }
  11033. }
  11034. static void __devinit tg3_read_mgmtfw_ver(struct tg3 *tp)
  11035. {
  11036. u32 val, offset, start;
  11037. int i, vlen;
  11038. for (offset = TG3_NVM_DIR_START;
  11039. offset < TG3_NVM_DIR_END;
  11040. offset += TG3_NVM_DIRENT_SIZE) {
  11041. if (tg3_nvram_read(tp, offset, &val))
  11042. return;
  11043. if ((val >> TG3_NVM_DIRTYPE_SHIFT) == TG3_NVM_DIRTYPE_ASFINI)
  11044. break;
  11045. }
  11046. if (offset == TG3_NVM_DIR_END)
  11047. return;
  11048. if (!tg3_flag(tp, 5705_PLUS))
  11049. start = 0x08000000;
  11050. else if (tg3_nvram_read(tp, offset - 4, &start))
  11051. return;
  11052. if (tg3_nvram_read(tp, offset + 4, &offset) ||
  11053. !tg3_fw_img_is_valid(tp, offset) ||
  11054. tg3_nvram_read(tp, offset + 8, &val))
  11055. return;
  11056. offset += val - start;
  11057. vlen = strlen(tp->fw_ver);
  11058. tp->fw_ver[vlen++] = ',';
  11059. tp->fw_ver[vlen++] = ' ';
  11060. for (i = 0; i < 4; i++) {
  11061. __be32 v;
  11062. if (tg3_nvram_read_be32(tp, offset, &v))
  11063. return;
  11064. offset += sizeof(v);
  11065. if (vlen > TG3_VER_SIZE - sizeof(v)) {
  11066. memcpy(&tp->fw_ver[vlen], &v, TG3_VER_SIZE - vlen);
  11067. break;
  11068. }
  11069. memcpy(&tp->fw_ver[vlen], &v, sizeof(v));
  11070. vlen += sizeof(v);
  11071. }
  11072. }
  11073. static void __devinit tg3_read_dash_ver(struct tg3 *tp)
  11074. {
  11075. int vlen;
  11076. u32 apedata;
  11077. char *fwtype;
  11078. if (!tg3_flag(tp, ENABLE_APE) || !tg3_flag(tp, ENABLE_ASF))
  11079. return;
  11080. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  11081. if (apedata != APE_SEG_SIG_MAGIC)
  11082. return;
  11083. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  11084. if (!(apedata & APE_FW_STATUS_READY))
  11085. return;
  11086. apedata = tg3_ape_read32(tp, TG3_APE_FW_VERSION);
  11087. if (tg3_ape_read32(tp, TG3_APE_FW_FEATURES) & TG3_APE_FW_FEATURE_NCSI) {
  11088. tg3_flag_set(tp, APE_HAS_NCSI);
  11089. fwtype = "NCSI";
  11090. } else {
  11091. fwtype = "DASH";
  11092. }
  11093. vlen = strlen(tp->fw_ver);
  11094. snprintf(&tp->fw_ver[vlen], TG3_VER_SIZE - vlen, " %s v%d.%d.%d.%d",
  11095. fwtype,
  11096. (apedata & APE_FW_VERSION_MAJMSK) >> APE_FW_VERSION_MAJSFT,
  11097. (apedata & APE_FW_VERSION_MINMSK) >> APE_FW_VERSION_MINSFT,
  11098. (apedata & APE_FW_VERSION_REVMSK) >> APE_FW_VERSION_REVSFT,
  11099. (apedata & APE_FW_VERSION_BLDMSK));
  11100. }
  11101. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  11102. {
  11103. u32 val;
  11104. bool vpd_vers = false;
  11105. if (tp->fw_ver[0] != 0)
  11106. vpd_vers = true;
  11107. if (tg3_flag(tp, NO_NVRAM)) {
  11108. strcat(tp->fw_ver, "sb");
  11109. return;
  11110. }
  11111. if (tg3_nvram_read(tp, 0, &val))
  11112. return;
  11113. if (val == TG3_EEPROM_MAGIC)
  11114. tg3_read_bc_ver(tp);
  11115. else if ((val & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW)
  11116. tg3_read_sb_ver(tp, val);
  11117. else if ((val & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  11118. tg3_read_hwsb_ver(tp);
  11119. else
  11120. return;
  11121. if (!tg3_flag(tp, ENABLE_ASF) || tg3_flag(tp, ENABLE_APE) || vpd_vers)
  11122. goto done;
  11123. tg3_read_mgmtfw_ver(tp);
  11124. done:
  11125. tp->fw_ver[TG3_VER_SIZE - 1] = 0;
  11126. }
  11127. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  11128. static inline u32 tg3_rx_ret_ring_size(struct tg3 *tp)
  11129. {
  11130. if (tg3_flag(tp, LRG_PROD_RING_CAP))
  11131. return TG3_RX_RET_MAX_SIZE_5717;
  11132. else if (tg3_flag(tp, JUMBO_CAPABLE) && !tg3_flag(tp, 5780_CLASS))
  11133. return TG3_RX_RET_MAX_SIZE_5700;
  11134. else
  11135. return TG3_RX_RET_MAX_SIZE_5705;
  11136. }
  11137. static DEFINE_PCI_DEVICE_TABLE(tg3_write_reorder_chipsets) = {
  11138. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  11139. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  11140. { PCI_DEVICE(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8385_0) },
  11141. { },
  11142. };
  11143. static int __devinit tg3_get_invariants(struct tg3 *tp)
  11144. {
  11145. u32 misc_ctrl_reg;
  11146. u32 pci_state_reg, grc_misc_cfg;
  11147. u32 val;
  11148. u16 pci_cmd;
  11149. int err;
  11150. /* Force memory write invalidate off. If we leave it on,
  11151. * then on 5700_BX chips we have to enable a workaround.
  11152. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  11153. * to match the cacheline size. The Broadcom driver have this
  11154. * workaround but turns MWI off all the times so never uses
  11155. * it. This seems to suggest that the workaround is insufficient.
  11156. */
  11157. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11158. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  11159. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11160. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  11161. * has the register indirect write enable bit set before
  11162. * we try to access any of the MMIO registers. It is also
  11163. * critical that the PCI-X hw workaround situation is decided
  11164. * before that as well.
  11165. */
  11166. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11167. &misc_ctrl_reg);
  11168. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  11169. MISC_HOST_CTRL_CHIPREV_SHIFT);
  11170. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  11171. u32 prod_id_asic_rev;
  11172. if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_5717 ||
  11173. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5718 ||
  11174. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5719 ||
  11175. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5720)
  11176. pci_read_config_dword(tp->pdev,
  11177. TG3PCI_GEN2_PRODID_ASICREV,
  11178. &prod_id_asic_rev);
  11179. else if (tp->pdev->device == TG3PCI_DEVICE_TIGON3_57781 ||
  11180. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57785 ||
  11181. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57761 ||
  11182. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57765 ||
  11183. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11184. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795)
  11185. pci_read_config_dword(tp->pdev,
  11186. TG3PCI_GEN15_PRODID_ASICREV,
  11187. &prod_id_asic_rev);
  11188. else
  11189. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  11190. &prod_id_asic_rev);
  11191. tp->pci_chip_rev_id = prod_id_asic_rev;
  11192. }
  11193. /* Wrong chip ID in 5752 A0. This code can be removed later
  11194. * as A0 is not in production.
  11195. */
  11196. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  11197. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  11198. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  11199. * we need to disable memory and use config. cycles
  11200. * only to access all registers. The 5702/03 chips
  11201. * can mistakenly decode the special cycles from the
  11202. * ICH chipsets as memory write cycles, causing corruption
  11203. * of register and memory space. Only certain ICH bridges
  11204. * will drive special cycles with non-zero data during the
  11205. * address phase which can fall within the 5703's address
  11206. * range. This is not an ICH bug as the PCI spec allows
  11207. * non-zero address during special cycles. However, only
  11208. * these ICH bridges are known to drive non-zero addresses
  11209. * during special cycles.
  11210. *
  11211. * Since special cycles do not cross PCI bridges, we only
  11212. * enable this workaround if the 5703 is on the secondary
  11213. * bus of these ICH bridges.
  11214. */
  11215. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  11216. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  11217. static struct tg3_dev_id {
  11218. u32 vendor;
  11219. u32 device;
  11220. u32 rev;
  11221. } ich_chipsets[] = {
  11222. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  11223. PCI_ANY_ID },
  11224. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  11225. PCI_ANY_ID },
  11226. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  11227. 0xa },
  11228. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  11229. PCI_ANY_ID },
  11230. { },
  11231. };
  11232. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  11233. struct pci_dev *bridge = NULL;
  11234. while (pci_id->vendor != 0) {
  11235. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  11236. bridge);
  11237. if (!bridge) {
  11238. pci_id++;
  11239. continue;
  11240. }
  11241. if (pci_id->rev != PCI_ANY_ID) {
  11242. if (bridge->revision > pci_id->rev)
  11243. continue;
  11244. }
  11245. if (bridge->subordinate &&
  11246. (bridge->subordinate->number ==
  11247. tp->pdev->bus->number)) {
  11248. tg3_flag_set(tp, ICH_WORKAROUND);
  11249. pci_dev_put(bridge);
  11250. break;
  11251. }
  11252. }
  11253. }
  11254. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  11255. static struct tg3_dev_id {
  11256. u32 vendor;
  11257. u32 device;
  11258. } bridge_chipsets[] = {
  11259. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0 },
  11260. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1 },
  11261. { },
  11262. };
  11263. struct tg3_dev_id *pci_id = &bridge_chipsets[0];
  11264. struct pci_dev *bridge = NULL;
  11265. while (pci_id->vendor != 0) {
  11266. bridge = pci_get_device(pci_id->vendor,
  11267. pci_id->device,
  11268. bridge);
  11269. if (!bridge) {
  11270. pci_id++;
  11271. continue;
  11272. }
  11273. if (bridge->subordinate &&
  11274. (bridge->subordinate->number <=
  11275. tp->pdev->bus->number) &&
  11276. (bridge->subordinate->subordinate >=
  11277. tp->pdev->bus->number)) {
  11278. tg3_flag_set(tp, 5701_DMA_BUG);
  11279. pci_dev_put(bridge);
  11280. break;
  11281. }
  11282. }
  11283. }
  11284. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  11285. * DMA addresses > 40-bit. This bridge may have other additional
  11286. * 57xx devices behind it in some 4-port NIC designs for example.
  11287. * Any tg3 device found behind the bridge will also need the 40-bit
  11288. * DMA workaround.
  11289. */
  11290. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  11291. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  11292. tg3_flag_set(tp, 5780_CLASS);
  11293. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11294. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  11295. } else {
  11296. struct pci_dev *bridge = NULL;
  11297. do {
  11298. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  11299. PCI_DEVICE_ID_SERVERWORKS_EPB,
  11300. bridge);
  11301. if (bridge && bridge->subordinate &&
  11302. (bridge->subordinate->number <=
  11303. tp->pdev->bus->number) &&
  11304. (bridge->subordinate->subordinate >=
  11305. tp->pdev->bus->number)) {
  11306. tg3_flag_set(tp, 40BIT_DMA_BUG);
  11307. pci_dev_put(bridge);
  11308. break;
  11309. }
  11310. } while (bridge);
  11311. }
  11312. /* Initialize misc host control in PCI block. */
  11313. tp->misc_host_ctrl |= (misc_ctrl_reg &
  11314. MISC_HOST_CTRL_CHIPREV);
  11315. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11316. tp->misc_host_ctrl);
  11317. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11318. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 ||
  11319. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11320. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11321. tp->pdev_peer = tg3_find_peer(tp);
  11322. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11323. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11324. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11325. tg3_flag_set(tp, 5717_PLUS);
  11326. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765 ||
  11327. tg3_flag(tp, 5717_PLUS))
  11328. tg3_flag_set(tp, 57765_PLUS);
  11329. /* Intentionally exclude ASIC_REV_5906 */
  11330. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11331. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11332. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11333. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11334. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11335. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11336. tg3_flag(tp, 57765_PLUS))
  11337. tg3_flag_set(tp, 5755_PLUS);
  11338. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11339. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11340. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  11341. tg3_flag(tp, 5755_PLUS) ||
  11342. tg3_flag(tp, 5780_CLASS))
  11343. tg3_flag_set(tp, 5750_PLUS);
  11344. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  11345. tg3_flag(tp, 5750_PLUS))
  11346. tg3_flag_set(tp, 5705_PLUS);
  11347. /* Determine TSO capabilities */
  11348. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719)
  11349. ; /* Do nothing. HW bug. */
  11350. else if (tg3_flag(tp, 57765_PLUS))
  11351. tg3_flag_set(tp, HW_TSO_3);
  11352. else if (tg3_flag(tp, 5755_PLUS) ||
  11353. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11354. tg3_flag_set(tp, HW_TSO_2);
  11355. else if (tg3_flag(tp, 5750_PLUS)) {
  11356. tg3_flag_set(tp, HW_TSO_1);
  11357. tg3_flag_set(tp, TSO_BUG);
  11358. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 &&
  11359. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  11360. tg3_flag_clear(tp, TSO_BUG);
  11361. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11362. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11363. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) {
  11364. tg3_flag_set(tp, TSO_BUG);
  11365. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)
  11366. tp->fw_needed = FIRMWARE_TG3TSO5;
  11367. else
  11368. tp->fw_needed = FIRMWARE_TG3TSO;
  11369. }
  11370. /* Selectively allow TSO based on operating conditions */
  11371. if (tg3_flag(tp, HW_TSO_1) ||
  11372. tg3_flag(tp, HW_TSO_2) ||
  11373. tg3_flag(tp, HW_TSO_3) ||
  11374. (tp->fw_needed && !tg3_flag(tp, ENABLE_ASF)))
  11375. tg3_flag_set(tp, TSO_CAPABLE);
  11376. else {
  11377. tg3_flag_clear(tp, TSO_CAPABLE);
  11378. tg3_flag_clear(tp, TSO_BUG);
  11379. tp->fw_needed = NULL;
  11380. }
  11381. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0)
  11382. tp->fw_needed = FIRMWARE_TG3;
  11383. tp->irq_max = 1;
  11384. if (tg3_flag(tp, 5750_PLUS)) {
  11385. tg3_flag_set(tp, SUPPORT_MSI);
  11386. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  11387. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  11388. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  11389. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  11390. tp->pdev_peer == tp->pdev))
  11391. tg3_flag_clear(tp, SUPPORT_MSI);
  11392. if (tg3_flag(tp, 5755_PLUS) ||
  11393. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11394. tg3_flag_set(tp, 1SHOT_MSI);
  11395. }
  11396. if (tg3_flag(tp, 57765_PLUS)) {
  11397. tg3_flag_set(tp, SUPPORT_MSIX);
  11398. tp->irq_max = TG3_IRQ_MAX_VECS;
  11399. }
  11400. }
  11401. if (tg3_flag(tp, 5755_PLUS))
  11402. tg3_flag_set(tp, SHORT_DMA_BUG);
  11403. if (tg3_flag(tp, 5717_PLUS))
  11404. tg3_flag_set(tp, LRG_PROD_RING_CAP);
  11405. if (tg3_flag(tp, 57765_PLUS) &&
  11406. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5719)
  11407. tg3_flag_set(tp, USE_JUMBO_BDFLAG);
  11408. if (!tg3_flag(tp, 5705_PLUS) ||
  11409. tg3_flag(tp, 5780_CLASS) ||
  11410. tg3_flag(tp, USE_JUMBO_BDFLAG))
  11411. tg3_flag_set(tp, JUMBO_CAPABLE);
  11412. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11413. &pci_state_reg);
  11414. tp->pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  11415. if (tp->pcie_cap != 0) {
  11416. u16 lnkctl;
  11417. tg3_flag_set(tp, PCI_EXPRESS);
  11418. tp->pcie_readrq = 4096;
  11419. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5719 ||
  11420. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11421. tp->pcie_readrq = 2048;
  11422. pcie_set_readrq(tp->pdev, tp->pcie_readrq);
  11423. pci_read_config_word(tp->pdev,
  11424. tp->pcie_cap + PCI_EXP_LNKCTL,
  11425. &lnkctl);
  11426. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN) {
  11427. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  11428. ASIC_REV_5906) {
  11429. tg3_flag_clear(tp, HW_TSO_2);
  11430. tg3_flag_clear(tp, TSO_CAPABLE);
  11431. }
  11432. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11433. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11434. tp->pci_chip_rev_id == CHIPREV_ID_57780_A0 ||
  11435. tp->pci_chip_rev_id == CHIPREV_ID_57780_A1)
  11436. tg3_flag_set(tp, CLKREQ_BUG);
  11437. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5717_A0) {
  11438. tg3_flag_set(tp, L1PLLPD_EN);
  11439. }
  11440. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785) {
  11441. tg3_flag_set(tp, PCI_EXPRESS);
  11442. } else if (!tg3_flag(tp, 5705_PLUS) ||
  11443. tg3_flag(tp, 5780_CLASS)) {
  11444. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  11445. if (!tp->pcix_cap) {
  11446. dev_err(&tp->pdev->dev,
  11447. "Cannot find PCI-X capability, aborting\n");
  11448. return -EIO;
  11449. }
  11450. if (!(pci_state_reg & PCISTATE_CONV_PCI_MODE))
  11451. tg3_flag_set(tp, PCIX_MODE);
  11452. }
  11453. /* If we have an AMD 762 or VIA K8T800 chipset, write
  11454. * reordering to the mailbox registers done by the host
  11455. * controller can cause major troubles. We read back from
  11456. * every mailbox register write to force the writes to be
  11457. * posted to the chip in order.
  11458. */
  11459. if (pci_dev_present(tg3_write_reorder_chipsets) &&
  11460. !tg3_flag(tp, PCI_EXPRESS))
  11461. tg3_flag_set(tp, MBOX_WRITE_REORDER);
  11462. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE,
  11463. &tp->pci_cacheline_sz);
  11464. pci_read_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11465. &tp->pci_lat_timer);
  11466. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11467. tp->pci_lat_timer < 64) {
  11468. tp->pci_lat_timer = 64;
  11469. pci_write_config_byte(tp->pdev, PCI_LATENCY_TIMER,
  11470. tp->pci_lat_timer);
  11471. }
  11472. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  11473. /* 5700 BX chips need to have their TX producer index
  11474. * mailboxes written twice to workaround a bug.
  11475. */
  11476. tg3_flag_set(tp, TXD_MBOX_HWBUG);
  11477. /* If we are in PCI-X mode, enable register write workaround.
  11478. *
  11479. * The workaround is to use indirect register accesses
  11480. * for all chip writes not to mailbox registers.
  11481. */
  11482. if (tg3_flag(tp, PCIX_MODE)) {
  11483. u32 pm_reg;
  11484. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11485. /* The chip can have it's power management PCI config
  11486. * space registers clobbered due to this bug.
  11487. * So explicitly force the chip into D0 here.
  11488. */
  11489. pci_read_config_dword(tp->pdev,
  11490. tp->pm_cap + PCI_PM_CTRL,
  11491. &pm_reg);
  11492. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  11493. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  11494. pci_write_config_dword(tp->pdev,
  11495. tp->pm_cap + PCI_PM_CTRL,
  11496. pm_reg);
  11497. /* Also, force SERR#/PERR# in PCI command. */
  11498. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11499. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  11500. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11501. }
  11502. }
  11503. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  11504. tg3_flag_set(tp, PCI_HIGH_SPEED);
  11505. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  11506. tg3_flag_set(tp, PCI_32BIT);
  11507. /* Chip-specific fixup from Broadcom driver */
  11508. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  11509. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  11510. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  11511. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  11512. }
  11513. /* Default fast path register access methods */
  11514. tp->read32 = tg3_read32;
  11515. tp->write32 = tg3_write32;
  11516. tp->read32_mbox = tg3_read32;
  11517. tp->write32_mbox = tg3_write32;
  11518. tp->write32_tx_mbox = tg3_write32;
  11519. tp->write32_rx_mbox = tg3_write32;
  11520. /* Various workaround register access methods */
  11521. if (tg3_flag(tp, PCIX_TARGET_HWBUG))
  11522. tp->write32 = tg3_write_indirect_reg32;
  11523. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  11524. (tg3_flag(tp, PCI_EXPRESS) &&
  11525. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  11526. /*
  11527. * Back to back register writes can cause problems on these
  11528. * chips, the workaround is to read back all reg writes
  11529. * except those to mailbox regs.
  11530. *
  11531. * See tg3_write_indirect_reg32().
  11532. */
  11533. tp->write32 = tg3_write_flush_reg32;
  11534. }
  11535. if (tg3_flag(tp, TXD_MBOX_HWBUG) || tg3_flag(tp, MBOX_WRITE_REORDER)) {
  11536. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  11537. if (tg3_flag(tp, MBOX_WRITE_REORDER))
  11538. tp->write32_rx_mbox = tg3_write_flush_reg32;
  11539. }
  11540. if (tg3_flag(tp, ICH_WORKAROUND)) {
  11541. tp->read32 = tg3_read_indirect_reg32;
  11542. tp->write32 = tg3_write_indirect_reg32;
  11543. tp->read32_mbox = tg3_read_indirect_mbox;
  11544. tp->write32_mbox = tg3_write_indirect_mbox;
  11545. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  11546. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  11547. iounmap(tp->regs);
  11548. tp->regs = NULL;
  11549. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  11550. pci_cmd &= ~PCI_COMMAND_MEMORY;
  11551. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  11552. }
  11553. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  11554. tp->read32_mbox = tg3_read32_mbox_5906;
  11555. tp->write32_mbox = tg3_write32_mbox_5906;
  11556. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  11557. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  11558. }
  11559. if (tp->write32 == tg3_write_indirect_reg32 ||
  11560. (tg3_flag(tp, PCIX_MODE) &&
  11561. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11562. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  11563. tg3_flag_set(tp, SRAM_USE_CONFIG);
  11564. /* Get eeprom hw config before calling tg3_set_power_state().
  11565. * In particular, the TG3_FLAG_IS_NIC flag must be
  11566. * determined before calling tg3_set_power_state() so that
  11567. * we know whether or not to switch out of Vaux power.
  11568. * When the flag is set, it means that GPIO1 is used for eeprom
  11569. * write protect and also implies that it is a LOM where GPIOs
  11570. * are not used to switch power.
  11571. */
  11572. tg3_get_eeprom_hw_cfg(tp);
  11573. if (tg3_flag(tp, ENABLE_APE)) {
  11574. /* Allow reads and writes to the
  11575. * APE register and memory space.
  11576. */
  11577. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  11578. PCISTATE_ALLOW_APE_SHMEM_WR |
  11579. PCISTATE_ALLOW_APE_PSPACE_WR;
  11580. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11581. pci_state_reg);
  11582. }
  11583. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11584. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  11585. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11586. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11587. tg3_flag(tp, 57765_PLUS))
  11588. tg3_flag_set(tp, CPMU_PRESENT);
  11589. /* Set up tp->grc_local_ctrl before calling tg3_power_up().
  11590. * GPIO1 driven high will bring 5700's external PHY out of reset.
  11591. * It is also used as eeprom write protect on LOMs.
  11592. */
  11593. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  11594. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11595. tg3_flag(tp, EEPROM_WRITE_PROT))
  11596. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  11597. GRC_LCLCTRL_GPIO_OUTPUT1);
  11598. /* Unused GPIO3 must be driven as output on 5752 because there
  11599. * are no pull-up resistors on unused GPIO pins.
  11600. */
  11601. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  11602. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  11603. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11604. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780 ||
  11605. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57765)
  11606. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11607. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5761 ||
  11608. tp->pdev->device == TG3PCI_DEVICE_TIGON3_5761S) {
  11609. /* Turn off the debug UART. */
  11610. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  11611. if (tg3_flag(tp, IS_NIC))
  11612. /* Keep VMain power. */
  11613. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  11614. GRC_LCLCTRL_GPIO_OUTPUT0;
  11615. }
  11616. /* Force the chip into D0. */
  11617. err = tg3_power_up(tp);
  11618. if (err) {
  11619. dev_err(&tp->pdev->dev, "Transition to D0 failed\n");
  11620. return err;
  11621. }
  11622. /* Derive initial jumbo mode from MTU assigned in
  11623. * ether_setup() via the alloc_etherdev() call
  11624. */
  11625. if (tp->dev->mtu > ETH_DATA_LEN && !tg3_flag(tp, 5780_CLASS))
  11626. tg3_flag_set(tp, JUMBO_RING_ENABLE);
  11627. /* Determine WakeOnLan speed to use. */
  11628. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11629. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  11630. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  11631. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  11632. tg3_flag_clear(tp, WOL_SPEED_100MB);
  11633. } else {
  11634. tg3_flag_set(tp, WOL_SPEED_100MB);
  11635. }
  11636. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11637. tp->phy_flags |= TG3_PHYFLG_IS_FET;
  11638. /* A few boards don't want Ethernet@WireSpeed phy feature */
  11639. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  11640. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11641. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  11642. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  11643. (tp->phy_flags & TG3_PHYFLG_IS_FET) ||
  11644. (tp->phy_flags & TG3_PHYFLG_ANY_SERDES))
  11645. tp->phy_flags |= TG3_PHYFLG_NO_ETH_WIRE_SPEED;
  11646. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  11647. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  11648. tp->phy_flags |= TG3_PHYFLG_ADC_BUG;
  11649. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  11650. tp->phy_flags |= TG3_PHYFLG_5704_A0_BUG;
  11651. if (tg3_flag(tp, 5705_PLUS) &&
  11652. !(tp->phy_flags & TG3_PHYFLG_IS_FET) &&
  11653. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5785 &&
  11654. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_57780 &&
  11655. !tg3_flag(tp, 57765_PLUS)) {
  11656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  11657. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  11658. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  11659. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  11660. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  11661. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  11662. tp->phy_flags |= TG3_PHYFLG_JITTER_BUG;
  11663. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  11664. tp->phy_flags |= TG3_PHYFLG_ADJUST_TRIM;
  11665. } else
  11666. tp->phy_flags |= TG3_PHYFLG_BER_BUG;
  11667. }
  11668. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  11669. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) {
  11670. tp->phy_otp = tg3_read_otp_phycfg(tp);
  11671. if (tp->phy_otp == 0)
  11672. tp->phy_otp = TG3_OTP_DEFAULT;
  11673. }
  11674. if (tg3_flag(tp, CPMU_PRESENT))
  11675. tp->mi_mode = MAC_MI_MODE_500KHZ_CONST;
  11676. else
  11677. tp->mi_mode = MAC_MI_MODE_BASE;
  11678. tp->coalesce_mode = 0;
  11679. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  11680. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  11681. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  11682. /* Set these bits to enable statistics workaround. */
  11683. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5717 ||
  11684. tp->pci_chip_rev_id == CHIPREV_ID_5719_A0 ||
  11685. tp->pci_chip_rev_id == CHIPREV_ID_5720_A0) {
  11686. tp->coalesce_mode |= HOSTCC_MODE_ATTN;
  11687. tp->grc_mode |= GRC_MODE_IRQ_ON_FLOW_ATTN;
  11688. }
  11689. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  11690. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  11691. tg3_flag_set(tp, USE_PHYLIB);
  11692. err = tg3_mdio_init(tp);
  11693. if (err)
  11694. return err;
  11695. /* Initialize data/descriptor byte/word swapping. */
  11696. val = tr32(GRC_MODE);
  11697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5720)
  11698. val &= (GRC_MODE_BYTE_SWAP_B2HRX_DATA |
  11699. GRC_MODE_WORD_SWAP_B2HRX_DATA |
  11700. GRC_MODE_B2HRX_ENABLE |
  11701. GRC_MODE_HTX2B_ENABLE |
  11702. GRC_MODE_HOST_STACKUP);
  11703. else
  11704. val &= GRC_MODE_HOST_STACKUP;
  11705. tw32(GRC_MODE, val | tp->grc_mode);
  11706. tg3_switch_clocks(tp);
  11707. /* Clear this out for sanity. */
  11708. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  11709. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  11710. &pci_state_reg);
  11711. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  11712. !tg3_flag(tp, PCIX_TARGET_HWBUG)) {
  11713. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  11714. if (chiprevid == CHIPREV_ID_5701_A0 ||
  11715. chiprevid == CHIPREV_ID_5701_B0 ||
  11716. chiprevid == CHIPREV_ID_5701_B2 ||
  11717. chiprevid == CHIPREV_ID_5701_B5) {
  11718. void __iomem *sram_base;
  11719. /* Write some dummy words into the SRAM status block
  11720. * area, see if it reads back correctly. If the return
  11721. * value is bad, force enable the PCIX workaround.
  11722. */
  11723. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  11724. writel(0x00000000, sram_base);
  11725. writel(0x00000000, sram_base + 4);
  11726. writel(0xffffffff, sram_base + 4);
  11727. if (readl(sram_base) != 0x00000000)
  11728. tg3_flag_set(tp, PCIX_TARGET_HWBUG);
  11729. }
  11730. }
  11731. udelay(50);
  11732. tg3_nvram_init(tp);
  11733. grc_misc_cfg = tr32(GRC_MISC_CFG);
  11734. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  11735. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11736. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  11737. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  11738. tg3_flag_set(tp, IS_5788);
  11739. if (!tg3_flag(tp, IS_5788) &&
  11740. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  11741. tg3_flag_set(tp, TAGGED_STATUS);
  11742. if (tg3_flag(tp, TAGGED_STATUS)) {
  11743. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  11744. HOSTCC_MODE_CLRTICK_TXBD);
  11745. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  11746. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  11747. tp->misc_host_ctrl);
  11748. }
  11749. /* Preserve the APE MAC_MODE bits */
  11750. if (tg3_flag(tp, ENABLE_APE))
  11751. tp->mac_mode = MAC_MODE_APE_TX_EN | MAC_MODE_APE_RX_EN;
  11752. else
  11753. tp->mac_mode = TG3_DEF_MAC_MODE;
  11754. /* these are limited to 10/100 only */
  11755. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  11756. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  11757. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  11758. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11759. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  11760. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  11761. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  11762. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  11763. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  11764. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  11765. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  11766. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57790 ||
  11767. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57791 ||
  11768. tp->pdev->device == TG3PCI_DEVICE_TIGON3_57795 ||
  11769. (tp->phy_flags & TG3_PHYFLG_IS_FET))
  11770. tp->phy_flags |= TG3_PHYFLG_10_100_ONLY;
  11771. err = tg3_phy_probe(tp);
  11772. if (err) {
  11773. dev_err(&tp->pdev->dev, "phy probe failed, err %d\n", err);
  11774. /* ... but do not return immediately ... */
  11775. tg3_mdio_fini(tp);
  11776. }
  11777. tg3_read_vpd(tp);
  11778. tg3_read_fw_ver(tp);
  11779. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES) {
  11780. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11781. } else {
  11782. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11783. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11784. else
  11785. tp->phy_flags &= ~TG3_PHYFLG_USE_MI_INTERRUPT;
  11786. }
  11787. /* 5700 {AX,BX} chips have a broken status block link
  11788. * change bit implementation, so we must use the
  11789. * status register in those cases.
  11790. */
  11791. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  11792. tg3_flag_set(tp, USE_LINKCHG_REG);
  11793. else
  11794. tg3_flag_clear(tp, USE_LINKCHG_REG);
  11795. /* The led_ctrl is set during tg3_phy_probe, here we might
  11796. * have to force the link status polling mechanism based
  11797. * upon subsystem IDs.
  11798. */
  11799. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  11800. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11801. !(tp->phy_flags & TG3_PHYFLG_PHY_SERDES)) {
  11802. tp->phy_flags |= TG3_PHYFLG_USE_MI_INTERRUPT;
  11803. tg3_flag_set(tp, USE_LINKCHG_REG);
  11804. }
  11805. /* For all SERDES we poll the MAC status register. */
  11806. if (tp->phy_flags & TG3_PHYFLG_PHY_SERDES)
  11807. tg3_flag_set(tp, POLL_SERDES);
  11808. else
  11809. tg3_flag_clear(tp, POLL_SERDES);
  11810. tp->rx_offset = NET_IP_ALIGN;
  11811. tp->rx_copy_thresh = TG3_RX_COPY_THRESHOLD;
  11812. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  11813. tg3_flag(tp, PCIX_MODE)) {
  11814. tp->rx_offset = 0;
  11815. #ifndef CONFIG_HAVE_EFFICIENT_UNALIGNED_ACCESS
  11816. tp->rx_copy_thresh = ~(u16)0;
  11817. #endif
  11818. }
  11819. tp->rx_std_ring_mask = TG3_RX_STD_RING_SIZE(tp) - 1;
  11820. tp->rx_jmb_ring_mask = TG3_RX_JMB_RING_SIZE(tp) - 1;
  11821. tp->rx_ret_ring_mask = tg3_rx_ret_ring_size(tp) - 1;
  11822. tp->rx_std_max_post = tp->rx_std_ring_mask + 1;
  11823. /* Increment the rx prod index on the rx std ring by at most
  11824. * 8 for these chips to workaround hw errata.
  11825. */
  11826. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  11827. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  11828. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  11829. tp->rx_std_max_post = 8;
  11830. if (tg3_flag(tp, ASPM_WORKAROUND))
  11831. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  11832. PCIE_PWR_MGMT_L1_THRESH_MSK;
  11833. return err;
  11834. }
  11835. #ifdef CONFIG_SPARC
  11836. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  11837. {
  11838. struct net_device *dev = tp->dev;
  11839. struct pci_dev *pdev = tp->pdev;
  11840. struct device_node *dp = pci_device_to_OF_node(pdev);
  11841. const unsigned char *addr;
  11842. int len;
  11843. addr = of_get_property(dp, "local-mac-address", &len);
  11844. if (addr && len == 6) {
  11845. memcpy(dev->dev_addr, addr, 6);
  11846. memcpy(dev->perm_addr, dev->dev_addr, 6);
  11847. return 0;
  11848. }
  11849. return -ENODEV;
  11850. }
  11851. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  11852. {
  11853. struct net_device *dev = tp->dev;
  11854. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  11855. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  11856. return 0;
  11857. }
  11858. #endif
  11859. static int __devinit tg3_get_device_address(struct tg3 *tp)
  11860. {
  11861. struct net_device *dev = tp->dev;
  11862. u32 hi, lo, mac_offset;
  11863. int addr_ok = 0;
  11864. #ifdef CONFIG_SPARC
  11865. if (!tg3_get_macaddr_sparc(tp))
  11866. return 0;
  11867. #endif
  11868. mac_offset = 0x7c;
  11869. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  11870. tg3_flag(tp, 5780_CLASS)) {
  11871. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  11872. mac_offset = 0xcc;
  11873. if (tg3_nvram_lock(tp))
  11874. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  11875. else
  11876. tg3_nvram_unlock(tp);
  11877. } else if (tg3_flag(tp, 5717_PLUS)) {
  11878. if (PCI_FUNC(tp->pdev->devfn) & 1)
  11879. mac_offset = 0xcc;
  11880. if (PCI_FUNC(tp->pdev->devfn) > 1)
  11881. mac_offset += 0x18c;
  11882. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  11883. mac_offset = 0x10;
  11884. /* First try to get it from MAC address mailbox. */
  11885. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  11886. if ((hi >> 16) == 0x484b) {
  11887. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11888. dev->dev_addr[1] = (hi >> 0) & 0xff;
  11889. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  11890. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11891. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11892. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11893. dev->dev_addr[5] = (lo >> 0) & 0xff;
  11894. /* Some old bootcode may report a 0 MAC address in SRAM */
  11895. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  11896. }
  11897. if (!addr_ok) {
  11898. /* Next, try NVRAM. */
  11899. if (!tg3_flag(tp, NO_NVRAM) &&
  11900. !tg3_nvram_read_be32(tp, mac_offset + 0, &hi) &&
  11901. !tg3_nvram_read_be32(tp, mac_offset + 4, &lo)) {
  11902. memcpy(&dev->dev_addr[0], ((char *)&hi) + 2, 2);
  11903. memcpy(&dev->dev_addr[2], (char *)&lo, sizeof(lo));
  11904. }
  11905. /* Finally just fetch it out of the MAC control regs. */
  11906. else {
  11907. hi = tr32(MAC_ADDR_0_HIGH);
  11908. lo = tr32(MAC_ADDR_0_LOW);
  11909. dev->dev_addr[5] = lo & 0xff;
  11910. dev->dev_addr[4] = (lo >> 8) & 0xff;
  11911. dev->dev_addr[3] = (lo >> 16) & 0xff;
  11912. dev->dev_addr[2] = (lo >> 24) & 0xff;
  11913. dev->dev_addr[1] = hi & 0xff;
  11914. dev->dev_addr[0] = (hi >> 8) & 0xff;
  11915. }
  11916. }
  11917. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  11918. #ifdef CONFIG_SPARC
  11919. if (!tg3_get_default_macaddr_sparc(tp))
  11920. return 0;
  11921. #endif
  11922. return -EINVAL;
  11923. }
  11924. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  11925. return 0;
  11926. }
  11927. #define BOUNDARY_SINGLE_CACHELINE 1
  11928. #define BOUNDARY_MULTI_CACHELINE 2
  11929. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  11930. {
  11931. int cacheline_size;
  11932. u8 byte;
  11933. int goal;
  11934. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  11935. if (byte == 0)
  11936. cacheline_size = 1024;
  11937. else
  11938. cacheline_size = (int) byte * 4;
  11939. /* On 5703 and later chips, the boundary bits have no
  11940. * effect.
  11941. */
  11942. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  11943. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  11944. !tg3_flag(tp, PCI_EXPRESS))
  11945. goto out;
  11946. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  11947. goal = BOUNDARY_MULTI_CACHELINE;
  11948. #else
  11949. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  11950. goal = BOUNDARY_SINGLE_CACHELINE;
  11951. #else
  11952. goal = 0;
  11953. #endif
  11954. #endif
  11955. if (tg3_flag(tp, 57765_PLUS)) {
  11956. val = goal ? 0 : DMA_RWCTRL_DIS_CACHE_ALIGNMENT;
  11957. goto out;
  11958. }
  11959. if (!goal)
  11960. goto out;
  11961. /* PCI controllers on most RISC systems tend to disconnect
  11962. * when a device tries to burst across a cache-line boundary.
  11963. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  11964. *
  11965. * Unfortunately, for PCI-E there are only limited
  11966. * write-side controls for this, and thus for reads
  11967. * we will still get the disconnects. We'll also waste
  11968. * these PCI cycles for both read and write for chips
  11969. * other than 5700 and 5701 which do not implement the
  11970. * boundary bits.
  11971. */
  11972. if (tg3_flag(tp, PCIX_MODE) && !tg3_flag(tp, PCI_EXPRESS)) {
  11973. switch (cacheline_size) {
  11974. case 16:
  11975. case 32:
  11976. case 64:
  11977. case 128:
  11978. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  11979. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  11980. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  11981. } else {
  11982. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11983. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11984. }
  11985. break;
  11986. case 256:
  11987. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  11988. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  11989. break;
  11990. default:
  11991. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  11992. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  11993. break;
  11994. }
  11995. } else if (tg3_flag(tp, PCI_EXPRESS)) {
  11996. switch (cacheline_size) {
  11997. case 16:
  11998. case 32:
  11999. case 64:
  12000. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12001. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12002. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  12003. break;
  12004. }
  12005. /* fallthrough */
  12006. case 128:
  12007. default:
  12008. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  12009. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  12010. break;
  12011. }
  12012. } else {
  12013. switch (cacheline_size) {
  12014. case 16:
  12015. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12016. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  12017. DMA_RWCTRL_WRITE_BNDRY_16);
  12018. break;
  12019. }
  12020. /* fallthrough */
  12021. case 32:
  12022. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12023. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  12024. DMA_RWCTRL_WRITE_BNDRY_32);
  12025. break;
  12026. }
  12027. /* fallthrough */
  12028. case 64:
  12029. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12030. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  12031. DMA_RWCTRL_WRITE_BNDRY_64);
  12032. break;
  12033. }
  12034. /* fallthrough */
  12035. case 128:
  12036. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  12037. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  12038. DMA_RWCTRL_WRITE_BNDRY_128);
  12039. break;
  12040. }
  12041. /* fallthrough */
  12042. case 256:
  12043. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  12044. DMA_RWCTRL_WRITE_BNDRY_256);
  12045. break;
  12046. case 512:
  12047. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  12048. DMA_RWCTRL_WRITE_BNDRY_512);
  12049. break;
  12050. case 1024:
  12051. default:
  12052. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  12053. DMA_RWCTRL_WRITE_BNDRY_1024);
  12054. break;
  12055. }
  12056. }
  12057. out:
  12058. return val;
  12059. }
  12060. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  12061. {
  12062. struct tg3_internal_buffer_desc test_desc;
  12063. u32 sram_dma_descs;
  12064. int i, ret;
  12065. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  12066. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  12067. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  12068. tw32(RDMAC_STATUS, 0);
  12069. tw32(WDMAC_STATUS, 0);
  12070. tw32(BUFMGR_MODE, 0);
  12071. tw32(FTQ_RESET, 0);
  12072. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  12073. test_desc.addr_lo = buf_dma & 0xffffffff;
  12074. test_desc.nic_mbuf = 0x00002100;
  12075. test_desc.len = size;
  12076. /*
  12077. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  12078. * the *second* time the tg3 driver was getting loaded after an
  12079. * initial scan.
  12080. *
  12081. * Broadcom tells me:
  12082. * ...the DMA engine is connected to the GRC block and a DMA
  12083. * reset may affect the GRC block in some unpredictable way...
  12084. * The behavior of resets to individual blocks has not been tested.
  12085. *
  12086. * Broadcom noted the GRC reset will also reset all sub-components.
  12087. */
  12088. if (to_device) {
  12089. test_desc.cqid_sqid = (13 << 8) | 2;
  12090. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  12091. udelay(40);
  12092. } else {
  12093. test_desc.cqid_sqid = (16 << 8) | 7;
  12094. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  12095. udelay(40);
  12096. }
  12097. test_desc.flags = 0x00000005;
  12098. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  12099. u32 val;
  12100. val = *(((u32 *)&test_desc) + i);
  12101. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  12102. sram_dma_descs + (i * sizeof(u32)));
  12103. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  12104. }
  12105. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  12106. if (to_device)
  12107. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  12108. else
  12109. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  12110. ret = -ENODEV;
  12111. for (i = 0; i < 40; i++) {
  12112. u32 val;
  12113. if (to_device)
  12114. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  12115. else
  12116. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  12117. if ((val & 0xffff) == sram_dma_descs) {
  12118. ret = 0;
  12119. break;
  12120. }
  12121. udelay(100);
  12122. }
  12123. return ret;
  12124. }
  12125. #define TEST_BUFFER_SIZE 0x2000
  12126. static DEFINE_PCI_DEVICE_TABLE(tg3_dma_wait_state_chipsets) = {
  12127. { PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  12128. { },
  12129. };
  12130. static int __devinit tg3_test_dma(struct tg3 *tp)
  12131. {
  12132. dma_addr_t buf_dma;
  12133. u32 *buf, saved_dma_rwctrl;
  12134. int ret = 0;
  12135. buf = dma_alloc_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE,
  12136. &buf_dma, GFP_KERNEL);
  12137. if (!buf) {
  12138. ret = -ENOMEM;
  12139. goto out_nofree;
  12140. }
  12141. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  12142. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  12143. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  12144. if (tg3_flag(tp, 57765_PLUS))
  12145. goto out;
  12146. if (tg3_flag(tp, PCI_EXPRESS)) {
  12147. /* DMA read watermark not used on PCIE */
  12148. tp->dma_rwctrl |= 0x00180000;
  12149. } else if (!tg3_flag(tp, PCIX_MODE)) {
  12150. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  12151. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  12152. tp->dma_rwctrl |= 0x003f0000;
  12153. else
  12154. tp->dma_rwctrl |= 0x003f000f;
  12155. } else {
  12156. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12157. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  12158. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  12159. u32 read_water = 0x7;
  12160. /* If the 5704 is behind the EPB bridge, we can
  12161. * do the less restrictive ONE_DMA workaround for
  12162. * better performance.
  12163. */
  12164. if (tg3_flag(tp, 40BIT_DMA_BUG) &&
  12165. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12166. tp->dma_rwctrl |= 0x8000;
  12167. else if (ccval == 0x6 || ccval == 0x7)
  12168. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  12169. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  12170. read_water = 4;
  12171. /* Set bit 23 to enable PCIX hw bug fix */
  12172. tp->dma_rwctrl |=
  12173. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  12174. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  12175. (1 << 23);
  12176. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  12177. /* 5780 always in PCIX mode */
  12178. tp->dma_rwctrl |= 0x00144000;
  12179. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  12180. /* 5714 always in PCIX mode */
  12181. tp->dma_rwctrl |= 0x00148000;
  12182. } else {
  12183. tp->dma_rwctrl |= 0x001b000f;
  12184. }
  12185. }
  12186. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  12187. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  12188. tp->dma_rwctrl &= 0xfffffff0;
  12189. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  12190. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  12191. /* Remove this if it causes problems for some boards. */
  12192. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  12193. /* On 5700/5701 chips, we need to set this bit.
  12194. * Otherwise the chip will issue cacheline transactions
  12195. * to streamable DMA memory with not all the byte
  12196. * enables turned on. This is an error on several
  12197. * RISC PCI controllers, in particular sparc64.
  12198. *
  12199. * On 5703/5704 chips, this bit has been reassigned
  12200. * a different meaning. In particular, it is used
  12201. * on those chips to enable a PCI-X workaround.
  12202. */
  12203. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  12204. }
  12205. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12206. #if 0
  12207. /* Unneeded, already done by tg3_get_invariants. */
  12208. tg3_switch_clocks(tp);
  12209. #endif
  12210. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  12211. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  12212. goto out;
  12213. /* It is best to perform DMA test with maximum write burst size
  12214. * to expose the 5700/5701 write DMA bug.
  12215. */
  12216. saved_dma_rwctrl = tp->dma_rwctrl;
  12217. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12218. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12219. while (1) {
  12220. u32 *p = buf, i;
  12221. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  12222. p[i] = i;
  12223. /* Send the buffer to the chip. */
  12224. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  12225. if (ret) {
  12226. dev_err(&tp->pdev->dev,
  12227. "%s: Buffer write failed. err = %d\n",
  12228. __func__, ret);
  12229. break;
  12230. }
  12231. #if 0
  12232. /* validate data reached card RAM correctly. */
  12233. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12234. u32 val;
  12235. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  12236. if (le32_to_cpu(val) != p[i]) {
  12237. dev_err(&tp->pdev->dev,
  12238. "%s: Buffer corrupted on device! "
  12239. "(%d != %d)\n", __func__, val, i);
  12240. /* ret = -ENODEV here? */
  12241. }
  12242. p[i] = 0;
  12243. }
  12244. #endif
  12245. /* Now read it back. */
  12246. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  12247. if (ret) {
  12248. dev_err(&tp->pdev->dev, "%s: Buffer read failed. "
  12249. "err = %d\n", __func__, ret);
  12250. break;
  12251. }
  12252. /* Verify it. */
  12253. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  12254. if (p[i] == i)
  12255. continue;
  12256. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12257. DMA_RWCTRL_WRITE_BNDRY_16) {
  12258. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12259. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12260. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12261. break;
  12262. } else {
  12263. dev_err(&tp->pdev->dev,
  12264. "%s: Buffer corrupted on read back! "
  12265. "(%d != %d)\n", __func__, p[i], i);
  12266. ret = -ENODEV;
  12267. goto out;
  12268. }
  12269. }
  12270. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  12271. /* Success. */
  12272. ret = 0;
  12273. break;
  12274. }
  12275. }
  12276. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  12277. DMA_RWCTRL_WRITE_BNDRY_16) {
  12278. /* DMA test passed without adjusting DMA boundary,
  12279. * now look for chipsets that are known to expose the
  12280. * DMA bug without failing the test.
  12281. */
  12282. if (pci_dev_present(tg3_dma_wait_state_chipsets)) {
  12283. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  12284. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  12285. } else {
  12286. /* Safe to use the calculated DMA boundary. */
  12287. tp->dma_rwctrl = saved_dma_rwctrl;
  12288. }
  12289. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  12290. }
  12291. out:
  12292. dma_free_coherent(&tp->pdev->dev, TEST_BUFFER_SIZE, buf, buf_dma);
  12293. out_nofree:
  12294. return ret;
  12295. }
  12296. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  12297. {
  12298. if (tg3_flag(tp, 57765_PLUS)) {
  12299. tp->bufmgr_config.mbuf_read_dma_low_water =
  12300. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12301. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12302. DEFAULT_MB_MACRX_LOW_WATER_57765;
  12303. tp->bufmgr_config.mbuf_high_water =
  12304. DEFAULT_MB_HIGH_WATER_57765;
  12305. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12306. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12307. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12308. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_57765;
  12309. tp->bufmgr_config.mbuf_high_water_jumbo =
  12310. DEFAULT_MB_HIGH_WATER_JUMBO_57765;
  12311. } else if (tg3_flag(tp, 5705_PLUS)) {
  12312. tp->bufmgr_config.mbuf_read_dma_low_water =
  12313. DEFAULT_MB_RDMA_LOW_WATER_5705;
  12314. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12315. DEFAULT_MB_MACRX_LOW_WATER_5705;
  12316. tp->bufmgr_config.mbuf_high_water =
  12317. DEFAULT_MB_HIGH_WATER_5705;
  12318. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  12319. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12320. DEFAULT_MB_MACRX_LOW_WATER_5906;
  12321. tp->bufmgr_config.mbuf_high_water =
  12322. DEFAULT_MB_HIGH_WATER_5906;
  12323. }
  12324. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12325. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  12326. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12327. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  12328. tp->bufmgr_config.mbuf_high_water_jumbo =
  12329. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  12330. } else {
  12331. tp->bufmgr_config.mbuf_read_dma_low_water =
  12332. DEFAULT_MB_RDMA_LOW_WATER;
  12333. tp->bufmgr_config.mbuf_mac_rx_low_water =
  12334. DEFAULT_MB_MACRX_LOW_WATER;
  12335. tp->bufmgr_config.mbuf_high_water =
  12336. DEFAULT_MB_HIGH_WATER;
  12337. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  12338. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  12339. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  12340. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  12341. tp->bufmgr_config.mbuf_high_water_jumbo =
  12342. DEFAULT_MB_HIGH_WATER_JUMBO;
  12343. }
  12344. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  12345. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  12346. }
  12347. static char * __devinit tg3_phy_string(struct tg3 *tp)
  12348. {
  12349. switch (tp->phy_id & TG3_PHY_ID_MASK) {
  12350. case TG3_PHY_ID_BCM5400: return "5400";
  12351. case TG3_PHY_ID_BCM5401: return "5401";
  12352. case TG3_PHY_ID_BCM5411: return "5411";
  12353. case TG3_PHY_ID_BCM5701: return "5701";
  12354. case TG3_PHY_ID_BCM5703: return "5703";
  12355. case TG3_PHY_ID_BCM5704: return "5704";
  12356. case TG3_PHY_ID_BCM5705: return "5705";
  12357. case TG3_PHY_ID_BCM5750: return "5750";
  12358. case TG3_PHY_ID_BCM5752: return "5752";
  12359. case TG3_PHY_ID_BCM5714: return "5714";
  12360. case TG3_PHY_ID_BCM5780: return "5780";
  12361. case TG3_PHY_ID_BCM5755: return "5755";
  12362. case TG3_PHY_ID_BCM5787: return "5787";
  12363. case TG3_PHY_ID_BCM5784: return "5784";
  12364. case TG3_PHY_ID_BCM5756: return "5722/5756";
  12365. case TG3_PHY_ID_BCM5906: return "5906";
  12366. case TG3_PHY_ID_BCM5761: return "5761";
  12367. case TG3_PHY_ID_BCM5718C: return "5718C";
  12368. case TG3_PHY_ID_BCM5718S: return "5718S";
  12369. case TG3_PHY_ID_BCM57765: return "57765";
  12370. case TG3_PHY_ID_BCM5719C: return "5719C";
  12371. case TG3_PHY_ID_BCM5720C: return "5720C";
  12372. case TG3_PHY_ID_BCM8002: return "8002/serdes";
  12373. case 0: return "serdes";
  12374. default: return "unknown";
  12375. }
  12376. }
  12377. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  12378. {
  12379. if (tg3_flag(tp, PCI_EXPRESS)) {
  12380. strcpy(str, "PCI Express");
  12381. return str;
  12382. } else if (tg3_flag(tp, PCIX_MODE)) {
  12383. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  12384. strcpy(str, "PCIX:");
  12385. if ((clock_ctrl == 7) ||
  12386. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  12387. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  12388. strcat(str, "133MHz");
  12389. else if (clock_ctrl == 0)
  12390. strcat(str, "33MHz");
  12391. else if (clock_ctrl == 2)
  12392. strcat(str, "50MHz");
  12393. else if (clock_ctrl == 4)
  12394. strcat(str, "66MHz");
  12395. else if (clock_ctrl == 6)
  12396. strcat(str, "100MHz");
  12397. } else {
  12398. strcpy(str, "PCI:");
  12399. if (tg3_flag(tp, PCI_HIGH_SPEED))
  12400. strcat(str, "66MHz");
  12401. else
  12402. strcat(str, "33MHz");
  12403. }
  12404. if (tg3_flag(tp, PCI_32BIT))
  12405. strcat(str, ":32-bit");
  12406. else
  12407. strcat(str, ":64-bit");
  12408. return str;
  12409. }
  12410. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  12411. {
  12412. struct pci_dev *peer;
  12413. unsigned int func, devnr = tp->pdev->devfn & ~7;
  12414. for (func = 0; func < 8; func++) {
  12415. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  12416. if (peer && peer != tp->pdev)
  12417. break;
  12418. pci_dev_put(peer);
  12419. }
  12420. /* 5704 can be configured in single-port mode, set peer to
  12421. * tp->pdev in that case.
  12422. */
  12423. if (!peer) {
  12424. peer = tp->pdev;
  12425. return peer;
  12426. }
  12427. /*
  12428. * We don't need to keep the refcount elevated; there's no way
  12429. * to remove one half of this device without removing the other
  12430. */
  12431. pci_dev_put(peer);
  12432. return peer;
  12433. }
  12434. static void __devinit tg3_init_coal(struct tg3 *tp)
  12435. {
  12436. struct ethtool_coalesce *ec = &tp->coal;
  12437. memset(ec, 0, sizeof(*ec));
  12438. ec->cmd = ETHTOOL_GCOALESCE;
  12439. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  12440. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  12441. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  12442. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  12443. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  12444. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  12445. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  12446. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  12447. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  12448. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  12449. HOSTCC_MODE_CLRTICK_TXBD)) {
  12450. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  12451. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  12452. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  12453. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  12454. }
  12455. if (tg3_flag(tp, 5705_PLUS)) {
  12456. ec->rx_coalesce_usecs_irq = 0;
  12457. ec->tx_coalesce_usecs_irq = 0;
  12458. ec->stats_block_coalesce_usecs = 0;
  12459. }
  12460. }
  12461. static const struct net_device_ops tg3_netdev_ops = {
  12462. .ndo_open = tg3_open,
  12463. .ndo_stop = tg3_close,
  12464. .ndo_start_xmit = tg3_start_xmit,
  12465. .ndo_get_stats64 = tg3_get_stats64,
  12466. .ndo_validate_addr = eth_validate_addr,
  12467. .ndo_set_multicast_list = tg3_set_rx_mode,
  12468. .ndo_set_mac_address = tg3_set_mac_addr,
  12469. .ndo_do_ioctl = tg3_ioctl,
  12470. .ndo_tx_timeout = tg3_tx_timeout,
  12471. .ndo_change_mtu = tg3_change_mtu,
  12472. .ndo_fix_features = tg3_fix_features,
  12473. .ndo_set_features = tg3_set_features,
  12474. #ifdef CONFIG_NET_POLL_CONTROLLER
  12475. .ndo_poll_controller = tg3_poll_controller,
  12476. #endif
  12477. };
  12478. static int __devinit tg3_init_one(struct pci_dev *pdev,
  12479. const struct pci_device_id *ent)
  12480. {
  12481. struct net_device *dev;
  12482. struct tg3 *tp;
  12483. int i, err, pm_cap;
  12484. u32 sndmbx, rcvmbx, intmbx;
  12485. char str[40];
  12486. u64 dma_mask, persist_dma_mask;
  12487. u32 features = 0;
  12488. printk_once(KERN_INFO "%s\n", version);
  12489. err = pci_enable_device(pdev);
  12490. if (err) {
  12491. dev_err(&pdev->dev, "Cannot enable PCI device, aborting\n");
  12492. return err;
  12493. }
  12494. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  12495. if (err) {
  12496. dev_err(&pdev->dev, "Cannot obtain PCI resources, aborting\n");
  12497. goto err_out_disable_pdev;
  12498. }
  12499. pci_set_master(pdev);
  12500. /* Find power-management capability. */
  12501. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  12502. if (pm_cap == 0) {
  12503. dev_err(&pdev->dev,
  12504. "Cannot find Power Management capability, aborting\n");
  12505. err = -EIO;
  12506. goto err_out_free_res;
  12507. }
  12508. dev = alloc_etherdev_mq(sizeof(*tp), TG3_IRQ_MAX_VECS);
  12509. if (!dev) {
  12510. dev_err(&pdev->dev, "Etherdev alloc failed, aborting\n");
  12511. err = -ENOMEM;
  12512. goto err_out_free_res;
  12513. }
  12514. SET_NETDEV_DEV(dev, &pdev->dev);
  12515. tp = netdev_priv(dev);
  12516. tp->pdev = pdev;
  12517. tp->dev = dev;
  12518. tp->pm_cap = pm_cap;
  12519. tp->rx_mode = TG3_DEF_RX_MODE;
  12520. tp->tx_mode = TG3_DEF_TX_MODE;
  12521. if (tg3_debug > 0)
  12522. tp->msg_enable = tg3_debug;
  12523. else
  12524. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  12525. /* The word/byte swap controls here control register access byte
  12526. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  12527. * setting below.
  12528. */
  12529. tp->misc_host_ctrl =
  12530. MISC_HOST_CTRL_MASK_PCI_INT |
  12531. MISC_HOST_CTRL_WORD_SWAP |
  12532. MISC_HOST_CTRL_INDIR_ACCESS |
  12533. MISC_HOST_CTRL_PCISTATE_RW;
  12534. /* The NONFRM (non-frame) byte/word swap controls take effect
  12535. * on descriptor entries, anything which isn't packet data.
  12536. *
  12537. * The StrongARM chips on the board (one for tx, one for rx)
  12538. * are running in big-endian mode.
  12539. */
  12540. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  12541. GRC_MODE_WSWAP_NONFRM_DATA);
  12542. #ifdef __BIG_ENDIAN
  12543. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  12544. #endif
  12545. spin_lock_init(&tp->lock);
  12546. spin_lock_init(&tp->indirect_lock);
  12547. INIT_WORK(&tp->reset_task, tg3_reset_task);
  12548. tp->regs = pci_ioremap_bar(pdev, BAR_0);
  12549. if (!tp->regs) {
  12550. dev_err(&pdev->dev, "Cannot map device registers, aborting\n");
  12551. err = -ENOMEM;
  12552. goto err_out_free_dev;
  12553. }
  12554. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  12555. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  12556. dev->ethtool_ops = &tg3_ethtool_ops;
  12557. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  12558. dev->netdev_ops = &tg3_netdev_ops;
  12559. dev->irq = pdev->irq;
  12560. err = tg3_get_invariants(tp);
  12561. if (err) {
  12562. dev_err(&pdev->dev,
  12563. "Problem fetching invariants of chip, aborting\n");
  12564. goto err_out_iounmap;
  12565. }
  12566. /* The EPB bridge inside 5714, 5715, and 5780 and any
  12567. * device behind the EPB cannot support DMA addresses > 40-bit.
  12568. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  12569. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  12570. * do DMA address check in tg3_start_xmit().
  12571. */
  12572. if (tg3_flag(tp, IS_5788))
  12573. persist_dma_mask = dma_mask = DMA_BIT_MASK(32);
  12574. else if (tg3_flag(tp, 40BIT_DMA_BUG)) {
  12575. persist_dma_mask = dma_mask = DMA_BIT_MASK(40);
  12576. #ifdef CONFIG_HIGHMEM
  12577. dma_mask = DMA_BIT_MASK(64);
  12578. #endif
  12579. } else
  12580. persist_dma_mask = dma_mask = DMA_BIT_MASK(64);
  12581. /* Configure DMA attributes. */
  12582. if (dma_mask > DMA_BIT_MASK(32)) {
  12583. err = pci_set_dma_mask(pdev, dma_mask);
  12584. if (!err) {
  12585. features |= NETIF_F_HIGHDMA;
  12586. err = pci_set_consistent_dma_mask(pdev,
  12587. persist_dma_mask);
  12588. if (err < 0) {
  12589. dev_err(&pdev->dev, "Unable to obtain 64 bit "
  12590. "DMA for consistent allocations\n");
  12591. goto err_out_iounmap;
  12592. }
  12593. }
  12594. }
  12595. if (err || dma_mask == DMA_BIT_MASK(32)) {
  12596. err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  12597. if (err) {
  12598. dev_err(&pdev->dev,
  12599. "No usable DMA configuration, aborting\n");
  12600. goto err_out_iounmap;
  12601. }
  12602. }
  12603. tg3_init_bufmgr_config(tp);
  12604. features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  12605. /* 5700 B0 chips do not support checksumming correctly due
  12606. * to hardware bugs.
  12607. */
  12608. if (tp->pci_chip_rev_id != CHIPREV_ID_5700_B0) {
  12609. features |= NETIF_F_SG | NETIF_F_IP_CSUM | NETIF_F_RXCSUM;
  12610. if (tg3_flag(tp, 5755_PLUS))
  12611. features |= NETIF_F_IPV6_CSUM;
  12612. }
  12613. /* TSO is on by default on chips that support hardware TSO.
  12614. * Firmware TSO on older chips gives lower performance, so it
  12615. * is off by default, but can be enabled using ethtool.
  12616. */
  12617. if ((tg3_flag(tp, HW_TSO_1) ||
  12618. tg3_flag(tp, HW_TSO_2) ||
  12619. tg3_flag(tp, HW_TSO_3)) &&
  12620. (features & NETIF_F_IP_CSUM))
  12621. features |= NETIF_F_TSO;
  12622. if (tg3_flag(tp, HW_TSO_2) || tg3_flag(tp, HW_TSO_3)) {
  12623. if (features & NETIF_F_IPV6_CSUM)
  12624. features |= NETIF_F_TSO6;
  12625. if (tg3_flag(tp, HW_TSO_3) ||
  12626. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  12627. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 &&
  12628. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5784_AX) ||
  12629. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5785 ||
  12630. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_57780)
  12631. features |= NETIF_F_TSO_ECN;
  12632. }
  12633. dev->features |= features;
  12634. dev->vlan_features |= features;
  12635. /*
  12636. * Add loopback capability only for a subset of devices that support
  12637. * MAC-LOOPBACK. Eventually this need to be enhanced to allow INT-PHY
  12638. * loopback for the remaining devices.
  12639. */
  12640. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5780 &&
  12641. !tg3_flag(tp, CPMU_PRESENT))
  12642. /* Add the loopback capability */
  12643. features |= NETIF_F_LOOPBACK;
  12644. dev->hw_features |= features;
  12645. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  12646. !tg3_flag(tp, TSO_CAPABLE) &&
  12647. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  12648. tg3_flag_set(tp, MAX_RXPEND_64);
  12649. tp->rx_pending = 63;
  12650. }
  12651. err = tg3_get_device_address(tp);
  12652. if (err) {
  12653. dev_err(&pdev->dev,
  12654. "Could not obtain valid ethernet address, aborting\n");
  12655. goto err_out_iounmap;
  12656. }
  12657. if (tg3_flag(tp, ENABLE_APE)) {
  12658. tp->aperegs = pci_ioremap_bar(pdev, BAR_2);
  12659. if (!tp->aperegs) {
  12660. dev_err(&pdev->dev,
  12661. "Cannot map APE registers, aborting\n");
  12662. err = -ENOMEM;
  12663. goto err_out_iounmap;
  12664. }
  12665. tg3_ape_lock_init(tp);
  12666. if (tg3_flag(tp, ENABLE_ASF))
  12667. tg3_read_dash_ver(tp);
  12668. }
  12669. /*
  12670. * Reset chip in case UNDI or EFI driver did not shutdown
  12671. * DMA self test will enable WDMAC and we'll see (spurious)
  12672. * pending DMA on the PCI bus at that point.
  12673. */
  12674. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  12675. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  12676. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  12677. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12678. }
  12679. err = tg3_test_dma(tp);
  12680. if (err) {
  12681. dev_err(&pdev->dev, "DMA engine test failed, aborting\n");
  12682. goto err_out_apeunmap;
  12683. }
  12684. intmbx = MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW;
  12685. rcvmbx = MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW;
  12686. sndmbx = MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW;
  12687. for (i = 0; i < tp->irq_max; i++) {
  12688. struct tg3_napi *tnapi = &tp->napi[i];
  12689. tnapi->tp = tp;
  12690. tnapi->tx_pending = TG3_DEF_TX_RING_PENDING;
  12691. tnapi->int_mbox = intmbx;
  12692. if (i < 4)
  12693. intmbx += 0x8;
  12694. else
  12695. intmbx += 0x4;
  12696. tnapi->consmbox = rcvmbx;
  12697. tnapi->prodmbox = sndmbx;
  12698. if (i)
  12699. tnapi->coal_now = HOSTCC_MODE_COAL_VEC1_NOW << (i - 1);
  12700. else
  12701. tnapi->coal_now = HOSTCC_MODE_NOW;
  12702. if (!tg3_flag(tp, SUPPORT_MSIX))
  12703. break;
  12704. /*
  12705. * If we support MSIX, we'll be using RSS. If we're using
  12706. * RSS, the first vector only handles link interrupts and the
  12707. * remaining vectors handle rx and tx interrupts. Reuse the
  12708. * mailbox values for the next iteration. The values we setup
  12709. * above are still useful for the single vectored mode.
  12710. */
  12711. if (!i)
  12712. continue;
  12713. rcvmbx += 0x8;
  12714. if (sndmbx & 0x4)
  12715. sndmbx -= 0x4;
  12716. else
  12717. sndmbx += 0xc;
  12718. }
  12719. tg3_init_coal(tp);
  12720. pci_set_drvdata(pdev, dev);
  12721. err = register_netdev(dev);
  12722. if (err) {
  12723. dev_err(&pdev->dev, "Cannot register net device, aborting\n");
  12724. goto err_out_apeunmap;
  12725. }
  12726. netdev_info(dev, "Tigon3 [partno(%s) rev %04x] (%s) MAC address %pM\n",
  12727. tp->board_part_number,
  12728. tp->pci_chip_rev_id,
  12729. tg3_bus_string(tp, str),
  12730. dev->dev_addr);
  12731. if (tp->phy_flags & TG3_PHYFLG_IS_CONNECTED) {
  12732. struct phy_device *phydev;
  12733. phydev = tp->mdio_bus->phy_map[TG3_PHY_MII_ADDR];
  12734. netdev_info(dev,
  12735. "attached PHY driver [%s] (mii_bus:phy_addr=%s)\n",
  12736. phydev->drv->name, dev_name(&phydev->dev));
  12737. } else {
  12738. char *ethtype;
  12739. if (tp->phy_flags & TG3_PHYFLG_10_100_ONLY)
  12740. ethtype = "10/100Base-TX";
  12741. else if (tp->phy_flags & TG3_PHYFLG_ANY_SERDES)
  12742. ethtype = "1000Base-SX";
  12743. else
  12744. ethtype = "10/100/1000Base-T";
  12745. netdev_info(dev, "attached PHY is %s (%s Ethernet) "
  12746. "(WireSpeed[%d], EEE[%d])\n",
  12747. tg3_phy_string(tp), ethtype,
  12748. (tp->phy_flags & TG3_PHYFLG_NO_ETH_WIRE_SPEED) == 0,
  12749. (tp->phy_flags & TG3_PHYFLG_EEE_CAP) != 0);
  12750. }
  12751. netdev_info(dev, "RXcsums[%d] LinkChgREG[%d] MIirq[%d] ASF[%d] TSOcap[%d]\n",
  12752. (dev->features & NETIF_F_RXCSUM) != 0,
  12753. tg3_flag(tp, USE_LINKCHG_REG) != 0,
  12754. (tp->phy_flags & TG3_PHYFLG_USE_MI_INTERRUPT) != 0,
  12755. tg3_flag(tp, ENABLE_ASF) != 0,
  12756. tg3_flag(tp, TSO_CAPABLE) != 0);
  12757. netdev_info(dev, "dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  12758. tp->dma_rwctrl,
  12759. pdev->dma_mask == DMA_BIT_MASK(32) ? 32 :
  12760. ((u64)pdev->dma_mask) == DMA_BIT_MASK(40) ? 40 : 64);
  12761. pci_save_state(pdev);
  12762. return 0;
  12763. err_out_apeunmap:
  12764. if (tp->aperegs) {
  12765. iounmap(tp->aperegs);
  12766. tp->aperegs = NULL;
  12767. }
  12768. err_out_iounmap:
  12769. if (tp->regs) {
  12770. iounmap(tp->regs);
  12771. tp->regs = NULL;
  12772. }
  12773. err_out_free_dev:
  12774. free_netdev(dev);
  12775. err_out_free_res:
  12776. pci_release_regions(pdev);
  12777. err_out_disable_pdev:
  12778. pci_disable_device(pdev);
  12779. pci_set_drvdata(pdev, NULL);
  12780. return err;
  12781. }
  12782. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  12783. {
  12784. struct net_device *dev = pci_get_drvdata(pdev);
  12785. if (dev) {
  12786. struct tg3 *tp = netdev_priv(dev);
  12787. if (tp->fw)
  12788. release_firmware(tp->fw);
  12789. cancel_work_sync(&tp->reset_task);
  12790. if (!tg3_flag(tp, USE_PHYLIB)) {
  12791. tg3_phy_fini(tp);
  12792. tg3_mdio_fini(tp);
  12793. }
  12794. unregister_netdev(dev);
  12795. if (tp->aperegs) {
  12796. iounmap(tp->aperegs);
  12797. tp->aperegs = NULL;
  12798. }
  12799. if (tp->regs) {
  12800. iounmap(tp->regs);
  12801. tp->regs = NULL;
  12802. }
  12803. free_netdev(dev);
  12804. pci_release_regions(pdev);
  12805. pci_disable_device(pdev);
  12806. pci_set_drvdata(pdev, NULL);
  12807. }
  12808. }
  12809. #ifdef CONFIG_PM_SLEEP
  12810. static int tg3_suspend(struct device *device)
  12811. {
  12812. struct pci_dev *pdev = to_pci_dev(device);
  12813. struct net_device *dev = pci_get_drvdata(pdev);
  12814. struct tg3 *tp = netdev_priv(dev);
  12815. int err;
  12816. if (!netif_running(dev))
  12817. return 0;
  12818. flush_work_sync(&tp->reset_task);
  12819. tg3_phy_stop(tp);
  12820. tg3_netif_stop(tp);
  12821. del_timer_sync(&tp->timer);
  12822. tg3_full_lock(tp, 1);
  12823. tg3_disable_ints(tp);
  12824. tg3_full_unlock(tp);
  12825. netif_device_detach(dev);
  12826. tg3_full_lock(tp, 0);
  12827. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  12828. tg3_flag_clear(tp, INIT_COMPLETE);
  12829. tg3_full_unlock(tp);
  12830. err = tg3_power_down_prepare(tp);
  12831. if (err) {
  12832. int err2;
  12833. tg3_full_lock(tp, 0);
  12834. tg3_flag_set(tp, INIT_COMPLETE);
  12835. err2 = tg3_restart_hw(tp, 1);
  12836. if (err2)
  12837. goto out;
  12838. tp->timer.expires = jiffies + tp->timer_offset;
  12839. add_timer(&tp->timer);
  12840. netif_device_attach(dev);
  12841. tg3_netif_start(tp);
  12842. out:
  12843. tg3_full_unlock(tp);
  12844. if (!err2)
  12845. tg3_phy_start(tp);
  12846. }
  12847. return err;
  12848. }
  12849. static int tg3_resume(struct device *device)
  12850. {
  12851. struct pci_dev *pdev = to_pci_dev(device);
  12852. struct net_device *dev = pci_get_drvdata(pdev);
  12853. struct tg3 *tp = netdev_priv(dev);
  12854. int err;
  12855. if (!netif_running(dev))
  12856. return 0;
  12857. netif_device_attach(dev);
  12858. tg3_full_lock(tp, 0);
  12859. tg3_flag_set(tp, INIT_COMPLETE);
  12860. err = tg3_restart_hw(tp, 1);
  12861. if (err)
  12862. goto out;
  12863. tp->timer.expires = jiffies + tp->timer_offset;
  12864. add_timer(&tp->timer);
  12865. tg3_netif_start(tp);
  12866. out:
  12867. tg3_full_unlock(tp);
  12868. if (!err)
  12869. tg3_phy_start(tp);
  12870. return err;
  12871. }
  12872. static SIMPLE_DEV_PM_OPS(tg3_pm_ops, tg3_suspend, tg3_resume);
  12873. #define TG3_PM_OPS (&tg3_pm_ops)
  12874. #else
  12875. #define TG3_PM_OPS NULL
  12876. #endif /* CONFIG_PM_SLEEP */
  12877. /**
  12878. * tg3_io_error_detected - called when PCI error is detected
  12879. * @pdev: Pointer to PCI device
  12880. * @state: The current pci connection state
  12881. *
  12882. * This function is called after a PCI bus error affecting
  12883. * this device has been detected.
  12884. */
  12885. static pci_ers_result_t tg3_io_error_detected(struct pci_dev *pdev,
  12886. pci_channel_state_t state)
  12887. {
  12888. struct net_device *netdev = pci_get_drvdata(pdev);
  12889. struct tg3 *tp = netdev_priv(netdev);
  12890. pci_ers_result_t err = PCI_ERS_RESULT_NEED_RESET;
  12891. netdev_info(netdev, "PCI I/O error detected\n");
  12892. rtnl_lock();
  12893. if (!netif_running(netdev))
  12894. goto done;
  12895. tg3_phy_stop(tp);
  12896. tg3_netif_stop(tp);
  12897. del_timer_sync(&tp->timer);
  12898. tg3_flag_clear(tp, RESTART_TIMER);
  12899. /* Want to make sure that the reset task doesn't run */
  12900. cancel_work_sync(&tp->reset_task);
  12901. tg3_flag_clear(tp, TX_RECOVERY_PENDING);
  12902. tg3_flag_clear(tp, RESTART_TIMER);
  12903. netif_device_detach(netdev);
  12904. /* Clean up software state, even if MMIO is blocked */
  12905. tg3_full_lock(tp, 0);
  12906. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  12907. tg3_full_unlock(tp);
  12908. done:
  12909. if (state == pci_channel_io_perm_failure)
  12910. err = PCI_ERS_RESULT_DISCONNECT;
  12911. else
  12912. pci_disable_device(pdev);
  12913. rtnl_unlock();
  12914. return err;
  12915. }
  12916. /**
  12917. * tg3_io_slot_reset - called after the pci bus has been reset.
  12918. * @pdev: Pointer to PCI device
  12919. *
  12920. * Restart the card from scratch, as if from a cold-boot.
  12921. * At this point, the card has exprienced a hard reset,
  12922. * followed by fixups by BIOS, and has its config space
  12923. * set up identically to what it was at cold boot.
  12924. */
  12925. static pci_ers_result_t tg3_io_slot_reset(struct pci_dev *pdev)
  12926. {
  12927. struct net_device *netdev = pci_get_drvdata(pdev);
  12928. struct tg3 *tp = netdev_priv(netdev);
  12929. pci_ers_result_t rc = PCI_ERS_RESULT_DISCONNECT;
  12930. int err;
  12931. rtnl_lock();
  12932. if (pci_enable_device(pdev)) {
  12933. netdev_err(netdev, "Cannot re-enable PCI device after reset.\n");
  12934. goto done;
  12935. }
  12936. pci_set_master(pdev);
  12937. pci_restore_state(pdev);
  12938. pci_save_state(pdev);
  12939. if (!netif_running(netdev)) {
  12940. rc = PCI_ERS_RESULT_RECOVERED;
  12941. goto done;
  12942. }
  12943. err = tg3_power_up(tp);
  12944. if (err) {
  12945. netdev_err(netdev, "Failed to restore register access.\n");
  12946. goto done;
  12947. }
  12948. rc = PCI_ERS_RESULT_RECOVERED;
  12949. done:
  12950. rtnl_unlock();
  12951. return rc;
  12952. }
  12953. /**
  12954. * tg3_io_resume - called when traffic can start flowing again.
  12955. * @pdev: Pointer to PCI device
  12956. *
  12957. * This callback is called when the error recovery driver tells
  12958. * us that its OK to resume normal operation.
  12959. */
  12960. static void tg3_io_resume(struct pci_dev *pdev)
  12961. {
  12962. struct net_device *netdev = pci_get_drvdata(pdev);
  12963. struct tg3 *tp = netdev_priv(netdev);
  12964. int err;
  12965. rtnl_lock();
  12966. if (!netif_running(netdev))
  12967. goto done;
  12968. tg3_full_lock(tp, 0);
  12969. tg3_flag_set(tp, INIT_COMPLETE);
  12970. err = tg3_restart_hw(tp, 1);
  12971. tg3_full_unlock(tp);
  12972. if (err) {
  12973. netdev_err(netdev, "Cannot restart hardware after reset.\n");
  12974. goto done;
  12975. }
  12976. netif_device_attach(netdev);
  12977. tp->timer.expires = jiffies + tp->timer_offset;
  12978. add_timer(&tp->timer);
  12979. tg3_netif_start(tp);
  12980. tg3_phy_start(tp);
  12981. done:
  12982. rtnl_unlock();
  12983. }
  12984. static struct pci_error_handlers tg3_err_handler = {
  12985. .error_detected = tg3_io_error_detected,
  12986. .slot_reset = tg3_io_slot_reset,
  12987. .resume = tg3_io_resume
  12988. };
  12989. static struct pci_driver tg3_driver = {
  12990. .name = DRV_MODULE_NAME,
  12991. .id_table = tg3_pci_tbl,
  12992. .probe = tg3_init_one,
  12993. .remove = __devexit_p(tg3_remove_one),
  12994. .err_handler = &tg3_err_handler,
  12995. .driver.pm = TG3_PM_OPS,
  12996. };
  12997. static int __init tg3_init(void)
  12998. {
  12999. return pci_register_driver(&tg3_driver);
  13000. }
  13001. static void __exit tg3_cleanup(void)
  13002. {
  13003. pci_unregister_driver(&tg3_driver);
  13004. }
  13005. module_init(tg3_init);
  13006. module_exit(tg3_cleanup);