vmx.c 238 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This module enables machines with Intel VT-x extensions to run virtual
  5. * machines without emulation or binary translation.
  6. *
  7. * Copyright (C) 2006 Qumranet, Inc.
  8. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  9. *
  10. * Authors:
  11. * Avi Kivity <avi@qumranet.com>
  12. * Yaniv Kamay <yaniv@qumranet.com>
  13. *
  14. * This work is licensed under the terms of the GNU GPL, version 2. See
  15. * the COPYING file in the top-level directory.
  16. *
  17. */
  18. #include "irq.h"
  19. #include "mmu.h"
  20. #include "cpuid.h"
  21. #include <linux/kvm_host.h>
  22. #include <linux/module.h>
  23. #include <linux/kernel.h>
  24. #include <linux/mm.h>
  25. #include <linux/highmem.h>
  26. #include <linux/sched.h>
  27. #include <linux/moduleparam.h>
  28. #include <linux/mod_devicetable.h>
  29. #include <linux/ftrace_event.h>
  30. #include <linux/slab.h>
  31. #include <linux/tboot.h>
  32. #include "kvm_cache_regs.h"
  33. #include "x86.h"
  34. #include <asm/io.h>
  35. #include <asm/desc.h>
  36. #include <asm/vmx.h>
  37. #include <asm/virtext.h>
  38. #include <asm/mce.h>
  39. #include <asm/i387.h>
  40. #include <asm/xcr.h>
  41. #include <asm/perf_event.h>
  42. #include <asm/kexec.h>
  43. #include "trace.h"
  44. #define __ex(x) __kvm_handle_fault_on_reboot(x)
  45. #define __ex_clear(x, reg) \
  46. ____kvm_handle_fault_on_reboot(x, "xor " reg " , " reg)
  47. MODULE_AUTHOR("Qumranet");
  48. MODULE_LICENSE("GPL");
  49. static const struct x86_cpu_id vmx_cpu_id[] = {
  50. X86_FEATURE_MATCH(X86_FEATURE_VMX),
  51. {}
  52. };
  53. MODULE_DEVICE_TABLE(x86cpu, vmx_cpu_id);
  54. static bool __read_mostly enable_vpid = 1;
  55. module_param_named(vpid, enable_vpid, bool, 0444);
  56. static bool __read_mostly flexpriority_enabled = 1;
  57. module_param_named(flexpriority, flexpriority_enabled, bool, S_IRUGO);
  58. static bool __read_mostly enable_ept = 1;
  59. module_param_named(ept, enable_ept, bool, S_IRUGO);
  60. static bool __read_mostly enable_unrestricted_guest = 1;
  61. module_param_named(unrestricted_guest,
  62. enable_unrestricted_guest, bool, S_IRUGO);
  63. static bool __read_mostly enable_ept_ad_bits = 1;
  64. module_param_named(eptad, enable_ept_ad_bits, bool, S_IRUGO);
  65. static bool __read_mostly emulate_invalid_guest_state = true;
  66. module_param(emulate_invalid_guest_state, bool, S_IRUGO);
  67. static bool __read_mostly vmm_exclusive = 1;
  68. module_param(vmm_exclusive, bool, S_IRUGO);
  69. static bool __read_mostly fasteoi = 1;
  70. module_param(fasteoi, bool, S_IRUGO);
  71. static bool __read_mostly enable_apicv = 1;
  72. module_param(enable_apicv, bool, S_IRUGO);
  73. static bool __read_mostly enable_shadow_vmcs = 1;
  74. module_param_named(enable_shadow_vmcs, enable_shadow_vmcs, bool, S_IRUGO);
  75. /*
  76. * If nested=1, nested virtualization is supported, i.e., guests may use
  77. * VMX and be a hypervisor for its own guests. If nested=0, guests may not
  78. * use VMX instructions.
  79. */
  80. static bool __read_mostly nested = 0;
  81. module_param(nested, bool, S_IRUGO);
  82. #define KVM_GUEST_CR0_MASK (X86_CR0_NW | X86_CR0_CD)
  83. #define KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST (X86_CR0_WP | X86_CR0_NE)
  84. #define KVM_VM_CR0_ALWAYS_ON \
  85. (KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST | X86_CR0_PG | X86_CR0_PE)
  86. #define KVM_CR4_GUEST_OWNED_BITS \
  87. (X86_CR4_PVI | X86_CR4_DE | X86_CR4_PCE | X86_CR4_OSFXSR \
  88. | X86_CR4_OSXMMEXCPT)
  89. #define KVM_PMODE_VM_CR4_ALWAYS_ON (X86_CR4_PAE | X86_CR4_VMXE)
  90. #define KVM_RMODE_VM_CR4_ALWAYS_ON (X86_CR4_VME | X86_CR4_PAE | X86_CR4_VMXE)
  91. #define RMODE_GUEST_OWNED_EFLAGS_BITS (~(X86_EFLAGS_IOPL | X86_EFLAGS_VM))
  92. /*
  93. * These 2 parameters are used to config the controls for Pause-Loop Exiting:
  94. * ple_gap: upper bound on the amount of time between two successive
  95. * executions of PAUSE in a loop. Also indicate if ple enabled.
  96. * According to test, this time is usually smaller than 128 cycles.
  97. * ple_window: upper bound on the amount of time a guest is allowed to execute
  98. * in a PAUSE loop. Tests indicate that most spinlocks are held for
  99. * less than 2^12 cycles
  100. * Time is measured based on a counter that runs at the same rate as the TSC,
  101. * refer SDM volume 3b section 21.6.13 & 22.1.3.
  102. */
  103. #define KVM_VMX_DEFAULT_PLE_GAP 128
  104. #define KVM_VMX_DEFAULT_PLE_WINDOW 4096
  105. static int ple_gap = KVM_VMX_DEFAULT_PLE_GAP;
  106. module_param(ple_gap, int, S_IRUGO);
  107. static int ple_window = KVM_VMX_DEFAULT_PLE_WINDOW;
  108. module_param(ple_window, int, S_IRUGO);
  109. extern const ulong vmx_return;
  110. #define NR_AUTOLOAD_MSRS 8
  111. #define VMCS02_POOL_SIZE 1
  112. struct vmcs {
  113. u32 revision_id;
  114. u32 abort;
  115. char data[0];
  116. };
  117. /*
  118. * Track a VMCS that may be loaded on a certain CPU. If it is (cpu!=-1), also
  119. * remember whether it was VMLAUNCHed, and maintain a linked list of all VMCSs
  120. * loaded on this CPU (so we can clear them if the CPU goes down).
  121. */
  122. struct loaded_vmcs {
  123. struct vmcs *vmcs;
  124. int cpu;
  125. int launched;
  126. struct list_head loaded_vmcss_on_cpu_link;
  127. };
  128. struct shared_msr_entry {
  129. unsigned index;
  130. u64 data;
  131. u64 mask;
  132. };
  133. /*
  134. * struct vmcs12 describes the state that our guest hypervisor (L1) keeps for a
  135. * single nested guest (L2), hence the name vmcs12. Any VMX implementation has
  136. * a VMCS structure, and vmcs12 is our emulated VMX's VMCS. This structure is
  137. * stored in guest memory specified by VMPTRLD, but is opaque to the guest,
  138. * which must access it using VMREAD/VMWRITE/VMCLEAR instructions.
  139. * More than one of these structures may exist, if L1 runs multiple L2 guests.
  140. * nested_vmx_run() will use the data here to build a vmcs02: a VMCS for the
  141. * underlying hardware which will be used to run L2.
  142. * This structure is packed to ensure that its layout is identical across
  143. * machines (necessary for live migration).
  144. * If there are changes in this struct, VMCS12_REVISION must be changed.
  145. */
  146. typedef u64 natural_width;
  147. struct __packed vmcs12 {
  148. /* According to the Intel spec, a VMCS region must start with the
  149. * following two fields. Then follow implementation-specific data.
  150. */
  151. u32 revision_id;
  152. u32 abort;
  153. u32 launch_state; /* set to 0 by VMCLEAR, to 1 by VMLAUNCH */
  154. u32 padding[7]; /* room for future expansion */
  155. u64 io_bitmap_a;
  156. u64 io_bitmap_b;
  157. u64 msr_bitmap;
  158. u64 vm_exit_msr_store_addr;
  159. u64 vm_exit_msr_load_addr;
  160. u64 vm_entry_msr_load_addr;
  161. u64 tsc_offset;
  162. u64 virtual_apic_page_addr;
  163. u64 apic_access_addr;
  164. u64 ept_pointer;
  165. u64 guest_physical_address;
  166. u64 vmcs_link_pointer;
  167. u64 guest_ia32_debugctl;
  168. u64 guest_ia32_pat;
  169. u64 guest_ia32_efer;
  170. u64 guest_ia32_perf_global_ctrl;
  171. u64 guest_pdptr0;
  172. u64 guest_pdptr1;
  173. u64 guest_pdptr2;
  174. u64 guest_pdptr3;
  175. u64 host_ia32_pat;
  176. u64 host_ia32_efer;
  177. u64 host_ia32_perf_global_ctrl;
  178. u64 padding64[8]; /* room for future expansion */
  179. /*
  180. * To allow migration of L1 (complete with its L2 guests) between
  181. * machines of different natural widths (32 or 64 bit), we cannot have
  182. * unsigned long fields with no explict size. We use u64 (aliased
  183. * natural_width) instead. Luckily, x86 is little-endian.
  184. */
  185. natural_width cr0_guest_host_mask;
  186. natural_width cr4_guest_host_mask;
  187. natural_width cr0_read_shadow;
  188. natural_width cr4_read_shadow;
  189. natural_width cr3_target_value0;
  190. natural_width cr3_target_value1;
  191. natural_width cr3_target_value2;
  192. natural_width cr3_target_value3;
  193. natural_width exit_qualification;
  194. natural_width guest_linear_address;
  195. natural_width guest_cr0;
  196. natural_width guest_cr3;
  197. natural_width guest_cr4;
  198. natural_width guest_es_base;
  199. natural_width guest_cs_base;
  200. natural_width guest_ss_base;
  201. natural_width guest_ds_base;
  202. natural_width guest_fs_base;
  203. natural_width guest_gs_base;
  204. natural_width guest_ldtr_base;
  205. natural_width guest_tr_base;
  206. natural_width guest_gdtr_base;
  207. natural_width guest_idtr_base;
  208. natural_width guest_dr7;
  209. natural_width guest_rsp;
  210. natural_width guest_rip;
  211. natural_width guest_rflags;
  212. natural_width guest_pending_dbg_exceptions;
  213. natural_width guest_sysenter_esp;
  214. natural_width guest_sysenter_eip;
  215. natural_width host_cr0;
  216. natural_width host_cr3;
  217. natural_width host_cr4;
  218. natural_width host_fs_base;
  219. natural_width host_gs_base;
  220. natural_width host_tr_base;
  221. natural_width host_gdtr_base;
  222. natural_width host_idtr_base;
  223. natural_width host_ia32_sysenter_esp;
  224. natural_width host_ia32_sysenter_eip;
  225. natural_width host_rsp;
  226. natural_width host_rip;
  227. natural_width paddingl[8]; /* room for future expansion */
  228. u32 pin_based_vm_exec_control;
  229. u32 cpu_based_vm_exec_control;
  230. u32 exception_bitmap;
  231. u32 page_fault_error_code_mask;
  232. u32 page_fault_error_code_match;
  233. u32 cr3_target_count;
  234. u32 vm_exit_controls;
  235. u32 vm_exit_msr_store_count;
  236. u32 vm_exit_msr_load_count;
  237. u32 vm_entry_controls;
  238. u32 vm_entry_msr_load_count;
  239. u32 vm_entry_intr_info_field;
  240. u32 vm_entry_exception_error_code;
  241. u32 vm_entry_instruction_len;
  242. u32 tpr_threshold;
  243. u32 secondary_vm_exec_control;
  244. u32 vm_instruction_error;
  245. u32 vm_exit_reason;
  246. u32 vm_exit_intr_info;
  247. u32 vm_exit_intr_error_code;
  248. u32 idt_vectoring_info_field;
  249. u32 idt_vectoring_error_code;
  250. u32 vm_exit_instruction_len;
  251. u32 vmx_instruction_info;
  252. u32 guest_es_limit;
  253. u32 guest_cs_limit;
  254. u32 guest_ss_limit;
  255. u32 guest_ds_limit;
  256. u32 guest_fs_limit;
  257. u32 guest_gs_limit;
  258. u32 guest_ldtr_limit;
  259. u32 guest_tr_limit;
  260. u32 guest_gdtr_limit;
  261. u32 guest_idtr_limit;
  262. u32 guest_es_ar_bytes;
  263. u32 guest_cs_ar_bytes;
  264. u32 guest_ss_ar_bytes;
  265. u32 guest_ds_ar_bytes;
  266. u32 guest_fs_ar_bytes;
  267. u32 guest_gs_ar_bytes;
  268. u32 guest_ldtr_ar_bytes;
  269. u32 guest_tr_ar_bytes;
  270. u32 guest_interruptibility_info;
  271. u32 guest_activity_state;
  272. u32 guest_sysenter_cs;
  273. u32 host_ia32_sysenter_cs;
  274. u32 vmx_preemption_timer_value;
  275. u32 padding32[7]; /* room for future expansion */
  276. u16 virtual_processor_id;
  277. u16 guest_es_selector;
  278. u16 guest_cs_selector;
  279. u16 guest_ss_selector;
  280. u16 guest_ds_selector;
  281. u16 guest_fs_selector;
  282. u16 guest_gs_selector;
  283. u16 guest_ldtr_selector;
  284. u16 guest_tr_selector;
  285. u16 host_es_selector;
  286. u16 host_cs_selector;
  287. u16 host_ss_selector;
  288. u16 host_ds_selector;
  289. u16 host_fs_selector;
  290. u16 host_gs_selector;
  291. u16 host_tr_selector;
  292. };
  293. /*
  294. * VMCS12_REVISION is an arbitrary id that should be changed if the content or
  295. * layout of struct vmcs12 is changed. MSR_IA32_VMX_BASIC returns this id, and
  296. * VMPTRLD verifies that the VMCS region that L1 is loading contains this id.
  297. */
  298. #define VMCS12_REVISION 0x11e57ed0
  299. /*
  300. * VMCS12_SIZE is the number of bytes L1 should allocate for the VMXON region
  301. * and any VMCS region. Although only sizeof(struct vmcs12) are used by the
  302. * current implementation, 4K are reserved to avoid future complications.
  303. */
  304. #define VMCS12_SIZE 0x1000
  305. /* Used to remember the last vmcs02 used for some recently used vmcs12s */
  306. struct vmcs02_list {
  307. struct list_head list;
  308. gpa_t vmptr;
  309. struct loaded_vmcs vmcs02;
  310. };
  311. /*
  312. * The nested_vmx structure is part of vcpu_vmx, and holds information we need
  313. * for correct emulation of VMX (i.e., nested VMX) on this vcpu.
  314. */
  315. struct nested_vmx {
  316. /* Has the level1 guest done vmxon? */
  317. bool vmxon;
  318. /* The guest-physical address of the current VMCS L1 keeps for L2 */
  319. gpa_t current_vmptr;
  320. /* The host-usable pointer to the above */
  321. struct page *current_vmcs12_page;
  322. struct vmcs12 *current_vmcs12;
  323. struct vmcs *current_shadow_vmcs;
  324. /*
  325. * Indicates if the shadow vmcs must be updated with the
  326. * data hold by vmcs12
  327. */
  328. bool sync_shadow_vmcs;
  329. /* vmcs02_list cache of VMCSs recently used to run L2 guests */
  330. struct list_head vmcs02_pool;
  331. int vmcs02_num;
  332. u64 vmcs01_tsc_offset;
  333. /* L2 must run next, and mustn't decide to exit to L1. */
  334. bool nested_run_pending;
  335. /*
  336. * Guest pages referred to in vmcs02 with host-physical pointers, so
  337. * we must keep them pinned while L2 runs.
  338. */
  339. struct page *apic_access_page;
  340. u64 msr_ia32_feature_control;
  341. };
  342. #define POSTED_INTR_ON 0
  343. /* Posted-Interrupt Descriptor */
  344. struct pi_desc {
  345. u32 pir[8]; /* Posted interrupt requested */
  346. u32 control; /* bit 0 of control is outstanding notification bit */
  347. u32 rsvd[7];
  348. } __aligned(64);
  349. static bool pi_test_and_set_on(struct pi_desc *pi_desc)
  350. {
  351. return test_and_set_bit(POSTED_INTR_ON,
  352. (unsigned long *)&pi_desc->control);
  353. }
  354. static bool pi_test_and_clear_on(struct pi_desc *pi_desc)
  355. {
  356. return test_and_clear_bit(POSTED_INTR_ON,
  357. (unsigned long *)&pi_desc->control);
  358. }
  359. static int pi_test_and_set_pir(int vector, struct pi_desc *pi_desc)
  360. {
  361. return test_and_set_bit(vector, (unsigned long *)pi_desc->pir);
  362. }
  363. struct vcpu_vmx {
  364. struct kvm_vcpu vcpu;
  365. unsigned long host_rsp;
  366. u8 fail;
  367. u8 cpl;
  368. bool nmi_known_unmasked;
  369. u32 exit_intr_info;
  370. u32 idt_vectoring_info;
  371. ulong rflags;
  372. struct shared_msr_entry *guest_msrs;
  373. int nmsrs;
  374. int save_nmsrs;
  375. unsigned long host_idt_base;
  376. #ifdef CONFIG_X86_64
  377. u64 msr_host_kernel_gs_base;
  378. u64 msr_guest_kernel_gs_base;
  379. #endif
  380. /*
  381. * loaded_vmcs points to the VMCS currently used in this vcpu. For a
  382. * non-nested (L1) guest, it always points to vmcs01. For a nested
  383. * guest (L2), it points to a different VMCS.
  384. */
  385. struct loaded_vmcs vmcs01;
  386. struct loaded_vmcs *loaded_vmcs;
  387. bool __launched; /* temporary, used in vmx_vcpu_run */
  388. struct msr_autoload {
  389. unsigned nr;
  390. struct vmx_msr_entry guest[NR_AUTOLOAD_MSRS];
  391. struct vmx_msr_entry host[NR_AUTOLOAD_MSRS];
  392. } msr_autoload;
  393. struct {
  394. int loaded;
  395. u16 fs_sel, gs_sel, ldt_sel;
  396. #ifdef CONFIG_X86_64
  397. u16 ds_sel, es_sel;
  398. #endif
  399. int gs_ldt_reload_needed;
  400. int fs_reload_needed;
  401. } host_state;
  402. struct {
  403. int vm86_active;
  404. ulong save_rflags;
  405. struct kvm_segment segs[8];
  406. } rmode;
  407. struct {
  408. u32 bitmask; /* 4 bits per segment (1 bit per field) */
  409. struct kvm_save_segment {
  410. u16 selector;
  411. unsigned long base;
  412. u32 limit;
  413. u32 ar;
  414. } seg[8];
  415. } segment_cache;
  416. int vpid;
  417. bool emulation_required;
  418. /* Support for vnmi-less CPUs */
  419. int soft_vnmi_blocked;
  420. ktime_t entry_time;
  421. s64 vnmi_blocked_time;
  422. u32 exit_reason;
  423. bool rdtscp_enabled;
  424. /* Posted interrupt descriptor */
  425. struct pi_desc pi_desc;
  426. /* Support for a guest hypervisor (nested VMX) */
  427. struct nested_vmx nested;
  428. };
  429. enum segment_cache_field {
  430. SEG_FIELD_SEL = 0,
  431. SEG_FIELD_BASE = 1,
  432. SEG_FIELD_LIMIT = 2,
  433. SEG_FIELD_AR = 3,
  434. SEG_FIELD_NR = 4
  435. };
  436. static inline struct vcpu_vmx *to_vmx(struct kvm_vcpu *vcpu)
  437. {
  438. return container_of(vcpu, struct vcpu_vmx, vcpu);
  439. }
  440. #define VMCS12_OFFSET(x) offsetof(struct vmcs12, x)
  441. #define FIELD(number, name) [number] = VMCS12_OFFSET(name)
  442. #define FIELD64(number, name) [number] = VMCS12_OFFSET(name), \
  443. [number##_HIGH] = VMCS12_OFFSET(name)+4
  444. static const unsigned long shadow_read_only_fields[] = {
  445. /*
  446. * We do NOT shadow fields that are modified when L0
  447. * traps and emulates any vmx instruction (e.g. VMPTRLD,
  448. * VMXON...) executed by L1.
  449. * For example, VM_INSTRUCTION_ERROR is read
  450. * by L1 if a vmx instruction fails (part of the error path).
  451. * Note the code assumes this logic. If for some reason
  452. * we start shadowing these fields then we need to
  453. * force a shadow sync when L0 emulates vmx instructions
  454. * (e.g. force a sync if VM_INSTRUCTION_ERROR is modified
  455. * by nested_vmx_failValid)
  456. */
  457. VM_EXIT_REASON,
  458. VM_EXIT_INTR_INFO,
  459. VM_EXIT_INSTRUCTION_LEN,
  460. IDT_VECTORING_INFO_FIELD,
  461. IDT_VECTORING_ERROR_CODE,
  462. VM_EXIT_INTR_ERROR_CODE,
  463. EXIT_QUALIFICATION,
  464. GUEST_LINEAR_ADDRESS,
  465. GUEST_PHYSICAL_ADDRESS
  466. };
  467. static const int max_shadow_read_only_fields =
  468. ARRAY_SIZE(shadow_read_only_fields);
  469. static const unsigned long shadow_read_write_fields[] = {
  470. GUEST_RIP,
  471. GUEST_RSP,
  472. GUEST_CR0,
  473. GUEST_CR3,
  474. GUEST_CR4,
  475. GUEST_INTERRUPTIBILITY_INFO,
  476. GUEST_RFLAGS,
  477. GUEST_CS_SELECTOR,
  478. GUEST_CS_AR_BYTES,
  479. GUEST_CS_LIMIT,
  480. GUEST_CS_BASE,
  481. GUEST_ES_BASE,
  482. CR0_GUEST_HOST_MASK,
  483. CR0_READ_SHADOW,
  484. CR4_READ_SHADOW,
  485. TSC_OFFSET,
  486. EXCEPTION_BITMAP,
  487. CPU_BASED_VM_EXEC_CONTROL,
  488. VM_ENTRY_EXCEPTION_ERROR_CODE,
  489. VM_ENTRY_INTR_INFO_FIELD,
  490. VM_ENTRY_INSTRUCTION_LEN,
  491. VM_ENTRY_EXCEPTION_ERROR_CODE,
  492. HOST_FS_BASE,
  493. HOST_GS_BASE,
  494. HOST_FS_SELECTOR,
  495. HOST_GS_SELECTOR
  496. };
  497. static const int max_shadow_read_write_fields =
  498. ARRAY_SIZE(shadow_read_write_fields);
  499. static const unsigned short vmcs_field_to_offset_table[] = {
  500. FIELD(VIRTUAL_PROCESSOR_ID, virtual_processor_id),
  501. FIELD(GUEST_ES_SELECTOR, guest_es_selector),
  502. FIELD(GUEST_CS_SELECTOR, guest_cs_selector),
  503. FIELD(GUEST_SS_SELECTOR, guest_ss_selector),
  504. FIELD(GUEST_DS_SELECTOR, guest_ds_selector),
  505. FIELD(GUEST_FS_SELECTOR, guest_fs_selector),
  506. FIELD(GUEST_GS_SELECTOR, guest_gs_selector),
  507. FIELD(GUEST_LDTR_SELECTOR, guest_ldtr_selector),
  508. FIELD(GUEST_TR_SELECTOR, guest_tr_selector),
  509. FIELD(HOST_ES_SELECTOR, host_es_selector),
  510. FIELD(HOST_CS_SELECTOR, host_cs_selector),
  511. FIELD(HOST_SS_SELECTOR, host_ss_selector),
  512. FIELD(HOST_DS_SELECTOR, host_ds_selector),
  513. FIELD(HOST_FS_SELECTOR, host_fs_selector),
  514. FIELD(HOST_GS_SELECTOR, host_gs_selector),
  515. FIELD(HOST_TR_SELECTOR, host_tr_selector),
  516. FIELD64(IO_BITMAP_A, io_bitmap_a),
  517. FIELD64(IO_BITMAP_B, io_bitmap_b),
  518. FIELD64(MSR_BITMAP, msr_bitmap),
  519. FIELD64(VM_EXIT_MSR_STORE_ADDR, vm_exit_msr_store_addr),
  520. FIELD64(VM_EXIT_MSR_LOAD_ADDR, vm_exit_msr_load_addr),
  521. FIELD64(VM_ENTRY_MSR_LOAD_ADDR, vm_entry_msr_load_addr),
  522. FIELD64(TSC_OFFSET, tsc_offset),
  523. FIELD64(VIRTUAL_APIC_PAGE_ADDR, virtual_apic_page_addr),
  524. FIELD64(APIC_ACCESS_ADDR, apic_access_addr),
  525. FIELD64(EPT_POINTER, ept_pointer),
  526. FIELD64(GUEST_PHYSICAL_ADDRESS, guest_physical_address),
  527. FIELD64(VMCS_LINK_POINTER, vmcs_link_pointer),
  528. FIELD64(GUEST_IA32_DEBUGCTL, guest_ia32_debugctl),
  529. FIELD64(GUEST_IA32_PAT, guest_ia32_pat),
  530. FIELD64(GUEST_IA32_EFER, guest_ia32_efer),
  531. FIELD64(GUEST_IA32_PERF_GLOBAL_CTRL, guest_ia32_perf_global_ctrl),
  532. FIELD64(GUEST_PDPTR0, guest_pdptr0),
  533. FIELD64(GUEST_PDPTR1, guest_pdptr1),
  534. FIELD64(GUEST_PDPTR2, guest_pdptr2),
  535. FIELD64(GUEST_PDPTR3, guest_pdptr3),
  536. FIELD64(HOST_IA32_PAT, host_ia32_pat),
  537. FIELD64(HOST_IA32_EFER, host_ia32_efer),
  538. FIELD64(HOST_IA32_PERF_GLOBAL_CTRL, host_ia32_perf_global_ctrl),
  539. FIELD(PIN_BASED_VM_EXEC_CONTROL, pin_based_vm_exec_control),
  540. FIELD(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control),
  541. FIELD(EXCEPTION_BITMAP, exception_bitmap),
  542. FIELD(PAGE_FAULT_ERROR_CODE_MASK, page_fault_error_code_mask),
  543. FIELD(PAGE_FAULT_ERROR_CODE_MATCH, page_fault_error_code_match),
  544. FIELD(CR3_TARGET_COUNT, cr3_target_count),
  545. FIELD(VM_EXIT_CONTROLS, vm_exit_controls),
  546. FIELD(VM_EXIT_MSR_STORE_COUNT, vm_exit_msr_store_count),
  547. FIELD(VM_EXIT_MSR_LOAD_COUNT, vm_exit_msr_load_count),
  548. FIELD(VM_ENTRY_CONTROLS, vm_entry_controls),
  549. FIELD(VM_ENTRY_MSR_LOAD_COUNT, vm_entry_msr_load_count),
  550. FIELD(VM_ENTRY_INTR_INFO_FIELD, vm_entry_intr_info_field),
  551. FIELD(VM_ENTRY_EXCEPTION_ERROR_CODE, vm_entry_exception_error_code),
  552. FIELD(VM_ENTRY_INSTRUCTION_LEN, vm_entry_instruction_len),
  553. FIELD(TPR_THRESHOLD, tpr_threshold),
  554. FIELD(SECONDARY_VM_EXEC_CONTROL, secondary_vm_exec_control),
  555. FIELD(VM_INSTRUCTION_ERROR, vm_instruction_error),
  556. FIELD(VM_EXIT_REASON, vm_exit_reason),
  557. FIELD(VM_EXIT_INTR_INFO, vm_exit_intr_info),
  558. FIELD(VM_EXIT_INTR_ERROR_CODE, vm_exit_intr_error_code),
  559. FIELD(IDT_VECTORING_INFO_FIELD, idt_vectoring_info_field),
  560. FIELD(IDT_VECTORING_ERROR_CODE, idt_vectoring_error_code),
  561. FIELD(VM_EXIT_INSTRUCTION_LEN, vm_exit_instruction_len),
  562. FIELD(VMX_INSTRUCTION_INFO, vmx_instruction_info),
  563. FIELD(GUEST_ES_LIMIT, guest_es_limit),
  564. FIELD(GUEST_CS_LIMIT, guest_cs_limit),
  565. FIELD(GUEST_SS_LIMIT, guest_ss_limit),
  566. FIELD(GUEST_DS_LIMIT, guest_ds_limit),
  567. FIELD(GUEST_FS_LIMIT, guest_fs_limit),
  568. FIELD(GUEST_GS_LIMIT, guest_gs_limit),
  569. FIELD(GUEST_LDTR_LIMIT, guest_ldtr_limit),
  570. FIELD(GUEST_TR_LIMIT, guest_tr_limit),
  571. FIELD(GUEST_GDTR_LIMIT, guest_gdtr_limit),
  572. FIELD(GUEST_IDTR_LIMIT, guest_idtr_limit),
  573. FIELD(GUEST_ES_AR_BYTES, guest_es_ar_bytes),
  574. FIELD(GUEST_CS_AR_BYTES, guest_cs_ar_bytes),
  575. FIELD(GUEST_SS_AR_BYTES, guest_ss_ar_bytes),
  576. FIELD(GUEST_DS_AR_BYTES, guest_ds_ar_bytes),
  577. FIELD(GUEST_FS_AR_BYTES, guest_fs_ar_bytes),
  578. FIELD(GUEST_GS_AR_BYTES, guest_gs_ar_bytes),
  579. FIELD(GUEST_LDTR_AR_BYTES, guest_ldtr_ar_bytes),
  580. FIELD(GUEST_TR_AR_BYTES, guest_tr_ar_bytes),
  581. FIELD(GUEST_INTERRUPTIBILITY_INFO, guest_interruptibility_info),
  582. FIELD(GUEST_ACTIVITY_STATE, guest_activity_state),
  583. FIELD(GUEST_SYSENTER_CS, guest_sysenter_cs),
  584. FIELD(HOST_IA32_SYSENTER_CS, host_ia32_sysenter_cs),
  585. FIELD(VMX_PREEMPTION_TIMER_VALUE, vmx_preemption_timer_value),
  586. FIELD(CR0_GUEST_HOST_MASK, cr0_guest_host_mask),
  587. FIELD(CR4_GUEST_HOST_MASK, cr4_guest_host_mask),
  588. FIELD(CR0_READ_SHADOW, cr0_read_shadow),
  589. FIELD(CR4_READ_SHADOW, cr4_read_shadow),
  590. FIELD(CR3_TARGET_VALUE0, cr3_target_value0),
  591. FIELD(CR3_TARGET_VALUE1, cr3_target_value1),
  592. FIELD(CR3_TARGET_VALUE2, cr3_target_value2),
  593. FIELD(CR3_TARGET_VALUE3, cr3_target_value3),
  594. FIELD(EXIT_QUALIFICATION, exit_qualification),
  595. FIELD(GUEST_LINEAR_ADDRESS, guest_linear_address),
  596. FIELD(GUEST_CR0, guest_cr0),
  597. FIELD(GUEST_CR3, guest_cr3),
  598. FIELD(GUEST_CR4, guest_cr4),
  599. FIELD(GUEST_ES_BASE, guest_es_base),
  600. FIELD(GUEST_CS_BASE, guest_cs_base),
  601. FIELD(GUEST_SS_BASE, guest_ss_base),
  602. FIELD(GUEST_DS_BASE, guest_ds_base),
  603. FIELD(GUEST_FS_BASE, guest_fs_base),
  604. FIELD(GUEST_GS_BASE, guest_gs_base),
  605. FIELD(GUEST_LDTR_BASE, guest_ldtr_base),
  606. FIELD(GUEST_TR_BASE, guest_tr_base),
  607. FIELD(GUEST_GDTR_BASE, guest_gdtr_base),
  608. FIELD(GUEST_IDTR_BASE, guest_idtr_base),
  609. FIELD(GUEST_DR7, guest_dr7),
  610. FIELD(GUEST_RSP, guest_rsp),
  611. FIELD(GUEST_RIP, guest_rip),
  612. FIELD(GUEST_RFLAGS, guest_rflags),
  613. FIELD(GUEST_PENDING_DBG_EXCEPTIONS, guest_pending_dbg_exceptions),
  614. FIELD(GUEST_SYSENTER_ESP, guest_sysenter_esp),
  615. FIELD(GUEST_SYSENTER_EIP, guest_sysenter_eip),
  616. FIELD(HOST_CR0, host_cr0),
  617. FIELD(HOST_CR3, host_cr3),
  618. FIELD(HOST_CR4, host_cr4),
  619. FIELD(HOST_FS_BASE, host_fs_base),
  620. FIELD(HOST_GS_BASE, host_gs_base),
  621. FIELD(HOST_TR_BASE, host_tr_base),
  622. FIELD(HOST_GDTR_BASE, host_gdtr_base),
  623. FIELD(HOST_IDTR_BASE, host_idtr_base),
  624. FIELD(HOST_IA32_SYSENTER_ESP, host_ia32_sysenter_esp),
  625. FIELD(HOST_IA32_SYSENTER_EIP, host_ia32_sysenter_eip),
  626. FIELD(HOST_RSP, host_rsp),
  627. FIELD(HOST_RIP, host_rip),
  628. };
  629. static const int max_vmcs_field = ARRAY_SIZE(vmcs_field_to_offset_table);
  630. static inline short vmcs_field_to_offset(unsigned long field)
  631. {
  632. if (field >= max_vmcs_field || vmcs_field_to_offset_table[field] == 0)
  633. return -1;
  634. return vmcs_field_to_offset_table[field];
  635. }
  636. static inline struct vmcs12 *get_vmcs12(struct kvm_vcpu *vcpu)
  637. {
  638. return to_vmx(vcpu)->nested.current_vmcs12;
  639. }
  640. static struct page *nested_get_page(struct kvm_vcpu *vcpu, gpa_t addr)
  641. {
  642. struct page *page = gfn_to_page(vcpu->kvm, addr >> PAGE_SHIFT);
  643. if (is_error_page(page))
  644. return NULL;
  645. return page;
  646. }
  647. static void nested_release_page(struct page *page)
  648. {
  649. kvm_release_page_dirty(page);
  650. }
  651. static void nested_release_page_clean(struct page *page)
  652. {
  653. kvm_release_page_clean(page);
  654. }
  655. static u64 construct_eptp(unsigned long root_hpa);
  656. static void kvm_cpu_vmxon(u64 addr);
  657. static void kvm_cpu_vmxoff(void);
  658. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
  659. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr);
  660. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  661. struct kvm_segment *var, int seg);
  662. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  663. struct kvm_segment *var, int seg);
  664. static bool guest_state_valid(struct kvm_vcpu *vcpu);
  665. static u32 vmx_segment_access_rights(struct kvm_segment *var);
  666. static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu);
  667. static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx);
  668. static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx);
  669. static DEFINE_PER_CPU(struct vmcs *, vmxarea);
  670. static DEFINE_PER_CPU(struct vmcs *, current_vmcs);
  671. /*
  672. * We maintain a per-CPU linked-list of VMCS loaded on that CPU. This is needed
  673. * when a CPU is brought down, and we need to VMCLEAR all VMCSs loaded on it.
  674. */
  675. static DEFINE_PER_CPU(struct list_head, loaded_vmcss_on_cpu);
  676. static DEFINE_PER_CPU(struct desc_ptr, host_gdt);
  677. static unsigned long *vmx_io_bitmap_a;
  678. static unsigned long *vmx_io_bitmap_b;
  679. static unsigned long *vmx_msr_bitmap_legacy;
  680. static unsigned long *vmx_msr_bitmap_longmode;
  681. static unsigned long *vmx_msr_bitmap_legacy_x2apic;
  682. static unsigned long *vmx_msr_bitmap_longmode_x2apic;
  683. static unsigned long *vmx_vmread_bitmap;
  684. static unsigned long *vmx_vmwrite_bitmap;
  685. static bool cpu_has_load_ia32_efer;
  686. static bool cpu_has_load_perf_global_ctrl;
  687. static DECLARE_BITMAP(vmx_vpid_bitmap, VMX_NR_VPIDS);
  688. static DEFINE_SPINLOCK(vmx_vpid_lock);
  689. static struct vmcs_config {
  690. int size;
  691. int order;
  692. u32 revision_id;
  693. u32 pin_based_exec_ctrl;
  694. u32 cpu_based_exec_ctrl;
  695. u32 cpu_based_2nd_exec_ctrl;
  696. u32 vmexit_ctrl;
  697. u32 vmentry_ctrl;
  698. } vmcs_config;
  699. static struct vmx_capability {
  700. u32 ept;
  701. u32 vpid;
  702. } vmx_capability;
  703. #define VMX_SEGMENT_FIELD(seg) \
  704. [VCPU_SREG_##seg] = { \
  705. .selector = GUEST_##seg##_SELECTOR, \
  706. .base = GUEST_##seg##_BASE, \
  707. .limit = GUEST_##seg##_LIMIT, \
  708. .ar_bytes = GUEST_##seg##_AR_BYTES, \
  709. }
  710. static const struct kvm_vmx_segment_field {
  711. unsigned selector;
  712. unsigned base;
  713. unsigned limit;
  714. unsigned ar_bytes;
  715. } kvm_vmx_segment_fields[] = {
  716. VMX_SEGMENT_FIELD(CS),
  717. VMX_SEGMENT_FIELD(DS),
  718. VMX_SEGMENT_FIELD(ES),
  719. VMX_SEGMENT_FIELD(FS),
  720. VMX_SEGMENT_FIELD(GS),
  721. VMX_SEGMENT_FIELD(SS),
  722. VMX_SEGMENT_FIELD(TR),
  723. VMX_SEGMENT_FIELD(LDTR),
  724. };
  725. static u64 host_efer;
  726. static void ept_save_pdptrs(struct kvm_vcpu *vcpu);
  727. /*
  728. * Keep MSR_STAR at the end, as setup_msrs() will try to optimize it
  729. * away by decrementing the array size.
  730. */
  731. static const u32 vmx_msr_index[] = {
  732. #ifdef CONFIG_X86_64
  733. MSR_SYSCALL_MASK, MSR_LSTAR, MSR_CSTAR,
  734. #endif
  735. MSR_EFER, MSR_TSC_AUX, MSR_STAR,
  736. };
  737. #define NR_VMX_MSR ARRAY_SIZE(vmx_msr_index)
  738. static inline bool is_page_fault(u32 intr_info)
  739. {
  740. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  741. INTR_INFO_VALID_MASK)) ==
  742. (INTR_TYPE_HARD_EXCEPTION | PF_VECTOR | INTR_INFO_VALID_MASK);
  743. }
  744. static inline bool is_no_device(u32 intr_info)
  745. {
  746. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  747. INTR_INFO_VALID_MASK)) ==
  748. (INTR_TYPE_HARD_EXCEPTION | NM_VECTOR | INTR_INFO_VALID_MASK);
  749. }
  750. static inline bool is_invalid_opcode(u32 intr_info)
  751. {
  752. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  753. INTR_INFO_VALID_MASK)) ==
  754. (INTR_TYPE_HARD_EXCEPTION | UD_VECTOR | INTR_INFO_VALID_MASK);
  755. }
  756. static inline bool is_external_interrupt(u32 intr_info)
  757. {
  758. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  759. == (INTR_TYPE_EXT_INTR | INTR_INFO_VALID_MASK);
  760. }
  761. static inline bool is_machine_check(u32 intr_info)
  762. {
  763. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VECTOR_MASK |
  764. INTR_INFO_VALID_MASK)) ==
  765. (INTR_TYPE_HARD_EXCEPTION | MC_VECTOR | INTR_INFO_VALID_MASK);
  766. }
  767. static inline bool cpu_has_vmx_msr_bitmap(void)
  768. {
  769. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_USE_MSR_BITMAPS;
  770. }
  771. static inline bool cpu_has_vmx_tpr_shadow(void)
  772. {
  773. return vmcs_config.cpu_based_exec_ctrl & CPU_BASED_TPR_SHADOW;
  774. }
  775. static inline bool vm_need_tpr_shadow(struct kvm *kvm)
  776. {
  777. return (cpu_has_vmx_tpr_shadow()) && (irqchip_in_kernel(kvm));
  778. }
  779. static inline bool cpu_has_secondary_exec_ctrls(void)
  780. {
  781. return vmcs_config.cpu_based_exec_ctrl &
  782. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  783. }
  784. static inline bool cpu_has_vmx_virtualize_apic_accesses(void)
  785. {
  786. return vmcs_config.cpu_based_2nd_exec_ctrl &
  787. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  788. }
  789. static inline bool cpu_has_vmx_virtualize_x2apic_mode(void)
  790. {
  791. return vmcs_config.cpu_based_2nd_exec_ctrl &
  792. SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  793. }
  794. static inline bool cpu_has_vmx_apic_register_virt(void)
  795. {
  796. return vmcs_config.cpu_based_2nd_exec_ctrl &
  797. SECONDARY_EXEC_APIC_REGISTER_VIRT;
  798. }
  799. static inline bool cpu_has_vmx_virtual_intr_delivery(void)
  800. {
  801. return vmcs_config.cpu_based_2nd_exec_ctrl &
  802. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY;
  803. }
  804. static inline bool cpu_has_vmx_posted_intr(void)
  805. {
  806. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_POSTED_INTR;
  807. }
  808. static inline bool cpu_has_vmx_apicv(void)
  809. {
  810. return cpu_has_vmx_apic_register_virt() &&
  811. cpu_has_vmx_virtual_intr_delivery() &&
  812. cpu_has_vmx_posted_intr();
  813. }
  814. static inline bool cpu_has_vmx_flexpriority(void)
  815. {
  816. return cpu_has_vmx_tpr_shadow() &&
  817. cpu_has_vmx_virtualize_apic_accesses();
  818. }
  819. static inline bool cpu_has_vmx_ept_execute_only(void)
  820. {
  821. return vmx_capability.ept & VMX_EPT_EXECUTE_ONLY_BIT;
  822. }
  823. static inline bool cpu_has_vmx_eptp_uncacheable(void)
  824. {
  825. return vmx_capability.ept & VMX_EPTP_UC_BIT;
  826. }
  827. static inline bool cpu_has_vmx_eptp_writeback(void)
  828. {
  829. return vmx_capability.ept & VMX_EPTP_WB_BIT;
  830. }
  831. static inline bool cpu_has_vmx_ept_2m_page(void)
  832. {
  833. return vmx_capability.ept & VMX_EPT_2MB_PAGE_BIT;
  834. }
  835. static inline bool cpu_has_vmx_ept_1g_page(void)
  836. {
  837. return vmx_capability.ept & VMX_EPT_1GB_PAGE_BIT;
  838. }
  839. static inline bool cpu_has_vmx_ept_4levels(void)
  840. {
  841. return vmx_capability.ept & VMX_EPT_PAGE_WALK_4_BIT;
  842. }
  843. static inline bool cpu_has_vmx_ept_ad_bits(void)
  844. {
  845. return vmx_capability.ept & VMX_EPT_AD_BIT;
  846. }
  847. static inline bool cpu_has_vmx_invept_context(void)
  848. {
  849. return vmx_capability.ept & VMX_EPT_EXTENT_CONTEXT_BIT;
  850. }
  851. static inline bool cpu_has_vmx_invept_global(void)
  852. {
  853. return vmx_capability.ept & VMX_EPT_EXTENT_GLOBAL_BIT;
  854. }
  855. static inline bool cpu_has_vmx_invvpid_single(void)
  856. {
  857. return vmx_capability.vpid & VMX_VPID_EXTENT_SINGLE_CONTEXT_BIT;
  858. }
  859. static inline bool cpu_has_vmx_invvpid_global(void)
  860. {
  861. return vmx_capability.vpid & VMX_VPID_EXTENT_GLOBAL_CONTEXT_BIT;
  862. }
  863. static inline bool cpu_has_vmx_ept(void)
  864. {
  865. return vmcs_config.cpu_based_2nd_exec_ctrl &
  866. SECONDARY_EXEC_ENABLE_EPT;
  867. }
  868. static inline bool cpu_has_vmx_unrestricted_guest(void)
  869. {
  870. return vmcs_config.cpu_based_2nd_exec_ctrl &
  871. SECONDARY_EXEC_UNRESTRICTED_GUEST;
  872. }
  873. static inline bool cpu_has_vmx_ple(void)
  874. {
  875. return vmcs_config.cpu_based_2nd_exec_ctrl &
  876. SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  877. }
  878. static inline bool vm_need_virtualize_apic_accesses(struct kvm *kvm)
  879. {
  880. return flexpriority_enabled && irqchip_in_kernel(kvm);
  881. }
  882. static inline bool cpu_has_vmx_vpid(void)
  883. {
  884. return vmcs_config.cpu_based_2nd_exec_ctrl &
  885. SECONDARY_EXEC_ENABLE_VPID;
  886. }
  887. static inline bool cpu_has_vmx_rdtscp(void)
  888. {
  889. return vmcs_config.cpu_based_2nd_exec_ctrl &
  890. SECONDARY_EXEC_RDTSCP;
  891. }
  892. static inline bool cpu_has_vmx_invpcid(void)
  893. {
  894. return vmcs_config.cpu_based_2nd_exec_ctrl &
  895. SECONDARY_EXEC_ENABLE_INVPCID;
  896. }
  897. static inline bool cpu_has_virtual_nmis(void)
  898. {
  899. return vmcs_config.pin_based_exec_ctrl & PIN_BASED_VIRTUAL_NMIS;
  900. }
  901. static inline bool cpu_has_vmx_wbinvd_exit(void)
  902. {
  903. return vmcs_config.cpu_based_2nd_exec_ctrl &
  904. SECONDARY_EXEC_WBINVD_EXITING;
  905. }
  906. static inline bool cpu_has_vmx_shadow_vmcs(void)
  907. {
  908. u64 vmx_msr;
  909. rdmsrl(MSR_IA32_VMX_MISC, vmx_msr);
  910. /* check if the cpu supports writing r/o exit information fields */
  911. if (!(vmx_msr & MSR_IA32_VMX_MISC_VMWRITE_SHADOW_RO_FIELDS))
  912. return false;
  913. return vmcs_config.cpu_based_2nd_exec_ctrl &
  914. SECONDARY_EXEC_SHADOW_VMCS;
  915. }
  916. static inline bool report_flexpriority(void)
  917. {
  918. return flexpriority_enabled;
  919. }
  920. static inline bool nested_cpu_has(struct vmcs12 *vmcs12, u32 bit)
  921. {
  922. return vmcs12->cpu_based_vm_exec_control & bit;
  923. }
  924. static inline bool nested_cpu_has2(struct vmcs12 *vmcs12, u32 bit)
  925. {
  926. return (vmcs12->cpu_based_vm_exec_control &
  927. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) &&
  928. (vmcs12->secondary_vm_exec_control & bit);
  929. }
  930. static inline bool nested_cpu_has_virtual_nmis(struct vmcs12 *vmcs12,
  931. struct kvm_vcpu *vcpu)
  932. {
  933. return vmcs12->pin_based_vm_exec_control & PIN_BASED_VIRTUAL_NMIS;
  934. }
  935. static inline bool is_exception(u32 intr_info)
  936. {
  937. return (intr_info & (INTR_INFO_INTR_TYPE_MASK | INTR_INFO_VALID_MASK))
  938. == (INTR_TYPE_HARD_EXCEPTION | INTR_INFO_VALID_MASK);
  939. }
  940. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu);
  941. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  942. struct vmcs12 *vmcs12,
  943. u32 reason, unsigned long qualification);
  944. static int __find_msr_index(struct vcpu_vmx *vmx, u32 msr)
  945. {
  946. int i;
  947. for (i = 0; i < vmx->nmsrs; ++i)
  948. if (vmx_msr_index[vmx->guest_msrs[i].index] == msr)
  949. return i;
  950. return -1;
  951. }
  952. static inline void __invvpid(int ext, u16 vpid, gva_t gva)
  953. {
  954. struct {
  955. u64 vpid : 16;
  956. u64 rsvd : 48;
  957. u64 gva;
  958. } operand = { vpid, 0, gva };
  959. asm volatile (__ex(ASM_VMX_INVVPID)
  960. /* CF==1 or ZF==1 --> rc = -1 */
  961. "; ja 1f ; ud2 ; 1:"
  962. : : "a"(&operand), "c"(ext) : "cc", "memory");
  963. }
  964. static inline void __invept(int ext, u64 eptp, gpa_t gpa)
  965. {
  966. struct {
  967. u64 eptp, gpa;
  968. } operand = {eptp, gpa};
  969. asm volatile (__ex(ASM_VMX_INVEPT)
  970. /* CF==1 or ZF==1 --> rc = -1 */
  971. "; ja 1f ; ud2 ; 1:\n"
  972. : : "a" (&operand), "c" (ext) : "cc", "memory");
  973. }
  974. static struct shared_msr_entry *find_msr_entry(struct vcpu_vmx *vmx, u32 msr)
  975. {
  976. int i;
  977. i = __find_msr_index(vmx, msr);
  978. if (i >= 0)
  979. return &vmx->guest_msrs[i];
  980. return NULL;
  981. }
  982. static void vmcs_clear(struct vmcs *vmcs)
  983. {
  984. u64 phys_addr = __pa(vmcs);
  985. u8 error;
  986. asm volatile (__ex(ASM_VMX_VMCLEAR_RAX) "; setna %0"
  987. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  988. : "cc", "memory");
  989. if (error)
  990. printk(KERN_ERR "kvm: vmclear fail: %p/%llx\n",
  991. vmcs, phys_addr);
  992. }
  993. static inline void loaded_vmcs_init(struct loaded_vmcs *loaded_vmcs)
  994. {
  995. vmcs_clear(loaded_vmcs->vmcs);
  996. loaded_vmcs->cpu = -1;
  997. loaded_vmcs->launched = 0;
  998. }
  999. static void vmcs_load(struct vmcs *vmcs)
  1000. {
  1001. u64 phys_addr = __pa(vmcs);
  1002. u8 error;
  1003. asm volatile (__ex(ASM_VMX_VMPTRLD_RAX) "; setna %0"
  1004. : "=qm"(error) : "a"(&phys_addr), "m"(phys_addr)
  1005. : "cc", "memory");
  1006. if (error)
  1007. printk(KERN_ERR "kvm: vmptrld %p/%llx failed\n",
  1008. vmcs, phys_addr);
  1009. }
  1010. #ifdef CONFIG_KEXEC
  1011. /*
  1012. * This bitmap is used to indicate whether the vmclear
  1013. * operation is enabled on all cpus. All disabled by
  1014. * default.
  1015. */
  1016. static cpumask_t crash_vmclear_enabled_bitmap = CPU_MASK_NONE;
  1017. static inline void crash_enable_local_vmclear(int cpu)
  1018. {
  1019. cpumask_set_cpu(cpu, &crash_vmclear_enabled_bitmap);
  1020. }
  1021. static inline void crash_disable_local_vmclear(int cpu)
  1022. {
  1023. cpumask_clear_cpu(cpu, &crash_vmclear_enabled_bitmap);
  1024. }
  1025. static inline int crash_local_vmclear_enabled(int cpu)
  1026. {
  1027. return cpumask_test_cpu(cpu, &crash_vmclear_enabled_bitmap);
  1028. }
  1029. static void crash_vmclear_local_loaded_vmcss(void)
  1030. {
  1031. int cpu = raw_smp_processor_id();
  1032. struct loaded_vmcs *v;
  1033. if (!crash_local_vmclear_enabled(cpu))
  1034. return;
  1035. list_for_each_entry(v, &per_cpu(loaded_vmcss_on_cpu, cpu),
  1036. loaded_vmcss_on_cpu_link)
  1037. vmcs_clear(v->vmcs);
  1038. }
  1039. #else
  1040. static inline void crash_enable_local_vmclear(int cpu) { }
  1041. static inline void crash_disable_local_vmclear(int cpu) { }
  1042. #endif /* CONFIG_KEXEC */
  1043. static void __loaded_vmcs_clear(void *arg)
  1044. {
  1045. struct loaded_vmcs *loaded_vmcs = arg;
  1046. int cpu = raw_smp_processor_id();
  1047. if (loaded_vmcs->cpu != cpu)
  1048. return; /* vcpu migration can race with cpu offline */
  1049. if (per_cpu(current_vmcs, cpu) == loaded_vmcs->vmcs)
  1050. per_cpu(current_vmcs, cpu) = NULL;
  1051. crash_disable_local_vmclear(cpu);
  1052. list_del(&loaded_vmcs->loaded_vmcss_on_cpu_link);
  1053. /*
  1054. * we should ensure updating loaded_vmcs->loaded_vmcss_on_cpu_link
  1055. * is before setting loaded_vmcs->vcpu to -1 which is done in
  1056. * loaded_vmcs_init. Otherwise, other cpu can see vcpu = -1 fist
  1057. * then adds the vmcs into percpu list before it is deleted.
  1058. */
  1059. smp_wmb();
  1060. loaded_vmcs_init(loaded_vmcs);
  1061. crash_enable_local_vmclear(cpu);
  1062. }
  1063. static void loaded_vmcs_clear(struct loaded_vmcs *loaded_vmcs)
  1064. {
  1065. int cpu = loaded_vmcs->cpu;
  1066. if (cpu != -1)
  1067. smp_call_function_single(cpu,
  1068. __loaded_vmcs_clear, loaded_vmcs, 1);
  1069. }
  1070. static inline void vpid_sync_vcpu_single(struct vcpu_vmx *vmx)
  1071. {
  1072. if (vmx->vpid == 0)
  1073. return;
  1074. if (cpu_has_vmx_invvpid_single())
  1075. __invvpid(VMX_VPID_EXTENT_SINGLE_CONTEXT, vmx->vpid, 0);
  1076. }
  1077. static inline void vpid_sync_vcpu_global(void)
  1078. {
  1079. if (cpu_has_vmx_invvpid_global())
  1080. __invvpid(VMX_VPID_EXTENT_ALL_CONTEXT, 0, 0);
  1081. }
  1082. static inline void vpid_sync_context(struct vcpu_vmx *vmx)
  1083. {
  1084. if (cpu_has_vmx_invvpid_single())
  1085. vpid_sync_vcpu_single(vmx);
  1086. else
  1087. vpid_sync_vcpu_global();
  1088. }
  1089. static inline void ept_sync_global(void)
  1090. {
  1091. if (cpu_has_vmx_invept_global())
  1092. __invept(VMX_EPT_EXTENT_GLOBAL, 0, 0);
  1093. }
  1094. static inline void ept_sync_context(u64 eptp)
  1095. {
  1096. if (enable_ept) {
  1097. if (cpu_has_vmx_invept_context())
  1098. __invept(VMX_EPT_EXTENT_CONTEXT, eptp, 0);
  1099. else
  1100. ept_sync_global();
  1101. }
  1102. }
  1103. static __always_inline unsigned long vmcs_readl(unsigned long field)
  1104. {
  1105. unsigned long value;
  1106. asm volatile (__ex_clear(ASM_VMX_VMREAD_RDX_RAX, "%0")
  1107. : "=a"(value) : "d"(field) : "cc");
  1108. return value;
  1109. }
  1110. static __always_inline u16 vmcs_read16(unsigned long field)
  1111. {
  1112. return vmcs_readl(field);
  1113. }
  1114. static __always_inline u32 vmcs_read32(unsigned long field)
  1115. {
  1116. return vmcs_readl(field);
  1117. }
  1118. static __always_inline u64 vmcs_read64(unsigned long field)
  1119. {
  1120. #ifdef CONFIG_X86_64
  1121. return vmcs_readl(field);
  1122. #else
  1123. return vmcs_readl(field) | ((u64)vmcs_readl(field+1) << 32);
  1124. #endif
  1125. }
  1126. static noinline void vmwrite_error(unsigned long field, unsigned long value)
  1127. {
  1128. printk(KERN_ERR "vmwrite error: reg %lx value %lx (err %d)\n",
  1129. field, value, vmcs_read32(VM_INSTRUCTION_ERROR));
  1130. dump_stack();
  1131. }
  1132. static void vmcs_writel(unsigned long field, unsigned long value)
  1133. {
  1134. u8 error;
  1135. asm volatile (__ex(ASM_VMX_VMWRITE_RAX_RDX) "; setna %0"
  1136. : "=q"(error) : "a"(value), "d"(field) : "cc");
  1137. if (unlikely(error))
  1138. vmwrite_error(field, value);
  1139. }
  1140. static void vmcs_write16(unsigned long field, u16 value)
  1141. {
  1142. vmcs_writel(field, value);
  1143. }
  1144. static void vmcs_write32(unsigned long field, u32 value)
  1145. {
  1146. vmcs_writel(field, value);
  1147. }
  1148. static void vmcs_write64(unsigned long field, u64 value)
  1149. {
  1150. vmcs_writel(field, value);
  1151. #ifndef CONFIG_X86_64
  1152. asm volatile ("");
  1153. vmcs_writel(field+1, value >> 32);
  1154. #endif
  1155. }
  1156. static void vmcs_clear_bits(unsigned long field, u32 mask)
  1157. {
  1158. vmcs_writel(field, vmcs_readl(field) & ~mask);
  1159. }
  1160. static void vmcs_set_bits(unsigned long field, u32 mask)
  1161. {
  1162. vmcs_writel(field, vmcs_readl(field) | mask);
  1163. }
  1164. static void vmx_segment_cache_clear(struct vcpu_vmx *vmx)
  1165. {
  1166. vmx->segment_cache.bitmask = 0;
  1167. }
  1168. static bool vmx_segment_cache_test_set(struct vcpu_vmx *vmx, unsigned seg,
  1169. unsigned field)
  1170. {
  1171. bool ret;
  1172. u32 mask = 1 << (seg * SEG_FIELD_NR + field);
  1173. if (!(vmx->vcpu.arch.regs_avail & (1 << VCPU_EXREG_SEGMENTS))) {
  1174. vmx->vcpu.arch.regs_avail |= (1 << VCPU_EXREG_SEGMENTS);
  1175. vmx->segment_cache.bitmask = 0;
  1176. }
  1177. ret = vmx->segment_cache.bitmask & mask;
  1178. vmx->segment_cache.bitmask |= mask;
  1179. return ret;
  1180. }
  1181. static u16 vmx_read_guest_seg_selector(struct vcpu_vmx *vmx, unsigned seg)
  1182. {
  1183. u16 *p = &vmx->segment_cache.seg[seg].selector;
  1184. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_SEL))
  1185. *p = vmcs_read16(kvm_vmx_segment_fields[seg].selector);
  1186. return *p;
  1187. }
  1188. static ulong vmx_read_guest_seg_base(struct vcpu_vmx *vmx, unsigned seg)
  1189. {
  1190. ulong *p = &vmx->segment_cache.seg[seg].base;
  1191. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_BASE))
  1192. *p = vmcs_readl(kvm_vmx_segment_fields[seg].base);
  1193. return *p;
  1194. }
  1195. static u32 vmx_read_guest_seg_limit(struct vcpu_vmx *vmx, unsigned seg)
  1196. {
  1197. u32 *p = &vmx->segment_cache.seg[seg].limit;
  1198. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_LIMIT))
  1199. *p = vmcs_read32(kvm_vmx_segment_fields[seg].limit);
  1200. return *p;
  1201. }
  1202. static u32 vmx_read_guest_seg_ar(struct vcpu_vmx *vmx, unsigned seg)
  1203. {
  1204. u32 *p = &vmx->segment_cache.seg[seg].ar;
  1205. if (!vmx_segment_cache_test_set(vmx, seg, SEG_FIELD_AR))
  1206. *p = vmcs_read32(kvm_vmx_segment_fields[seg].ar_bytes);
  1207. return *p;
  1208. }
  1209. static void update_exception_bitmap(struct kvm_vcpu *vcpu)
  1210. {
  1211. u32 eb;
  1212. eb = (1u << PF_VECTOR) | (1u << UD_VECTOR) | (1u << MC_VECTOR) |
  1213. (1u << NM_VECTOR) | (1u << DB_VECTOR);
  1214. if ((vcpu->guest_debug &
  1215. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP)) ==
  1216. (KVM_GUESTDBG_ENABLE | KVM_GUESTDBG_USE_SW_BP))
  1217. eb |= 1u << BP_VECTOR;
  1218. if (to_vmx(vcpu)->rmode.vm86_active)
  1219. eb = ~0;
  1220. if (enable_ept)
  1221. eb &= ~(1u << PF_VECTOR); /* bypass_guest_pf = 0 */
  1222. if (vcpu->fpu_active)
  1223. eb &= ~(1u << NM_VECTOR);
  1224. /* When we are running a nested L2 guest and L1 specified for it a
  1225. * certain exception bitmap, we must trap the same exceptions and pass
  1226. * them to L1. When running L2, we will only handle the exceptions
  1227. * specified above if L1 did not want them.
  1228. */
  1229. if (is_guest_mode(vcpu))
  1230. eb |= get_vmcs12(vcpu)->exception_bitmap;
  1231. vmcs_write32(EXCEPTION_BITMAP, eb);
  1232. }
  1233. static void clear_atomic_switch_msr_special(unsigned long entry,
  1234. unsigned long exit)
  1235. {
  1236. vmcs_clear_bits(VM_ENTRY_CONTROLS, entry);
  1237. vmcs_clear_bits(VM_EXIT_CONTROLS, exit);
  1238. }
  1239. static void clear_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr)
  1240. {
  1241. unsigned i;
  1242. struct msr_autoload *m = &vmx->msr_autoload;
  1243. switch (msr) {
  1244. case MSR_EFER:
  1245. if (cpu_has_load_ia32_efer) {
  1246. clear_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
  1247. VM_EXIT_LOAD_IA32_EFER);
  1248. return;
  1249. }
  1250. break;
  1251. case MSR_CORE_PERF_GLOBAL_CTRL:
  1252. if (cpu_has_load_perf_global_ctrl) {
  1253. clear_atomic_switch_msr_special(
  1254. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
  1255. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
  1256. return;
  1257. }
  1258. break;
  1259. }
  1260. for (i = 0; i < m->nr; ++i)
  1261. if (m->guest[i].index == msr)
  1262. break;
  1263. if (i == m->nr)
  1264. return;
  1265. --m->nr;
  1266. m->guest[i] = m->guest[m->nr];
  1267. m->host[i] = m->host[m->nr];
  1268. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1269. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1270. }
  1271. static void add_atomic_switch_msr_special(unsigned long entry,
  1272. unsigned long exit, unsigned long guest_val_vmcs,
  1273. unsigned long host_val_vmcs, u64 guest_val, u64 host_val)
  1274. {
  1275. vmcs_write64(guest_val_vmcs, guest_val);
  1276. vmcs_write64(host_val_vmcs, host_val);
  1277. vmcs_set_bits(VM_ENTRY_CONTROLS, entry);
  1278. vmcs_set_bits(VM_EXIT_CONTROLS, exit);
  1279. }
  1280. static void add_atomic_switch_msr(struct vcpu_vmx *vmx, unsigned msr,
  1281. u64 guest_val, u64 host_val)
  1282. {
  1283. unsigned i;
  1284. struct msr_autoload *m = &vmx->msr_autoload;
  1285. switch (msr) {
  1286. case MSR_EFER:
  1287. if (cpu_has_load_ia32_efer) {
  1288. add_atomic_switch_msr_special(VM_ENTRY_LOAD_IA32_EFER,
  1289. VM_EXIT_LOAD_IA32_EFER,
  1290. GUEST_IA32_EFER,
  1291. HOST_IA32_EFER,
  1292. guest_val, host_val);
  1293. return;
  1294. }
  1295. break;
  1296. case MSR_CORE_PERF_GLOBAL_CTRL:
  1297. if (cpu_has_load_perf_global_ctrl) {
  1298. add_atomic_switch_msr_special(
  1299. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL,
  1300. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL,
  1301. GUEST_IA32_PERF_GLOBAL_CTRL,
  1302. HOST_IA32_PERF_GLOBAL_CTRL,
  1303. guest_val, host_val);
  1304. return;
  1305. }
  1306. break;
  1307. }
  1308. for (i = 0; i < m->nr; ++i)
  1309. if (m->guest[i].index == msr)
  1310. break;
  1311. if (i == NR_AUTOLOAD_MSRS) {
  1312. printk_once(KERN_WARNING"Not enough mst switch entries. "
  1313. "Can't add msr %x\n", msr);
  1314. return;
  1315. } else if (i == m->nr) {
  1316. ++m->nr;
  1317. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, m->nr);
  1318. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, m->nr);
  1319. }
  1320. m->guest[i].index = msr;
  1321. m->guest[i].value = guest_val;
  1322. m->host[i].index = msr;
  1323. m->host[i].value = host_val;
  1324. }
  1325. static void reload_tss(void)
  1326. {
  1327. /*
  1328. * VT restores TR but not its size. Useless.
  1329. */
  1330. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1331. struct desc_struct *descs;
  1332. descs = (void *)gdt->address;
  1333. descs[GDT_ENTRY_TSS].type = 9; /* available TSS */
  1334. load_TR_desc();
  1335. }
  1336. static bool update_transition_efer(struct vcpu_vmx *vmx, int efer_offset)
  1337. {
  1338. u64 guest_efer;
  1339. u64 ignore_bits;
  1340. guest_efer = vmx->vcpu.arch.efer;
  1341. /*
  1342. * NX is emulated; LMA and LME handled by hardware; SCE meaningless
  1343. * outside long mode
  1344. */
  1345. ignore_bits = EFER_NX | EFER_SCE;
  1346. #ifdef CONFIG_X86_64
  1347. ignore_bits |= EFER_LMA | EFER_LME;
  1348. /* SCE is meaningful only in long mode on Intel */
  1349. if (guest_efer & EFER_LMA)
  1350. ignore_bits &= ~(u64)EFER_SCE;
  1351. #endif
  1352. guest_efer &= ~ignore_bits;
  1353. guest_efer |= host_efer & ignore_bits;
  1354. vmx->guest_msrs[efer_offset].data = guest_efer;
  1355. vmx->guest_msrs[efer_offset].mask = ~ignore_bits;
  1356. clear_atomic_switch_msr(vmx, MSR_EFER);
  1357. /* On ept, can't emulate nx, and must switch nx atomically */
  1358. if (enable_ept && ((vmx->vcpu.arch.efer ^ host_efer) & EFER_NX)) {
  1359. guest_efer = vmx->vcpu.arch.efer;
  1360. if (!(guest_efer & EFER_LMA))
  1361. guest_efer &= ~EFER_LME;
  1362. add_atomic_switch_msr(vmx, MSR_EFER, guest_efer, host_efer);
  1363. return false;
  1364. }
  1365. return true;
  1366. }
  1367. static unsigned long segment_base(u16 selector)
  1368. {
  1369. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1370. struct desc_struct *d;
  1371. unsigned long table_base;
  1372. unsigned long v;
  1373. if (!(selector & ~3))
  1374. return 0;
  1375. table_base = gdt->address;
  1376. if (selector & 4) { /* from ldt */
  1377. u16 ldt_selector = kvm_read_ldt();
  1378. if (!(ldt_selector & ~3))
  1379. return 0;
  1380. table_base = segment_base(ldt_selector);
  1381. }
  1382. d = (struct desc_struct *)(table_base + (selector & ~7));
  1383. v = get_desc_base(d);
  1384. #ifdef CONFIG_X86_64
  1385. if (d->s == 0 && (d->type == 2 || d->type == 9 || d->type == 11))
  1386. v |= ((unsigned long)((struct ldttss_desc64 *)d)->base3) << 32;
  1387. #endif
  1388. return v;
  1389. }
  1390. static inline unsigned long kvm_read_tr_base(void)
  1391. {
  1392. u16 tr;
  1393. asm("str %0" : "=g"(tr));
  1394. return segment_base(tr);
  1395. }
  1396. static void vmx_save_host_state(struct kvm_vcpu *vcpu)
  1397. {
  1398. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1399. int i;
  1400. if (vmx->host_state.loaded)
  1401. return;
  1402. vmx->host_state.loaded = 1;
  1403. /*
  1404. * Set host fs and gs selectors. Unfortunately, 22.2.3 does not
  1405. * allow segment selectors with cpl > 0 or ti == 1.
  1406. */
  1407. vmx->host_state.ldt_sel = kvm_read_ldt();
  1408. vmx->host_state.gs_ldt_reload_needed = vmx->host_state.ldt_sel;
  1409. savesegment(fs, vmx->host_state.fs_sel);
  1410. if (!(vmx->host_state.fs_sel & 7)) {
  1411. vmcs_write16(HOST_FS_SELECTOR, vmx->host_state.fs_sel);
  1412. vmx->host_state.fs_reload_needed = 0;
  1413. } else {
  1414. vmcs_write16(HOST_FS_SELECTOR, 0);
  1415. vmx->host_state.fs_reload_needed = 1;
  1416. }
  1417. savesegment(gs, vmx->host_state.gs_sel);
  1418. if (!(vmx->host_state.gs_sel & 7))
  1419. vmcs_write16(HOST_GS_SELECTOR, vmx->host_state.gs_sel);
  1420. else {
  1421. vmcs_write16(HOST_GS_SELECTOR, 0);
  1422. vmx->host_state.gs_ldt_reload_needed = 1;
  1423. }
  1424. #ifdef CONFIG_X86_64
  1425. savesegment(ds, vmx->host_state.ds_sel);
  1426. savesegment(es, vmx->host_state.es_sel);
  1427. #endif
  1428. #ifdef CONFIG_X86_64
  1429. vmcs_writel(HOST_FS_BASE, read_msr(MSR_FS_BASE));
  1430. vmcs_writel(HOST_GS_BASE, read_msr(MSR_GS_BASE));
  1431. #else
  1432. vmcs_writel(HOST_FS_BASE, segment_base(vmx->host_state.fs_sel));
  1433. vmcs_writel(HOST_GS_BASE, segment_base(vmx->host_state.gs_sel));
  1434. #endif
  1435. #ifdef CONFIG_X86_64
  1436. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1437. if (is_long_mode(&vmx->vcpu))
  1438. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1439. #endif
  1440. for (i = 0; i < vmx->save_nmsrs; ++i)
  1441. kvm_set_shared_msr(vmx->guest_msrs[i].index,
  1442. vmx->guest_msrs[i].data,
  1443. vmx->guest_msrs[i].mask);
  1444. }
  1445. static void __vmx_load_host_state(struct vcpu_vmx *vmx)
  1446. {
  1447. if (!vmx->host_state.loaded)
  1448. return;
  1449. ++vmx->vcpu.stat.host_state_reload;
  1450. vmx->host_state.loaded = 0;
  1451. #ifdef CONFIG_X86_64
  1452. if (is_long_mode(&vmx->vcpu))
  1453. rdmsrl(MSR_KERNEL_GS_BASE, vmx->msr_guest_kernel_gs_base);
  1454. #endif
  1455. if (vmx->host_state.gs_ldt_reload_needed) {
  1456. kvm_load_ldt(vmx->host_state.ldt_sel);
  1457. #ifdef CONFIG_X86_64
  1458. load_gs_index(vmx->host_state.gs_sel);
  1459. #else
  1460. loadsegment(gs, vmx->host_state.gs_sel);
  1461. #endif
  1462. }
  1463. if (vmx->host_state.fs_reload_needed)
  1464. loadsegment(fs, vmx->host_state.fs_sel);
  1465. #ifdef CONFIG_X86_64
  1466. if (unlikely(vmx->host_state.ds_sel | vmx->host_state.es_sel)) {
  1467. loadsegment(ds, vmx->host_state.ds_sel);
  1468. loadsegment(es, vmx->host_state.es_sel);
  1469. }
  1470. #endif
  1471. reload_tss();
  1472. #ifdef CONFIG_X86_64
  1473. wrmsrl(MSR_KERNEL_GS_BASE, vmx->msr_host_kernel_gs_base);
  1474. #endif
  1475. /*
  1476. * If the FPU is not active (through the host task or
  1477. * the guest vcpu), then restore the cr0.TS bit.
  1478. */
  1479. if (!user_has_fpu() && !vmx->vcpu.guest_fpu_loaded)
  1480. stts();
  1481. load_gdt(&__get_cpu_var(host_gdt));
  1482. }
  1483. static void vmx_load_host_state(struct vcpu_vmx *vmx)
  1484. {
  1485. preempt_disable();
  1486. __vmx_load_host_state(vmx);
  1487. preempt_enable();
  1488. }
  1489. /*
  1490. * Switches to specified vcpu, until a matching vcpu_put(), but assumes
  1491. * vcpu mutex is already taken.
  1492. */
  1493. static void vmx_vcpu_load(struct kvm_vcpu *vcpu, int cpu)
  1494. {
  1495. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1496. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  1497. if (!vmm_exclusive)
  1498. kvm_cpu_vmxon(phys_addr);
  1499. else if (vmx->loaded_vmcs->cpu != cpu)
  1500. loaded_vmcs_clear(vmx->loaded_vmcs);
  1501. if (per_cpu(current_vmcs, cpu) != vmx->loaded_vmcs->vmcs) {
  1502. per_cpu(current_vmcs, cpu) = vmx->loaded_vmcs->vmcs;
  1503. vmcs_load(vmx->loaded_vmcs->vmcs);
  1504. }
  1505. if (vmx->loaded_vmcs->cpu != cpu) {
  1506. struct desc_ptr *gdt = &__get_cpu_var(host_gdt);
  1507. unsigned long sysenter_esp;
  1508. kvm_make_request(KVM_REQ_TLB_FLUSH, vcpu);
  1509. local_irq_disable();
  1510. crash_disable_local_vmclear(cpu);
  1511. /*
  1512. * Read loaded_vmcs->cpu should be before fetching
  1513. * loaded_vmcs->loaded_vmcss_on_cpu_link.
  1514. * See the comments in __loaded_vmcs_clear().
  1515. */
  1516. smp_rmb();
  1517. list_add(&vmx->loaded_vmcs->loaded_vmcss_on_cpu_link,
  1518. &per_cpu(loaded_vmcss_on_cpu, cpu));
  1519. crash_enable_local_vmclear(cpu);
  1520. local_irq_enable();
  1521. /*
  1522. * Linux uses per-cpu TSS and GDT, so set these when switching
  1523. * processors.
  1524. */
  1525. vmcs_writel(HOST_TR_BASE, kvm_read_tr_base()); /* 22.2.4 */
  1526. vmcs_writel(HOST_GDTR_BASE, gdt->address); /* 22.2.4 */
  1527. rdmsrl(MSR_IA32_SYSENTER_ESP, sysenter_esp);
  1528. vmcs_writel(HOST_IA32_SYSENTER_ESP, sysenter_esp); /* 22.2.3 */
  1529. vmx->loaded_vmcs->cpu = cpu;
  1530. }
  1531. }
  1532. static void vmx_vcpu_put(struct kvm_vcpu *vcpu)
  1533. {
  1534. __vmx_load_host_state(to_vmx(vcpu));
  1535. if (!vmm_exclusive) {
  1536. __loaded_vmcs_clear(to_vmx(vcpu)->loaded_vmcs);
  1537. vcpu->cpu = -1;
  1538. kvm_cpu_vmxoff();
  1539. }
  1540. }
  1541. static void vmx_fpu_activate(struct kvm_vcpu *vcpu)
  1542. {
  1543. ulong cr0;
  1544. if (vcpu->fpu_active)
  1545. return;
  1546. vcpu->fpu_active = 1;
  1547. cr0 = vmcs_readl(GUEST_CR0);
  1548. cr0 &= ~(X86_CR0_TS | X86_CR0_MP);
  1549. cr0 |= kvm_read_cr0_bits(vcpu, X86_CR0_TS | X86_CR0_MP);
  1550. vmcs_writel(GUEST_CR0, cr0);
  1551. update_exception_bitmap(vcpu);
  1552. vcpu->arch.cr0_guest_owned_bits = X86_CR0_TS;
  1553. if (is_guest_mode(vcpu))
  1554. vcpu->arch.cr0_guest_owned_bits &=
  1555. ~get_vmcs12(vcpu)->cr0_guest_host_mask;
  1556. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1557. }
  1558. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu);
  1559. /*
  1560. * Return the cr0 value that a nested guest would read. This is a combination
  1561. * of the real cr0 used to run the guest (guest_cr0), and the bits shadowed by
  1562. * its hypervisor (cr0_read_shadow).
  1563. */
  1564. static inline unsigned long nested_read_cr0(struct vmcs12 *fields)
  1565. {
  1566. return (fields->guest_cr0 & ~fields->cr0_guest_host_mask) |
  1567. (fields->cr0_read_shadow & fields->cr0_guest_host_mask);
  1568. }
  1569. static inline unsigned long nested_read_cr4(struct vmcs12 *fields)
  1570. {
  1571. return (fields->guest_cr4 & ~fields->cr4_guest_host_mask) |
  1572. (fields->cr4_read_shadow & fields->cr4_guest_host_mask);
  1573. }
  1574. static void vmx_fpu_deactivate(struct kvm_vcpu *vcpu)
  1575. {
  1576. /* Note that there is no vcpu->fpu_active = 0 here. The caller must
  1577. * set this *before* calling this function.
  1578. */
  1579. vmx_decache_cr0_guest_bits(vcpu);
  1580. vmcs_set_bits(GUEST_CR0, X86_CR0_TS | X86_CR0_MP);
  1581. update_exception_bitmap(vcpu);
  1582. vcpu->arch.cr0_guest_owned_bits = 0;
  1583. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  1584. if (is_guest_mode(vcpu)) {
  1585. /*
  1586. * L1's specified read shadow might not contain the TS bit,
  1587. * so now that we turned on shadowing of this bit, we need to
  1588. * set this bit of the shadow. Like in nested_vmx_run we need
  1589. * nested_read_cr0(vmcs12), but vmcs12->guest_cr0 is not yet
  1590. * up-to-date here because we just decached cr0.TS (and we'll
  1591. * only update vmcs12->guest_cr0 on nested exit).
  1592. */
  1593. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1594. vmcs12->guest_cr0 = (vmcs12->guest_cr0 & ~X86_CR0_TS) |
  1595. (vcpu->arch.cr0 & X86_CR0_TS);
  1596. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  1597. } else
  1598. vmcs_writel(CR0_READ_SHADOW, vcpu->arch.cr0);
  1599. }
  1600. static unsigned long vmx_get_rflags(struct kvm_vcpu *vcpu)
  1601. {
  1602. unsigned long rflags, save_rflags;
  1603. if (!test_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail)) {
  1604. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1605. rflags = vmcs_readl(GUEST_RFLAGS);
  1606. if (to_vmx(vcpu)->rmode.vm86_active) {
  1607. rflags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  1608. save_rflags = to_vmx(vcpu)->rmode.save_rflags;
  1609. rflags |= save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  1610. }
  1611. to_vmx(vcpu)->rflags = rflags;
  1612. }
  1613. return to_vmx(vcpu)->rflags;
  1614. }
  1615. static void vmx_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags)
  1616. {
  1617. __set_bit(VCPU_EXREG_RFLAGS, (ulong *)&vcpu->arch.regs_avail);
  1618. to_vmx(vcpu)->rflags = rflags;
  1619. if (to_vmx(vcpu)->rmode.vm86_active) {
  1620. to_vmx(vcpu)->rmode.save_rflags = rflags;
  1621. rflags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  1622. }
  1623. vmcs_writel(GUEST_RFLAGS, rflags);
  1624. }
  1625. static u32 vmx_get_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1626. {
  1627. u32 interruptibility = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1628. int ret = 0;
  1629. if (interruptibility & GUEST_INTR_STATE_STI)
  1630. ret |= KVM_X86_SHADOW_INT_STI;
  1631. if (interruptibility & GUEST_INTR_STATE_MOV_SS)
  1632. ret |= KVM_X86_SHADOW_INT_MOV_SS;
  1633. return ret & mask;
  1634. }
  1635. static void vmx_set_interrupt_shadow(struct kvm_vcpu *vcpu, int mask)
  1636. {
  1637. u32 interruptibility_old = vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  1638. u32 interruptibility = interruptibility_old;
  1639. interruptibility &= ~(GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS);
  1640. if (mask & KVM_X86_SHADOW_INT_MOV_SS)
  1641. interruptibility |= GUEST_INTR_STATE_MOV_SS;
  1642. else if (mask & KVM_X86_SHADOW_INT_STI)
  1643. interruptibility |= GUEST_INTR_STATE_STI;
  1644. if ((interruptibility != interruptibility_old))
  1645. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, interruptibility);
  1646. }
  1647. static void skip_emulated_instruction(struct kvm_vcpu *vcpu)
  1648. {
  1649. unsigned long rip;
  1650. rip = kvm_rip_read(vcpu);
  1651. rip += vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  1652. kvm_rip_write(vcpu, rip);
  1653. /* skipping an emulated instruction also counts */
  1654. vmx_set_interrupt_shadow(vcpu, 0);
  1655. }
  1656. /*
  1657. * KVM wants to inject page-faults which it got to the guest. This function
  1658. * checks whether in a nested guest, we need to inject them to L1 or L2.
  1659. * This function assumes it is called with the exit reason in vmcs02 being
  1660. * a #PF exception (this is the only case in which KVM injects a #PF when L2
  1661. * is running).
  1662. */
  1663. static int nested_pf_handled(struct kvm_vcpu *vcpu)
  1664. {
  1665. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  1666. /* TODO: also check PFEC_MATCH/MASK, not just EB.PF. */
  1667. if (!(vmcs12->exception_bitmap & (1u << PF_VECTOR)))
  1668. return 0;
  1669. nested_vmx_vmexit(vcpu);
  1670. return 1;
  1671. }
  1672. static void vmx_queue_exception(struct kvm_vcpu *vcpu, unsigned nr,
  1673. bool has_error_code, u32 error_code,
  1674. bool reinject)
  1675. {
  1676. struct vcpu_vmx *vmx = to_vmx(vcpu);
  1677. u32 intr_info = nr | INTR_INFO_VALID_MASK;
  1678. if (nr == PF_VECTOR && is_guest_mode(vcpu) &&
  1679. !vmx->nested.nested_run_pending && nested_pf_handled(vcpu))
  1680. return;
  1681. if (has_error_code) {
  1682. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE, error_code);
  1683. intr_info |= INTR_INFO_DELIVER_CODE_MASK;
  1684. }
  1685. if (vmx->rmode.vm86_active) {
  1686. int inc_eip = 0;
  1687. if (kvm_exception_is_soft(nr))
  1688. inc_eip = vcpu->arch.event_exit_inst_len;
  1689. if (kvm_inject_realmode_interrupt(vcpu, nr, inc_eip) != EMULATE_DONE)
  1690. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  1691. return;
  1692. }
  1693. if (kvm_exception_is_soft(nr)) {
  1694. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  1695. vmx->vcpu.arch.event_exit_inst_len);
  1696. intr_info |= INTR_TYPE_SOFT_EXCEPTION;
  1697. } else
  1698. intr_info |= INTR_TYPE_HARD_EXCEPTION;
  1699. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr_info);
  1700. }
  1701. static bool vmx_rdtscp_supported(void)
  1702. {
  1703. return cpu_has_vmx_rdtscp();
  1704. }
  1705. static bool vmx_invpcid_supported(void)
  1706. {
  1707. return cpu_has_vmx_invpcid() && enable_ept;
  1708. }
  1709. /*
  1710. * Swap MSR entry in host/guest MSR entry array.
  1711. */
  1712. static void move_msr_up(struct vcpu_vmx *vmx, int from, int to)
  1713. {
  1714. struct shared_msr_entry tmp;
  1715. tmp = vmx->guest_msrs[to];
  1716. vmx->guest_msrs[to] = vmx->guest_msrs[from];
  1717. vmx->guest_msrs[from] = tmp;
  1718. }
  1719. static void vmx_set_msr_bitmap(struct kvm_vcpu *vcpu)
  1720. {
  1721. unsigned long *msr_bitmap;
  1722. if (irqchip_in_kernel(vcpu->kvm) && apic_x2apic_mode(vcpu->arch.apic)) {
  1723. if (is_long_mode(vcpu))
  1724. msr_bitmap = vmx_msr_bitmap_longmode_x2apic;
  1725. else
  1726. msr_bitmap = vmx_msr_bitmap_legacy_x2apic;
  1727. } else {
  1728. if (is_long_mode(vcpu))
  1729. msr_bitmap = vmx_msr_bitmap_longmode;
  1730. else
  1731. msr_bitmap = vmx_msr_bitmap_legacy;
  1732. }
  1733. vmcs_write64(MSR_BITMAP, __pa(msr_bitmap));
  1734. }
  1735. /*
  1736. * Set up the vmcs to automatically save and restore system
  1737. * msrs. Don't touch the 64-bit msrs if the guest is in legacy
  1738. * mode, as fiddling with msrs is very expensive.
  1739. */
  1740. static void setup_msrs(struct vcpu_vmx *vmx)
  1741. {
  1742. int save_nmsrs, index;
  1743. save_nmsrs = 0;
  1744. #ifdef CONFIG_X86_64
  1745. if (is_long_mode(&vmx->vcpu)) {
  1746. index = __find_msr_index(vmx, MSR_SYSCALL_MASK);
  1747. if (index >= 0)
  1748. move_msr_up(vmx, index, save_nmsrs++);
  1749. index = __find_msr_index(vmx, MSR_LSTAR);
  1750. if (index >= 0)
  1751. move_msr_up(vmx, index, save_nmsrs++);
  1752. index = __find_msr_index(vmx, MSR_CSTAR);
  1753. if (index >= 0)
  1754. move_msr_up(vmx, index, save_nmsrs++);
  1755. index = __find_msr_index(vmx, MSR_TSC_AUX);
  1756. if (index >= 0 && vmx->rdtscp_enabled)
  1757. move_msr_up(vmx, index, save_nmsrs++);
  1758. /*
  1759. * MSR_STAR is only needed on long mode guests, and only
  1760. * if efer.sce is enabled.
  1761. */
  1762. index = __find_msr_index(vmx, MSR_STAR);
  1763. if ((index >= 0) && (vmx->vcpu.arch.efer & EFER_SCE))
  1764. move_msr_up(vmx, index, save_nmsrs++);
  1765. }
  1766. #endif
  1767. index = __find_msr_index(vmx, MSR_EFER);
  1768. if (index >= 0 && update_transition_efer(vmx, index))
  1769. move_msr_up(vmx, index, save_nmsrs++);
  1770. vmx->save_nmsrs = save_nmsrs;
  1771. if (cpu_has_vmx_msr_bitmap())
  1772. vmx_set_msr_bitmap(&vmx->vcpu);
  1773. }
  1774. /*
  1775. * reads and returns guest's timestamp counter "register"
  1776. * guest_tsc = host_tsc + tsc_offset -- 21.3
  1777. */
  1778. static u64 guest_read_tsc(void)
  1779. {
  1780. u64 host_tsc, tsc_offset;
  1781. rdtscll(host_tsc);
  1782. tsc_offset = vmcs_read64(TSC_OFFSET);
  1783. return host_tsc + tsc_offset;
  1784. }
  1785. /*
  1786. * Like guest_read_tsc, but always returns L1's notion of the timestamp
  1787. * counter, even if a nested guest (L2) is currently running.
  1788. */
  1789. u64 vmx_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc)
  1790. {
  1791. u64 tsc_offset;
  1792. tsc_offset = is_guest_mode(vcpu) ?
  1793. to_vmx(vcpu)->nested.vmcs01_tsc_offset :
  1794. vmcs_read64(TSC_OFFSET);
  1795. return host_tsc + tsc_offset;
  1796. }
  1797. /*
  1798. * Engage any workarounds for mis-matched TSC rates. Currently limited to
  1799. * software catchup for faster rates on slower CPUs.
  1800. */
  1801. static void vmx_set_tsc_khz(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale)
  1802. {
  1803. if (!scale)
  1804. return;
  1805. if (user_tsc_khz > tsc_khz) {
  1806. vcpu->arch.tsc_catchup = 1;
  1807. vcpu->arch.tsc_always_catchup = 1;
  1808. } else
  1809. WARN(1, "user requested TSC rate below hardware speed\n");
  1810. }
  1811. static u64 vmx_read_tsc_offset(struct kvm_vcpu *vcpu)
  1812. {
  1813. return vmcs_read64(TSC_OFFSET);
  1814. }
  1815. /*
  1816. * writes 'offset' into guest's timestamp counter offset register
  1817. */
  1818. static void vmx_write_tsc_offset(struct kvm_vcpu *vcpu, u64 offset)
  1819. {
  1820. if (is_guest_mode(vcpu)) {
  1821. /*
  1822. * We're here if L1 chose not to trap WRMSR to TSC. According
  1823. * to the spec, this should set L1's TSC; The offset that L1
  1824. * set for L2 remains unchanged, and still needs to be added
  1825. * to the newly set TSC to get L2's TSC.
  1826. */
  1827. struct vmcs12 *vmcs12;
  1828. to_vmx(vcpu)->nested.vmcs01_tsc_offset = offset;
  1829. /* recalculate vmcs02.TSC_OFFSET: */
  1830. vmcs12 = get_vmcs12(vcpu);
  1831. vmcs_write64(TSC_OFFSET, offset +
  1832. (nested_cpu_has(vmcs12, CPU_BASED_USE_TSC_OFFSETING) ?
  1833. vmcs12->tsc_offset : 0));
  1834. } else {
  1835. trace_kvm_write_tsc_offset(vcpu->vcpu_id,
  1836. vmcs_read64(TSC_OFFSET), offset);
  1837. vmcs_write64(TSC_OFFSET, offset);
  1838. }
  1839. }
  1840. static void vmx_adjust_tsc_offset(struct kvm_vcpu *vcpu, s64 adjustment, bool host)
  1841. {
  1842. u64 offset = vmcs_read64(TSC_OFFSET);
  1843. vmcs_write64(TSC_OFFSET, offset + adjustment);
  1844. if (is_guest_mode(vcpu)) {
  1845. /* Even when running L2, the adjustment needs to apply to L1 */
  1846. to_vmx(vcpu)->nested.vmcs01_tsc_offset += adjustment;
  1847. } else
  1848. trace_kvm_write_tsc_offset(vcpu->vcpu_id, offset,
  1849. offset + adjustment);
  1850. }
  1851. static u64 vmx_compute_tsc_offset(struct kvm_vcpu *vcpu, u64 target_tsc)
  1852. {
  1853. return target_tsc - native_read_tsc();
  1854. }
  1855. static bool guest_cpuid_has_vmx(struct kvm_vcpu *vcpu)
  1856. {
  1857. struct kvm_cpuid_entry2 *best = kvm_find_cpuid_entry(vcpu, 1, 0);
  1858. return best && (best->ecx & (1 << (X86_FEATURE_VMX & 31)));
  1859. }
  1860. /*
  1861. * nested_vmx_allowed() checks whether a guest should be allowed to use VMX
  1862. * instructions and MSRs (i.e., nested VMX). Nested VMX is disabled for
  1863. * all guests if the "nested" module option is off, and can also be disabled
  1864. * for a single guest by disabling its VMX cpuid bit.
  1865. */
  1866. static inline bool nested_vmx_allowed(struct kvm_vcpu *vcpu)
  1867. {
  1868. return nested && guest_cpuid_has_vmx(vcpu);
  1869. }
  1870. /*
  1871. * nested_vmx_setup_ctls_msrs() sets up variables containing the values to be
  1872. * returned for the various VMX controls MSRs when nested VMX is enabled.
  1873. * The same values should also be used to verify that vmcs12 control fields are
  1874. * valid during nested entry from L1 to L2.
  1875. * Each of these control msrs has a low and high 32-bit half: A low bit is on
  1876. * if the corresponding bit in the (32-bit) control field *must* be on, and a
  1877. * bit in the high half is on if the corresponding bit in the control field
  1878. * may be on. See also vmx_control_verify().
  1879. * TODO: allow these variables to be modified (downgraded) by module options
  1880. * or other means.
  1881. */
  1882. static u32 nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high;
  1883. static u32 nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high;
  1884. static u32 nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high;
  1885. static u32 nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high;
  1886. static u32 nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high;
  1887. static u32 nested_vmx_misc_low, nested_vmx_misc_high;
  1888. static __init void nested_vmx_setup_ctls_msrs(void)
  1889. {
  1890. /*
  1891. * Note that as a general rule, the high half of the MSRs (bits in
  1892. * the control fields which may be 1) should be initialized by the
  1893. * intersection of the underlying hardware's MSR (i.e., features which
  1894. * can be supported) and the list of features we want to expose -
  1895. * because they are known to be properly supported in our code.
  1896. * Also, usually, the low half of the MSRs (bits which must be 1) can
  1897. * be set to 0, meaning that L1 may turn off any of these bits. The
  1898. * reason is that if one of these bits is necessary, it will appear
  1899. * in vmcs01 and prepare_vmcs02, when it bitwise-or's the control
  1900. * fields of vmcs01 and vmcs02, will turn these bits off - and
  1901. * nested_vmx_exit_handled() will not pass related exits to L1.
  1902. * These rules have exceptions below.
  1903. */
  1904. /* pin-based controls */
  1905. rdmsr(MSR_IA32_VMX_PINBASED_CTLS,
  1906. nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high);
  1907. /*
  1908. * According to the Intel spec, if bit 55 of VMX_BASIC is off (as it is
  1909. * in our case), bits 1, 2 and 4 (i.e., 0x16) must be 1 in this MSR.
  1910. */
  1911. nested_vmx_pinbased_ctls_low |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
  1912. nested_vmx_pinbased_ctls_high &= PIN_BASED_EXT_INTR_MASK |
  1913. PIN_BASED_NMI_EXITING | PIN_BASED_VIRTUAL_NMIS |
  1914. PIN_BASED_VMX_PREEMPTION_TIMER;
  1915. nested_vmx_pinbased_ctls_high |= PIN_BASED_ALWAYSON_WITHOUT_TRUE_MSR;
  1916. /*
  1917. * Exit controls
  1918. * If bit 55 of VMX_BASIC is off, bits 0-8 and 10, 11, 13, 14, 16 and
  1919. * 17 must be 1.
  1920. */
  1921. nested_vmx_exit_ctls_low = VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
  1922. /* Note that guest use of VM_EXIT_ACK_INTR_ON_EXIT is not supported. */
  1923. #ifdef CONFIG_X86_64
  1924. nested_vmx_exit_ctls_high = VM_EXIT_HOST_ADDR_SPACE_SIZE;
  1925. #else
  1926. nested_vmx_exit_ctls_high = 0;
  1927. #endif
  1928. nested_vmx_exit_ctls_high |= VM_EXIT_ALWAYSON_WITHOUT_TRUE_MSR;
  1929. /* entry controls */
  1930. rdmsr(MSR_IA32_VMX_ENTRY_CTLS,
  1931. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high);
  1932. /* If bit 55 of VMX_BASIC is off, bits 0-8 and 12 must be 1. */
  1933. nested_vmx_entry_ctls_low = VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
  1934. nested_vmx_entry_ctls_high &=
  1935. VM_ENTRY_LOAD_IA32_PAT | VM_ENTRY_IA32E_MODE;
  1936. nested_vmx_entry_ctls_high |= VM_ENTRY_ALWAYSON_WITHOUT_TRUE_MSR;
  1937. /* cpu-based controls */
  1938. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS,
  1939. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high);
  1940. nested_vmx_procbased_ctls_low = 0;
  1941. nested_vmx_procbased_ctls_high &=
  1942. CPU_BASED_VIRTUAL_INTR_PENDING | CPU_BASED_USE_TSC_OFFSETING |
  1943. CPU_BASED_HLT_EXITING | CPU_BASED_INVLPG_EXITING |
  1944. CPU_BASED_MWAIT_EXITING | CPU_BASED_CR3_LOAD_EXITING |
  1945. CPU_BASED_CR3_STORE_EXITING |
  1946. #ifdef CONFIG_X86_64
  1947. CPU_BASED_CR8_LOAD_EXITING | CPU_BASED_CR8_STORE_EXITING |
  1948. #endif
  1949. CPU_BASED_MOV_DR_EXITING | CPU_BASED_UNCOND_IO_EXITING |
  1950. CPU_BASED_USE_IO_BITMAPS | CPU_BASED_MONITOR_EXITING |
  1951. CPU_BASED_RDPMC_EXITING | CPU_BASED_RDTSC_EXITING |
  1952. CPU_BASED_PAUSE_EXITING |
  1953. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  1954. /*
  1955. * We can allow some features even when not supported by the
  1956. * hardware. For example, L1 can specify an MSR bitmap - and we
  1957. * can use it to avoid exits to L1 - even when L0 runs L2
  1958. * without MSR bitmaps.
  1959. */
  1960. nested_vmx_procbased_ctls_high |= CPU_BASED_USE_MSR_BITMAPS;
  1961. /* secondary cpu-based controls */
  1962. rdmsr(MSR_IA32_VMX_PROCBASED_CTLS2,
  1963. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high);
  1964. nested_vmx_secondary_ctls_low = 0;
  1965. nested_vmx_secondary_ctls_high &=
  1966. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  1967. SECONDARY_EXEC_WBINVD_EXITING;
  1968. /* miscellaneous data */
  1969. rdmsr(MSR_IA32_VMX_MISC, nested_vmx_misc_low, nested_vmx_misc_high);
  1970. nested_vmx_misc_low &= VMX_MISC_PREEMPTION_TIMER_RATE_MASK |
  1971. VMX_MISC_SAVE_EFER_LMA;
  1972. nested_vmx_misc_high = 0;
  1973. }
  1974. static inline bool vmx_control_verify(u32 control, u32 low, u32 high)
  1975. {
  1976. /*
  1977. * Bits 0 in high must be 0, and bits 1 in low must be 1.
  1978. */
  1979. return ((control & high) | low) == control;
  1980. }
  1981. static inline u64 vmx_control_msr(u32 low, u32 high)
  1982. {
  1983. return low | ((u64)high << 32);
  1984. }
  1985. /*
  1986. * If we allow our guest to use VMX instructions (i.e., nested VMX), we should
  1987. * also let it use VMX-specific MSRs.
  1988. * vmx_get_vmx_msr() and vmx_set_vmx_msr() return 1 when we handled a
  1989. * VMX-specific MSR, or 0 when we haven't (and the caller should handle it
  1990. * like all other MSRs).
  1991. */
  1992. static int vmx_get_vmx_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  1993. {
  1994. if (!nested_vmx_allowed(vcpu) && msr_index >= MSR_IA32_VMX_BASIC &&
  1995. msr_index <= MSR_IA32_VMX_TRUE_ENTRY_CTLS) {
  1996. /*
  1997. * According to the spec, processors which do not support VMX
  1998. * should throw a #GP(0) when VMX capability MSRs are read.
  1999. */
  2000. kvm_queue_exception_e(vcpu, GP_VECTOR, 0);
  2001. return 1;
  2002. }
  2003. switch (msr_index) {
  2004. case MSR_IA32_FEATURE_CONTROL:
  2005. if (nested_vmx_allowed(vcpu)) {
  2006. *pdata = to_vmx(vcpu)->nested.msr_ia32_feature_control;
  2007. break;
  2008. }
  2009. return 0;
  2010. case MSR_IA32_VMX_BASIC:
  2011. /*
  2012. * This MSR reports some information about VMX support. We
  2013. * should return information about the VMX we emulate for the
  2014. * guest, and the VMCS structure we give it - not about the
  2015. * VMX support of the underlying hardware.
  2016. */
  2017. *pdata = VMCS12_REVISION |
  2018. ((u64)VMCS12_SIZE << VMX_BASIC_VMCS_SIZE_SHIFT) |
  2019. (VMX_BASIC_MEM_TYPE_WB << VMX_BASIC_MEM_TYPE_SHIFT);
  2020. break;
  2021. case MSR_IA32_VMX_TRUE_PINBASED_CTLS:
  2022. case MSR_IA32_VMX_PINBASED_CTLS:
  2023. *pdata = vmx_control_msr(nested_vmx_pinbased_ctls_low,
  2024. nested_vmx_pinbased_ctls_high);
  2025. break;
  2026. case MSR_IA32_VMX_TRUE_PROCBASED_CTLS:
  2027. case MSR_IA32_VMX_PROCBASED_CTLS:
  2028. *pdata = vmx_control_msr(nested_vmx_procbased_ctls_low,
  2029. nested_vmx_procbased_ctls_high);
  2030. break;
  2031. case MSR_IA32_VMX_TRUE_EXIT_CTLS:
  2032. case MSR_IA32_VMX_EXIT_CTLS:
  2033. *pdata = vmx_control_msr(nested_vmx_exit_ctls_low,
  2034. nested_vmx_exit_ctls_high);
  2035. break;
  2036. case MSR_IA32_VMX_TRUE_ENTRY_CTLS:
  2037. case MSR_IA32_VMX_ENTRY_CTLS:
  2038. *pdata = vmx_control_msr(nested_vmx_entry_ctls_low,
  2039. nested_vmx_entry_ctls_high);
  2040. break;
  2041. case MSR_IA32_VMX_MISC:
  2042. *pdata = vmx_control_msr(nested_vmx_misc_low,
  2043. nested_vmx_misc_high);
  2044. break;
  2045. /*
  2046. * These MSRs specify bits which the guest must keep fixed (on or off)
  2047. * while L1 is in VMXON mode (in L1's root mode, or running an L2).
  2048. * We picked the standard core2 setting.
  2049. */
  2050. #define VMXON_CR0_ALWAYSON (X86_CR0_PE | X86_CR0_PG | X86_CR0_NE)
  2051. #define VMXON_CR4_ALWAYSON X86_CR4_VMXE
  2052. case MSR_IA32_VMX_CR0_FIXED0:
  2053. *pdata = VMXON_CR0_ALWAYSON;
  2054. break;
  2055. case MSR_IA32_VMX_CR0_FIXED1:
  2056. *pdata = -1ULL;
  2057. break;
  2058. case MSR_IA32_VMX_CR4_FIXED0:
  2059. *pdata = VMXON_CR4_ALWAYSON;
  2060. break;
  2061. case MSR_IA32_VMX_CR4_FIXED1:
  2062. *pdata = -1ULL;
  2063. break;
  2064. case MSR_IA32_VMX_VMCS_ENUM:
  2065. *pdata = 0x1f;
  2066. break;
  2067. case MSR_IA32_VMX_PROCBASED_CTLS2:
  2068. *pdata = vmx_control_msr(nested_vmx_secondary_ctls_low,
  2069. nested_vmx_secondary_ctls_high);
  2070. break;
  2071. case MSR_IA32_VMX_EPT_VPID_CAP:
  2072. /* Currently, no nested ept or nested vpid */
  2073. *pdata = 0;
  2074. break;
  2075. default:
  2076. return 0;
  2077. }
  2078. return 1;
  2079. }
  2080. static int vmx_set_vmx_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
  2081. {
  2082. u32 msr_index = msr_info->index;
  2083. u64 data = msr_info->data;
  2084. bool host_initialized = msr_info->host_initiated;
  2085. if (!nested_vmx_allowed(vcpu))
  2086. return 0;
  2087. if (msr_index == MSR_IA32_FEATURE_CONTROL) {
  2088. if (!host_initialized &&
  2089. to_vmx(vcpu)->nested.msr_ia32_feature_control
  2090. & FEATURE_CONTROL_LOCKED)
  2091. return 0;
  2092. to_vmx(vcpu)->nested.msr_ia32_feature_control = data;
  2093. return 1;
  2094. }
  2095. /*
  2096. * No need to treat VMX capability MSRs specially: If we don't handle
  2097. * them, handle_wrmsr will #GP(0), which is correct (they are readonly)
  2098. */
  2099. return 0;
  2100. }
  2101. /*
  2102. * Reads an msr value (of 'msr_index') into 'pdata'.
  2103. * Returns 0 on success, non-0 otherwise.
  2104. * Assumes vcpu_load() was already called.
  2105. */
  2106. static int vmx_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata)
  2107. {
  2108. u64 data;
  2109. struct shared_msr_entry *msr;
  2110. if (!pdata) {
  2111. printk(KERN_ERR "BUG: get_msr called with NULL pdata\n");
  2112. return -EINVAL;
  2113. }
  2114. switch (msr_index) {
  2115. #ifdef CONFIG_X86_64
  2116. case MSR_FS_BASE:
  2117. data = vmcs_readl(GUEST_FS_BASE);
  2118. break;
  2119. case MSR_GS_BASE:
  2120. data = vmcs_readl(GUEST_GS_BASE);
  2121. break;
  2122. case MSR_KERNEL_GS_BASE:
  2123. vmx_load_host_state(to_vmx(vcpu));
  2124. data = to_vmx(vcpu)->msr_guest_kernel_gs_base;
  2125. break;
  2126. #endif
  2127. case MSR_EFER:
  2128. return kvm_get_msr_common(vcpu, msr_index, pdata);
  2129. case MSR_IA32_TSC:
  2130. data = guest_read_tsc();
  2131. break;
  2132. case MSR_IA32_SYSENTER_CS:
  2133. data = vmcs_read32(GUEST_SYSENTER_CS);
  2134. break;
  2135. case MSR_IA32_SYSENTER_EIP:
  2136. data = vmcs_readl(GUEST_SYSENTER_EIP);
  2137. break;
  2138. case MSR_IA32_SYSENTER_ESP:
  2139. data = vmcs_readl(GUEST_SYSENTER_ESP);
  2140. break;
  2141. case MSR_TSC_AUX:
  2142. if (!to_vmx(vcpu)->rdtscp_enabled)
  2143. return 1;
  2144. /* Otherwise falls through */
  2145. default:
  2146. if (vmx_get_vmx_msr(vcpu, msr_index, pdata))
  2147. return 0;
  2148. msr = find_msr_entry(to_vmx(vcpu), msr_index);
  2149. if (msr) {
  2150. data = msr->data;
  2151. break;
  2152. }
  2153. return kvm_get_msr_common(vcpu, msr_index, pdata);
  2154. }
  2155. *pdata = data;
  2156. return 0;
  2157. }
  2158. /*
  2159. * Writes msr value into into the appropriate "register".
  2160. * Returns 0 on success, non-0 otherwise.
  2161. * Assumes vcpu_load() was already called.
  2162. */
  2163. static int vmx_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info)
  2164. {
  2165. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2166. struct shared_msr_entry *msr;
  2167. int ret = 0;
  2168. u32 msr_index = msr_info->index;
  2169. u64 data = msr_info->data;
  2170. switch (msr_index) {
  2171. case MSR_EFER:
  2172. ret = kvm_set_msr_common(vcpu, msr_info);
  2173. break;
  2174. #ifdef CONFIG_X86_64
  2175. case MSR_FS_BASE:
  2176. vmx_segment_cache_clear(vmx);
  2177. vmcs_writel(GUEST_FS_BASE, data);
  2178. break;
  2179. case MSR_GS_BASE:
  2180. vmx_segment_cache_clear(vmx);
  2181. vmcs_writel(GUEST_GS_BASE, data);
  2182. break;
  2183. case MSR_KERNEL_GS_BASE:
  2184. vmx_load_host_state(vmx);
  2185. vmx->msr_guest_kernel_gs_base = data;
  2186. break;
  2187. #endif
  2188. case MSR_IA32_SYSENTER_CS:
  2189. vmcs_write32(GUEST_SYSENTER_CS, data);
  2190. break;
  2191. case MSR_IA32_SYSENTER_EIP:
  2192. vmcs_writel(GUEST_SYSENTER_EIP, data);
  2193. break;
  2194. case MSR_IA32_SYSENTER_ESP:
  2195. vmcs_writel(GUEST_SYSENTER_ESP, data);
  2196. break;
  2197. case MSR_IA32_TSC:
  2198. kvm_write_tsc(vcpu, msr_info);
  2199. break;
  2200. case MSR_IA32_CR_PAT:
  2201. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  2202. vmcs_write64(GUEST_IA32_PAT, data);
  2203. vcpu->arch.pat = data;
  2204. break;
  2205. }
  2206. ret = kvm_set_msr_common(vcpu, msr_info);
  2207. break;
  2208. case MSR_IA32_TSC_ADJUST:
  2209. ret = kvm_set_msr_common(vcpu, msr_info);
  2210. break;
  2211. case MSR_TSC_AUX:
  2212. if (!vmx->rdtscp_enabled)
  2213. return 1;
  2214. /* Check reserved bit, higher 32 bits should be zero */
  2215. if ((data >> 32) != 0)
  2216. return 1;
  2217. /* Otherwise falls through */
  2218. default:
  2219. if (vmx_set_vmx_msr(vcpu, msr_info))
  2220. break;
  2221. msr = find_msr_entry(vmx, msr_index);
  2222. if (msr) {
  2223. msr->data = data;
  2224. if (msr - vmx->guest_msrs < vmx->save_nmsrs) {
  2225. preempt_disable();
  2226. kvm_set_shared_msr(msr->index, msr->data,
  2227. msr->mask);
  2228. preempt_enable();
  2229. }
  2230. break;
  2231. }
  2232. ret = kvm_set_msr_common(vcpu, msr_info);
  2233. }
  2234. return ret;
  2235. }
  2236. static void vmx_cache_reg(struct kvm_vcpu *vcpu, enum kvm_reg reg)
  2237. {
  2238. __set_bit(reg, (unsigned long *)&vcpu->arch.regs_avail);
  2239. switch (reg) {
  2240. case VCPU_REGS_RSP:
  2241. vcpu->arch.regs[VCPU_REGS_RSP] = vmcs_readl(GUEST_RSP);
  2242. break;
  2243. case VCPU_REGS_RIP:
  2244. vcpu->arch.regs[VCPU_REGS_RIP] = vmcs_readl(GUEST_RIP);
  2245. break;
  2246. case VCPU_EXREG_PDPTR:
  2247. if (enable_ept)
  2248. ept_save_pdptrs(vcpu);
  2249. break;
  2250. default:
  2251. break;
  2252. }
  2253. }
  2254. static __init int cpu_has_kvm_support(void)
  2255. {
  2256. return cpu_has_vmx();
  2257. }
  2258. static __init int vmx_disabled_by_bios(void)
  2259. {
  2260. u64 msr;
  2261. rdmsrl(MSR_IA32_FEATURE_CONTROL, msr);
  2262. if (msr & FEATURE_CONTROL_LOCKED) {
  2263. /* launched w/ TXT and VMX disabled */
  2264. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  2265. && tboot_enabled())
  2266. return 1;
  2267. /* launched w/o TXT and VMX only enabled w/ TXT */
  2268. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  2269. && (msr & FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX)
  2270. && !tboot_enabled()) {
  2271. printk(KERN_WARNING "kvm: disable TXT in the BIOS or "
  2272. "activate TXT before enabling KVM\n");
  2273. return 1;
  2274. }
  2275. /* launched w/o TXT and VMX disabled */
  2276. if (!(msr & FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX)
  2277. && !tboot_enabled())
  2278. return 1;
  2279. }
  2280. return 0;
  2281. }
  2282. static void kvm_cpu_vmxon(u64 addr)
  2283. {
  2284. asm volatile (ASM_VMX_VMXON_RAX
  2285. : : "a"(&addr), "m"(addr)
  2286. : "memory", "cc");
  2287. }
  2288. static int hardware_enable(void *garbage)
  2289. {
  2290. int cpu = raw_smp_processor_id();
  2291. u64 phys_addr = __pa(per_cpu(vmxarea, cpu));
  2292. u64 old, test_bits;
  2293. if (read_cr4() & X86_CR4_VMXE)
  2294. return -EBUSY;
  2295. INIT_LIST_HEAD(&per_cpu(loaded_vmcss_on_cpu, cpu));
  2296. /*
  2297. * Now we can enable the vmclear operation in kdump
  2298. * since the loaded_vmcss_on_cpu list on this cpu
  2299. * has been initialized.
  2300. *
  2301. * Though the cpu is not in VMX operation now, there
  2302. * is no problem to enable the vmclear operation
  2303. * for the loaded_vmcss_on_cpu list is empty!
  2304. */
  2305. crash_enable_local_vmclear(cpu);
  2306. rdmsrl(MSR_IA32_FEATURE_CONTROL, old);
  2307. test_bits = FEATURE_CONTROL_LOCKED;
  2308. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
  2309. if (tboot_enabled())
  2310. test_bits |= FEATURE_CONTROL_VMXON_ENABLED_INSIDE_SMX;
  2311. if ((old & test_bits) != test_bits) {
  2312. /* enable and lock */
  2313. wrmsrl(MSR_IA32_FEATURE_CONTROL, old | test_bits);
  2314. }
  2315. write_cr4(read_cr4() | X86_CR4_VMXE); /* FIXME: not cpu hotplug safe */
  2316. if (vmm_exclusive) {
  2317. kvm_cpu_vmxon(phys_addr);
  2318. ept_sync_global();
  2319. }
  2320. native_store_gdt(&__get_cpu_var(host_gdt));
  2321. return 0;
  2322. }
  2323. static void vmclear_local_loaded_vmcss(void)
  2324. {
  2325. int cpu = raw_smp_processor_id();
  2326. struct loaded_vmcs *v, *n;
  2327. list_for_each_entry_safe(v, n, &per_cpu(loaded_vmcss_on_cpu, cpu),
  2328. loaded_vmcss_on_cpu_link)
  2329. __loaded_vmcs_clear(v);
  2330. }
  2331. /* Just like cpu_vmxoff(), but with the __kvm_handle_fault_on_reboot()
  2332. * tricks.
  2333. */
  2334. static void kvm_cpu_vmxoff(void)
  2335. {
  2336. asm volatile (__ex(ASM_VMX_VMXOFF) : : : "cc");
  2337. }
  2338. static void hardware_disable(void *garbage)
  2339. {
  2340. if (vmm_exclusive) {
  2341. vmclear_local_loaded_vmcss();
  2342. kvm_cpu_vmxoff();
  2343. }
  2344. write_cr4(read_cr4() & ~X86_CR4_VMXE);
  2345. }
  2346. static __init int adjust_vmx_controls(u32 ctl_min, u32 ctl_opt,
  2347. u32 msr, u32 *result)
  2348. {
  2349. u32 vmx_msr_low, vmx_msr_high;
  2350. u32 ctl = ctl_min | ctl_opt;
  2351. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2352. ctl &= vmx_msr_high; /* bit == 0 in high word ==> must be zero */
  2353. ctl |= vmx_msr_low; /* bit == 1 in low word ==> must be one */
  2354. /* Ensure minimum (required) set of control bits are supported. */
  2355. if (ctl_min & ~ctl)
  2356. return -EIO;
  2357. *result = ctl;
  2358. return 0;
  2359. }
  2360. static __init bool allow_1_setting(u32 msr, u32 ctl)
  2361. {
  2362. u32 vmx_msr_low, vmx_msr_high;
  2363. rdmsr(msr, vmx_msr_low, vmx_msr_high);
  2364. return vmx_msr_high & ctl;
  2365. }
  2366. static __init int setup_vmcs_config(struct vmcs_config *vmcs_conf)
  2367. {
  2368. u32 vmx_msr_low, vmx_msr_high;
  2369. u32 min, opt, min2, opt2;
  2370. u32 _pin_based_exec_control = 0;
  2371. u32 _cpu_based_exec_control = 0;
  2372. u32 _cpu_based_2nd_exec_control = 0;
  2373. u32 _vmexit_control = 0;
  2374. u32 _vmentry_control = 0;
  2375. min = CPU_BASED_HLT_EXITING |
  2376. #ifdef CONFIG_X86_64
  2377. CPU_BASED_CR8_LOAD_EXITING |
  2378. CPU_BASED_CR8_STORE_EXITING |
  2379. #endif
  2380. CPU_BASED_CR3_LOAD_EXITING |
  2381. CPU_BASED_CR3_STORE_EXITING |
  2382. CPU_BASED_USE_IO_BITMAPS |
  2383. CPU_BASED_MOV_DR_EXITING |
  2384. CPU_BASED_USE_TSC_OFFSETING |
  2385. CPU_BASED_MWAIT_EXITING |
  2386. CPU_BASED_MONITOR_EXITING |
  2387. CPU_BASED_INVLPG_EXITING |
  2388. CPU_BASED_RDPMC_EXITING;
  2389. opt = CPU_BASED_TPR_SHADOW |
  2390. CPU_BASED_USE_MSR_BITMAPS |
  2391. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS;
  2392. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PROCBASED_CTLS,
  2393. &_cpu_based_exec_control) < 0)
  2394. return -EIO;
  2395. #ifdef CONFIG_X86_64
  2396. if ((_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  2397. _cpu_based_exec_control &= ~CPU_BASED_CR8_LOAD_EXITING &
  2398. ~CPU_BASED_CR8_STORE_EXITING;
  2399. #endif
  2400. if (_cpu_based_exec_control & CPU_BASED_ACTIVATE_SECONDARY_CONTROLS) {
  2401. min2 = 0;
  2402. opt2 = SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES |
  2403. SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
  2404. SECONDARY_EXEC_WBINVD_EXITING |
  2405. SECONDARY_EXEC_ENABLE_VPID |
  2406. SECONDARY_EXEC_ENABLE_EPT |
  2407. SECONDARY_EXEC_UNRESTRICTED_GUEST |
  2408. SECONDARY_EXEC_PAUSE_LOOP_EXITING |
  2409. SECONDARY_EXEC_RDTSCP |
  2410. SECONDARY_EXEC_ENABLE_INVPCID |
  2411. SECONDARY_EXEC_APIC_REGISTER_VIRT |
  2412. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY |
  2413. SECONDARY_EXEC_SHADOW_VMCS;
  2414. if (adjust_vmx_controls(min2, opt2,
  2415. MSR_IA32_VMX_PROCBASED_CTLS2,
  2416. &_cpu_based_2nd_exec_control) < 0)
  2417. return -EIO;
  2418. }
  2419. #ifndef CONFIG_X86_64
  2420. if (!(_cpu_based_2nd_exec_control &
  2421. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES))
  2422. _cpu_based_exec_control &= ~CPU_BASED_TPR_SHADOW;
  2423. #endif
  2424. if (!(_cpu_based_exec_control & CPU_BASED_TPR_SHADOW))
  2425. _cpu_based_2nd_exec_control &= ~(
  2426. SECONDARY_EXEC_APIC_REGISTER_VIRT |
  2427. SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE |
  2428. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
  2429. if (_cpu_based_2nd_exec_control & SECONDARY_EXEC_ENABLE_EPT) {
  2430. /* CR3 accesses and invlpg don't need to cause VM Exits when EPT
  2431. enabled */
  2432. _cpu_based_exec_control &= ~(CPU_BASED_CR3_LOAD_EXITING |
  2433. CPU_BASED_CR3_STORE_EXITING |
  2434. CPU_BASED_INVLPG_EXITING);
  2435. rdmsr(MSR_IA32_VMX_EPT_VPID_CAP,
  2436. vmx_capability.ept, vmx_capability.vpid);
  2437. }
  2438. min = 0;
  2439. #ifdef CONFIG_X86_64
  2440. min |= VM_EXIT_HOST_ADDR_SPACE_SIZE;
  2441. #endif
  2442. opt = VM_EXIT_SAVE_IA32_PAT | VM_EXIT_LOAD_IA32_PAT |
  2443. VM_EXIT_ACK_INTR_ON_EXIT;
  2444. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_EXIT_CTLS,
  2445. &_vmexit_control) < 0)
  2446. return -EIO;
  2447. min = PIN_BASED_EXT_INTR_MASK | PIN_BASED_NMI_EXITING;
  2448. opt = PIN_BASED_VIRTUAL_NMIS | PIN_BASED_POSTED_INTR;
  2449. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_PINBASED_CTLS,
  2450. &_pin_based_exec_control) < 0)
  2451. return -EIO;
  2452. if (!(_cpu_based_2nd_exec_control &
  2453. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY) ||
  2454. !(_vmexit_control & VM_EXIT_ACK_INTR_ON_EXIT))
  2455. _pin_based_exec_control &= ~PIN_BASED_POSTED_INTR;
  2456. min = 0;
  2457. opt = VM_ENTRY_LOAD_IA32_PAT;
  2458. if (adjust_vmx_controls(min, opt, MSR_IA32_VMX_ENTRY_CTLS,
  2459. &_vmentry_control) < 0)
  2460. return -EIO;
  2461. rdmsr(MSR_IA32_VMX_BASIC, vmx_msr_low, vmx_msr_high);
  2462. /* IA-32 SDM Vol 3B: VMCS size is never greater than 4kB. */
  2463. if ((vmx_msr_high & 0x1fff) > PAGE_SIZE)
  2464. return -EIO;
  2465. #ifdef CONFIG_X86_64
  2466. /* IA-32 SDM Vol 3B: 64-bit CPUs always have VMX_BASIC_MSR[48]==0. */
  2467. if (vmx_msr_high & (1u<<16))
  2468. return -EIO;
  2469. #endif
  2470. /* Require Write-Back (WB) memory type for VMCS accesses. */
  2471. if (((vmx_msr_high >> 18) & 15) != 6)
  2472. return -EIO;
  2473. vmcs_conf->size = vmx_msr_high & 0x1fff;
  2474. vmcs_conf->order = get_order(vmcs_config.size);
  2475. vmcs_conf->revision_id = vmx_msr_low;
  2476. vmcs_conf->pin_based_exec_ctrl = _pin_based_exec_control;
  2477. vmcs_conf->cpu_based_exec_ctrl = _cpu_based_exec_control;
  2478. vmcs_conf->cpu_based_2nd_exec_ctrl = _cpu_based_2nd_exec_control;
  2479. vmcs_conf->vmexit_ctrl = _vmexit_control;
  2480. vmcs_conf->vmentry_ctrl = _vmentry_control;
  2481. cpu_has_load_ia32_efer =
  2482. allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
  2483. VM_ENTRY_LOAD_IA32_EFER)
  2484. && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
  2485. VM_EXIT_LOAD_IA32_EFER);
  2486. cpu_has_load_perf_global_ctrl =
  2487. allow_1_setting(MSR_IA32_VMX_ENTRY_CTLS,
  2488. VM_ENTRY_LOAD_IA32_PERF_GLOBAL_CTRL)
  2489. && allow_1_setting(MSR_IA32_VMX_EXIT_CTLS,
  2490. VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL);
  2491. /*
  2492. * Some cpus support VM_ENTRY_(LOAD|SAVE)_IA32_PERF_GLOBAL_CTRL
  2493. * but due to arrata below it can't be used. Workaround is to use
  2494. * msr load mechanism to switch IA32_PERF_GLOBAL_CTRL.
  2495. *
  2496. * VM Exit May Incorrectly Clear IA32_PERF_GLOBAL_CTRL [34:32]
  2497. *
  2498. * AAK155 (model 26)
  2499. * AAP115 (model 30)
  2500. * AAT100 (model 37)
  2501. * BC86,AAY89,BD102 (model 44)
  2502. * BA97 (model 46)
  2503. *
  2504. */
  2505. if (cpu_has_load_perf_global_ctrl && boot_cpu_data.x86 == 0x6) {
  2506. switch (boot_cpu_data.x86_model) {
  2507. case 26:
  2508. case 30:
  2509. case 37:
  2510. case 44:
  2511. case 46:
  2512. cpu_has_load_perf_global_ctrl = false;
  2513. printk_once(KERN_WARNING"kvm: VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL "
  2514. "does not work properly. Using workaround\n");
  2515. break;
  2516. default:
  2517. break;
  2518. }
  2519. }
  2520. return 0;
  2521. }
  2522. static struct vmcs *alloc_vmcs_cpu(int cpu)
  2523. {
  2524. int node = cpu_to_node(cpu);
  2525. struct page *pages;
  2526. struct vmcs *vmcs;
  2527. pages = alloc_pages_exact_node(node, GFP_KERNEL, vmcs_config.order);
  2528. if (!pages)
  2529. return NULL;
  2530. vmcs = page_address(pages);
  2531. memset(vmcs, 0, vmcs_config.size);
  2532. vmcs->revision_id = vmcs_config.revision_id; /* vmcs revision id */
  2533. return vmcs;
  2534. }
  2535. static struct vmcs *alloc_vmcs(void)
  2536. {
  2537. return alloc_vmcs_cpu(raw_smp_processor_id());
  2538. }
  2539. static void free_vmcs(struct vmcs *vmcs)
  2540. {
  2541. free_pages((unsigned long)vmcs, vmcs_config.order);
  2542. }
  2543. /*
  2544. * Free a VMCS, but before that VMCLEAR it on the CPU where it was last loaded
  2545. */
  2546. static void free_loaded_vmcs(struct loaded_vmcs *loaded_vmcs)
  2547. {
  2548. if (!loaded_vmcs->vmcs)
  2549. return;
  2550. loaded_vmcs_clear(loaded_vmcs);
  2551. free_vmcs(loaded_vmcs->vmcs);
  2552. loaded_vmcs->vmcs = NULL;
  2553. }
  2554. static void free_kvm_area(void)
  2555. {
  2556. int cpu;
  2557. for_each_possible_cpu(cpu) {
  2558. free_vmcs(per_cpu(vmxarea, cpu));
  2559. per_cpu(vmxarea, cpu) = NULL;
  2560. }
  2561. }
  2562. static __init int alloc_kvm_area(void)
  2563. {
  2564. int cpu;
  2565. for_each_possible_cpu(cpu) {
  2566. struct vmcs *vmcs;
  2567. vmcs = alloc_vmcs_cpu(cpu);
  2568. if (!vmcs) {
  2569. free_kvm_area();
  2570. return -ENOMEM;
  2571. }
  2572. per_cpu(vmxarea, cpu) = vmcs;
  2573. }
  2574. return 0;
  2575. }
  2576. static __init int hardware_setup(void)
  2577. {
  2578. if (setup_vmcs_config(&vmcs_config) < 0)
  2579. return -EIO;
  2580. if (boot_cpu_has(X86_FEATURE_NX))
  2581. kvm_enable_efer_bits(EFER_NX);
  2582. if (!cpu_has_vmx_vpid())
  2583. enable_vpid = 0;
  2584. if (!cpu_has_vmx_shadow_vmcs())
  2585. enable_shadow_vmcs = 0;
  2586. if (!cpu_has_vmx_ept() ||
  2587. !cpu_has_vmx_ept_4levels()) {
  2588. enable_ept = 0;
  2589. enable_unrestricted_guest = 0;
  2590. enable_ept_ad_bits = 0;
  2591. }
  2592. if (!cpu_has_vmx_ept_ad_bits())
  2593. enable_ept_ad_bits = 0;
  2594. if (!cpu_has_vmx_unrestricted_guest())
  2595. enable_unrestricted_guest = 0;
  2596. if (!cpu_has_vmx_flexpriority())
  2597. flexpriority_enabled = 0;
  2598. if (!cpu_has_vmx_tpr_shadow())
  2599. kvm_x86_ops->update_cr8_intercept = NULL;
  2600. if (enable_ept && !cpu_has_vmx_ept_2m_page())
  2601. kvm_disable_largepages();
  2602. if (!cpu_has_vmx_ple())
  2603. ple_gap = 0;
  2604. if (!cpu_has_vmx_apicv())
  2605. enable_apicv = 0;
  2606. if (enable_apicv)
  2607. kvm_x86_ops->update_cr8_intercept = NULL;
  2608. else {
  2609. kvm_x86_ops->hwapic_irr_update = NULL;
  2610. kvm_x86_ops->deliver_posted_interrupt = NULL;
  2611. kvm_x86_ops->sync_pir_to_irr = vmx_sync_pir_to_irr_dummy;
  2612. }
  2613. if (nested)
  2614. nested_vmx_setup_ctls_msrs();
  2615. return alloc_kvm_area();
  2616. }
  2617. static __exit void hardware_unsetup(void)
  2618. {
  2619. free_kvm_area();
  2620. }
  2621. static bool emulation_required(struct kvm_vcpu *vcpu)
  2622. {
  2623. return emulate_invalid_guest_state && !guest_state_valid(vcpu);
  2624. }
  2625. static void fix_pmode_seg(struct kvm_vcpu *vcpu, int seg,
  2626. struct kvm_segment *save)
  2627. {
  2628. if (!emulate_invalid_guest_state) {
  2629. /*
  2630. * CS and SS RPL should be equal during guest entry according
  2631. * to VMX spec, but in reality it is not always so. Since vcpu
  2632. * is in the middle of the transition from real mode to
  2633. * protected mode it is safe to assume that RPL 0 is a good
  2634. * default value.
  2635. */
  2636. if (seg == VCPU_SREG_CS || seg == VCPU_SREG_SS)
  2637. save->selector &= ~SELECTOR_RPL_MASK;
  2638. save->dpl = save->selector & SELECTOR_RPL_MASK;
  2639. save->s = 1;
  2640. }
  2641. vmx_set_segment(vcpu, save, seg);
  2642. }
  2643. static void enter_pmode(struct kvm_vcpu *vcpu)
  2644. {
  2645. unsigned long flags;
  2646. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2647. /*
  2648. * Update real mode segment cache. It may be not up-to-date if sement
  2649. * register was written while vcpu was in a guest mode.
  2650. */
  2651. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
  2652. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
  2653. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
  2654. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
  2655. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
  2656. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
  2657. vmx->rmode.vm86_active = 0;
  2658. vmx_segment_cache_clear(vmx);
  2659. vmx_set_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
  2660. flags = vmcs_readl(GUEST_RFLAGS);
  2661. flags &= RMODE_GUEST_OWNED_EFLAGS_BITS;
  2662. flags |= vmx->rmode.save_rflags & ~RMODE_GUEST_OWNED_EFLAGS_BITS;
  2663. vmcs_writel(GUEST_RFLAGS, flags);
  2664. vmcs_writel(GUEST_CR4, (vmcs_readl(GUEST_CR4) & ~X86_CR4_VME) |
  2665. (vmcs_readl(CR4_READ_SHADOW) & X86_CR4_VME));
  2666. update_exception_bitmap(vcpu);
  2667. fix_pmode_seg(vcpu, VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
  2668. fix_pmode_seg(vcpu, VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
  2669. fix_pmode_seg(vcpu, VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
  2670. fix_pmode_seg(vcpu, VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
  2671. fix_pmode_seg(vcpu, VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
  2672. fix_pmode_seg(vcpu, VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
  2673. /* CPL is always 0 when CPU enters protected mode */
  2674. __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  2675. vmx->cpl = 0;
  2676. }
  2677. static void fix_rmode_seg(int seg, struct kvm_segment *save)
  2678. {
  2679. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  2680. struct kvm_segment var = *save;
  2681. var.dpl = 0x3;
  2682. if (seg == VCPU_SREG_CS)
  2683. var.type = 0x3;
  2684. if (!emulate_invalid_guest_state) {
  2685. var.selector = var.base >> 4;
  2686. var.base = var.base & 0xffff0;
  2687. var.limit = 0xffff;
  2688. var.g = 0;
  2689. var.db = 0;
  2690. var.present = 1;
  2691. var.s = 1;
  2692. var.l = 0;
  2693. var.unusable = 0;
  2694. var.type = 0x3;
  2695. var.avl = 0;
  2696. if (save->base & 0xf)
  2697. printk_once(KERN_WARNING "kvm: segment base is not "
  2698. "paragraph aligned when entering "
  2699. "protected mode (seg=%d)", seg);
  2700. }
  2701. vmcs_write16(sf->selector, var.selector);
  2702. vmcs_write32(sf->base, var.base);
  2703. vmcs_write32(sf->limit, var.limit);
  2704. vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(&var));
  2705. }
  2706. static void enter_rmode(struct kvm_vcpu *vcpu)
  2707. {
  2708. unsigned long flags;
  2709. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2710. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_TR], VCPU_SREG_TR);
  2711. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_ES], VCPU_SREG_ES);
  2712. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_DS], VCPU_SREG_DS);
  2713. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_FS], VCPU_SREG_FS);
  2714. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_GS], VCPU_SREG_GS);
  2715. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_SS], VCPU_SREG_SS);
  2716. vmx_get_segment(vcpu, &vmx->rmode.segs[VCPU_SREG_CS], VCPU_SREG_CS);
  2717. vmx->rmode.vm86_active = 1;
  2718. /*
  2719. * Very old userspace does not call KVM_SET_TSS_ADDR before entering
  2720. * vcpu. Warn the user that an update is overdue.
  2721. */
  2722. if (!vcpu->kvm->arch.tss_addr)
  2723. printk_once(KERN_WARNING "kvm: KVM_SET_TSS_ADDR need to be "
  2724. "called before entering vcpu\n");
  2725. vmx_segment_cache_clear(vmx);
  2726. vmcs_writel(GUEST_TR_BASE, vcpu->kvm->arch.tss_addr);
  2727. vmcs_write32(GUEST_TR_LIMIT, RMODE_TSS_SIZE - 1);
  2728. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  2729. flags = vmcs_readl(GUEST_RFLAGS);
  2730. vmx->rmode.save_rflags = flags;
  2731. flags |= X86_EFLAGS_IOPL | X86_EFLAGS_VM;
  2732. vmcs_writel(GUEST_RFLAGS, flags);
  2733. vmcs_writel(GUEST_CR4, vmcs_readl(GUEST_CR4) | X86_CR4_VME);
  2734. update_exception_bitmap(vcpu);
  2735. fix_rmode_seg(VCPU_SREG_SS, &vmx->rmode.segs[VCPU_SREG_SS]);
  2736. fix_rmode_seg(VCPU_SREG_CS, &vmx->rmode.segs[VCPU_SREG_CS]);
  2737. fix_rmode_seg(VCPU_SREG_ES, &vmx->rmode.segs[VCPU_SREG_ES]);
  2738. fix_rmode_seg(VCPU_SREG_DS, &vmx->rmode.segs[VCPU_SREG_DS]);
  2739. fix_rmode_seg(VCPU_SREG_GS, &vmx->rmode.segs[VCPU_SREG_GS]);
  2740. fix_rmode_seg(VCPU_SREG_FS, &vmx->rmode.segs[VCPU_SREG_FS]);
  2741. kvm_mmu_reset_context(vcpu);
  2742. }
  2743. static void vmx_set_efer(struct kvm_vcpu *vcpu, u64 efer)
  2744. {
  2745. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2746. struct shared_msr_entry *msr = find_msr_entry(vmx, MSR_EFER);
  2747. if (!msr)
  2748. return;
  2749. /*
  2750. * Force kernel_gs_base reloading before EFER changes, as control
  2751. * of this msr depends on is_long_mode().
  2752. */
  2753. vmx_load_host_state(to_vmx(vcpu));
  2754. vcpu->arch.efer = efer;
  2755. if (efer & EFER_LMA) {
  2756. vmcs_write32(VM_ENTRY_CONTROLS,
  2757. vmcs_read32(VM_ENTRY_CONTROLS) |
  2758. VM_ENTRY_IA32E_MODE);
  2759. msr->data = efer;
  2760. } else {
  2761. vmcs_write32(VM_ENTRY_CONTROLS,
  2762. vmcs_read32(VM_ENTRY_CONTROLS) &
  2763. ~VM_ENTRY_IA32E_MODE);
  2764. msr->data = efer & ~EFER_LME;
  2765. }
  2766. setup_msrs(vmx);
  2767. }
  2768. #ifdef CONFIG_X86_64
  2769. static void enter_lmode(struct kvm_vcpu *vcpu)
  2770. {
  2771. u32 guest_tr_ar;
  2772. vmx_segment_cache_clear(to_vmx(vcpu));
  2773. guest_tr_ar = vmcs_read32(GUEST_TR_AR_BYTES);
  2774. if ((guest_tr_ar & AR_TYPE_MASK) != AR_TYPE_BUSY_64_TSS) {
  2775. pr_debug_ratelimited("%s: tss fixup for long mode. \n",
  2776. __func__);
  2777. vmcs_write32(GUEST_TR_AR_BYTES,
  2778. (guest_tr_ar & ~AR_TYPE_MASK)
  2779. | AR_TYPE_BUSY_64_TSS);
  2780. }
  2781. vmx_set_efer(vcpu, vcpu->arch.efer | EFER_LMA);
  2782. }
  2783. static void exit_lmode(struct kvm_vcpu *vcpu)
  2784. {
  2785. vmcs_write32(VM_ENTRY_CONTROLS,
  2786. vmcs_read32(VM_ENTRY_CONTROLS)
  2787. & ~VM_ENTRY_IA32E_MODE);
  2788. vmx_set_efer(vcpu, vcpu->arch.efer & ~EFER_LMA);
  2789. }
  2790. #endif
  2791. static void vmx_flush_tlb(struct kvm_vcpu *vcpu)
  2792. {
  2793. vpid_sync_context(to_vmx(vcpu));
  2794. if (enable_ept) {
  2795. if (!VALID_PAGE(vcpu->arch.mmu.root_hpa))
  2796. return;
  2797. ept_sync_context(construct_eptp(vcpu->arch.mmu.root_hpa));
  2798. }
  2799. }
  2800. static void vmx_decache_cr0_guest_bits(struct kvm_vcpu *vcpu)
  2801. {
  2802. ulong cr0_guest_owned_bits = vcpu->arch.cr0_guest_owned_bits;
  2803. vcpu->arch.cr0 &= ~cr0_guest_owned_bits;
  2804. vcpu->arch.cr0 |= vmcs_readl(GUEST_CR0) & cr0_guest_owned_bits;
  2805. }
  2806. static void vmx_decache_cr3(struct kvm_vcpu *vcpu)
  2807. {
  2808. if (enable_ept && is_paging(vcpu))
  2809. vcpu->arch.cr3 = vmcs_readl(GUEST_CR3);
  2810. __set_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail);
  2811. }
  2812. static void vmx_decache_cr4_guest_bits(struct kvm_vcpu *vcpu)
  2813. {
  2814. ulong cr4_guest_owned_bits = vcpu->arch.cr4_guest_owned_bits;
  2815. vcpu->arch.cr4 &= ~cr4_guest_owned_bits;
  2816. vcpu->arch.cr4 |= vmcs_readl(GUEST_CR4) & cr4_guest_owned_bits;
  2817. }
  2818. static void ept_load_pdptrs(struct kvm_vcpu *vcpu)
  2819. {
  2820. if (!test_bit(VCPU_EXREG_PDPTR,
  2821. (unsigned long *)&vcpu->arch.regs_dirty))
  2822. return;
  2823. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2824. vmcs_write64(GUEST_PDPTR0, vcpu->arch.mmu.pdptrs[0]);
  2825. vmcs_write64(GUEST_PDPTR1, vcpu->arch.mmu.pdptrs[1]);
  2826. vmcs_write64(GUEST_PDPTR2, vcpu->arch.mmu.pdptrs[2]);
  2827. vmcs_write64(GUEST_PDPTR3, vcpu->arch.mmu.pdptrs[3]);
  2828. }
  2829. }
  2830. static void ept_save_pdptrs(struct kvm_vcpu *vcpu)
  2831. {
  2832. if (is_paging(vcpu) && is_pae(vcpu) && !is_long_mode(vcpu)) {
  2833. vcpu->arch.mmu.pdptrs[0] = vmcs_read64(GUEST_PDPTR0);
  2834. vcpu->arch.mmu.pdptrs[1] = vmcs_read64(GUEST_PDPTR1);
  2835. vcpu->arch.mmu.pdptrs[2] = vmcs_read64(GUEST_PDPTR2);
  2836. vcpu->arch.mmu.pdptrs[3] = vmcs_read64(GUEST_PDPTR3);
  2837. }
  2838. __set_bit(VCPU_EXREG_PDPTR,
  2839. (unsigned long *)&vcpu->arch.regs_avail);
  2840. __set_bit(VCPU_EXREG_PDPTR,
  2841. (unsigned long *)&vcpu->arch.regs_dirty);
  2842. }
  2843. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  2844. static void ept_update_paging_mode_cr0(unsigned long *hw_cr0,
  2845. unsigned long cr0,
  2846. struct kvm_vcpu *vcpu)
  2847. {
  2848. if (!test_bit(VCPU_EXREG_CR3, (ulong *)&vcpu->arch.regs_avail))
  2849. vmx_decache_cr3(vcpu);
  2850. if (!(cr0 & X86_CR0_PG)) {
  2851. /* From paging/starting to nonpaging */
  2852. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2853. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) |
  2854. (CPU_BASED_CR3_LOAD_EXITING |
  2855. CPU_BASED_CR3_STORE_EXITING));
  2856. vcpu->arch.cr0 = cr0;
  2857. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2858. } else if (!is_paging(vcpu)) {
  2859. /* From nonpaging to paging */
  2860. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL,
  2861. vmcs_read32(CPU_BASED_VM_EXEC_CONTROL) &
  2862. ~(CPU_BASED_CR3_LOAD_EXITING |
  2863. CPU_BASED_CR3_STORE_EXITING));
  2864. vcpu->arch.cr0 = cr0;
  2865. vmx_set_cr4(vcpu, kvm_read_cr4(vcpu));
  2866. }
  2867. if (!(cr0 & X86_CR0_WP))
  2868. *hw_cr0 &= ~X86_CR0_WP;
  2869. }
  2870. static void vmx_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0)
  2871. {
  2872. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2873. unsigned long hw_cr0;
  2874. hw_cr0 = (cr0 & ~KVM_GUEST_CR0_MASK);
  2875. if (enable_unrestricted_guest)
  2876. hw_cr0 |= KVM_VM_CR0_ALWAYS_ON_UNRESTRICTED_GUEST;
  2877. else {
  2878. hw_cr0 |= KVM_VM_CR0_ALWAYS_ON;
  2879. if (vmx->rmode.vm86_active && (cr0 & X86_CR0_PE))
  2880. enter_pmode(vcpu);
  2881. if (!vmx->rmode.vm86_active && !(cr0 & X86_CR0_PE))
  2882. enter_rmode(vcpu);
  2883. }
  2884. #ifdef CONFIG_X86_64
  2885. if (vcpu->arch.efer & EFER_LME) {
  2886. if (!is_paging(vcpu) && (cr0 & X86_CR0_PG))
  2887. enter_lmode(vcpu);
  2888. if (is_paging(vcpu) && !(cr0 & X86_CR0_PG))
  2889. exit_lmode(vcpu);
  2890. }
  2891. #endif
  2892. if (enable_ept)
  2893. ept_update_paging_mode_cr0(&hw_cr0, cr0, vcpu);
  2894. if (!vcpu->fpu_active)
  2895. hw_cr0 |= X86_CR0_TS | X86_CR0_MP;
  2896. vmcs_writel(CR0_READ_SHADOW, cr0);
  2897. vmcs_writel(GUEST_CR0, hw_cr0);
  2898. vcpu->arch.cr0 = cr0;
  2899. /* depends on vcpu->arch.cr0 to be set to a new value */
  2900. vmx->emulation_required = emulation_required(vcpu);
  2901. }
  2902. static u64 construct_eptp(unsigned long root_hpa)
  2903. {
  2904. u64 eptp;
  2905. /* TODO write the value reading from MSR */
  2906. eptp = VMX_EPT_DEFAULT_MT |
  2907. VMX_EPT_DEFAULT_GAW << VMX_EPT_GAW_EPTP_SHIFT;
  2908. if (enable_ept_ad_bits)
  2909. eptp |= VMX_EPT_AD_ENABLE_BIT;
  2910. eptp |= (root_hpa & PAGE_MASK);
  2911. return eptp;
  2912. }
  2913. static void vmx_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3)
  2914. {
  2915. unsigned long guest_cr3;
  2916. u64 eptp;
  2917. guest_cr3 = cr3;
  2918. if (enable_ept) {
  2919. eptp = construct_eptp(cr3);
  2920. vmcs_write64(EPT_POINTER, eptp);
  2921. guest_cr3 = is_paging(vcpu) ? kvm_read_cr3(vcpu) :
  2922. vcpu->kvm->arch.ept_identity_map_addr;
  2923. ept_load_pdptrs(vcpu);
  2924. }
  2925. vmx_flush_tlb(vcpu);
  2926. vmcs_writel(GUEST_CR3, guest_cr3);
  2927. }
  2928. static int vmx_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4)
  2929. {
  2930. unsigned long hw_cr4 = cr4 | (to_vmx(vcpu)->rmode.vm86_active ?
  2931. KVM_RMODE_VM_CR4_ALWAYS_ON : KVM_PMODE_VM_CR4_ALWAYS_ON);
  2932. if (cr4 & X86_CR4_VMXE) {
  2933. /*
  2934. * To use VMXON (and later other VMX instructions), a guest
  2935. * must first be able to turn on cr4.VMXE (see handle_vmon()).
  2936. * So basically the check on whether to allow nested VMX
  2937. * is here.
  2938. */
  2939. if (!nested_vmx_allowed(vcpu))
  2940. return 1;
  2941. }
  2942. if (to_vmx(vcpu)->nested.vmxon &&
  2943. ((cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON))
  2944. return 1;
  2945. vcpu->arch.cr4 = cr4;
  2946. if (enable_ept) {
  2947. if (!is_paging(vcpu)) {
  2948. hw_cr4 &= ~X86_CR4_PAE;
  2949. hw_cr4 |= X86_CR4_PSE;
  2950. /*
  2951. * SMEP is disabled if CPU is in non-paging mode in
  2952. * hardware. However KVM always uses paging mode to
  2953. * emulate guest non-paging mode with TDP.
  2954. * To emulate this behavior, SMEP needs to be manually
  2955. * disabled when guest switches to non-paging mode.
  2956. */
  2957. hw_cr4 &= ~X86_CR4_SMEP;
  2958. } else if (!(cr4 & X86_CR4_PAE)) {
  2959. hw_cr4 &= ~X86_CR4_PAE;
  2960. }
  2961. }
  2962. vmcs_writel(CR4_READ_SHADOW, cr4);
  2963. vmcs_writel(GUEST_CR4, hw_cr4);
  2964. return 0;
  2965. }
  2966. static void vmx_get_segment(struct kvm_vcpu *vcpu,
  2967. struct kvm_segment *var, int seg)
  2968. {
  2969. struct vcpu_vmx *vmx = to_vmx(vcpu);
  2970. u32 ar;
  2971. if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
  2972. *var = vmx->rmode.segs[seg];
  2973. if (seg == VCPU_SREG_TR
  2974. || var->selector == vmx_read_guest_seg_selector(vmx, seg))
  2975. return;
  2976. var->base = vmx_read_guest_seg_base(vmx, seg);
  2977. var->selector = vmx_read_guest_seg_selector(vmx, seg);
  2978. return;
  2979. }
  2980. var->base = vmx_read_guest_seg_base(vmx, seg);
  2981. var->limit = vmx_read_guest_seg_limit(vmx, seg);
  2982. var->selector = vmx_read_guest_seg_selector(vmx, seg);
  2983. ar = vmx_read_guest_seg_ar(vmx, seg);
  2984. var->unusable = (ar >> 16) & 1;
  2985. var->type = ar & 15;
  2986. var->s = (ar >> 4) & 1;
  2987. var->dpl = (ar >> 5) & 3;
  2988. /*
  2989. * Some userspaces do not preserve unusable property. Since usable
  2990. * segment has to be present according to VMX spec we can use present
  2991. * property to amend userspace bug by making unusable segment always
  2992. * nonpresent. vmx_segment_access_rights() already marks nonpresent
  2993. * segment as unusable.
  2994. */
  2995. var->present = !var->unusable;
  2996. var->avl = (ar >> 12) & 1;
  2997. var->l = (ar >> 13) & 1;
  2998. var->db = (ar >> 14) & 1;
  2999. var->g = (ar >> 15) & 1;
  3000. }
  3001. static u64 vmx_get_segment_base(struct kvm_vcpu *vcpu, int seg)
  3002. {
  3003. struct kvm_segment s;
  3004. if (to_vmx(vcpu)->rmode.vm86_active) {
  3005. vmx_get_segment(vcpu, &s, seg);
  3006. return s.base;
  3007. }
  3008. return vmx_read_guest_seg_base(to_vmx(vcpu), seg);
  3009. }
  3010. static int vmx_get_cpl(struct kvm_vcpu *vcpu)
  3011. {
  3012. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3013. if (!is_protmode(vcpu))
  3014. return 0;
  3015. if (!is_long_mode(vcpu)
  3016. && (kvm_get_rflags(vcpu) & X86_EFLAGS_VM)) /* if virtual 8086 */
  3017. return 3;
  3018. if (!test_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail)) {
  3019. __set_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  3020. vmx->cpl = vmx_read_guest_seg_selector(vmx, VCPU_SREG_CS) & 3;
  3021. }
  3022. return vmx->cpl;
  3023. }
  3024. static u32 vmx_segment_access_rights(struct kvm_segment *var)
  3025. {
  3026. u32 ar;
  3027. if (var->unusable || !var->present)
  3028. ar = 1 << 16;
  3029. else {
  3030. ar = var->type & 15;
  3031. ar |= (var->s & 1) << 4;
  3032. ar |= (var->dpl & 3) << 5;
  3033. ar |= (var->present & 1) << 7;
  3034. ar |= (var->avl & 1) << 12;
  3035. ar |= (var->l & 1) << 13;
  3036. ar |= (var->db & 1) << 14;
  3037. ar |= (var->g & 1) << 15;
  3038. }
  3039. return ar;
  3040. }
  3041. static void vmx_set_segment(struct kvm_vcpu *vcpu,
  3042. struct kvm_segment *var, int seg)
  3043. {
  3044. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3045. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  3046. vmx_segment_cache_clear(vmx);
  3047. if (seg == VCPU_SREG_CS)
  3048. __clear_bit(VCPU_EXREG_CPL, (ulong *)&vcpu->arch.regs_avail);
  3049. if (vmx->rmode.vm86_active && seg != VCPU_SREG_LDTR) {
  3050. vmx->rmode.segs[seg] = *var;
  3051. if (seg == VCPU_SREG_TR)
  3052. vmcs_write16(sf->selector, var->selector);
  3053. else if (var->s)
  3054. fix_rmode_seg(seg, &vmx->rmode.segs[seg]);
  3055. goto out;
  3056. }
  3057. vmcs_writel(sf->base, var->base);
  3058. vmcs_write32(sf->limit, var->limit);
  3059. vmcs_write16(sf->selector, var->selector);
  3060. /*
  3061. * Fix the "Accessed" bit in AR field of segment registers for older
  3062. * qemu binaries.
  3063. * IA32 arch specifies that at the time of processor reset the
  3064. * "Accessed" bit in the AR field of segment registers is 1. And qemu
  3065. * is setting it to 0 in the userland code. This causes invalid guest
  3066. * state vmexit when "unrestricted guest" mode is turned on.
  3067. * Fix for this setup issue in cpu_reset is being pushed in the qemu
  3068. * tree. Newer qemu binaries with that qemu fix would not need this
  3069. * kvm hack.
  3070. */
  3071. if (enable_unrestricted_guest && (seg != VCPU_SREG_LDTR))
  3072. var->type |= 0x1; /* Accessed */
  3073. vmcs_write32(sf->ar_bytes, vmx_segment_access_rights(var));
  3074. out:
  3075. vmx->emulation_required |= emulation_required(vcpu);
  3076. }
  3077. static void vmx_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l)
  3078. {
  3079. u32 ar = vmx_read_guest_seg_ar(to_vmx(vcpu), VCPU_SREG_CS);
  3080. *db = (ar >> 14) & 1;
  3081. *l = (ar >> 13) & 1;
  3082. }
  3083. static void vmx_get_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  3084. {
  3085. dt->size = vmcs_read32(GUEST_IDTR_LIMIT);
  3086. dt->address = vmcs_readl(GUEST_IDTR_BASE);
  3087. }
  3088. static void vmx_set_idt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  3089. {
  3090. vmcs_write32(GUEST_IDTR_LIMIT, dt->size);
  3091. vmcs_writel(GUEST_IDTR_BASE, dt->address);
  3092. }
  3093. static void vmx_get_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  3094. {
  3095. dt->size = vmcs_read32(GUEST_GDTR_LIMIT);
  3096. dt->address = vmcs_readl(GUEST_GDTR_BASE);
  3097. }
  3098. static void vmx_set_gdt(struct kvm_vcpu *vcpu, struct desc_ptr *dt)
  3099. {
  3100. vmcs_write32(GUEST_GDTR_LIMIT, dt->size);
  3101. vmcs_writel(GUEST_GDTR_BASE, dt->address);
  3102. }
  3103. static bool rmode_segment_valid(struct kvm_vcpu *vcpu, int seg)
  3104. {
  3105. struct kvm_segment var;
  3106. u32 ar;
  3107. vmx_get_segment(vcpu, &var, seg);
  3108. var.dpl = 0x3;
  3109. if (seg == VCPU_SREG_CS)
  3110. var.type = 0x3;
  3111. ar = vmx_segment_access_rights(&var);
  3112. if (var.base != (var.selector << 4))
  3113. return false;
  3114. if (var.limit != 0xffff)
  3115. return false;
  3116. if (ar != 0xf3)
  3117. return false;
  3118. return true;
  3119. }
  3120. static bool code_segment_valid(struct kvm_vcpu *vcpu)
  3121. {
  3122. struct kvm_segment cs;
  3123. unsigned int cs_rpl;
  3124. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3125. cs_rpl = cs.selector & SELECTOR_RPL_MASK;
  3126. if (cs.unusable)
  3127. return false;
  3128. if (~cs.type & (AR_TYPE_CODE_MASK|AR_TYPE_ACCESSES_MASK))
  3129. return false;
  3130. if (!cs.s)
  3131. return false;
  3132. if (cs.type & AR_TYPE_WRITEABLE_MASK) {
  3133. if (cs.dpl > cs_rpl)
  3134. return false;
  3135. } else {
  3136. if (cs.dpl != cs_rpl)
  3137. return false;
  3138. }
  3139. if (!cs.present)
  3140. return false;
  3141. /* TODO: Add Reserved field check, this'll require a new member in the kvm_segment_field structure */
  3142. return true;
  3143. }
  3144. static bool stack_segment_valid(struct kvm_vcpu *vcpu)
  3145. {
  3146. struct kvm_segment ss;
  3147. unsigned int ss_rpl;
  3148. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  3149. ss_rpl = ss.selector & SELECTOR_RPL_MASK;
  3150. if (ss.unusable)
  3151. return true;
  3152. if (ss.type != 3 && ss.type != 7)
  3153. return false;
  3154. if (!ss.s)
  3155. return false;
  3156. if (ss.dpl != ss_rpl) /* DPL != RPL */
  3157. return false;
  3158. if (!ss.present)
  3159. return false;
  3160. return true;
  3161. }
  3162. static bool data_segment_valid(struct kvm_vcpu *vcpu, int seg)
  3163. {
  3164. struct kvm_segment var;
  3165. unsigned int rpl;
  3166. vmx_get_segment(vcpu, &var, seg);
  3167. rpl = var.selector & SELECTOR_RPL_MASK;
  3168. if (var.unusable)
  3169. return true;
  3170. if (!var.s)
  3171. return false;
  3172. if (!var.present)
  3173. return false;
  3174. if (~var.type & (AR_TYPE_CODE_MASK|AR_TYPE_WRITEABLE_MASK)) {
  3175. if (var.dpl < rpl) /* DPL < RPL */
  3176. return false;
  3177. }
  3178. /* TODO: Add other members to kvm_segment_field to allow checking for other access
  3179. * rights flags
  3180. */
  3181. return true;
  3182. }
  3183. static bool tr_valid(struct kvm_vcpu *vcpu)
  3184. {
  3185. struct kvm_segment tr;
  3186. vmx_get_segment(vcpu, &tr, VCPU_SREG_TR);
  3187. if (tr.unusable)
  3188. return false;
  3189. if (tr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  3190. return false;
  3191. if (tr.type != 3 && tr.type != 11) /* TODO: Check if guest is in IA32e mode */
  3192. return false;
  3193. if (!tr.present)
  3194. return false;
  3195. return true;
  3196. }
  3197. static bool ldtr_valid(struct kvm_vcpu *vcpu)
  3198. {
  3199. struct kvm_segment ldtr;
  3200. vmx_get_segment(vcpu, &ldtr, VCPU_SREG_LDTR);
  3201. if (ldtr.unusable)
  3202. return true;
  3203. if (ldtr.selector & SELECTOR_TI_MASK) /* TI = 1 */
  3204. return false;
  3205. if (ldtr.type != 2)
  3206. return false;
  3207. if (!ldtr.present)
  3208. return false;
  3209. return true;
  3210. }
  3211. static bool cs_ss_rpl_check(struct kvm_vcpu *vcpu)
  3212. {
  3213. struct kvm_segment cs, ss;
  3214. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  3215. vmx_get_segment(vcpu, &ss, VCPU_SREG_SS);
  3216. return ((cs.selector & SELECTOR_RPL_MASK) ==
  3217. (ss.selector & SELECTOR_RPL_MASK));
  3218. }
  3219. /*
  3220. * Check if guest state is valid. Returns true if valid, false if
  3221. * not.
  3222. * We assume that registers are always usable
  3223. */
  3224. static bool guest_state_valid(struct kvm_vcpu *vcpu)
  3225. {
  3226. if (enable_unrestricted_guest)
  3227. return true;
  3228. /* real mode guest state checks */
  3229. if (!is_protmode(vcpu) || (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
  3230. if (!rmode_segment_valid(vcpu, VCPU_SREG_CS))
  3231. return false;
  3232. if (!rmode_segment_valid(vcpu, VCPU_SREG_SS))
  3233. return false;
  3234. if (!rmode_segment_valid(vcpu, VCPU_SREG_DS))
  3235. return false;
  3236. if (!rmode_segment_valid(vcpu, VCPU_SREG_ES))
  3237. return false;
  3238. if (!rmode_segment_valid(vcpu, VCPU_SREG_FS))
  3239. return false;
  3240. if (!rmode_segment_valid(vcpu, VCPU_SREG_GS))
  3241. return false;
  3242. } else {
  3243. /* protected mode guest state checks */
  3244. if (!cs_ss_rpl_check(vcpu))
  3245. return false;
  3246. if (!code_segment_valid(vcpu))
  3247. return false;
  3248. if (!stack_segment_valid(vcpu))
  3249. return false;
  3250. if (!data_segment_valid(vcpu, VCPU_SREG_DS))
  3251. return false;
  3252. if (!data_segment_valid(vcpu, VCPU_SREG_ES))
  3253. return false;
  3254. if (!data_segment_valid(vcpu, VCPU_SREG_FS))
  3255. return false;
  3256. if (!data_segment_valid(vcpu, VCPU_SREG_GS))
  3257. return false;
  3258. if (!tr_valid(vcpu))
  3259. return false;
  3260. if (!ldtr_valid(vcpu))
  3261. return false;
  3262. }
  3263. /* TODO:
  3264. * - Add checks on RIP
  3265. * - Add checks on RFLAGS
  3266. */
  3267. return true;
  3268. }
  3269. static int init_rmode_tss(struct kvm *kvm)
  3270. {
  3271. gfn_t fn;
  3272. u16 data = 0;
  3273. int r, idx, ret = 0;
  3274. idx = srcu_read_lock(&kvm->srcu);
  3275. fn = kvm->arch.tss_addr >> PAGE_SHIFT;
  3276. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  3277. if (r < 0)
  3278. goto out;
  3279. data = TSS_BASE_SIZE + TSS_REDIRECTION_SIZE;
  3280. r = kvm_write_guest_page(kvm, fn++, &data,
  3281. TSS_IOPB_BASE_OFFSET, sizeof(u16));
  3282. if (r < 0)
  3283. goto out;
  3284. r = kvm_clear_guest_page(kvm, fn++, 0, PAGE_SIZE);
  3285. if (r < 0)
  3286. goto out;
  3287. r = kvm_clear_guest_page(kvm, fn, 0, PAGE_SIZE);
  3288. if (r < 0)
  3289. goto out;
  3290. data = ~0;
  3291. r = kvm_write_guest_page(kvm, fn, &data,
  3292. RMODE_TSS_SIZE - 2 * PAGE_SIZE - 1,
  3293. sizeof(u8));
  3294. if (r < 0)
  3295. goto out;
  3296. ret = 1;
  3297. out:
  3298. srcu_read_unlock(&kvm->srcu, idx);
  3299. return ret;
  3300. }
  3301. static int init_rmode_identity_map(struct kvm *kvm)
  3302. {
  3303. int i, idx, r, ret;
  3304. pfn_t identity_map_pfn;
  3305. u32 tmp;
  3306. if (!enable_ept)
  3307. return 1;
  3308. if (unlikely(!kvm->arch.ept_identity_pagetable)) {
  3309. printk(KERN_ERR "EPT: identity-mapping pagetable "
  3310. "haven't been allocated!\n");
  3311. return 0;
  3312. }
  3313. if (likely(kvm->arch.ept_identity_pagetable_done))
  3314. return 1;
  3315. ret = 0;
  3316. identity_map_pfn = kvm->arch.ept_identity_map_addr >> PAGE_SHIFT;
  3317. idx = srcu_read_lock(&kvm->srcu);
  3318. r = kvm_clear_guest_page(kvm, identity_map_pfn, 0, PAGE_SIZE);
  3319. if (r < 0)
  3320. goto out;
  3321. /* Set up identity-mapping pagetable for EPT in real mode */
  3322. for (i = 0; i < PT32_ENT_PER_PAGE; i++) {
  3323. tmp = (i << 22) + (_PAGE_PRESENT | _PAGE_RW | _PAGE_USER |
  3324. _PAGE_ACCESSED | _PAGE_DIRTY | _PAGE_PSE);
  3325. r = kvm_write_guest_page(kvm, identity_map_pfn,
  3326. &tmp, i * sizeof(tmp), sizeof(tmp));
  3327. if (r < 0)
  3328. goto out;
  3329. }
  3330. kvm->arch.ept_identity_pagetable_done = true;
  3331. ret = 1;
  3332. out:
  3333. srcu_read_unlock(&kvm->srcu, idx);
  3334. return ret;
  3335. }
  3336. static void seg_setup(int seg)
  3337. {
  3338. const struct kvm_vmx_segment_field *sf = &kvm_vmx_segment_fields[seg];
  3339. unsigned int ar;
  3340. vmcs_write16(sf->selector, 0);
  3341. vmcs_writel(sf->base, 0);
  3342. vmcs_write32(sf->limit, 0xffff);
  3343. ar = 0x93;
  3344. if (seg == VCPU_SREG_CS)
  3345. ar |= 0x08; /* code segment */
  3346. vmcs_write32(sf->ar_bytes, ar);
  3347. }
  3348. static int alloc_apic_access_page(struct kvm *kvm)
  3349. {
  3350. struct page *page;
  3351. struct kvm_userspace_memory_region kvm_userspace_mem;
  3352. int r = 0;
  3353. mutex_lock(&kvm->slots_lock);
  3354. if (kvm->arch.apic_access_page)
  3355. goto out;
  3356. kvm_userspace_mem.slot = APIC_ACCESS_PAGE_PRIVATE_MEMSLOT;
  3357. kvm_userspace_mem.flags = 0;
  3358. kvm_userspace_mem.guest_phys_addr = 0xfee00000ULL;
  3359. kvm_userspace_mem.memory_size = PAGE_SIZE;
  3360. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
  3361. if (r)
  3362. goto out;
  3363. page = gfn_to_page(kvm, 0xfee00);
  3364. if (is_error_page(page)) {
  3365. r = -EFAULT;
  3366. goto out;
  3367. }
  3368. kvm->arch.apic_access_page = page;
  3369. out:
  3370. mutex_unlock(&kvm->slots_lock);
  3371. return r;
  3372. }
  3373. static int alloc_identity_pagetable(struct kvm *kvm)
  3374. {
  3375. struct page *page;
  3376. struct kvm_userspace_memory_region kvm_userspace_mem;
  3377. int r = 0;
  3378. mutex_lock(&kvm->slots_lock);
  3379. if (kvm->arch.ept_identity_pagetable)
  3380. goto out;
  3381. kvm_userspace_mem.slot = IDENTITY_PAGETABLE_PRIVATE_MEMSLOT;
  3382. kvm_userspace_mem.flags = 0;
  3383. kvm_userspace_mem.guest_phys_addr =
  3384. kvm->arch.ept_identity_map_addr;
  3385. kvm_userspace_mem.memory_size = PAGE_SIZE;
  3386. r = __kvm_set_memory_region(kvm, &kvm_userspace_mem);
  3387. if (r)
  3388. goto out;
  3389. page = gfn_to_page(kvm, kvm->arch.ept_identity_map_addr >> PAGE_SHIFT);
  3390. if (is_error_page(page)) {
  3391. r = -EFAULT;
  3392. goto out;
  3393. }
  3394. kvm->arch.ept_identity_pagetable = page;
  3395. out:
  3396. mutex_unlock(&kvm->slots_lock);
  3397. return r;
  3398. }
  3399. static void allocate_vpid(struct vcpu_vmx *vmx)
  3400. {
  3401. int vpid;
  3402. vmx->vpid = 0;
  3403. if (!enable_vpid)
  3404. return;
  3405. spin_lock(&vmx_vpid_lock);
  3406. vpid = find_first_zero_bit(vmx_vpid_bitmap, VMX_NR_VPIDS);
  3407. if (vpid < VMX_NR_VPIDS) {
  3408. vmx->vpid = vpid;
  3409. __set_bit(vpid, vmx_vpid_bitmap);
  3410. }
  3411. spin_unlock(&vmx_vpid_lock);
  3412. }
  3413. static void free_vpid(struct vcpu_vmx *vmx)
  3414. {
  3415. if (!enable_vpid)
  3416. return;
  3417. spin_lock(&vmx_vpid_lock);
  3418. if (vmx->vpid != 0)
  3419. __clear_bit(vmx->vpid, vmx_vpid_bitmap);
  3420. spin_unlock(&vmx_vpid_lock);
  3421. }
  3422. #define MSR_TYPE_R 1
  3423. #define MSR_TYPE_W 2
  3424. static void __vmx_disable_intercept_for_msr(unsigned long *msr_bitmap,
  3425. u32 msr, int type)
  3426. {
  3427. int f = sizeof(unsigned long);
  3428. if (!cpu_has_vmx_msr_bitmap())
  3429. return;
  3430. /*
  3431. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  3432. * have the write-low and read-high bitmap offsets the wrong way round.
  3433. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  3434. */
  3435. if (msr <= 0x1fff) {
  3436. if (type & MSR_TYPE_R)
  3437. /* read-low */
  3438. __clear_bit(msr, msr_bitmap + 0x000 / f);
  3439. if (type & MSR_TYPE_W)
  3440. /* write-low */
  3441. __clear_bit(msr, msr_bitmap + 0x800 / f);
  3442. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  3443. msr &= 0x1fff;
  3444. if (type & MSR_TYPE_R)
  3445. /* read-high */
  3446. __clear_bit(msr, msr_bitmap + 0x400 / f);
  3447. if (type & MSR_TYPE_W)
  3448. /* write-high */
  3449. __clear_bit(msr, msr_bitmap + 0xc00 / f);
  3450. }
  3451. }
  3452. static void __vmx_enable_intercept_for_msr(unsigned long *msr_bitmap,
  3453. u32 msr, int type)
  3454. {
  3455. int f = sizeof(unsigned long);
  3456. if (!cpu_has_vmx_msr_bitmap())
  3457. return;
  3458. /*
  3459. * See Intel PRM Vol. 3, 20.6.9 (MSR-Bitmap Address). Early manuals
  3460. * have the write-low and read-high bitmap offsets the wrong way round.
  3461. * We can control MSRs 0x00000000-0x00001fff and 0xc0000000-0xc0001fff.
  3462. */
  3463. if (msr <= 0x1fff) {
  3464. if (type & MSR_TYPE_R)
  3465. /* read-low */
  3466. __set_bit(msr, msr_bitmap + 0x000 / f);
  3467. if (type & MSR_TYPE_W)
  3468. /* write-low */
  3469. __set_bit(msr, msr_bitmap + 0x800 / f);
  3470. } else if ((msr >= 0xc0000000) && (msr <= 0xc0001fff)) {
  3471. msr &= 0x1fff;
  3472. if (type & MSR_TYPE_R)
  3473. /* read-high */
  3474. __set_bit(msr, msr_bitmap + 0x400 / f);
  3475. if (type & MSR_TYPE_W)
  3476. /* write-high */
  3477. __set_bit(msr, msr_bitmap + 0xc00 / f);
  3478. }
  3479. }
  3480. static void vmx_disable_intercept_for_msr(u32 msr, bool longmode_only)
  3481. {
  3482. if (!longmode_only)
  3483. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy,
  3484. msr, MSR_TYPE_R | MSR_TYPE_W);
  3485. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode,
  3486. msr, MSR_TYPE_R | MSR_TYPE_W);
  3487. }
  3488. static void vmx_enable_intercept_msr_read_x2apic(u32 msr)
  3489. {
  3490. __vmx_enable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
  3491. msr, MSR_TYPE_R);
  3492. __vmx_enable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
  3493. msr, MSR_TYPE_R);
  3494. }
  3495. static void vmx_disable_intercept_msr_read_x2apic(u32 msr)
  3496. {
  3497. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
  3498. msr, MSR_TYPE_R);
  3499. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
  3500. msr, MSR_TYPE_R);
  3501. }
  3502. static void vmx_disable_intercept_msr_write_x2apic(u32 msr)
  3503. {
  3504. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_legacy_x2apic,
  3505. msr, MSR_TYPE_W);
  3506. __vmx_disable_intercept_for_msr(vmx_msr_bitmap_longmode_x2apic,
  3507. msr, MSR_TYPE_W);
  3508. }
  3509. static int vmx_vm_has_apicv(struct kvm *kvm)
  3510. {
  3511. return enable_apicv && irqchip_in_kernel(kvm);
  3512. }
  3513. /*
  3514. * Send interrupt to vcpu via posted interrupt way.
  3515. * 1. If target vcpu is running(non-root mode), send posted interrupt
  3516. * notification to vcpu and hardware will sync PIR to vIRR atomically.
  3517. * 2. If target vcpu isn't running(root mode), kick it to pick up the
  3518. * interrupt from PIR in next vmentry.
  3519. */
  3520. static void vmx_deliver_posted_interrupt(struct kvm_vcpu *vcpu, int vector)
  3521. {
  3522. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3523. int r;
  3524. if (pi_test_and_set_pir(vector, &vmx->pi_desc))
  3525. return;
  3526. r = pi_test_and_set_on(&vmx->pi_desc);
  3527. kvm_make_request(KVM_REQ_EVENT, vcpu);
  3528. #ifdef CONFIG_SMP
  3529. if (!r && (vcpu->mode == IN_GUEST_MODE))
  3530. apic->send_IPI_mask(get_cpu_mask(vcpu->cpu),
  3531. POSTED_INTR_VECTOR);
  3532. else
  3533. #endif
  3534. kvm_vcpu_kick(vcpu);
  3535. }
  3536. static void vmx_sync_pir_to_irr(struct kvm_vcpu *vcpu)
  3537. {
  3538. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3539. if (!pi_test_and_clear_on(&vmx->pi_desc))
  3540. return;
  3541. kvm_apic_update_irr(vcpu, vmx->pi_desc.pir);
  3542. }
  3543. static void vmx_sync_pir_to_irr_dummy(struct kvm_vcpu *vcpu)
  3544. {
  3545. return;
  3546. }
  3547. /*
  3548. * Set up the vmcs's constant host-state fields, i.e., host-state fields that
  3549. * will not change in the lifetime of the guest.
  3550. * Note that host-state that does change is set elsewhere. E.g., host-state
  3551. * that is set differently for each CPU is set in vmx_vcpu_load(), not here.
  3552. */
  3553. static void vmx_set_constant_host_state(struct vcpu_vmx *vmx)
  3554. {
  3555. u32 low32, high32;
  3556. unsigned long tmpl;
  3557. struct desc_ptr dt;
  3558. vmcs_writel(HOST_CR0, read_cr0() & ~X86_CR0_TS); /* 22.2.3 */
  3559. vmcs_writel(HOST_CR4, read_cr4()); /* 22.2.3, 22.2.5 */
  3560. vmcs_writel(HOST_CR3, read_cr3()); /* 22.2.3 FIXME: shadow tables */
  3561. vmcs_write16(HOST_CS_SELECTOR, __KERNEL_CS); /* 22.2.4 */
  3562. #ifdef CONFIG_X86_64
  3563. /*
  3564. * Load null selectors, so we can avoid reloading them in
  3565. * __vmx_load_host_state(), in case userspace uses the null selectors
  3566. * too (the expected case).
  3567. */
  3568. vmcs_write16(HOST_DS_SELECTOR, 0);
  3569. vmcs_write16(HOST_ES_SELECTOR, 0);
  3570. #else
  3571. vmcs_write16(HOST_DS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3572. vmcs_write16(HOST_ES_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3573. #endif
  3574. vmcs_write16(HOST_SS_SELECTOR, __KERNEL_DS); /* 22.2.4 */
  3575. vmcs_write16(HOST_TR_SELECTOR, GDT_ENTRY_TSS*8); /* 22.2.4 */
  3576. native_store_idt(&dt);
  3577. vmcs_writel(HOST_IDTR_BASE, dt.address); /* 22.2.4 */
  3578. vmx->host_idt_base = dt.address;
  3579. vmcs_writel(HOST_RIP, vmx_return); /* 22.2.5 */
  3580. rdmsr(MSR_IA32_SYSENTER_CS, low32, high32);
  3581. vmcs_write32(HOST_IA32_SYSENTER_CS, low32);
  3582. rdmsrl(MSR_IA32_SYSENTER_EIP, tmpl);
  3583. vmcs_writel(HOST_IA32_SYSENTER_EIP, tmpl); /* 22.2.3 */
  3584. if (vmcs_config.vmexit_ctrl & VM_EXIT_LOAD_IA32_PAT) {
  3585. rdmsr(MSR_IA32_CR_PAT, low32, high32);
  3586. vmcs_write64(HOST_IA32_PAT, low32 | ((u64) high32 << 32));
  3587. }
  3588. }
  3589. static void set_cr4_guest_host_mask(struct vcpu_vmx *vmx)
  3590. {
  3591. vmx->vcpu.arch.cr4_guest_owned_bits = KVM_CR4_GUEST_OWNED_BITS;
  3592. if (enable_ept)
  3593. vmx->vcpu.arch.cr4_guest_owned_bits |= X86_CR4_PGE;
  3594. if (is_guest_mode(&vmx->vcpu))
  3595. vmx->vcpu.arch.cr4_guest_owned_bits &=
  3596. ~get_vmcs12(&vmx->vcpu)->cr4_guest_host_mask;
  3597. vmcs_writel(CR4_GUEST_HOST_MASK, ~vmx->vcpu.arch.cr4_guest_owned_bits);
  3598. }
  3599. static u32 vmx_pin_based_exec_ctrl(struct vcpu_vmx *vmx)
  3600. {
  3601. u32 pin_based_exec_ctrl = vmcs_config.pin_based_exec_ctrl;
  3602. if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
  3603. pin_based_exec_ctrl &= ~PIN_BASED_POSTED_INTR;
  3604. return pin_based_exec_ctrl;
  3605. }
  3606. static u32 vmx_exec_control(struct vcpu_vmx *vmx)
  3607. {
  3608. u32 exec_control = vmcs_config.cpu_based_exec_ctrl;
  3609. if (!vm_need_tpr_shadow(vmx->vcpu.kvm)) {
  3610. exec_control &= ~CPU_BASED_TPR_SHADOW;
  3611. #ifdef CONFIG_X86_64
  3612. exec_control |= CPU_BASED_CR8_STORE_EXITING |
  3613. CPU_BASED_CR8_LOAD_EXITING;
  3614. #endif
  3615. }
  3616. if (!enable_ept)
  3617. exec_control |= CPU_BASED_CR3_STORE_EXITING |
  3618. CPU_BASED_CR3_LOAD_EXITING |
  3619. CPU_BASED_INVLPG_EXITING;
  3620. return exec_control;
  3621. }
  3622. static u32 vmx_secondary_exec_control(struct vcpu_vmx *vmx)
  3623. {
  3624. u32 exec_control = vmcs_config.cpu_based_2nd_exec_ctrl;
  3625. if (!vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3626. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  3627. if (vmx->vpid == 0)
  3628. exec_control &= ~SECONDARY_EXEC_ENABLE_VPID;
  3629. if (!enable_ept) {
  3630. exec_control &= ~SECONDARY_EXEC_ENABLE_EPT;
  3631. enable_unrestricted_guest = 0;
  3632. /* Enable INVPCID for non-ept guests may cause performance regression. */
  3633. exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
  3634. }
  3635. if (!enable_unrestricted_guest)
  3636. exec_control &= ~SECONDARY_EXEC_UNRESTRICTED_GUEST;
  3637. if (!ple_gap)
  3638. exec_control &= ~SECONDARY_EXEC_PAUSE_LOOP_EXITING;
  3639. if (!vmx_vm_has_apicv(vmx->vcpu.kvm))
  3640. exec_control &= ~(SECONDARY_EXEC_APIC_REGISTER_VIRT |
  3641. SECONDARY_EXEC_VIRTUAL_INTR_DELIVERY);
  3642. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  3643. /* SECONDARY_EXEC_SHADOW_VMCS is enabled when L1 executes VMPTRLD
  3644. (handle_vmptrld).
  3645. We can NOT enable shadow_vmcs here because we don't have yet
  3646. a current VMCS12
  3647. */
  3648. exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
  3649. return exec_control;
  3650. }
  3651. static void ept_set_mmio_spte_mask(void)
  3652. {
  3653. /*
  3654. * EPT Misconfigurations can be generated if the value of bits 2:0
  3655. * of an EPT paging-structure entry is 110b (write/execute).
  3656. * Also, magic bits (0x3ull << 62) is set to quickly identify mmio
  3657. * spte.
  3658. */
  3659. kvm_mmu_set_mmio_spte_mask((0x3ull << 62) | 0x6ull);
  3660. }
  3661. /*
  3662. * Sets up the vmcs for emulated real mode.
  3663. */
  3664. static int vmx_vcpu_setup(struct vcpu_vmx *vmx)
  3665. {
  3666. #ifdef CONFIG_X86_64
  3667. unsigned long a;
  3668. #endif
  3669. int i;
  3670. /* I/O */
  3671. vmcs_write64(IO_BITMAP_A, __pa(vmx_io_bitmap_a));
  3672. vmcs_write64(IO_BITMAP_B, __pa(vmx_io_bitmap_b));
  3673. if (enable_shadow_vmcs) {
  3674. vmcs_write64(VMREAD_BITMAP, __pa(vmx_vmread_bitmap));
  3675. vmcs_write64(VMWRITE_BITMAP, __pa(vmx_vmwrite_bitmap));
  3676. }
  3677. if (cpu_has_vmx_msr_bitmap())
  3678. vmcs_write64(MSR_BITMAP, __pa(vmx_msr_bitmap_legacy));
  3679. vmcs_write64(VMCS_LINK_POINTER, -1ull); /* 22.3.1.5 */
  3680. /* Control */
  3681. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL, vmx_pin_based_exec_ctrl(vmx));
  3682. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, vmx_exec_control(vmx));
  3683. if (cpu_has_secondary_exec_ctrls()) {
  3684. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  3685. vmx_secondary_exec_control(vmx));
  3686. }
  3687. if (vmx_vm_has_apicv(vmx->vcpu.kvm)) {
  3688. vmcs_write64(EOI_EXIT_BITMAP0, 0);
  3689. vmcs_write64(EOI_EXIT_BITMAP1, 0);
  3690. vmcs_write64(EOI_EXIT_BITMAP2, 0);
  3691. vmcs_write64(EOI_EXIT_BITMAP3, 0);
  3692. vmcs_write16(GUEST_INTR_STATUS, 0);
  3693. vmcs_write64(POSTED_INTR_NV, POSTED_INTR_VECTOR);
  3694. vmcs_write64(POSTED_INTR_DESC_ADDR, __pa((&vmx->pi_desc)));
  3695. }
  3696. if (ple_gap) {
  3697. vmcs_write32(PLE_GAP, ple_gap);
  3698. vmcs_write32(PLE_WINDOW, ple_window);
  3699. }
  3700. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK, 0);
  3701. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH, 0);
  3702. vmcs_write32(CR3_TARGET_COUNT, 0); /* 22.2.1 */
  3703. vmcs_write16(HOST_FS_SELECTOR, 0); /* 22.2.4 */
  3704. vmcs_write16(HOST_GS_SELECTOR, 0); /* 22.2.4 */
  3705. vmx_set_constant_host_state(vmx);
  3706. #ifdef CONFIG_X86_64
  3707. rdmsrl(MSR_FS_BASE, a);
  3708. vmcs_writel(HOST_FS_BASE, a); /* 22.2.4 */
  3709. rdmsrl(MSR_GS_BASE, a);
  3710. vmcs_writel(HOST_GS_BASE, a); /* 22.2.4 */
  3711. #else
  3712. vmcs_writel(HOST_FS_BASE, 0); /* 22.2.4 */
  3713. vmcs_writel(HOST_GS_BASE, 0); /* 22.2.4 */
  3714. #endif
  3715. vmcs_write32(VM_EXIT_MSR_STORE_COUNT, 0);
  3716. vmcs_write32(VM_EXIT_MSR_LOAD_COUNT, 0);
  3717. vmcs_write64(VM_EXIT_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.host));
  3718. vmcs_write32(VM_ENTRY_MSR_LOAD_COUNT, 0);
  3719. vmcs_write64(VM_ENTRY_MSR_LOAD_ADDR, __pa(vmx->msr_autoload.guest));
  3720. if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT) {
  3721. u32 msr_low, msr_high;
  3722. u64 host_pat;
  3723. rdmsr(MSR_IA32_CR_PAT, msr_low, msr_high);
  3724. host_pat = msr_low | ((u64) msr_high << 32);
  3725. /* Write the default value follow host pat */
  3726. vmcs_write64(GUEST_IA32_PAT, host_pat);
  3727. /* Keep arch.pat sync with GUEST_IA32_PAT */
  3728. vmx->vcpu.arch.pat = host_pat;
  3729. }
  3730. for (i = 0; i < NR_VMX_MSR; ++i) {
  3731. u32 index = vmx_msr_index[i];
  3732. u32 data_low, data_high;
  3733. int j = vmx->nmsrs;
  3734. if (rdmsr_safe(index, &data_low, &data_high) < 0)
  3735. continue;
  3736. if (wrmsr_safe(index, data_low, data_high) < 0)
  3737. continue;
  3738. vmx->guest_msrs[j].index = i;
  3739. vmx->guest_msrs[j].data = 0;
  3740. vmx->guest_msrs[j].mask = -1ull;
  3741. ++vmx->nmsrs;
  3742. }
  3743. vmcs_write32(VM_EXIT_CONTROLS, vmcs_config.vmexit_ctrl);
  3744. /* 22.2.1, 20.8.1 */
  3745. vmcs_write32(VM_ENTRY_CONTROLS, vmcs_config.vmentry_ctrl);
  3746. vmcs_writel(CR0_GUEST_HOST_MASK, ~0UL);
  3747. set_cr4_guest_host_mask(vmx);
  3748. return 0;
  3749. }
  3750. static void vmx_vcpu_reset(struct kvm_vcpu *vcpu)
  3751. {
  3752. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3753. u64 msr;
  3754. vmx->rmode.vm86_active = 0;
  3755. vmx->soft_vnmi_blocked = 0;
  3756. vmx->vcpu.arch.regs[VCPU_REGS_RDX] = get_rdx_init_val();
  3757. kvm_set_cr8(&vmx->vcpu, 0);
  3758. msr = 0xfee00000 | MSR_IA32_APICBASE_ENABLE;
  3759. if (kvm_vcpu_is_bsp(&vmx->vcpu))
  3760. msr |= MSR_IA32_APICBASE_BSP;
  3761. kvm_set_apic_base(&vmx->vcpu, msr);
  3762. vmx_segment_cache_clear(vmx);
  3763. seg_setup(VCPU_SREG_CS);
  3764. vmcs_write16(GUEST_CS_SELECTOR, 0xf000);
  3765. vmcs_write32(GUEST_CS_BASE, 0xffff0000);
  3766. seg_setup(VCPU_SREG_DS);
  3767. seg_setup(VCPU_SREG_ES);
  3768. seg_setup(VCPU_SREG_FS);
  3769. seg_setup(VCPU_SREG_GS);
  3770. seg_setup(VCPU_SREG_SS);
  3771. vmcs_write16(GUEST_TR_SELECTOR, 0);
  3772. vmcs_writel(GUEST_TR_BASE, 0);
  3773. vmcs_write32(GUEST_TR_LIMIT, 0xffff);
  3774. vmcs_write32(GUEST_TR_AR_BYTES, 0x008b);
  3775. vmcs_write16(GUEST_LDTR_SELECTOR, 0);
  3776. vmcs_writel(GUEST_LDTR_BASE, 0);
  3777. vmcs_write32(GUEST_LDTR_LIMIT, 0xffff);
  3778. vmcs_write32(GUEST_LDTR_AR_BYTES, 0x00082);
  3779. vmcs_write32(GUEST_SYSENTER_CS, 0);
  3780. vmcs_writel(GUEST_SYSENTER_ESP, 0);
  3781. vmcs_writel(GUEST_SYSENTER_EIP, 0);
  3782. vmcs_writel(GUEST_RFLAGS, 0x02);
  3783. kvm_rip_write(vcpu, 0xfff0);
  3784. vmcs_writel(GUEST_GDTR_BASE, 0);
  3785. vmcs_write32(GUEST_GDTR_LIMIT, 0xffff);
  3786. vmcs_writel(GUEST_IDTR_BASE, 0);
  3787. vmcs_write32(GUEST_IDTR_LIMIT, 0xffff);
  3788. vmcs_write32(GUEST_ACTIVITY_STATE, GUEST_ACTIVITY_ACTIVE);
  3789. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO, 0);
  3790. vmcs_write32(GUEST_PENDING_DBG_EXCEPTIONS, 0);
  3791. /* Special registers */
  3792. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  3793. setup_msrs(vmx);
  3794. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0); /* 22.2.1 */
  3795. if (cpu_has_vmx_tpr_shadow()) {
  3796. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR, 0);
  3797. if (vm_need_tpr_shadow(vmx->vcpu.kvm))
  3798. vmcs_write64(VIRTUAL_APIC_PAGE_ADDR,
  3799. __pa(vmx->vcpu.arch.apic->regs));
  3800. vmcs_write32(TPR_THRESHOLD, 0);
  3801. }
  3802. if (vm_need_virtualize_apic_accesses(vmx->vcpu.kvm))
  3803. vmcs_write64(APIC_ACCESS_ADDR,
  3804. page_to_phys(vmx->vcpu.kvm->arch.apic_access_page));
  3805. if (vmx_vm_has_apicv(vcpu->kvm))
  3806. memset(&vmx->pi_desc, 0, sizeof(struct pi_desc));
  3807. if (vmx->vpid != 0)
  3808. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  3809. vmx->vcpu.arch.cr0 = X86_CR0_NW | X86_CR0_CD | X86_CR0_ET;
  3810. vmx_set_cr0(&vmx->vcpu, kvm_read_cr0(vcpu)); /* enter rmode */
  3811. vmx_set_cr4(&vmx->vcpu, 0);
  3812. vmx_set_efer(&vmx->vcpu, 0);
  3813. vmx_fpu_activate(&vmx->vcpu);
  3814. update_exception_bitmap(&vmx->vcpu);
  3815. vpid_sync_context(vmx);
  3816. }
  3817. /*
  3818. * In nested virtualization, check if L1 asked to exit on external interrupts.
  3819. * For most existing hypervisors, this will always return true.
  3820. */
  3821. static bool nested_exit_on_intr(struct kvm_vcpu *vcpu)
  3822. {
  3823. return get_vmcs12(vcpu)->pin_based_vm_exec_control &
  3824. PIN_BASED_EXT_INTR_MASK;
  3825. }
  3826. static bool nested_exit_on_nmi(struct kvm_vcpu *vcpu)
  3827. {
  3828. return get_vmcs12(vcpu)->pin_based_vm_exec_control &
  3829. PIN_BASED_NMI_EXITING;
  3830. }
  3831. static int enable_irq_window(struct kvm_vcpu *vcpu)
  3832. {
  3833. u32 cpu_based_vm_exec_control;
  3834. if (is_guest_mode(vcpu) && nested_exit_on_intr(vcpu))
  3835. /*
  3836. * We get here if vmx_interrupt_allowed() said we can't
  3837. * inject to L1 now because L2 must run. The caller will have
  3838. * to make L2 exit right after entry, so we can inject to L1
  3839. * more promptly.
  3840. */
  3841. return -EBUSY;
  3842. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3843. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_INTR_PENDING;
  3844. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3845. return 0;
  3846. }
  3847. static int enable_nmi_window(struct kvm_vcpu *vcpu)
  3848. {
  3849. u32 cpu_based_vm_exec_control;
  3850. if (!cpu_has_virtual_nmis())
  3851. return enable_irq_window(vcpu);
  3852. if (vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_STI)
  3853. return enable_irq_window(vcpu);
  3854. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  3855. cpu_based_vm_exec_control |= CPU_BASED_VIRTUAL_NMI_PENDING;
  3856. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  3857. return 0;
  3858. }
  3859. static void vmx_inject_irq(struct kvm_vcpu *vcpu)
  3860. {
  3861. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3862. uint32_t intr;
  3863. int irq = vcpu->arch.interrupt.nr;
  3864. trace_kvm_inj_virq(irq);
  3865. ++vcpu->stat.irq_injections;
  3866. if (vmx->rmode.vm86_active) {
  3867. int inc_eip = 0;
  3868. if (vcpu->arch.interrupt.soft)
  3869. inc_eip = vcpu->arch.event_exit_inst_len;
  3870. if (kvm_inject_realmode_interrupt(vcpu, irq, inc_eip) != EMULATE_DONE)
  3871. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3872. return;
  3873. }
  3874. intr = irq | INTR_INFO_VALID_MASK;
  3875. if (vcpu->arch.interrupt.soft) {
  3876. intr |= INTR_TYPE_SOFT_INTR;
  3877. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  3878. vmx->vcpu.arch.event_exit_inst_len);
  3879. } else
  3880. intr |= INTR_TYPE_EXT_INTR;
  3881. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, intr);
  3882. }
  3883. static void vmx_inject_nmi(struct kvm_vcpu *vcpu)
  3884. {
  3885. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3886. if (is_guest_mode(vcpu))
  3887. return;
  3888. if (!cpu_has_virtual_nmis()) {
  3889. /*
  3890. * Tracking the NMI-blocked state in software is built upon
  3891. * finding the next open IRQ window. This, in turn, depends on
  3892. * well-behaving guests: They have to keep IRQs disabled at
  3893. * least as long as the NMI handler runs. Otherwise we may
  3894. * cause NMI nesting, maybe breaking the guest. But as this is
  3895. * highly unlikely, we can live with the residual risk.
  3896. */
  3897. vmx->soft_vnmi_blocked = 1;
  3898. vmx->vnmi_blocked_time = 0;
  3899. }
  3900. ++vcpu->stat.nmi_injections;
  3901. vmx->nmi_known_unmasked = false;
  3902. if (vmx->rmode.vm86_active) {
  3903. if (kvm_inject_realmode_interrupt(vcpu, NMI_VECTOR, 0) != EMULATE_DONE)
  3904. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  3905. return;
  3906. }
  3907. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  3908. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR);
  3909. }
  3910. static bool vmx_get_nmi_mask(struct kvm_vcpu *vcpu)
  3911. {
  3912. if (!cpu_has_virtual_nmis())
  3913. return to_vmx(vcpu)->soft_vnmi_blocked;
  3914. if (to_vmx(vcpu)->nmi_known_unmasked)
  3915. return false;
  3916. return vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) & GUEST_INTR_STATE_NMI;
  3917. }
  3918. static void vmx_set_nmi_mask(struct kvm_vcpu *vcpu, bool masked)
  3919. {
  3920. struct vcpu_vmx *vmx = to_vmx(vcpu);
  3921. if (!cpu_has_virtual_nmis()) {
  3922. if (vmx->soft_vnmi_blocked != masked) {
  3923. vmx->soft_vnmi_blocked = masked;
  3924. vmx->vnmi_blocked_time = 0;
  3925. }
  3926. } else {
  3927. vmx->nmi_known_unmasked = !masked;
  3928. if (masked)
  3929. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  3930. GUEST_INTR_STATE_NMI);
  3931. else
  3932. vmcs_clear_bits(GUEST_INTERRUPTIBILITY_INFO,
  3933. GUEST_INTR_STATE_NMI);
  3934. }
  3935. }
  3936. static int vmx_nmi_allowed(struct kvm_vcpu *vcpu)
  3937. {
  3938. if (is_guest_mode(vcpu)) {
  3939. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  3940. if (to_vmx(vcpu)->nested.nested_run_pending)
  3941. return 0;
  3942. if (nested_exit_on_nmi(vcpu)) {
  3943. nested_vmx_vmexit(vcpu);
  3944. vmcs12->vm_exit_reason = EXIT_REASON_EXCEPTION_NMI;
  3945. vmcs12->vm_exit_intr_info = NMI_VECTOR |
  3946. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK;
  3947. /*
  3948. * The NMI-triggered VM exit counts as injection:
  3949. * clear this one and block further NMIs.
  3950. */
  3951. vcpu->arch.nmi_pending = 0;
  3952. vmx_set_nmi_mask(vcpu, true);
  3953. return 0;
  3954. }
  3955. }
  3956. if (!cpu_has_virtual_nmis() && to_vmx(vcpu)->soft_vnmi_blocked)
  3957. return 0;
  3958. return !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  3959. (GUEST_INTR_STATE_MOV_SS | GUEST_INTR_STATE_STI
  3960. | GUEST_INTR_STATE_NMI));
  3961. }
  3962. static int vmx_interrupt_allowed(struct kvm_vcpu *vcpu)
  3963. {
  3964. if (is_guest_mode(vcpu)) {
  3965. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  3966. if (to_vmx(vcpu)->nested.nested_run_pending)
  3967. return 0;
  3968. if (nested_exit_on_intr(vcpu)) {
  3969. nested_vmx_vmexit(vcpu);
  3970. vmcs12->vm_exit_reason =
  3971. EXIT_REASON_EXTERNAL_INTERRUPT;
  3972. vmcs12->vm_exit_intr_info = 0;
  3973. /*
  3974. * fall through to normal code, but now in L1, not L2
  3975. */
  3976. }
  3977. }
  3978. return (vmcs_readl(GUEST_RFLAGS) & X86_EFLAGS_IF) &&
  3979. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO) &
  3980. (GUEST_INTR_STATE_STI | GUEST_INTR_STATE_MOV_SS));
  3981. }
  3982. static int vmx_set_tss_addr(struct kvm *kvm, unsigned int addr)
  3983. {
  3984. int ret;
  3985. struct kvm_userspace_memory_region tss_mem = {
  3986. .slot = TSS_PRIVATE_MEMSLOT,
  3987. .guest_phys_addr = addr,
  3988. .memory_size = PAGE_SIZE * 3,
  3989. .flags = 0,
  3990. };
  3991. ret = kvm_set_memory_region(kvm, &tss_mem);
  3992. if (ret)
  3993. return ret;
  3994. kvm->arch.tss_addr = addr;
  3995. if (!init_rmode_tss(kvm))
  3996. return -ENOMEM;
  3997. return 0;
  3998. }
  3999. static bool rmode_exception(struct kvm_vcpu *vcpu, int vec)
  4000. {
  4001. switch (vec) {
  4002. case BP_VECTOR:
  4003. /*
  4004. * Update instruction length as we may reinject the exception
  4005. * from user space while in guest debugging mode.
  4006. */
  4007. to_vmx(vcpu)->vcpu.arch.event_exit_inst_len =
  4008. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  4009. if (vcpu->guest_debug & KVM_GUESTDBG_USE_SW_BP)
  4010. return false;
  4011. /* fall through */
  4012. case DB_VECTOR:
  4013. if (vcpu->guest_debug &
  4014. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))
  4015. return false;
  4016. /* fall through */
  4017. case DE_VECTOR:
  4018. case OF_VECTOR:
  4019. case BR_VECTOR:
  4020. case UD_VECTOR:
  4021. case DF_VECTOR:
  4022. case SS_VECTOR:
  4023. case GP_VECTOR:
  4024. case MF_VECTOR:
  4025. return true;
  4026. break;
  4027. }
  4028. return false;
  4029. }
  4030. static int handle_rmode_exception(struct kvm_vcpu *vcpu,
  4031. int vec, u32 err_code)
  4032. {
  4033. /*
  4034. * Instruction with address size override prefix opcode 0x67
  4035. * Cause the #SS fault with 0 error code in VM86 mode.
  4036. */
  4037. if (((vec == GP_VECTOR) || (vec == SS_VECTOR)) && err_code == 0) {
  4038. if (emulate_instruction(vcpu, 0) == EMULATE_DONE) {
  4039. if (vcpu->arch.halt_request) {
  4040. vcpu->arch.halt_request = 0;
  4041. return kvm_emulate_halt(vcpu);
  4042. }
  4043. return 1;
  4044. }
  4045. return 0;
  4046. }
  4047. /*
  4048. * Forward all other exceptions that are valid in real mode.
  4049. * FIXME: Breaks guest debugging in real mode, needs to be fixed with
  4050. * the required debugging infrastructure rework.
  4051. */
  4052. kvm_queue_exception(vcpu, vec);
  4053. return 1;
  4054. }
  4055. /*
  4056. * Trigger machine check on the host. We assume all the MSRs are already set up
  4057. * by the CPU and that we still run on the same CPU as the MCE occurred on.
  4058. * We pass a fake environment to the machine check handler because we want
  4059. * the guest to be always treated like user space, no matter what context
  4060. * it used internally.
  4061. */
  4062. static void kvm_machine_check(void)
  4063. {
  4064. #if defined(CONFIG_X86_MCE) && defined(CONFIG_X86_64)
  4065. struct pt_regs regs = {
  4066. .cs = 3, /* Fake ring 3 no matter what the guest ran on */
  4067. .flags = X86_EFLAGS_IF,
  4068. };
  4069. do_machine_check(&regs, 0);
  4070. #endif
  4071. }
  4072. static int handle_machine_check(struct kvm_vcpu *vcpu)
  4073. {
  4074. /* already handled by vcpu_run */
  4075. return 1;
  4076. }
  4077. static int handle_exception(struct kvm_vcpu *vcpu)
  4078. {
  4079. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4080. struct kvm_run *kvm_run = vcpu->run;
  4081. u32 intr_info, ex_no, error_code;
  4082. unsigned long cr2, rip, dr6;
  4083. u32 vect_info;
  4084. enum emulation_result er;
  4085. vect_info = vmx->idt_vectoring_info;
  4086. intr_info = vmx->exit_intr_info;
  4087. if (is_machine_check(intr_info))
  4088. return handle_machine_check(vcpu);
  4089. if ((intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR)
  4090. return 1; /* already handled by vmx_vcpu_run() */
  4091. if (is_no_device(intr_info)) {
  4092. vmx_fpu_activate(vcpu);
  4093. return 1;
  4094. }
  4095. if (is_invalid_opcode(intr_info)) {
  4096. er = emulate_instruction(vcpu, EMULTYPE_TRAP_UD);
  4097. if (er != EMULATE_DONE)
  4098. kvm_queue_exception(vcpu, UD_VECTOR);
  4099. return 1;
  4100. }
  4101. error_code = 0;
  4102. if (intr_info & INTR_INFO_DELIVER_CODE_MASK)
  4103. error_code = vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  4104. /*
  4105. * The #PF with PFEC.RSVD = 1 indicates the guest is accessing
  4106. * MMIO, it is better to report an internal error.
  4107. * See the comments in vmx_handle_exit.
  4108. */
  4109. if ((vect_info & VECTORING_INFO_VALID_MASK) &&
  4110. !(is_page_fault(intr_info) && !(error_code & PFERR_RSVD_MASK))) {
  4111. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4112. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_SIMUL_EX;
  4113. vcpu->run->internal.ndata = 2;
  4114. vcpu->run->internal.data[0] = vect_info;
  4115. vcpu->run->internal.data[1] = intr_info;
  4116. return 0;
  4117. }
  4118. if (is_page_fault(intr_info)) {
  4119. /* EPT won't cause page fault directly */
  4120. BUG_ON(enable_ept);
  4121. cr2 = vmcs_readl(EXIT_QUALIFICATION);
  4122. trace_kvm_page_fault(cr2, error_code);
  4123. if (kvm_event_needs_reinjection(vcpu))
  4124. kvm_mmu_unprotect_page_virt(vcpu, cr2);
  4125. return kvm_mmu_page_fault(vcpu, cr2, error_code, NULL, 0);
  4126. }
  4127. ex_no = intr_info & INTR_INFO_VECTOR_MASK;
  4128. if (vmx->rmode.vm86_active && rmode_exception(vcpu, ex_no))
  4129. return handle_rmode_exception(vcpu, ex_no, error_code);
  4130. switch (ex_no) {
  4131. case DB_VECTOR:
  4132. dr6 = vmcs_readl(EXIT_QUALIFICATION);
  4133. if (!(vcpu->guest_debug &
  4134. (KVM_GUESTDBG_SINGLESTEP | KVM_GUESTDBG_USE_HW_BP))) {
  4135. vcpu->arch.dr6 = dr6 | DR6_FIXED_1;
  4136. kvm_queue_exception(vcpu, DB_VECTOR);
  4137. return 1;
  4138. }
  4139. kvm_run->debug.arch.dr6 = dr6 | DR6_FIXED_1;
  4140. kvm_run->debug.arch.dr7 = vmcs_readl(GUEST_DR7);
  4141. /* fall through */
  4142. case BP_VECTOR:
  4143. /*
  4144. * Update instruction length as we may reinject #BP from
  4145. * user space while in guest debugging mode. Reading it for
  4146. * #DB as well causes no harm, it is not used in that case.
  4147. */
  4148. vmx->vcpu.arch.event_exit_inst_len =
  4149. vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  4150. kvm_run->exit_reason = KVM_EXIT_DEBUG;
  4151. rip = kvm_rip_read(vcpu);
  4152. kvm_run->debug.arch.pc = vmcs_readl(GUEST_CS_BASE) + rip;
  4153. kvm_run->debug.arch.exception = ex_no;
  4154. break;
  4155. default:
  4156. kvm_run->exit_reason = KVM_EXIT_EXCEPTION;
  4157. kvm_run->ex.exception = ex_no;
  4158. kvm_run->ex.error_code = error_code;
  4159. break;
  4160. }
  4161. return 0;
  4162. }
  4163. static int handle_external_interrupt(struct kvm_vcpu *vcpu)
  4164. {
  4165. ++vcpu->stat.irq_exits;
  4166. return 1;
  4167. }
  4168. static int handle_triple_fault(struct kvm_vcpu *vcpu)
  4169. {
  4170. vcpu->run->exit_reason = KVM_EXIT_SHUTDOWN;
  4171. return 0;
  4172. }
  4173. static int handle_io(struct kvm_vcpu *vcpu)
  4174. {
  4175. unsigned long exit_qualification;
  4176. int size, in, string;
  4177. unsigned port;
  4178. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4179. string = (exit_qualification & 16) != 0;
  4180. in = (exit_qualification & 8) != 0;
  4181. ++vcpu->stat.io_exits;
  4182. if (string || in)
  4183. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4184. port = exit_qualification >> 16;
  4185. size = (exit_qualification & 7) + 1;
  4186. skip_emulated_instruction(vcpu);
  4187. return kvm_fast_pio_out(vcpu, size, port);
  4188. }
  4189. static void
  4190. vmx_patch_hypercall(struct kvm_vcpu *vcpu, unsigned char *hypercall)
  4191. {
  4192. /*
  4193. * Patch in the VMCALL instruction:
  4194. */
  4195. hypercall[0] = 0x0f;
  4196. hypercall[1] = 0x01;
  4197. hypercall[2] = 0xc1;
  4198. }
  4199. /* called to set cr0 as appropriate for a mov-to-cr0 exit. */
  4200. static int handle_set_cr0(struct kvm_vcpu *vcpu, unsigned long val)
  4201. {
  4202. if (is_guest_mode(vcpu)) {
  4203. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  4204. unsigned long orig_val = val;
  4205. /*
  4206. * We get here when L2 changed cr0 in a way that did not change
  4207. * any of L1's shadowed bits (see nested_vmx_exit_handled_cr),
  4208. * but did change L0 shadowed bits. So we first calculate the
  4209. * effective cr0 value that L1 would like to write into the
  4210. * hardware. It consists of the L2-owned bits from the new
  4211. * value combined with the L1-owned bits from L1's guest_cr0.
  4212. */
  4213. val = (val & ~vmcs12->cr0_guest_host_mask) |
  4214. (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask);
  4215. /* TODO: will have to take unrestricted guest mode into
  4216. * account */
  4217. if ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON)
  4218. return 1;
  4219. if (kvm_set_cr0(vcpu, val))
  4220. return 1;
  4221. vmcs_writel(CR0_READ_SHADOW, orig_val);
  4222. return 0;
  4223. } else {
  4224. if (to_vmx(vcpu)->nested.vmxon &&
  4225. ((val & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON))
  4226. return 1;
  4227. return kvm_set_cr0(vcpu, val);
  4228. }
  4229. }
  4230. static int handle_set_cr4(struct kvm_vcpu *vcpu, unsigned long val)
  4231. {
  4232. if (is_guest_mode(vcpu)) {
  4233. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  4234. unsigned long orig_val = val;
  4235. /* analogously to handle_set_cr0 */
  4236. val = (val & ~vmcs12->cr4_guest_host_mask) |
  4237. (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask);
  4238. if (kvm_set_cr4(vcpu, val))
  4239. return 1;
  4240. vmcs_writel(CR4_READ_SHADOW, orig_val);
  4241. return 0;
  4242. } else
  4243. return kvm_set_cr4(vcpu, val);
  4244. }
  4245. /* called to set cr0 as approriate for clts instruction exit. */
  4246. static void handle_clts(struct kvm_vcpu *vcpu)
  4247. {
  4248. if (is_guest_mode(vcpu)) {
  4249. /*
  4250. * We get here when L2 did CLTS, and L1 didn't shadow CR0.TS
  4251. * but we did (!fpu_active). We need to keep GUEST_CR0.TS on,
  4252. * just pretend it's off (also in arch.cr0 for fpu_activate).
  4253. */
  4254. vmcs_writel(CR0_READ_SHADOW,
  4255. vmcs_readl(CR0_READ_SHADOW) & ~X86_CR0_TS);
  4256. vcpu->arch.cr0 &= ~X86_CR0_TS;
  4257. } else
  4258. vmx_set_cr0(vcpu, kvm_read_cr0_bits(vcpu, ~X86_CR0_TS));
  4259. }
  4260. static int handle_cr(struct kvm_vcpu *vcpu)
  4261. {
  4262. unsigned long exit_qualification, val;
  4263. int cr;
  4264. int reg;
  4265. int err;
  4266. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4267. cr = exit_qualification & 15;
  4268. reg = (exit_qualification >> 8) & 15;
  4269. switch ((exit_qualification >> 4) & 3) {
  4270. case 0: /* mov to cr */
  4271. val = kvm_register_read(vcpu, reg);
  4272. trace_kvm_cr_write(cr, val);
  4273. switch (cr) {
  4274. case 0:
  4275. err = handle_set_cr0(vcpu, val);
  4276. kvm_complete_insn_gp(vcpu, err);
  4277. return 1;
  4278. case 3:
  4279. err = kvm_set_cr3(vcpu, val);
  4280. kvm_complete_insn_gp(vcpu, err);
  4281. return 1;
  4282. case 4:
  4283. err = handle_set_cr4(vcpu, val);
  4284. kvm_complete_insn_gp(vcpu, err);
  4285. return 1;
  4286. case 8: {
  4287. u8 cr8_prev = kvm_get_cr8(vcpu);
  4288. u8 cr8 = kvm_register_read(vcpu, reg);
  4289. err = kvm_set_cr8(vcpu, cr8);
  4290. kvm_complete_insn_gp(vcpu, err);
  4291. if (irqchip_in_kernel(vcpu->kvm))
  4292. return 1;
  4293. if (cr8_prev <= cr8)
  4294. return 1;
  4295. vcpu->run->exit_reason = KVM_EXIT_SET_TPR;
  4296. return 0;
  4297. }
  4298. }
  4299. break;
  4300. case 2: /* clts */
  4301. handle_clts(vcpu);
  4302. trace_kvm_cr_write(0, kvm_read_cr0(vcpu));
  4303. skip_emulated_instruction(vcpu);
  4304. vmx_fpu_activate(vcpu);
  4305. return 1;
  4306. case 1: /*mov from cr*/
  4307. switch (cr) {
  4308. case 3:
  4309. val = kvm_read_cr3(vcpu);
  4310. kvm_register_write(vcpu, reg, val);
  4311. trace_kvm_cr_read(cr, val);
  4312. skip_emulated_instruction(vcpu);
  4313. return 1;
  4314. case 8:
  4315. val = kvm_get_cr8(vcpu);
  4316. kvm_register_write(vcpu, reg, val);
  4317. trace_kvm_cr_read(cr, val);
  4318. skip_emulated_instruction(vcpu);
  4319. return 1;
  4320. }
  4321. break;
  4322. case 3: /* lmsw */
  4323. val = (exit_qualification >> LMSW_SOURCE_DATA_SHIFT) & 0x0f;
  4324. trace_kvm_cr_write(0, (kvm_read_cr0(vcpu) & ~0xful) | val);
  4325. kvm_lmsw(vcpu, val);
  4326. skip_emulated_instruction(vcpu);
  4327. return 1;
  4328. default:
  4329. break;
  4330. }
  4331. vcpu->run->exit_reason = 0;
  4332. vcpu_unimpl(vcpu, "unhandled control register: op %d cr %d\n",
  4333. (int)(exit_qualification >> 4) & 3, cr);
  4334. return 0;
  4335. }
  4336. static int handle_dr(struct kvm_vcpu *vcpu)
  4337. {
  4338. unsigned long exit_qualification;
  4339. int dr, reg;
  4340. /* Do not handle if the CPL > 0, will trigger GP on re-entry */
  4341. if (!kvm_require_cpl(vcpu, 0))
  4342. return 1;
  4343. dr = vmcs_readl(GUEST_DR7);
  4344. if (dr & DR7_GD) {
  4345. /*
  4346. * As the vm-exit takes precedence over the debug trap, we
  4347. * need to emulate the latter, either for the host or the
  4348. * guest debugging itself.
  4349. */
  4350. if (vcpu->guest_debug & KVM_GUESTDBG_USE_HW_BP) {
  4351. vcpu->run->debug.arch.dr6 = vcpu->arch.dr6;
  4352. vcpu->run->debug.arch.dr7 = dr;
  4353. vcpu->run->debug.arch.pc =
  4354. vmcs_readl(GUEST_CS_BASE) +
  4355. vmcs_readl(GUEST_RIP);
  4356. vcpu->run->debug.arch.exception = DB_VECTOR;
  4357. vcpu->run->exit_reason = KVM_EXIT_DEBUG;
  4358. return 0;
  4359. } else {
  4360. vcpu->arch.dr7 &= ~DR7_GD;
  4361. vcpu->arch.dr6 |= DR6_BD;
  4362. vmcs_writel(GUEST_DR7, vcpu->arch.dr7);
  4363. kvm_queue_exception(vcpu, DB_VECTOR);
  4364. return 1;
  4365. }
  4366. }
  4367. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4368. dr = exit_qualification & DEBUG_REG_ACCESS_NUM;
  4369. reg = DEBUG_REG_ACCESS_REG(exit_qualification);
  4370. if (exit_qualification & TYPE_MOV_FROM_DR) {
  4371. unsigned long val;
  4372. if (!kvm_get_dr(vcpu, dr, &val))
  4373. kvm_register_write(vcpu, reg, val);
  4374. } else
  4375. kvm_set_dr(vcpu, dr, vcpu->arch.regs[reg]);
  4376. skip_emulated_instruction(vcpu);
  4377. return 1;
  4378. }
  4379. static void vmx_set_dr7(struct kvm_vcpu *vcpu, unsigned long val)
  4380. {
  4381. vmcs_writel(GUEST_DR7, val);
  4382. }
  4383. static int handle_cpuid(struct kvm_vcpu *vcpu)
  4384. {
  4385. kvm_emulate_cpuid(vcpu);
  4386. return 1;
  4387. }
  4388. static int handle_rdmsr(struct kvm_vcpu *vcpu)
  4389. {
  4390. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  4391. u64 data;
  4392. if (vmx_get_msr(vcpu, ecx, &data)) {
  4393. trace_kvm_msr_read_ex(ecx);
  4394. kvm_inject_gp(vcpu, 0);
  4395. return 1;
  4396. }
  4397. trace_kvm_msr_read(ecx, data);
  4398. /* FIXME: handling of bits 32:63 of rax, rdx */
  4399. vcpu->arch.regs[VCPU_REGS_RAX] = data & -1u;
  4400. vcpu->arch.regs[VCPU_REGS_RDX] = (data >> 32) & -1u;
  4401. skip_emulated_instruction(vcpu);
  4402. return 1;
  4403. }
  4404. static int handle_wrmsr(struct kvm_vcpu *vcpu)
  4405. {
  4406. struct msr_data msr;
  4407. u32 ecx = vcpu->arch.regs[VCPU_REGS_RCX];
  4408. u64 data = (vcpu->arch.regs[VCPU_REGS_RAX] & -1u)
  4409. | ((u64)(vcpu->arch.regs[VCPU_REGS_RDX] & -1u) << 32);
  4410. msr.data = data;
  4411. msr.index = ecx;
  4412. msr.host_initiated = false;
  4413. if (vmx_set_msr(vcpu, &msr) != 0) {
  4414. trace_kvm_msr_write_ex(ecx, data);
  4415. kvm_inject_gp(vcpu, 0);
  4416. return 1;
  4417. }
  4418. trace_kvm_msr_write(ecx, data);
  4419. skip_emulated_instruction(vcpu);
  4420. return 1;
  4421. }
  4422. static int handle_tpr_below_threshold(struct kvm_vcpu *vcpu)
  4423. {
  4424. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4425. return 1;
  4426. }
  4427. static int handle_interrupt_window(struct kvm_vcpu *vcpu)
  4428. {
  4429. u32 cpu_based_vm_exec_control;
  4430. /* clear pending irq */
  4431. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4432. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  4433. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  4434. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4435. ++vcpu->stat.irq_window_exits;
  4436. /*
  4437. * If the user space waits to inject interrupts, exit as soon as
  4438. * possible
  4439. */
  4440. if (!irqchip_in_kernel(vcpu->kvm) &&
  4441. vcpu->run->request_interrupt_window &&
  4442. !kvm_cpu_has_interrupt(vcpu)) {
  4443. vcpu->run->exit_reason = KVM_EXIT_IRQ_WINDOW_OPEN;
  4444. return 0;
  4445. }
  4446. return 1;
  4447. }
  4448. static int handle_halt(struct kvm_vcpu *vcpu)
  4449. {
  4450. skip_emulated_instruction(vcpu);
  4451. return kvm_emulate_halt(vcpu);
  4452. }
  4453. static int handle_vmcall(struct kvm_vcpu *vcpu)
  4454. {
  4455. skip_emulated_instruction(vcpu);
  4456. kvm_emulate_hypercall(vcpu);
  4457. return 1;
  4458. }
  4459. static int handle_invd(struct kvm_vcpu *vcpu)
  4460. {
  4461. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4462. }
  4463. static int handle_invlpg(struct kvm_vcpu *vcpu)
  4464. {
  4465. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4466. kvm_mmu_invlpg(vcpu, exit_qualification);
  4467. skip_emulated_instruction(vcpu);
  4468. return 1;
  4469. }
  4470. static int handle_rdpmc(struct kvm_vcpu *vcpu)
  4471. {
  4472. int err;
  4473. err = kvm_rdpmc(vcpu);
  4474. kvm_complete_insn_gp(vcpu, err);
  4475. return 1;
  4476. }
  4477. static int handle_wbinvd(struct kvm_vcpu *vcpu)
  4478. {
  4479. skip_emulated_instruction(vcpu);
  4480. kvm_emulate_wbinvd(vcpu);
  4481. return 1;
  4482. }
  4483. static int handle_xsetbv(struct kvm_vcpu *vcpu)
  4484. {
  4485. u64 new_bv = kvm_read_edx_eax(vcpu);
  4486. u32 index = kvm_register_read(vcpu, VCPU_REGS_RCX);
  4487. if (kvm_set_xcr(vcpu, index, new_bv) == 0)
  4488. skip_emulated_instruction(vcpu);
  4489. return 1;
  4490. }
  4491. static int handle_apic_access(struct kvm_vcpu *vcpu)
  4492. {
  4493. if (likely(fasteoi)) {
  4494. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4495. int access_type, offset;
  4496. access_type = exit_qualification & APIC_ACCESS_TYPE;
  4497. offset = exit_qualification & APIC_ACCESS_OFFSET;
  4498. /*
  4499. * Sane guest uses MOV to write EOI, with written value
  4500. * not cared. So make a short-circuit here by avoiding
  4501. * heavy instruction emulation.
  4502. */
  4503. if ((access_type == TYPE_LINEAR_APIC_INST_WRITE) &&
  4504. (offset == APIC_EOI)) {
  4505. kvm_lapic_set_eoi(vcpu);
  4506. skip_emulated_instruction(vcpu);
  4507. return 1;
  4508. }
  4509. }
  4510. return emulate_instruction(vcpu, 0) == EMULATE_DONE;
  4511. }
  4512. static int handle_apic_eoi_induced(struct kvm_vcpu *vcpu)
  4513. {
  4514. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4515. int vector = exit_qualification & 0xff;
  4516. /* EOI-induced VM exit is trap-like and thus no need to adjust IP */
  4517. kvm_apic_set_eoi_accelerated(vcpu, vector);
  4518. return 1;
  4519. }
  4520. static int handle_apic_write(struct kvm_vcpu *vcpu)
  4521. {
  4522. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4523. u32 offset = exit_qualification & 0xfff;
  4524. /* APIC-write VM exit is trap-like and thus no need to adjust IP */
  4525. kvm_apic_write_nodecode(vcpu, offset);
  4526. return 1;
  4527. }
  4528. static int handle_task_switch(struct kvm_vcpu *vcpu)
  4529. {
  4530. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4531. unsigned long exit_qualification;
  4532. bool has_error_code = false;
  4533. u32 error_code = 0;
  4534. u16 tss_selector;
  4535. int reason, type, idt_v, idt_index;
  4536. idt_v = (vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK);
  4537. idt_index = (vmx->idt_vectoring_info & VECTORING_INFO_VECTOR_MASK);
  4538. type = (vmx->idt_vectoring_info & VECTORING_INFO_TYPE_MASK);
  4539. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4540. reason = (u32)exit_qualification >> 30;
  4541. if (reason == TASK_SWITCH_GATE && idt_v) {
  4542. switch (type) {
  4543. case INTR_TYPE_NMI_INTR:
  4544. vcpu->arch.nmi_injected = false;
  4545. vmx_set_nmi_mask(vcpu, true);
  4546. break;
  4547. case INTR_TYPE_EXT_INTR:
  4548. case INTR_TYPE_SOFT_INTR:
  4549. kvm_clear_interrupt_queue(vcpu);
  4550. break;
  4551. case INTR_TYPE_HARD_EXCEPTION:
  4552. if (vmx->idt_vectoring_info &
  4553. VECTORING_INFO_DELIVER_CODE_MASK) {
  4554. has_error_code = true;
  4555. error_code =
  4556. vmcs_read32(IDT_VECTORING_ERROR_CODE);
  4557. }
  4558. /* fall through */
  4559. case INTR_TYPE_SOFT_EXCEPTION:
  4560. kvm_clear_exception_queue(vcpu);
  4561. break;
  4562. default:
  4563. break;
  4564. }
  4565. }
  4566. tss_selector = exit_qualification;
  4567. if (!idt_v || (type != INTR_TYPE_HARD_EXCEPTION &&
  4568. type != INTR_TYPE_EXT_INTR &&
  4569. type != INTR_TYPE_NMI_INTR))
  4570. skip_emulated_instruction(vcpu);
  4571. if (kvm_task_switch(vcpu, tss_selector,
  4572. type == INTR_TYPE_SOFT_INTR ? idt_index : -1, reason,
  4573. has_error_code, error_code) == EMULATE_FAIL) {
  4574. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4575. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  4576. vcpu->run->internal.ndata = 0;
  4577. return 0;
  4578. }
  4579. /* clear all local breakpoint enable flags */
  4580. vmcs_writel(GUEST_DR7, vmcs_readl(GUEST_DR7) & ~55);
  4581. /*
  4582. * TODO: What about debug traps on tss switch?
  4583. * Are we supposed to inject them and update dr6?
  4584. */
  4585. return 1;
  4586. }
  4587. static int handle_ept_violation(struct kvm_vcpu *vcpu)
  4588. {
  4589. unsigned long exit_qualification;
  4590. gpa_t gpa;
  4591. u32 error_code;
  4592. int gla_validity;
  4593. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  4594. gla_validity = (exit_qualification >> 7) & 0x3;
  4595. if (gla_validity != 0x3 && gla_validity != 0x1 && gla_validity != 0) {
  4596. printk(KERN_ERR "EPT: Handling EPT violation failed!\n");
  4597. printk(KERN_ERR "EPT: GPA: 0x%lx, GVA: 0x%lx\n",
  4598. (long unsigned int)vmcs_read64(GUEST_PHYSICAL_ADDRESS),
  4599. vmcs_readl(GUEST_LINEAR_ADDRESS));
  4600. printk(KERN_ERR "EPT: Exit qualification is 0x%lx\n",
  4601. (long unsigned int)exit_qualification);
  4602. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  4603. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_VIOLATION;
  4604. return 0;
  4605. }
  4606. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  4607. trace_kvm_page_fault(gpa, exit_qualification);
  4608. /* It is a write fault? */
  4609. error_code = exit_qualification & (1U << 1);
  4610. /* ept page table is present? */
  4611. error_code |= (exit_qualification >> 3) & 0x1;
  4612. return kvm_mmu_page_fault(vcpu, gpa, error_code, NULL, 0);
  4613. }
  4614. static u64 ept_rsvd_mask(u64 spte, int level)
  4615. {
  4616. int i;
  4617. u64 mask = 0;
  4618. for (i = 51; i > boot_cpu_data.x86_phys_bits; i--)
  4619. mask |= (1ULL << i);
  4620. if (level > 2)
  4621. /* bits 7:3 reserved */
  4622. mask |= 0xf8;
  4623. else if (level == 2) {
  4624. if (spte & (1ULL << 7))
  4625. /* 2MB ref, bits 20:12 reserved */
  4626. mask |= 0x1ff000;
  4627. else
  4628. /* bits 6:3 reserved */
  4629. mask |= 0x78;
  4630. }
  4631. return mask;
  4632. }
  4633. static void ept_misconfig_inspect_spte(struct kvm_vcpu *vcpu, u64 spte,
  4634. int level)
  4635. {
  4636. printk(KERN_ERR "%s: spte 0x%llx level %d\n", __func__, spte, level);
  4637. /* 010b (write-only) */
  4638. WARN_ON((spte & 0x7) == 0x2);
  4639. /* 110b (write/execute) */
  4640. WARN_ON((spte & 0x7) == 0x6);
  4641. /* 100b (execute-only) and value not supported by logical processor */
  4642. if (!cpu_has_vmx_ept_execute_only())
  4643. WARN_ON((spte & 0x7) == 0x4);
  4644. /* not 000b */
  4645. if ((spte & 0x7)) {
  4646. u64 rsvd_bits = spte & ept_rsvd_mask(spte, level);
  4647. if (rsvd_bits != 0) {
  4648. printk(KERN_ERR "%s: rsvd_bits = 0x%llx\n",
  4649. __func__, rsvd_bits);
  4650. WARN_ON(1);
  4651. }
  4652. if (level == 1 || (level == 2 && (spte & (1ULL << 7)))) {
  4653. u64 ept_mem_type = (spte & 0x38) >> 3;
  4654. if (ept_mem_type == 2 || ept_mem_type == 3 ||
  4655. ept_mem_type == 7) {
  4656. printk(KERN_ERR "%s: ept_mem_type=0x%llx\n",
  4657. __func__, ept_mem_type);
  4658. WARN_ON(1);
  4659. }
  4660. }
  4661. }
  4662. }
  4663. static int handle_ept_misconfig(struct kvm_vcpu *vcpu)
  4664. {
  4665. u64 sptes[4];
  4666. int nr_sptes, i, ret;
  4667. gpa_t gpa;
  4668. gpa = vmcs_read64(GUEST_PHYSICAL_ADDRESS);
  4669. ret = handle_mmio_page_fault_common(vcpu, gpa, true);
  4670. if (likely(ret == RET_MMIO_PF_EMULATE))
  4671. return x86_emulate_instruction(vcpu, gpa, 0, NULL, 0) ==
  4672. EMULATE_DONE;
  4673. if (unlikely(ret == RET_MMIO_PF_INVALID))
  4674. return kvm_mmu_page_fault(vcpu, gpa, 0, NULL, 0);
  4675. if (unlikely(ret == RET_MMIO_PF_RETRY))
  4676. return 1;
  4677. /* It is the real ept misconfig */
  4678. printk(KERN_ERR "EPT: Misconfiguration.\n");
  4679. printk(KERN_ERR "EPT: GPA: 0x%llx\n", gpa);
  4680. nr_sptes = kvm_mmu_get_spte_hierarchy(vcpu, gpa, sptes);
  4681. for (i = PT64_ROOT_LEVEL; i > PT64_ROOT_LEVEL - nr_sptes; --i)
  4682. ept_misconfig_inspect_spte(vcpu, sptes[i-1], i);
  4683. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  4684. vcpu->run->hw.hardware_exit_reason = EXIT_REASON_EPT_MISCONFIG;
  4685. return 0;
  4686. }
  4687. static int handle_nmi_window(struct kvm_vcpu *vcpu)
  4688. {
  4689. u32 cpu_based_vm_exec_control;
  4690. /* clear pending NMI */
  4691. cpu_based_vm_exec_control = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4692. cpu_based_vm_exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  4693. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, cpu_based_vm_exec_control);
  4694. ++vcpu->stat.nmi_window_exits;
  4695. kvm_make_request(KVM_REQ_EVENT, vcpu);
  4696. return 1;
  4697. }
  4698. static int handle_invalid_guest_state(struct kvm_vcpu *vcpu)
  4699. {
  4700. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4701. enum emulation_result err = EMULATE_DONE;
  4702. int ret = 1;
  4703. u32 cpu_exec_ctrl;
  4704. bool intr_window_requested;
  4705. unsigned count = 130;
  4706. cpu_exec_ctrl = vmcs_read32(CPU_BASED_VM_EXEC_CONTROL);
  4707. intr_window_requested = cpu_exec_ctrl & CPU_BASED_VIRTUAL_INTR_PENDING;
  4708. while (!guest_state_valid(vcpu) && count-- != 0) {
  4709. if (intr_window_requested && vmx_interrupt_allowed(vcpu))
  4710. return handle_interrupt_window(&vmx->vcpu);
  4711. if (test_bit(KVM_REQ_EVENT, &vcpu->requests))
  4712. return 1;
  4713. err = emulate_instruction(vcpu, EMULTYPE_NO_REEXECUTE);
  4714. if (err == EMULATE_DO_MMIO) {
  4715. ret = 0;
  4716. goto out;
  4717. }
  4718. if (err != EMULATE_DONE) {
  4719. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  4720. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_EMULATION;
  4721. vcpu->run->internal.ndata = 0;
  4722. return 0;
  4723. }
  4724. if (vcpu->arch.halt_request) {
  4725. vcpu->arch.halt_request = 0;
  4726. ret = kvm_emulate_halt(vcpu);
  4727. goto out;
  4728. }
  4729. if (signal_pending(current))
  4730. goto out;
  4731. if (need_resched())
  4732. schedule();
  4733. }
  4734. vmx->emulation_required = emulation_required(vcpu);
  4735. out:
  4736. return ret;
  4737. }
  4738. /*
  4739. * Indicate a busy-waiting vcpu in spinlock. We do not enable the PAUSE
  4740. * exiting, so only get here on cpu with PAUSE-Loop-Exiting.
  4741. */
  4742. static int handle_pause(struct kvm_vcpu *vcpu)
  4743. {
  4744. skip_emulated_instruction(vcpu);
  4745. kvm_vcpu_on_spin(vcpu);
  4746. return 1;
  4747. }
  4748. static int handle_invalid_op(struct kvm_vcpu *vcpu)
  4749. {
  4750. kvm_queue_exception(vcpu, UD_VECTOR);
  4751. return 1;
  4752. }
  4753. /*
  4754. * To run an L2 guest, we need a vmcs02 based on the L1-specified vmcs12.
  4755. * We could reuse a single VMCS for all the L2 guests, but we also want the
  4756. * option to allocate a separate vmcs02 for each separate loaded vmcs12 - this
  4757. * allows keeping them loaded on the processor, and in the future will allow
  4758. * optimizations where prepare_vmcs02 doesn't need to set all the fields on
  4759. * every entry if they never change.
  4760. * So we keep, in vmx->nested.vmcs02_pool, a cache of size VMCS02_POOL_SIZE
  4761. * (>=0) with a vmcs02 for each recently loaded vmcs12s, most recent first.
  4762. *
  4763. * The following functions allocate and free a vmcs02 in this pool.
  4764. */
  4765. /* Get a VMCS from the pool to use as vmcs02 for the current vmcs12. */
  4766. static struct loaded_vmcs *nested_get_current_vmcs02(struct vcpu_vmx *vmx)
  4767. {
  4768. struct vmcs02_list *item;
  4769. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4770. if (item->vmptr == vmx->nested.current_vmptr) {
  4771. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4772. return &item->vmcs02;
  4773. }
  4774. if (vmx->nested.vmcs02_num >= max(VMCS02_POOL_SIZE, 1)) {
  4775. /* Recycle the least recently used VMCS. */
  4776. item = list_entry(vmx->nested.vmcs02_pool.prev,
  4777. struct vmcs02_list, list);
  4778. item->vmptr = vmx->nested.current_vmptr;
  4779. list_move(&item->list, &vmx->nested.vmcs02_pool);
  4780. return &item->vmcs02;
  4781. }
  4782. /* Create a new VMCS */
  4783. item = kmalloc(sizeof(struct vmcs02_list), GFP_KERNEL);
  4784. if (!item)
  4785. return NULL;
  4786. item->vmcs02.vmcs = alloc_vmcs();
  4787. if (!item->vmcs02.vmcs) {
  4788. kfree(item);
  4789. return NULL;
  4790. }
  4791. loaded_vmcs_init(&item->vmcs02);
  4792. item->vmptr = vmx->nested.current_vmptr;
  4793. list_add(&(item->list), &(vmx->nested.vmcs02_pool));
  4794. vmx->nested.vmcs02_num++;
  4795. return &item->vmcs02;
  4796. }
  4797. /* Free and remove from pool a vmcs02 saved for a vmcs12 (if there is one) */
  4798. static void nested_free_vmcs02(struct vcpu_vmx *vmx, gpa_t vmptr)
  4799. {
  4800. struct vmcs02_list *item;
  4801. list_for_each_entry(item, &vmx->nested.vmcs02_pool, list)
  4802. if (item->vmptr == vmptr) {
  4803. free_loaded_vmcs(&item->vmcs02);
  4804. list_del(&item->list);
  4805. kfree(item);
  4806. vmx->nested.vmcs02_num--;
  4807. return;
  4808. }
  4809. }
  4810. /*
  4811. * Free all VMCSs saved for this vcpu, except the one pointed by
  4812. * vmx->loaded_vmcs. These include the VMCSs in vmcs02_pool (except the one
  4813. * currently used, if running L2), and vmcs01 when running L2.
  4814. */
  4815. static void nested_free_all_saved_vmcss(struct vcpu_vmx *vmx)
  4816. {
  4817. struct vmcs02_list *item, *n;
  4818. list_for_each_entry_safe(item, n, &vmx->nested.vmcs02_pool, list) {
  4819. if (vmx->loaded_vmcs != &item->vmcs02)
  4820. free_loaded_vmcs(&item->vmcs02);
  4821. list_del(&item->list);
  4822. kfree(item);
  4823. }
  4824. vmx->nested.vmcs02_num = 0;
  4825. if (vmx->loaded_vmcs != &vmx->vmcs01)
  4826. free_loaded_vmcs(&vmx->vmcs01);
  4827. }
  4828. /*
  4829. * The following 3 functions, nested_vmx_succeed()/failValid()/failInvalid(),
  4830. * set the success or error code of an emulated VMX instruction, as specified
  4831. * by Vol 2B, VMX Instruction Reference, "Conventions".
  4832. */
  4833. static void nested_vmx_succeed(struct kvm_vcpu *vcpu)
  4834. {
  4835. vmx_set_rflags(vcpu, vmx_get_rflags(vcpu)
  4836. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4837. X86_EFLAGS_ZF | X86_EFLAGS_SF | X86_EFLAGS_OF));
  4838. }
  4839. static void nested_vmx_failInvalid(struct kvm_vcpu *vcpu)
  4840. {
  4841. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4842. & ~(X86_EFLAGS_PF | X86_EFLAGS_AF | X86_EFLAGS_ZF |
  4843. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4844. | X86_EFLAGS_CF);
  4845. }
  4846. static void nested_vmx_failValid(struct kvm_vcpu *vcpu,
  4847. u32 vm_instruction_error)
  4848. {
  4849. if (to_vmx(vcpu)->nested.current_vmptr == -1ull) {
  4850. /*
  4851. * failValid writes the error number to the current VMCS, which
  4852. * can't be done there isn't a current VMCS.
  4853. */
  4854. nested_vmx_failInvalid(vcpu);
  4855. return;
  4856. }
  4857. vmx_set_rflags(vcpu, (vmx_get_rflags(vcpu)
  4858. & ~(X86_EFLAGS_CF | X86_EFLAGS_PF | X86_EFLAGS_AF |
  4859. X86_EFLAGS_SF | X86_EFLAGS_OF))
  4860. | X86_EFLAGS_ZF);
  4861. get_vmcs12(vcpu)->vm_instruction_error = vm_instruction_error;
  4862. /*
  4863. * We don't need to force a shadow sync because
  4864. * VM_INSTRUCTION_ERROR is not shadowed
  4865. */
  4866. }
  4867. /*
  4868. * Emulate the VMXON instruction.
  4869. * Currently, we just remember that VMX is active, and do not save or even
  4870. * inspect the argument to VMXON (the so-called "VMXON pointer") because we
  4871. * do not currently need to store anything in that guest-allocated memory
  4872. * region. Consequently, VMCLEAR and VMPTRLD also do not verify that the their
  4873. * argument is different from the VMXON pointer (which the spec says they do).
  4874. */
  4875. static int handle_vmon(struct kvm_vcpu *vcpu)
  4876. {
  4877. struct kvm_segment cs;
  4878. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4879. struct vmcs *shadow_vmcs;
  4880. const u64 VMXON_NEEDED_FEATURES = FEATURE_CONTROL_LOCKED
  4881. | FEATURE_CONTROL_VMXON_ENABLED_OUTSIDE_SMX;
  4882. /* The Intel VMX Instruction Reference lists a bunch of bits that
  4883. * are prerequisite to running VMXON, most notably cr4.VMXE must be
  4884. * set to 1 (see vmx_set_cr4() for when we allow the guest to set this).
  4885. * Otherwise, we should fail with #UD. We test these now:
  4886. */
  4887. if (!kvm_read_cr4_bits(vcpu, X86_CR4_VMXE) ||
  4888. !kvm_read_cr0_bits(vcpu, X86_CR0_PE) ||
  4889. (vmx_get_rflags(vcpu) & X86_EFLAGS_VM)) {
  4890. kvm_queue_exception(vcpu, UD_VECTOR);
  4891. return 1;
  4892. }
  4893. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4894. if (is_long_mode(vcpu) && !cs.l) {
  4895. kvm_queue_exception(vcpu, UD_VECTOR);
  4896. return 1;
  4897. }
  4898. if (vmx_get_cpl(vcpu)) {
  4899. kvm_inject_gp(vcpu, 0);
  4900. return 1;
  4901. }
  4902. if (vmx->nested.vmxon) {
  4903. nested_vmx_failValid(vcpu, VMXERR_VMXON_IN_VMX_ROOT_OPERATION);
  4904. skip_emulated_instruction(vcpu);
  4905. return 1;
  4906. }
  4907. if ((vmx->nested.msr_ia32_feature_control & VMXON_NEEDED_FEATURES)
  4908. != VMXON_NEEDED_FEATURES) {
  4909. kvm_inject_gp(vcpu, 0);
  4910. return 1;
  4911. }
  4912. if (enable_shadow_vmcs) {
  4913. shadow_vmcs = alloc_vmcs();
  4914. if (!shadow_vmcs)
  4915. return -ENOMEM;
  4916. /* mark vmcs as shadow */
  4917. shadow_vmcs->revision_id |= (1u << 31);
  4918. /* init shadow vmcs */
  4919. vmcs_clear(shadow_vmcs);
  4920. vmx->nested.current_shadow_vmcs = shadow_vmcs;
  4921. }
  4922. INIT_LIST_HEAD(&(vmx->nested.vmcs02_pool));
  4923. vmx->nested.vmcs02_num = 0;
  4924. vmx->nested.vmxon = true;
  4925. skip_emulated_instruction(vcpu);
  4926. nested_vmx_succeed(vcpu);
  4927. return 1;
  4928. }
  4929. /*
  4930. * Intel's VMX Instruction Reference specifies a common set of prerequisites
  4931. * for running VMX instructions (except VMXON, whose prerequisites are
  4932. * slightly different). It also specifies what exception to inject otherwise.
  4933. */
  4934. static int nested_vmx_check_permission(struct kvm_vcpu *vcpu)
  4935. {
  4936. struct kvm_segment cs;
  4937. struct vcpu_vmx *vmx = to_vmx(vcpu);
  4938. if (!vmx->nested.vmxon) {
  4939. kvm_queue_exception(vcpu, UD_VECTOR);
  4940. return 0;
  4941. }
  4942. vmx_get_segment(vcpu, &cs, VCPU_SREG_CS);
  4943. if ((vmx_get_rflags(vcpu) & X86_EFLAGS_VM) ||
  4944. (is_long_mode(vcpu) && !cs.l)) {
  4945. kvm_queue_exception(vcpu, UD_VECTOR);
  4946. return 0;
  4947. }
  4948. if (vmx_get_cpl(vcpu)) {
  4949. kvm_inject_gp(vcpu, 0);
  4950. return 0;
  4951. }
  4952. return 1;
  4953. }
  4954. static inline void nested_release_vmcs12(struct vcpu_vmx *vmx)
  4955. {
  4956. u32 exec_control;
  4957. if (enable_shadow_vmcs) {
  4958. if (vmx->nested.current_vmcs12 != NULL) {
  4959. /* copy to memory all shadowed fields in case
  4960. they were modified */
  4961. copy_shadow_to_vmcs12(vmx);
  4962. vmx->nested.sync_shadow_vmcs = false;
  4963. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  4964. exec_control &= ~SECONDARY_EXEC_SHADOW_VMCS;
  4965. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  4966. vmcs_write64(VMCS_LINK_POINTER, -1ull);
  4967. }
  4968. }
  4969. kunmap(vmx->nested.current_vmcs12_page);
  4970. nested_release_page(vmx->nested.current_vmcs12_page);
  4971. }
  4972. /*
  4973. * Free whatever needs to be freed from vmx->nested when L1 goes down, or
  4974. * just stops using VMX.
  4975. */
  4976. static void free_nested(struct vcpu_vmx *vmx)
  4977. {
  4978. if (!vmx->nested.vmxon)
  4979. return;
  4980. vmx->nested.vmxon = false;
  4981. if (vmx->nested.current_vmptr != -1ull) {
  4982. nested_release_vmcs12(vmx);
  4983. vmx->nested.current_vmptr = -1ull;
  4984. vmx->nested.current_vmcs12 = NULL;
  4985. }
  4986. if (enable_shadow_vmcs)
  4987. free_vmcs(vmx->nested.current_shadow_vmcs);
  4988. /* Unpin physical memory we referred to in current vmcs02 */
  4989. if (vmx->nested.apic_access_page) {
  4990. nested_release_page(vmx->nested.apic_access_page);
  4991. vmx->nested.apic_access_page = 0;
  4992. }
  4993. nested_free_all_saved_vmcss(vmx);
  4994. }
  4995. /* Emulate the VMXOFF instruction */
  4996. static int handle_vmoff(struct kvm_vcpu *vcpu)
  4997. {
  4998. if (!nested_vmx_check_permission(vcpu))
  4999. return 1;
  5000. free_nested(to_vmx(vcpu));
  5001. skip_emulated_instruction(vcpu);
  5002. nested_vmx_succeed(vcpu);
  5003. return 1;
  5004. }
  5005. /*
  5006. * Decode the memory-address operand of a vmx instruction, as recorded on an
  5007. * exit caused by such an instruction (run by a guest hypervisor).
  5008. * On success, returns 0. When the operand is invalid, returns 1 and throws
  5009. * #UD or #GP.
  5010. */
  5011. static int get_vmx_mem_address(struct kvm_vcpu *vcpu,
  5012. unsigned long exit_qualification,
  5013. u32 vmx_instruction_info, gva_t *ret)
  5014. {
  5015. /*
  5016. * According to Vol. 3B, "Information for VM Exits Due to Instruction
  5017. * Execution", on an exit, vmx_instruction_info holds most of the
  5018. * addressing components of the operand. Only the displacement part
  5019. * is put in exit_qualification (see 3B, "Basic VM-Exit Information").
  5020. * For how an actual address is calculated from all these components,
  5021. * refer to Vol. 1, "Operand Addressing".
  5022. */
  5023. int scaling = vmx_instruction_info & 3;
  5024. int addr_size = (vmx_instruction_info >> 7) & 7;
  5025. bool is_reg = vmx_instruction_info & (1u << 10);
  5026. int seg_reg = (vmx_instruction_info >> 15) & 7;
  5027. int index_reg = (vmx_instruction_info >> 18) & 0xf;
  5028. bool index_is_valid = !(vmx_instruction_info & (1u << 22));
  5029. int base_reg = (vmx_instruction_info >> 23) & 0xf;
  5030. bool base_is_valid = !(vmx_instruction_info & (1u << 27));
  5031. if (is_reg) {
  5032. kvm_queue_exception(vcpu, UD_VECTOR);
  5033. return 1;
  5034. }
  5035. /* Addr = segment_base + offset */
  5036. /* offset = base + [index * scale] + displacement */
  5037. *ret = vmx_get_segment_base(vcpu, seg_reg);
  5038. if (base_is_valid)
  5039. *ret += kvm_register_read(vcpu, base_reg);
  5040. if (index_is_valid)
  5041. *ret += kvm_register_read(vcpu, index_reg)<<scaling;
  5042. *ret += exit_qualification; /* holds the displacement */
  5043. if (addr_size == 1) /* 32 bit */
  5044. *ret &= 0xffffffff;
  5045. /*
  5046. * TODO: throw #GP (and return 1) in various cases that the VM*
  5047. * instructions require it - e.g., offset beyond segment limit,
  5048. * unusable or unreadable/unwritable segment, non-canonical 64-bit
  5049. * address, and so on. Currently these are not checked.
  5050. */
  5051. return 0;
  5052. }
  5053. /* Emulate the VMCLEAR instruction */
  5054. static int handle_vmclear(struct kvm_vcpu *vcpu)
  5055. {
  5056. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5057. gva_t gva;
  5058. gpa_t vmptr;
  5059. struct vmcs12 *vmcs12;
  5060. struct page *page;
  5061. struct x86_exception e;
  5062. if (!nested_vmx_check_permission(vcpu))
  5063. return 1;
  5064. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  5065. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  5066. return 1;
  5067. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  5068. sizeof(vmptr), &e)) {
  5069. kvm_inject_page_fault(vcpu, &e);
  5070. return 1;
  5071. }
  5072. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  5073. nested_vmx_failValid(vcpu, VMXERR_VMCLEAR_INVALID_ADDRESS);
  5074. skip_emulated_instruction(vcpu);
  5075. return 1;
  5076. }
  5077. if (vmptr == vmx->nested.current_vmptr) {
  5078. nested_release_vmcs12(vmx);
  5079. vmx->nested.current_vmptr = -1ull;
  5080. vmx->nested.current_vmcs12 = NULL;
  5081. }
  5082. page = nested_get_page(vcpu, vmptr);
  5083. if (page == NULL) {
  5084. /*
  5085. * For accurate processor emulation, VMCLEAR beyond available
  5086. * physical memory should do nothing at all. However, it is
  5087. * possible that a nested vmx bug, not a guest hypervisor bug,
  5088. * resulted in this case, so let's shut down before doing any
  5089. * more damage:
  5090. */
  5091. kvm_make_request(KVM_REQ_TRIPLE_FAULT, vcpu);
  5092. return 1;
  5093. }
  5094. vmcs12 = kmap(page);
  5095. vmcs12->launch_state = 0;
  5096. kunmap(page);
  5097. nested_release_page(page);
  5098. nested_free_vmcs02(vmx, vmptr);
  5099. skip_emulated_instruction(vcpu);
  5100. nested_vmx_succeed(vcpu);
  5101. return 1;
  5102. }
  5103. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch);
  5104. /* Emulate the VMLAUNCH instruction */
  5105. static int handle_vmlaunch(struct kvm_vcpu *vcpu)
  5106. {
  5107. return nested_vmx_run(vcpu, true);
  5108. }
  5109. /* Emulate the VMRESUME instruction */
  5110. static int handle_vmresume(struct kvm_vcpu *vcpu)
  5111. {
  5112. return nested_vmx_run(vcpu, false);
  5113. }
  5114. enum vmcs_field_type {
  5115. VMCS_FIELD_TYPE_U16 = 0,
  5116. VMCS_FIELD_TYPE_U64 = 1,
  5117. VMCS_FIELD_TYPE_U32 = 2,
  5118. VMCS_FIELD_TYPE_NATURAL_WIDTH = 3
  5119. };
  5120. static inline int vmcs_field_type(unsigned long field)
  5121. {
  5122. if (0x1 & field) /* the *_HIGH fields are all 32 bit */
  5123. return VMCS_FIELD_TYPE_U32;
  5124. return (field >> 13) & 0x3 ;
  5125. }
  5126. static inline int vmcs_field_readonly(unsigned long field)
  5127. {
  5128. return (((field >> 10) & 0x3) == 1);
  5129. }
  5130. /*
  5131. * Read a vmcs12 field. Since these can have varying lengths and we return
  5132. * one type, we chose the biggest type (u64) and zero-extend the return value
  5133. * to that size. Note that the caller, handle_vmread, might need to use only
  5134. * some of the bits we return here (e.g., on 32-bit guests, only 32 bits of
  5135. * 64-bit fields are to be returned).
  5136. */
  5137. static inline bool vmcs12_read_any(struct kvm_vcpu *vcpu,
  5138. unsigned long field, u64 *ret)
  5139. {
  5140. short offset = vmcs_field_to_offset(field);
  5141. char *p;
  5142. if (offset < 0)
  5143. return 0;
  5144. p = ((char *)(get_vmcs12(vcpu))) + offset;
  5145. switch (vmcs_field_type(field)) {
  5146. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  5147. *ret = *((natural_width *)p);
  5148. return 1;
  5149. case VMCS_FIELD_TYPE_U16:
  5150. *ret = *((u16 *)p);
  5151. return 1;
  5152. case VMCS_FIELD_TYPE_U32:
  5153. *ret = *((u32 *)p);
  5154. return 1;
  5155. case VMCS_FIELD_TYPE_U64:
  5156. *ret = *((u64 *)p);
  5157. return 1;
  5158. default:
  5159. return 0; /* can never happen. */
  5160. }
  5161. }
  5162. static inline bool vmcs12_write_any(struct kvm_vcpu *vcpu,
  5163. unsigned long field, u64 field_value){
  5164. short offset = vmcs_field_to_offset(field);
  5165. char *p = ((char *) get_vmcs12(vcpu)) + offset;
  5166. if (offset < 0)
  5167. return false;
  5168. switch (vmcs_field_type(field)) {
  5169. case VMCS_FIELD_TYPE_U16:
  5170. *(u16 *)p = field_value;
  5171. return true;
  5172. case VMCS_FIELD_TYPE_U32:
  5173. *(u32 *)p = field_value;
  5174. return true;
  5175. case VMCS_FIELD_TYPE_U64:
  5176. *(u64 *)p = field_value;
  5177. return true;
  5178. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  5179. *(natural_width *)p = field_value;
  5180. return true;
  5181. default:
  5182. return false; /* can never happen. */
  5183. }
  5184. }
  5185. static void copy_shadow_to_vmcs12(struct vcpu_vmx *vmx)
  5186. {
  5187. int i;
  5188. unsigned long field;
  5189. u64 field_value;
  5190. struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
  5191. const unsigned long *fields = shadow_read_write_fields;
  5192. const int num_fields = max_shadow_read_write_fields;
  5193. vmcs_load(shadow_vmcs);
  5194. for (i = 0; i < num_fields; i++) {
  5195. field = fields[i];
  5196. switch (vmcs_field_type(field)) {
  5197. case VMCS_FIELD_TYPE_U16:
  5198. field_value = vmcs_read16(field);
  5199. break;
  5200. case VMCS_FIELD_TYPE_U32:
  5201. field_value = vmcs_read32(field);
  5202. break;
  5203. case VMCS_FIELD_TYPE_U64:
  5204. field_value = vmcs_read64(field);
  5205. break;
  5206. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  5207. field_value = vmcs_readl(field);
  5208. break;
  5209. }
  5210. vmcs12_write_any(&vmx->vcpu, field, field_value);
  5211. }
  5212. vmcs_clear(shadow_vmcs);
  5213. vmcs_load(vmx->loaded_vmcs->vmcs);
  5214. }
  5215. static void copy_vmcs12_to_shadow(struct vcpu_vmx *vmx)
  5216. {
  5217. const unsigned long *fields[] = {
  5218. shadow_read_write_fields,
  5219. shadow_read_only_fields
  5220. };
  5221. const int max_fields[] = {
  5222. max_shadow_read_write_fields,
  5223. max_shadow_read_only_fields
  5224. };
  5225. int i, q;
  5226. unsigned long field;
  5227. u64 field_value = 0;
  5228. struct vmcs *shadow_vmcs = vmx->nested.current_shadow_vmcs;
  5229. vmcs_load(shadow_vmcs);
  5230. for (q = 0; q < ARRAY_SIZE(fields); q++) {
  5231. for (i = 0; i < max_fields[q]; i++) {
  5232. field = fields[q][i];
  5233. vmcs12_read_any(&vmx->vcpu, field, &field_value);
  5234. switch (vmcs_field_type(field)) {
  5235. case VMCS_FIELD_TYPE_U16:
  5236. vmcs_write16(field, (u16)field_value);
  5237. break;
  5238. case VMCS_FIELD_TYPE_U32:
  5239. vmcs_write32(field, (u32)field_value);
  5240. break;
  5241. case VMCS_FIELD_TYPE_U64:
  5242. vmcs_write64(field, (u64)field_value);
  5243. break;
  5244. case VMCS_FIELD_TYPE_NATURAL_WIDTH:
  5245. vmcs_writel(field, (long)field_value);
  5246. break;
  5247. }
  5248. }
  5249. }
  5250. vmcs_clear(shadow_vmcs);
  5251. vmcs_load(vmx->loaded_vmcs->vmcs);
  5252. }
  5253. /*
  5254. * VMX instructions which assume a current vmcs12 (i.e., that VMPTRLD was
  5255. * used before) all generate the same failure when it is missing.
  5256. */
  5257. static int nested_vmx_check_vmcs12(struct kvm_vcpu *vcpu)
  5258. {
  5259. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5260. if (vmx->nested.current_vmptr == -1ull) {
  5261. nested_vmx_failInvalid(vcpu);
  5262. skip_emulated_instruction(vcpu);
  5263. return 0;
  5264. }
  5265. return 1;
  5266. }
  5267. static int handle_vmread(struct kvm_vcpu *vcpu)
  5268. {
  5269. unsigned long field;
  5270. u64 field_value;
  5271. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5272. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  5273. gva_t gva = 0;
  5274. if (!nested_vmx_check_permission(vcpu) ||
  5275. !nested_vmx_check_vmcs12(vcpu))
  5276. return 1;
  5277. /* Decode instruction info and find the field to read */
  5278. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  5279. /* Read the field, zero-extended to a u64 field_value */
  5280. if (!vmcs12_read_any(vcpu, field, &field_value)) {
  5281. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  5282. skip_emulated_instruction(vcpu);
  5283. return 1;
  5284. }
  5285. /*
  5286. * Now copy part of this value to register or memory, as requested.
  5287. * Note that the number of bits actually copied is 32 or 64 depending
  5288. * on the guest's mode (32 or 64 bit), not on the given field's length.
  5289. */
  5290. if (vmx_instruction_info & (1u << 10)) {
  5291. kvm_register_write(vcpu, (((vmx_instruction_info) >> 3) & 0xf),
  5292. field_value);
  5293. } else {
  5294. if (get_vmx_mem_address(vcpu, exit_qualification,
  5295. vmx_instruction_info, &gva))
  5296. return 1;
  5297. /* _system ok, as nested_vmx_check_permission verified cpl=0 */
  5298. kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, gva,
  5299. &field_value, (is_long_mode(vcpu) ? 8 : 4), NULL);
  5300. }
  5301. nested_vmx_succeed(vcpu);
  5302. skip_emulated_instruction(vcpu);
  5303. return 1;
  5304. }
  5305. static int handle_vmwrite(struct kvm_vcpu *vcpu)
  5306. {
  5307. unsigned long field;
  5308. gva_t gva;
  5309. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5310. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  5311. /* The value to write might be 32 or 64 bits, depending on L1's long
  5312. * mode, and eventually we need to write that into a field of several
  5313. * possible lengths. The code below first zero-extends the value to 64
  5314. * bit (field_value), and then copies only the approriate number of
  5315. * bits into the vmcs12 field.
  5316. */
  5317. u64 field_value = 0;
  5318. struct x86_exception e;
  5319. if (!nested_vmx_check_permission(vcpu) ||
  5320. !nested_vmx_check_vmcs12(vcpu))
  5321. return 1;
  5322. if (vmx_instruction_info & (1u << 10))
  5323. field_value = kvm_register_read(vcpu,
  5324. (((vmx_instruction_info) >> 3) & 0xf));
  5325. else {
  5326. if (get_vmx_mem_address(vcpu, exit_qualification,
  5327. vmx_instruction_info, &gva))
  5328. return 1;
  5329. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva,
  5330. &field_value, (is_long_mode(vcpu) ? 8 : 4), &e)) {
  5331. kvm_inject_page_fault(vcpu, &e);
  5332. return 1;
  5333. }
  5334. }
  5335. field = kvm_register_read(vcpu, (((vmx_instruction_info) >> 28) & 0xf));
  5336. if (vmcs_field_readonly(field)) {
  5337. nested_vmx_failValid(vcpu,
  5338. VMXERR_VMWRITE_READ_ONLY_VMCS_COMPONENT);
  5339. skip_emulated_instruction(vcpu);
  5340. return 1;
  5341. }
  5342. if (!vmcs12_write_any(vcpu, field, field_value)) {
  5343. nested_vmx_failValid(vcpu, VMXERR_UNSUPPORTED_VMCS_COMPONENT);
  5344. skip_emulated_instruction(vcpu);
  5345. return 1;
  5346. }
  5347. nested_vmx_succeed(vcpu);
  5348. skip_emulated_instruction(vcpu);
  5349. return 1;
  5350. }
  5351. /* Emulate the VMPTRLD instruction */
  5352. static int handle_vmptrld(struct kvm_vcpu *vcpu)
  5353. {
  5354. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5355. gva_t gva;
  5356. gpa_t vmptr;
  5357. struct x86_exception e;
  5358. u32 exec_control;
  5359. if (!nested_vmx_check_permission(vcpu))
  5360. return 1;
  5361. if (get_vmx_mem_address(vcpu, vmcs_readl(EXIT_QUALIFICATION),
  5362. vmcs_read32(VMX_INSTRUCTION_INFO), &gva))
  5363. return 1;
  5364. if (kvm_read_guest_virt(&vcpu->arch.emulate_ctxt, gva, &vmptr,
  5365. sizeof(vmptr), &e)) {
  5366. kvm_inject_page_fault(vcpu, &e);
  5367. return 1;
  5368. }
  5369. if (!IS_ALIGNED(vmptr, PAGE_SIZE)) {
  5370. nested_vmx_failValid(vcpu, VMXERR_VMPTRLD_INVALID_ADDRESS);
  5371. skip_emulated_instruction(vcpu);
  5372. return 1;
  5373. }
  5374. if (vmx->nested.current_vmptr != vmptr) {
  5375. struct vmcs12 *new_vmcs12;
  5376. struct page *page;
  5377. page = nested_get_page(vcpu, vmptr);
  5378. if (page == NULL) {
  5379. nested_vmx_failInvalid(vcpu);
  5380. skip_emulated_instruction(vcpu);
  5381. return 1;
  5382. }
  5383. new_vmcs12 = kmap(page);
  5384. if (new_vmcs12->revision_id != VMCS12_REVISION) {
  5385. kunmap(page);
  5386. nested_release_page_clean(page);
  5387. nested_vmx_failValid(vcpu,
  5388. VMXERR_VMPTRLD_INCORRECT_VMCS_REVISION_ID);
  5389. skip_emulated_instruction(vcpu);
  5390. return 1;
  5391. }
  5392. if (vmx->nested.current_vmptr != -1ull)
  5393. nested_release_vmcs12(vmx);
  5394. vmx->nested.current_vmptr = vmptr;
  5395. vmx->nested.current_vmcs12 = new_vmcs12;
  5396. vmx->nested.current_vmcs12_page = page;
  5397. if (enable_shadow_vmcs) {
  5398. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  5399. exec_control |= SECONDARY_EXEC_SHADOW_VMCS;
  5400. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  5401. vmcs_write64(VMCS_LINK_POINTER,
  5402. __pa(vmx->nested.current_shadow_vmcs));
  5403. vmx->nested.sync_shadow_vmcs = true;
  5404. }
  5405. }
  5406. nested_vmx_succeed(vcpu);
  5407. skip_emulated_instruction(vcpu);
  5408. return 1;
  5409. }
  5410. /* Emulate the VMPTRST instruction */
  5411. static int handle_vmptrst(struct kvm_vcpu *vcpu)
  5412. {
  5413. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5414. u32 vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  5415. gva_t vmcs_gva;
  5416. struct x86_exception e;
  5417. if (!nested_vmx_check_permission(vcpu))
  5418. return 1;
  5419. if (get_vmx_mem_address(vcpu, exit_qualification,
  5420. vmx_instruction_info, &vmcs_gva))
  5421. return 1;
  5422. /* ok to use *_system, as nested_vmx_check_permission verified cpl=0 */
  5423. if (kvm_write_guest_virt_system(&vcpu->arch.emulate_ctxt, vmcs_gva,
  5424. (void *)&to_vmx(vcpu)->nested.current_vmptr,
  5425. sizeof(u64), &e)) {
  5426. kvm_inject_page_fault(vcpu, &e);
  5427. return 1;
  5428. }
  5429. nested_vmx_succeed(vcpu);
  5430. skip_emulated_instruction(vcpu);
  5431. return 1;
  5432. }
  5433. /*
  5434. * The exit handlers return 1 if the exit was handled fully and guest execution
  5435. * may resume. Otherwise they set the kvm_run parameter to indicate what needs
  5436. * to be done to userspace and return 0.
  5437. */
  5438. static int (*const kvm_vmx_exit_handlers[])(struct kvm_vcpu *vcpu) = {
  5439. [EXIT_REASON_EXCEPTION_NMI] = handle_exception,
  5440. [EXIT_REASON_EXTERNAL_INTERRUPT] = handle_external_interrupt,
  5441. [EXIT_REASON_TRIPLE_FAULT] = handle_triple_fault,
  5442. [EXIT_REASON_NMI_WINDOW] = handle_nmi_window,
  5443. [EXIT_REASON_IO_INSTRUCTION] = handle_io,
  5444. [EXIT_REASON_CR_ACCESS] = handle_cr,
  5445. [EXIT_REASON_DR_ACCESS] = handle_dr,
  5446. [EXIT_REASON_CPUID] = handle_cpuid,
  5447. [EXIT_REASON_MSR_READ] = handle_rdmsr,
  5448. [EXIT_REASON_MSR_WRITE] = handle_wrmsr,
  5449. [EXIT_REASON_PENDING_INTERRUPT] = handle_interrupt_window,
  5450. [EXIT_REASON_HLT] = handle_halt,
  5451. [EXIT_REASON_INVD] = handle_invd,
  5452. [EXIT_REASON_INVLPG] = handle_invlpg,
  5453. [EXIT_REASON_RDPMC] = handle_rdpmc,
  5454. [EXIT_REASON_VMCALL] = handle_vmcall,
  5455. [EXIT_REASON_VMCLEAR] = handle_vmclear,
  5456. [EXIT_REASON_VMLAUNCH] = handle_vmlaunch,
  5457. [EXIT_REASON_VMPTRLD] = handle_vmptrld,
  5458. [EXIT_REASON_VMPTRST] = handle_vmptrst,
  5459. [EXIT_REASON_VMREAD] = handle_vmread,
  5460. [EXIT_REASON_VMRESUME] = handle_vmresume,
  5461. [EXIT_REASON_VMWRITE] = handle_vmwrite,
  5462. [EXIT_REASON_VMOFF] = handle_vmoff,
  5463. [EXIT_REASON_VMON] = handle_vmon,
  5464. [EXIT_REASON_TPR_BELOW_THRESHOLD] = handle_tpr_below_threshold,
  5465. [EXIT_REASON_APIC_ACCESS] = handle_apic_access,
  5466. [EXIT_REASON_APIC_WRITE] = handle_apic_write,
  5467. [EXIT_REASON_EOI_INDUCED] = handle_apic_eoi_induced,
  5468. [EXIT_REASON_WBINVD] = handle_wbinvd,
  5469. [EXIT_REASON_XSETBV] = handle_xsetbv,
  5470. [EXIT_REASON_TASK_SWITCH] = handle_task_switch,
  5471. [EXIT_REASON_MCE_DURING_VMENTRY] = handle_machine_check,
  5472. [EXIT_REASON_EPT_VIOLATION] = handle_ept_violation,
  5473. [EXIT_REASON_EPT_MISCONFIG] = handle_ept_misconfig,
  5474. [EXIT_REASON_PAUSE_INSTRUCTION] = handle_pause,
  5475. [EXIT_REASON_MWAIT_INSTRUCTION] = handle_invalid_op,
  5476. [EXIT_REASON_MONITOR_INSTRUCTION] = handle_invalid_op,
  5477. };
  5478. static const int kvm_vmx_max_exit_handlers =
  5479. ARRAY_SIZE(kvm_vmx_exit_handlers);
  5480. static bool nested_vmx_exit_handled_io(struct kvm_vcpu *vcpu,
  5481. struct vmcs12 *vmcs12)
  5482. {
  5483. unsigned long exit_qualification;
  5484. gpa_t bitmap, last_bitmap;
  5485. unsigned int port;
  5486. int size;
  5487. u8 b;
  5488. if (nested_cpu_has(vmcs12, CPU_BASED_UNCOND_IO_EXITING))
  5489. return 1;
  5490. if (!nested_cpu_has(vmcs12, CPU_BASED_USE_IO_BITMAPS))
  5491. return 0;
  5492. exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5493. port = exit_qualification >> 16;
  5494. size = (exit_qualification & 7) + 1;
  5495. last_bitmap = (gpa_t)-1;
  5496. b = -1;
  5497. while (size > 0) {
  5498. if (port < 0x8000)
  5499. bitmap = vmcs12->io_bitmap_a;
  5500. else if (port < 0x10000)
  5501. bitmap = vmcs12->io_bitmap_b;
  5502. else
  5503. return 1;
  5504. bitmap += (port & 0x7fff) / 8;
  5505. if (last_bitmap != bitmap)
  5506. if (kvm_read_guest(vcpu->kvm, bitmap, &b, 1))
  5507. return 1;
  5508. if (b & (1 << (port & 7)))
  5509. return 1;
  5510. port++;
  5511. size--;
  5512. last_bitmap = bitmap;
  5513. }
  5514. return 0;
  5515. }
  5516. /*
  5517. * Return 1 if we should exit from L2 to L1 to handle an MSR access access,
  5518. * rather than handle it ourselves in L0. I.e., check whether L1 expressed
  5519. * disinterest in the current event (read or write a specific MSR) by using an
  5520. * MSR bitmap. This may be the case even when L0 doesn't use MSR bitmaps.
  5521. */
  5522. static bool nested_vmx_exit_handled_msr(struct kvm_vcpu *vcpu,
  5523. struct vmcs12 *vmcs12, u32 exit_reason)
  5524. {
  5525. u32 msr_index = vcpu->arch.regs[VCPU_REGS_RCX];
  5526. gpa_t bitmap;
  5527. if (!nested_cpu_has(vmcs12, CPU_BASED_USE_MSR_BITMAPS))
  5528. return 1;
  5529. /*
  5530. * The MSR_BITMAP page is divided into four 1024-byte bitmaps,
  5531. * for the four combinations of read/write and low/high MSR numbers.
  5532. * First we need to figure out which of the four to use:
  5533. */
  5534. bitmap = vmcs12->msr_bitmap;
  5535. if (exit_reason == EXIT_REASON_MSR_WRITE)
  5536. bitmap += 2048;
  5537. if (msr_index >= 0xc0000000) {
  5538. msr_index -= 0xc0000000;
  5539. bitmap += 1024;
  5540. }
  5541. /* Then read the msr_index'th bit from this bitmap: */
  5542. if (msr_index < 1024*8) {
  5543. unsigned char b;
  5544. if (kvm_read_guest(vcpu->kvm, bitmap + msr_index/8, &b, 1))
  5545. return 1;
  5546. return 1 & (b >> (msr_index & 7));
  5547. } else
  5548. return 1; /* let L1 handle the wrong parameter */
  5549. }
  5550. /*
  5551. * Return 1 if we should exit from L2 to L1 to handle a CR access exit,
  5552. * rather than handle it ourselves in L0. I.e., check if L1 wanted to
  5553. * intercept (via guest_host_mask etc.) the current event.
  5554. */
  5555. static bool nested_vmx_exit_handled_cr(struct kvm_vcpu *vcpu,
  5556. struct vmcs12 *vmcs12)
  5557. {
  5558. unsigned long exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  5559. int cr = exit_qualification & 15;
  5560. int reg = (exit_qualification >> 8) & 15;
  5561. unsigned long val = kvm_register_read(vcpu, reg);
  5562. switch ((exit_qualification >> 4) & 3) {
  5563. case 0: /* mov to cr */
  5564. switch (cr) {
  5565. case 0:
  5566. if (vmcs12->cr0_guest_host_mask &
  5567. (val ^ vmcs12->cr0_read_shadow))
  5568. return 1;
  5569. break;
  5570. case 3:
  5571. if ((vmcs12->cr3_target_count >= 1 &&
  5572. vmcs12->cr3_target_value0 == val) ||
  5573. (vmcs12->cr3_target_count >= 2 &&
  5574. vmcs12->cr3_target_value1 == val) ||
  5575. (vmcs12->cr3_target_count >= 3 &&
  5576. vmcs12->cr3_target_value2 == val) ||
  5577. (vmcs12->cr3_target_count >= 4 &&
  5578. vmcs12->cr3_target_value3 == val))
  5579. return 0;
  5580. if (nested_cpu_has(vmcs12, CPU_BASED_CR3_LOAD_EXITING))
  5581. return 1;
  5582. break;
  5583. case 4:
  5584. if (vmcs12->cr4_guest_host_mask &
  5585. (vmcs12->cr4_read_shadow ^ val))
  5586. return 1;
  5587. break;
  5588. case 8:
  5589. if (nested_cpu_has(vmcs12, CPU_BASED_CR8_LOAD_EXITING))
  5590. return 1;
  5591. break;
  5592. }
  5593. break;
  5594. case 2: /* clts */
  5595. if ((vmcs12->cr0_guest_host_mask & X86_CR0_TS) &&
  5596. (vmcs12->cr0_read_shadow & X86_CR0_TS))
  5597. return 1;
  5598. break;
  5599. case 1: /* mov from cr */
  5600. switch (cr) {
  5601. case 3:
  5602. if (vmcs12->cpu_based_vm_exec_control &
  5603. CPU_BASED_CR3_STORE_EXITING)
  5604. return 1;
  5605. break;
  5606. case 8:
  5607. if (vmcs12->cpu_based_vm_exec_control &
  5608. CPU_BASED_CR8_STORE_EXITING)
  5609. return 1;
  5610. break;
  5611. }
  5612. break;
  5613. case 3: /* lmsw */
  5614. /*
  5615. * lmsw can change bits 1..3 of cr0, and only set bit 0 of
  5616. * cr0. Other attempted changes are ignored, with no exit.
  5617. */
  5618. if (vmcs12->cr0_guest_host_mask & 0xe &
  5619. (val ^ vmcs12->cr0_read_shadow))
  5620. return 1;
  5621. if ((vmcs12->cr0_guest_host_mask & 0x1) &&
  5622. !(vmcs12->cr0_read_shadow & 0x1) &&
  5623. (val & 0x1))
  5624. return 1;
  5625. break;
  5626. }
  5627. return 0;
  5628. }
  5629. /*
  5630. * Return 1 if we should exit from L2 to L1 to handle an exit, or 0 if we
  5631. * should handle it ourselves in L0 (and then continue L2). Only call this
  5632. * when in is_guest_mode (L2).
  5633. */
  5634. static bool nested_vmx_exit_handled(struct kvm_vcpu *vcpu)
  5635. {
  5636. u32 intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5637. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5638. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  5639. u32 exit_reason = vmx->exit_reason;
  5640. if (vmx->nested.nested_run_pending)
  5641. return 0;
  5642. if (unlikely(vmx->fail)) {
  5643. pr_info_ratelimited("%s failed vm entry %x\n", __func__,
  5644. vmcs_read32(VM_INSTRUCTION_ERROR));
  5645. return 1;
  5646. }
  5647. switch (exit_reason) {
  5648. case EXIT_REASON_EXCEPTION_NMI:
  5649. if (!is_exception(intr_info))
  5650. return 0;
  5651. else if (is_page_fault(intr_info))
  5652. return enable_ept;
  5653. return vmcs12->exception_bitmap &
  5654. (1u << (intr_info & INTR_INFO_VECTOR_MASK));
  5655. case EXIT_REASON_EXTERNAL_INTERRUPT:
  5656. return 0;
  5657. case EXIT_REASON_TRIPLE_FAULT:
  5658. return 1;
  5659. case EXIT_REASON_PENDING_INTERRUPT:
  5660. return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_INTR_PENDING);
  5661. case EXIT_REASON_NMI_WINDOW:
  5662. return nested_cpu_has(vmcs12, CPU_BASED_VIRTUAL_NMI_PENDING);
  5663. case EXIT_REASON_TASK_SWITCH:
  5664. return 1;
  5665. case EXIT_REASON_CPUID:
  5666. return 1;
  5667. case EXIT_REASON_HLT:
  5668. return nested_cpu_has(vmcs12, CPU_BASED_HLT_EXITING);
  5669. case EXIT_REASON_INVD:
  5670. return 1;
  5671. case EXIT_REASON_INVLPG:
  5672. return nested_cpu_has(vmcs12, CPU_BASED_INVLPG_EXITING);
  5673. case EXIT_REASON_RDPMC:
  5674. return nested_cpu_has(vmcs12, CPU_BASED_RDPMC_EXITING);
  5675. case EXIT_REASON_RDTSC:
  5676. return nested_cpu_has(vmcs12, CPU_BASED_RDTSC_EXITING);
  5677. case EXIT_REASON_VMCALL: case EXIT_REASON_VMCLEAR:
  5678. case EXIT_REASON_VMLAUNCH: case EXIT_REASON_VMPTRLD:
  5679. case EXIT_REASON_VMPTRST: case EXIT_REASON_VMREAD:
  5680. case EXIT_REASON_VMRESUME: case EXIT_REASON_VMWRITE:
  5681. case EXIT_REASON_VMOFF: case EXIT_REASON_VMON:
  5682. /*
  5683. * VMX instructions trap unconditionally. This allows L1 to
  5684. * emulate them for its L2 guest, i.e., allows 3-level nesting!
  5685. */
  5686. return 1;
  5687. case EXIT_REASON_CR_ACCESS:
  5688. return nested_vmx_exit_handled_cr(vcpu, vmcs12);
  5689. case EXIT_REASON_DR_ACCESS:
  5690. return nested_cpu_has(vmcs12, CPU_BASED_MOV_DR_EXITING);
  5691. case EXIT_REASON_IO_INSTRUCTION:
  5692. return nested_vmx_exit_handled_io(vcpu, vmcs12);
  5693. case EXIT_REASON_MSR_READ:
  5694. case EXIT_REASON_MSR_WRITE:
  5695. return nested_vmx_exit_handled_msr(vcpu, vmcs12, exit_reason);
  5696. case EXIT_REASON_INVALID_STATE:
  5697. return 1;
  5698. case EXIT_REASON_MWAIT_INSTRUCTION:
  5699. return nested_cpu_has(vmcs12, CPU_BASED_MWAIT_EXITING);
  5700. case EXIT_REASON_MONITOR_INSTRUCTION:
  5701. return nested_cpu_has(vmcs12, CPU_BASED_MONITOR_EXITING);
  5702. case EXIT_REASON_PAUSE_INSTRUCTION:
  5703. return nested_cpu_has(vmcs12, CPU_BASED_PAUSE_EXITING) ||
  5704. nested_cpu_has2(vmcs12,
  5705. SECONDARY_EXEC_PAUSE_LOOP_EXITING);
  5706. case EXIT_REASON_MCE_DURING_VMENTRY:
  5707. return 0;
  5708. case EXIT_REASON_TPR_BELOW_THRESHOLD:
  5709. return 1;
  5710. case EXIT_REASON_APIC_ACCESS:
  5711. return nested_cpu_has2(vmcs12,
  5712. SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES);
  5713. case EXIT_REASON_EPT_VIOLATION:
  5714. case EXIT_REASON_EPT_MISCONFIG:
  5715. return 0;
  5716. case EXIT_REASON_PREEMPTION_TIMER:
  5717. return vmcs12->pin_based_vm_exec_control &
  5718. PIN_BASED_VMX_PREEMPTION_TIMER;
  5719. case EXIT_REASON_WBINVD:
  5720. return nested_cpu_has2(vmcs12, SECONDARY_EXEC_WBINVD_EXITING);
  5721. case EXIT_REASON_XSETBV:
  5722. return 1;
  5723. default:
  5724. return 1;
  5725. }
  5726. }
  5727. static void vmx_get_exit_info(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2)
  5728. {
  5729. *info1 = vmcs_readl(EXIT_QUALIFICATION);
  5730. *info2 = vmcs_read32(VM_EXIT_INTR_INFO);
  5731. }
  5732. /*
  5733. * The guest has exited. See if we can fix it or if we need userspace
  5734. * assistance.
  5735. */
  5736. static int vmx_handle_exit(struct kvm_vcpu *vcpu)
  5737. {
  5738. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5739. u32 exit_reason = vmx->exit_reason;
  5740. u32 vectoring_info = vmx->idt_vectoring_info;
  5741. /* If guest state is invalid, start emulating */
  5742. if (vmx->emulation_required)
  5743. return handle_invalid_guest_state(vcpu);
  5744. /*
  5745. * the KVM_REQ_EVENT optimization bit is only on for one entry, and if
  5746. * we did not inject a still-pending event to L1 now because of
  5747. * nested_run_pending, we need to re-enable this bit.
  5748. */
  5749. if (vmx->nested.nested_run_pending)
  5750. kvm_make_request(KVM_REQ_EVENT, vcpu);
  5751. if (!is_guest_mode(vcpu) && (exit_reason == EXIT_REASON_VMLAUNCH ||
  5752. exit_reason == EXIT_REASON_VMRESUME))
  5753. vmx->nested.nested_run_pending = 1;
  5754. else
  5755. vmx->nested.nested_run_pending = 0;
  5756. if (is_guest_mode(vcpu) && nested_vmx_exit_handled(vcpu)) {
  5757. nested_vmx_vmexit(vcpu);
  5758. return 1;
  5759. }
  5760. if (exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY) {
  5761. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  5762. vcpu->run->fail_entry.hardware_entry_failure_reason
  5763. = exit_reason;
  5764. return 0;
  5765. }
  5766. if (unlikely(vmx->fail)) {
  5767. vcpu->run->exit_reason = KVM_EXIT_FAIL_ENTRY;
  5768. vcpu->run->fail_entry.hardware_entry_failure_reason
  5769. = vmcs_read32(VM_INSTRUCTION_ERROR);
  5770. return 0;
  5771. }
  5772. /*
  5773. * Note:
  5774. * Do not try to fix EXIT_REASON_EPT_MISCONFIG if it caused by
  5775. * delivery event since it indicates guest is accessing MMIO.
  5776. * The vm-exit can be triggered again after return to guest that
  5777. * will cause infinite loop.
  5778. */
  5779. if ((vectoring_info & VECTORING_INFO_VALID_MASK) &&
  5780. (exit_reason != EXIT_REASON_EXCEPTION_NMI &&
  5781. exit_reason != EXIT_REASON_EPT_VIOLATION &&
  5782. exit_reason != EXIT_REASON_TASK_SWITCH)) {
  5783. vcpu->run->exit_reason = KVM_EXIT_INTERNAL_ERROR;
  5784. vcpu->run->internal.suberror = KVM_INTERNAL_ERROR_DELIVERY_EV;
  5785. vcpu->run->internal.ndata = 2;
  5786. vcpu->run->internal.data[0] = vectoring_info;
  5787. vcpu->run->internal.data[1] = exit_reason;
  5788. return 0;
  5789. }
  5790. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked &&
  5791. !(is_guest_mode(vcpu) && nested_cpu_has_virtual_nmis(
  5792. get_vmcs12(vcpu), vcpu)))) {
  5793. if (vmx_interrupt_allowed(vcpu)) {
  5794. vmx->soft_vnmi_blocked = 0;
  5795. } else if (vmx->vnmi_blocked_time > 1000000000LL &&
  5796. vcpu->arch.nmi_pending) {
  5797. /*
  5798. * This CPU don't support us in finding the end of an
  5799. * NMI-blocked window if the guest runs with IRQs
  5800. * disabled. So we pull the trigger after 1 s of
  5801. * futile waiting, but inform the user about this.
  5802. */
  5803. printk(KERN_WARNING "%s: Breaking out of NMI-blocked "
  5804. "state on VCPU %d after 1 s timeout\n",
  5805. __func__, vcpu->vcpu_id);
  5806. vmx->soft_vnmi_blocked = 0;
  5807. }
  5808. }
  5809. if (exit_reason < kvm_vmx_max_exit_handlers
  5810. && kvm_vmx_exit_handlers[exit_reason])
  5811. return kvm_vmx_exit_handlers[exit_reason](vcpu);
  5812. else {
  5813. vcpu->run->exit_reason = KVM_EXIT_UNKNOWN;
  5814. vcpu->run->hw.hardware_exit_reason = exit_reason;
  5815. }
  5816. return 0;
  5817. }
  5818. static void update_cr8_intercept(struct kvm_vcpu *vcpu, int tpr, int irr)
  5819. {
  5820. if (irr == -1 || tpr < irr) {
  5821. vmcs_write32(TPR_THRESHOLD, 0);
  5822. return;
  5823. }
  5824. vmcs_write32(TPR_THRESHOLD, irr);
  5825. }
  5826. static void vmx_set_virtual_x2apic_mode(struct kvm_vcpu *vcpu, bool set)
  5827. {
  5828. u32 sec_exec_control;
  5829. /*
  5830. * There is not point to enable virtualize x2apic without enable
  5831. * apicv
  5832. */
  5833. if (!cpu_has_vmx_virtualize_x2apic_mode() ||
  5834. !vmx_vm_has_apicv(vcpu->kvm))
  5835. return;
  5836. if (!vm_need_tpr_shadow(vcpu->kvm))
  5837. return;
  5838. sec_exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  5839. if (set) {
  5840. sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5841. sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  5842. } else {
  5843. sec_exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_X2APIC_MODE;
  5844. sec_exec_control |= SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  5845. }
  5846. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, sec_exec_control);
  5847. vmx_set_msr_bitmap(vcpu);
  5848. }
  5849. static void vmx_hwapic_isr_update(struct kvm *kvm, int isr)
  5850. {
  5851. u16 status;
  5852. u8 old;
  5853. if (!vmx_vm_has_apicv(kvm))
  5854. return;
  5855. if (isr == -1)
  5856. isr = 0;
  5857. status = vmcs_read16(GUEST_INTR_STATUS);
  5858. old = status >> 8;
  5859. if (isr != old) {
  5860. status &= 0xff;
  5861. status |= isr << 8;
  5862. vmcs_write16(GUEST_INTR_STATUS, status);
  5863. }
  5864. }
  5865. static void vmx_set_rvi(int vector)
  5866. {
  5867. u16 status;
  5868. u8 old;
  5869. status = vmcs_read16(GUEST_INTR_STATUS);
  5870. old = (u8)status & 0xff;
  5871. if ((u8)vector != old) {
  5872. status &= ~0xff;
  5873. status |= (u8)vector;
  5874. vmcs_write16(GUEST_INTR_STATUS, status);
  5875. }
  5876. }
  5877. static void vmx_hwapic_irr_update(struct kvm_vcpu *vcpu, int max_irr)
  5878. {
  5879. if (max_irr == -1)
  5880. return;
  5881. vmx_set_rvi(max_irr);
  5882. }
  5883. static void vmx_load_eoi_exitmap(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap)
  5884. {
  5885. if (!vmx_vm_has_apicv(vcpu->kvm))
  5886. return;
  5887. vmcs_write64(EOI_EXIT_BITMAP0, eoi_exit_bitmap[0]);
  5888. vmcs_write64(EOI_EXIT_BITMAP1, eoi_exit_bitmap[1]);
  5889. vmcs_write64(EOI_EXIT_BITMAP2, eoi_exit_bitmap[2]);
  5890. vmcs_write64(EOI_EXIT_BITMAP3, eoi_exit_bitmap[3]);
  5891. }
  5892. static void vmx_complete_atomic_exit(struct vcpu_vmx *vmx)
  5893. {
  5894. u32 exit_intr_info;
  5895. if (!(vmx->exit_reason == EXIT_REASON_MCE_DURING_VMENTRY
  5896. || vmx->exit_reason == EXIT_REASON_EXCEPTION_NMI))
  5897. return;
  5898. vmx->exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5899. exit_intr_info = vmx->exit_intr_info;
  5900. /* Handle machine checks before interrupts are enabled */
  5901. if (is_machine_check(exit_intr_info))
  5902. kvm_machine_check();
  5903. /* We need to handle NMIs before interrupts are enabled */
  5904. if ((exit_intr_info & INTR_INFO_INTR_TYPE_MASK) == INTR_TYPE_NMI_INTR &&
  5905. (exit_intr_info & INTR_INFO_VALID_MASK)) {
  5906. kvm_before_handle_nmi(&vmx->vcpu);
  5907. asm("int $2");
  5908. kvm_after_handle_nmi(&vmx->vcpu);
  5909. }
  5910. }
  5911. static void vmx_handle_external_intr(struct kvm_vcpu *vcpu)
  5912. {
  5913. u32 exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5914. /*
  5915. * If external interrupt exists, IF bit is set in rflags/eflags on the
  5916. * interrupt stack frame, and interrupt will be enabled on a return
  5917. * from interrupt handler.
  5918. */
  5919. if ((exit_intr_info & (INTR_INFO_VALID_MASK | INTR_INFO_INTR_TYPE_MASK))
  5920. == (INTR_INFO_VALID_MASK | INTR_TYPE_EXT_INTR)) {
  5921. unsigned int vector;
  5922. unsigned long entry;
  5923. gate_desc *desc;
  5924. struct vcpu_vmx *vmx = to_vmx(vcpu);
  5925. #ifdef CONFIG_X86_64
  5926. unsigned long tmp;
  5927. #endif
  5928. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  5929. desc = (gate_desc *)vmx->host_idt_base + vector;
  5930. entry = gate_offset(*desc);
  5931. asm volatile(
  5932. #ifdef CONFIG_X86_64
  5933. "mov %%" _ASM_SP ", %[sp]\n\t"
  5934. "and $0xfffffffffffffff0, %%" _ASM_SP "\n\t"
  5935. "push $%c[ss]\n\t"
  5936. "push %[sp]\n\t"
  5937. #endif
  5938. "pushf\n\t"
  5939. "orl $0x200, (%%" _ASM_SP ")\n\t"
  5940. __ASM_SIZE(push) " $%c[cs]\n\t"
  5941. "call *%[entry]\n\t"
  5942. :
  5943. #ifdef CONFIG_X86_64
  5944. [sp]"=&r"(tmp)
  5945. #endif
  5946. :
  5947. [entry]"r"(entry),
  5948. [ss]"i"(__KERNEL_DS),
  5949. [cs]"i"(__KERNEL_CS)
  5950. );
  5951. } else
  5952. local_irq_enable();
  5953. }
  5954. static void vmx_recover_nmi_blocking(struct vcpu_vmx *vmx)
  5955. {
  5956. u32 exit_intr_info;
  5957. bool unblock_nmi;
  5958. u8 vector;
  5959. bool idtv_info_valid;
  5960. idtv_info_valid = vmx->idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  5961. if (cpu_has_virtual_nmis()) {
  5962. if (vmx->nmi_known_unmasked)
  5963. return;
  5964. /*
  5965. * Can't use vmx->exit_intr_info since we're not sure what
  5966. * the exit reason is.
  5967. */
  5968. exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  5969. unblock_nmi = (exit_intr_info & INTR_INFO_UNBLOCK_NMI) != 0;
  5970. vector = exit_intr_info & INTR_INFO_VECTOR_MASK;
  5971. /*
  5972. * SDM 3: 27.7.1.2 (September 2008)
  5973. * Re-set bit "block by NMI" before VM entry if vmexit caused by
  5974. * a guest IRET fault.
  5975. * SDM 3: 23.2.2 (September 2008)
  5976. * Bit 12 is undefined in any of the following cases:
  5977. * If the VM exit sets the valid bit in the IDT-vectoring
  5978. * information field.
  5979. * If the VM exit is due to a double fault.
  5980. */
  5981. if ((exit_intr_info & INTR_INFO_VALID_MASK) && unblock_nmi &&
  5982. vector != DF_VECTOR && !idtv_info_valid)
  5983. vmcs_set_bits(GUEST_INTERRUPTIBILITY_INFO,
  5984. GUEST_INTR_STATE_NMI);
  5985. else
  5986. vmx->nmi_known_unmasked =
  5987. !(vmcs_read32(GUEST_INTERRUPTIBILITY_INFO)
  5988. & GUEST_INTR_STATE_NMI);
  5989. } else if (unlikely(vmx->soft_vnmi_blocked))
  5990. vmx->vnmi_blocked_time +=
  5991. ktime_to_ns(ktime_sub(ktime_get(), vmx->entry_time));
  5992. }
  5993. static void __vmx_complete_interrupts(struct kvm_vcpu *vcpu,
  5994. u32 idt_vectoring_info,
  5995. int instr_len_field,
  5996. int error_code_field)
  5997. {
  5998. u8 vector;
  5999. int type;
  6000. bool idtv_info_valid;
  6001. idtv_info_valid = idt_vectoring_info & VECTORING_INFO_VALID_MASK;
  6002. vcpu->arch.nmi_injected = false;
  6003. kvm_clear_exception_queue(vcpu);
  6004. kvm_clear_interrupt_queue(vcpu);
  6005. if (!idtv_info_valid)
  6006. return;
  6007. kvm_make_request(KVM_REQ_EVENT, vcpu);
  6008. vector = idt_vectoring_info & VECTORING_INFO_VECTOR_MASK;
  6009. type = idt_vectoring_info & VECTORING_INFO_TYPE_MASK;
  6010. switch (type) {
  6011. case INTR_TYPE_NMI_INTR:
  6012. vcpu->arch.nmi_injected = true;
  6013. /*
  6014. * SDM 3: 27.7.1.2 (September 2008)
  6015. * Clear bit "block by NMI" before VM entry if a NMI
  6016. * delivery faulted.
  6017. */
  6018. vmx_set_nmi_mask(vcpu, false);
  6019. break;
  6020. case INTR_TYPE_SOFT_EXCEPTION:
  6021. vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
  6022. /* fall through */
  6023. case INTR_TYPE_HARD_EXCEPTION:
  6024. if (idt_vectoring_info & VECTORING_INFO_DELIVER_CODE_MASK) {
  6025. u32 err = vmcs_read32(error_code_field);
  6026. kvm_queue_exception_e(vcpu, vector, err);
  6027. } else
  6028. kvm_queue_exception(vcpu, vector);
  6029. break;
  6030. case INTR_TYPE_SOFT_INTR:
  6031. vcpu->arch.event_exit_inst_len = vmcs_read32(instr_len_field);
  6032. /* fall through */
  6033. case INTR_TYPE_EXT_INTR:
  6034. kvm_queue_interrupt(vcpu, vector, type == INTR_TYPE_SOFT_INTR);
  6035. break;
  6036. default:
  6037. break;
  6038. }
  6039. }
  6040. static void vmx_complete_interrupts(struct vcpu_vmx *vmx)
  6041. {
  6042. __vmx_complete_interrupts(&vmx->vcpu, vmx->idt_vectoring_info,
  6043. VM_EXIT_INSTRUCTION_LEN,
  6044. IDT_VECTORING_ERROR_CODE);
  6045. }
  6046. static void vmx_cancel_injection(struct kvm_vcpu *vcpu)
  6047. {
  6048. __vmx_complete_interrupts(vcpu,
  6049. vmcs_read32(VM_ENTRY_INTR_INFO_FIELD),
  6050. VM_ENTRY_INSTRUCTION_LEN,
  6051. VM_ENTRY_EXCEPTION_ERROR_CODE);
  6052. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD, 0);
  6053. }
  6054. static void atomic_switch_perf_msrs(struct vcpu_vmx *vmx)
  6055. {
  6056. int i, nr_msrs;
  6057. struct perf_guest_switch_msr *msrs;
  6058. msrs = perf_guest_get_msrs(&nr_msrs);
  6059. if (!msrs)
  6060. return;
  6061. for (i = 0; i < nr_msrs; i++)
  6062. if (msrs[i].host == msrs[i].guest)
  6063. clear_atomic_switch_msr(vmx, msrs[i].msr);
  6064. else
  6065. add_atomic_switch_msr(vmx, msrs[i].msr, msrs[i].guest,
  6066. msrs[i].host);
  6067. }
  6068. static void __noclone vmx_vcpu_run(struct kvm_vcpu *vcpu)
  6069. {
  6070. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6071. unsigned long debugctlmsr;
  6072. /* Record the guest's net vcpu time for enforced NMI injections. */
  6073. if (unlikely(!cpu_has_virtual_nmis() && vmx->soft_vnmi_blocked))
  6074. vmx->entry_time = ktime_get();
  6075. /* Don't enter VMX if guest state is invalid, let the exit handler
  6076. start emulation until we arrive back to a valid state */
  6077. if (vmx->emulation_required)
  6078. return;
  6079. if (vmx->nested.sync_shadow_vmcs) {
  6080. copy_vmcs12_to_shadow(vmx);
  6081. vmx->nested.sync_shadow_vmcs = false;
  6082. }
  6083. if (test_bit(VCPU_REGS_RSP, (unsigned long *)&vcpu->arch.regs_dirty))
  6084. vmcs_writel(GUEST_RSP, vcpu->arch.regs[VCPU_REGS_RSP]);
  6085. if (test_bit(VCPU_REGS_RIP, (unsigned long *)&vcpu->arch.regs_dirty))
  6086. vmcs_writel(GUEST_RIP, vcpu->arch.regs[VCPU_REGS_RIP]);
  6087. /* When single-stepping over STI and MOV SS, we must clear the
  6088. * corresponding interruptibility bits in the guest state. Otherwise
  6089. * vmentry fails as it then expects bit 14 (BS) in pending debug
  6090. * exceptions being set, but that's not correct for the guest debugging
  6091. * case. */
  6092. if (vcpu->guest_debug & KVM_GUESTDBG_SINGLESTEP)
  6093. vmx_set_interrupt_shadow(vcpu, 0);
  6094. atomic_switch_perf_msrs(vmx);
  6095. debugctlmsr = get_debugctlmsr();
  6096. vmx->__launched = vmx->loaded_vmcs->launched;
  6097. asm(
  6098. /* Store host registers */
  6099. "push %%" _ASM_DX "; push %%" _ASM_BP ";"
  6100. "push %%" _ASM_CX " \n\t" /* placeholder for guest rcx */
  6101. "push %%" _ASM_CX " \n\t"
  6102. "cmp %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
  6103. "je 1f \n\t"
  6104. "mov %%" _ASM_SP ", %c[host_rsp](%0) \n\t"
  6105. __ex(ASM_VMX_VMWRITE_RSP_RDX) "\n\t"
  6106. "1: \n\t"
  6107. /* Reload cr2 if changed */
  6108. "mov %c[cr2](%0), %%" _ASM_AX " \n\t"
  6109. "mov %%cr2, %%" _ASM_DX " \n\t"
  6110. "cmp %%" _ASM_AX ", %%" _ASM_DX " \n\t"
  6111. "je 2f \n\t"
  6112. "mov %%" _ASM_AX", %%cr2 \n\t"
  6113. "2: \n\t"
  6114. /* Check if vmlaunch of vmresume is needed */
  6115. "cmpl $0, %c[launched](%0) \n\t"
  6116. /* Load guest registers. Don't clobber flags. */
  6117. "mov %c[rax](%0), %%" _ASM_AX " \n\t"
  6118. "mov %c[rbx](%0), %%" _ASM_BX " \n\t"
  6119. "mov %c[rdx](%0), %%" _ASM_DX " \n\t"
  6120. "mov %c[rsi](%0), %%" _ASM_SI " \n\t"
  6121. "mov %c[rdi](%0), %%" _ASM_DI " \n\t"
  6122. "mov %c[rbp](%0), %%" _ASM_BP " \n\t"
  6123. #ifdef CONFIG_X86_64
  6124. "mov %c[r8](%0), %%r8 \n\t"
  6125. "mov %c[r9](%0), %%r9 \n\t"
  6126. "mov %c[r10](%0), %%r10 \n\t"
  6127. "mov %c[r11](%0), %%r11 \n\t"
  6128. "mov %c[r12](%0), %%r12 \n\t"
  6129. "mov %c[r13](%0), %%r13 \n\t"
  6130. "mov %c[r14](%0), %%r14 \n\t"
  6131. "mov %c[r15](%0), %%r15 \n\t"
  6132. #endif
  6133. "mov %c[rcx](%0), %%" _ASM_CX " \n\t" /* kills %0 (ecx) */
  6134. /* Enter guest mode */
  6135. "jne 1f \n\t"
  6136. __ex(ASM_VMX_VMLAUNCH) "\n\t"
  6137. "jmp 2f \n\t"
  6138. "1: " __ex(ASM_VMX_VMRESUME) "\n\t"
  6139. "2: "
  6140. /* Save guest registers, load host registers, keep flags */
  6141. "mov %0, %c[wordsize](%%" _ASM_SP ") \n\t"
  6142. "pop %0 \n\t"
  6143. "mov %%" _ASM_AX ", %c[rax](%0) \n\t"
  6144. "mov %%" _ASM_BX ", %c[rbx](%0) \n\t"
  6145. __ASM_SIZE(pop) " %c[rcx](%0) \n\t"
  6146. "mov %%" _ASM_DX ", %c[rdx](%0) \n\t"
  6147. "mov %%" _ASM_SI ", %c[rsi](%0) \n\t"
  6148. "mov %%" _ASM_DI ", %c[rdi](%0) \n\t"
  6149. "mov %%" _ASM_BP ", %c[rbp](%0) \n\t"
  6150. #ifdef CONFIG_X86_64
  6151. "mov %%r8, %c[r8](%0) \n\t"
  6152. "mov %%r9, %c[r9](%0) \n\t"
  6153. "mov %%r10, %c[r10](%0) \n\t"
  6154. "mov %%r11, %c[r11](%0) \n\t"
  6155. "mov %%r12, %c[r12](%0) \n\t"
  6156. "mov %%r13, %c[r13](%0) \n\t"
  6157. "mov %%r14, %c[r14](%0) \n\t"
  6158. "mov %%r15, %c[r15](%0) \n\t"
  6159. #endif
  6160. "mov %%cr2, %%" _ASM_AX " \n\t"
  6161. "mov %%" _ASM_AX ", %c[cr2](%0) \n\t"
  6162. "pop %%" _ASM_BP "; pop %%" _ASM_DX " \n\t"
  6163. "setbe %c[fail](%0) \n\t"
  6164. ".pushsection .rodata \n\t"
  6165. ".global vmx_return \n\t"
  6166. "vmx_return: " _ASM_PTR " 2b \n\t"
  6167. ".popsection"
  6168. : : "c"(vmx), "d"((unsigned long)HOST_RSP),
  6169. [launched]"i"(offsetof(struct vcpu_vmx, __launched)),
  6170. [fail]"i"(offsetof(struct vcpu_vmx, fail)),
  6171. [host_rsp]"i"(offsetof(struct vcpu_vmx, host_rsp)),
  6172. [rax]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RAX])),
  6173. [rbx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBX])),
  6174. [rcx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RCX])),
  6175. [rdx]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDX])),
  6176. [rsi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RSI])),
  6177. [rdi]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RDI])),
  6178. [rbp]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_RBP])),
  6179. #ifdef CONFIG_X86_64
  6180. [r8]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R8])),
  6181. [r9]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R9])),
  6182. [r10]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R10])),
  6183. [r11]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R11])),
  6184. [r12]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R12])),
  6185. [r13]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R13])),
  6186. [r14]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R14])),
  6187. [r15]"i"(offsetof(struct vcpu_vmx, vcpu.arch.regs[VCPU_REGS_R15])),
  6188. #endif
  6189. [cr2]"i"(offsetof(struct vcpu_vmx, vcpu.arch.cr2)),
  6190. [wordsize]"i"(sizeof(ulong))
  6191. : "cc", "memory"
  6192. #ifdef CONFIG_X86_64
  6193. , "rax", "rbx", "rdi", "rsi"
  6194. , "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15"
  6195. #else
  6196. , "eax", "ebx", "edi", "esi"
  6197. #endif
  6198. );
  6199. /* MSR_IA32_DEBUGCTLMSR is zeroed on vmexit. Restore it if needed */
  6200. if (debugctlmsr)
  6201. update_debugctlmsr(debugctlmsr);
  6202. #ifndef CONFIG_X86_64
  6203. /*
  6204. * The sysexit path does not restore ds/es, so we must set them to
  6205. * a reasonable value ourselves.
  6206. *
  6207. * We can't defer this to vmx_load_host_state() since that function
  6208. * may be executed in interrupt context, which saves and restore segments
  6209. * around it, nullifying its effect.
  6210. */
  6211. loadsegment(ds, __USER_DS);
  6212. loadsegment(es, __USER_DS);
  6213. #endif
  6214. vcpu->arch.regs_avail = ~((1 << VCPU_REGS_RIP) | (1 << VCPU_REGS_RSP)
  6215. | (1 << VCPU_EXREG_RFLAGS)
  6216. | (1 << VCPU_EXREG_CPL)
  6217. | (1 << VCPU_EXREG_PDPTR)
  6218. | (1 << VCPU_EXREG_SEGMENTS)
  6219. | (1 << VCPU_EXREG_CR3));
  6220. vcpu->arch.regs_dirty = 0;
  6221. vmx->idt_vectoring_info = vmcs_read32(IDT_VECTORING_INFO_FIELD);
  6222. vmx->loaded_vmcs->launched = 1;
  6223. vmx->exit_reason = vmcs_read32(VM_EXIT_REASON);
  6224. trace_kvm_exit(vmx->exit_reason, vcpu, KVM_ISA_VMX);
  6225. vmx_complete_atomic_exit(vmx);
  6226. vmx_recover_nmi_blocking(vmx);
  6227. vmx_complete_interrupts(vmx);
  6228. }
  6229. static void vmx_free_vcpu(struct kvm_vcpu *vcpu)
  6230. {
  6231. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6232. free_vpid(vmx);
  6233. free_nested(vmx);
  6234. free_loaded_vmcs(vmx->loaded_vmcs);
  6235. kfree(vmx->guest_msrs);
  6236. kvm_vcpu_uninit(vcpu);
  6237. kmem_cache_free(kvm_vcpu_cache, vmx);
  6238. }
  6239. static struct kvm_vcpu *vmx_create_vcpu(struct kvm *kvm, unsigned int id)
  6240. {
  6241. int err;
  6242. struct vcpu_vmx *vmx = kmem_cache_zalloc(kvm_vcpu_cache, GFP_KERNEL);
  6243. int cpu;
  6244. if (!vmx)
  6245. return ERR_PTR(-ENOMEM);
  6246. allocate_vpid(vmx);
  6247. err = kvm_vcpu_init(&vmx->vcpu, kvm, id);
  6248. if (err)
  6249. goto free_vcpu;
  6250. vmx->guest_msrs = kmalloc(PAGE_SIZE, GFP_KERNEL);
  6251. err = -ENOMEM;
  6252. if (!vmx->guest_msrs) {
  6253. goto uninit_vcpu;
  6254. }
  6255. vmx->loaded_vmcs = &vmx->vmcs01;
  6256. vmx->loaded_vmcs->vmcs = alloc_vmcs();
  6257. if (!vmx->loaded_vmcs->vmcs)
  6258. goto free_msrs;
  6259. if (!vmm_exclusive)
  6260. kvm_cpu_vmxon(__pa(per_cpu(vmxarea, raw_smp_processor_id())));
  6261. loaded_vmcs_init(vmx->loaded_vmcs);
  6262. if (!vmm_exclusive)
  6263. kvm_cpu_vmxoff();
  6264. cpu = get_cpu();
  6265. vmx_vcpu_load(&vmx->vcpu, cpu);
  6266. vmx->vcpu.cpu = cpu;
  6267. err = vmx_vcpu_setup(vmx);
  6268. vmx_vcpu_put(&vmx->vcpu);
  6269. put_cpu();
  6270. if (err)
  6271. goto free_vmcs;
  6272. if (vm_need_virtualize_apic_accesses(kvm)) {
  6273. err = alloc_apic_access_page(kvm);
  6274. if (err)
  6275. goto free_vmcs;
  6276. }
  6277. if (enable_ept) {
  6278. if (!kvm->arch.ept_identity_map_addr)
  6279. kvm->arch.ept_identity_map_addr =
  6280. VMX_EPT_IDENTITY_PAGETABLE_ADDR;
  6281. err = -ENOMEM;
  6282. if (alloc_identity_pagetable(kvm) != 0)
  6283. goto free_vmcs;
  6284. if (!init_rmode_identity_map(kvm))
  6285. goto free_vmcs;
  6286. }
  6287. vmx->nested.current_vmptr = -1ull;
  6288. vmx->nested.current_vmcs12 = NULL;
  6289. return &vmx->vcpu;
  6290. free_vmcs:
  6291. free_loaded_vmcs(vmx->loaded_vmcs);
  6292. free_msrs:
  6293. kfree(vmx->guest_msrs);
  6294. uninit_vcpu:
  6295. kvm_vcpu_uninit(&vmx->vcpu);
  6296. free_vcpu:
  6297. free_vpid(vmx);
  6298. kmem_cache_free(kvm_vcpu_cache, vmx);
  6299. return ERR_PTR(err);
  6300. }
  6301. static void __init vmx_check_processor_compat(void *rtn)
  6302. {
  6303. struct vmcs_config vmcs_conf;
  6304. *(int *)rtn = 0;
  6305. if (setup_vmcs_config(&vmcs_conf) < 0)
  6306. *(int *)rtn = -EIO;
  6307. if (memcmp(&vmcs_config, &vmcs_conf, sizeof(struct vmcs_config)) != 0) {
  6308. printk(KERN_ERR "kvm: CPU %d feature inconsistency!\n",
  6309. smp_processor_id());
  6310. *(int *)rtn = -EIO;
  6311. }
  6312. }
  6313. static int get_ept_level(void)
  6314. {
  6315. return VMX_EPT_DEFAULT_GAW + 1;
  6316. }
  6317. static u64 vmx_get_mt_mask(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio)
  6318. {
  6319. u64 ret;
  6320. /* For VT-d and EPT combination
  6321. * 1. MMIO: always map as UC
  6322. * 2. EPT with VT-d:
  6323. * a. VT-d without snooping control feature: can't guarantee the
  6324. * result, try to trust guest.
  6325. * b. VT-d with snooping control feature: snooping control feature of
  6326. * VT-d engine can guarantee the cache correctness. Just set it
  6327. * to WB to keep consistent with host. So the same as item 3.
  6328. * 3. EPT without VT-d: always map as WB and set IPAT=1 to keep
  6329. * consistent with host MTRR
  6330. */
  6331. if (is_mmio)
  6332. ret = MTRR_TYPE_UNCACHABLE << VMX_EPT_MT_EPTE_SHIFT;
  6333. else if (vcpu->kvm->arch.iommu_domain &&
  6334. !(vcpu->kvm->arch.iommu_flags & KVM_IOMMU_CACHE_COHERENCY))
  6335. ret = kvm_get_guest_memory_type(vcpu, gfn) <<
  6336. VMX_EPT_MT_EPTE_SHIFT;
  6337. else
  6338. ret = (MTRR_TYPE_WRBACK << VMX_EPT_MT_EPTE_SHIFT)
  6339. | VMX_EPT_IPAT_BIT;
  6340. return ret;
  6341. }
  6342. static int vmx_get_lpage_level(void)
  6343. {
  6344. if (enable_ept && !cpu_has_vmx_ept_1g_page())
  6345. return PT_DIRECTORY_LEVEL;
  6346. else
  6347. /* For shadow and EPT supported 1GB page */
  6348. return PT_PDPE_LEVEL;
  6349. }
  6350. static void vmx_cpuid_update(struct kvm_vcpu *vcpu)
  6351. {
  6352. struct kvm_cpuid_entry2 *best;
  6353. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6354. u32 exec_control;
  6355. vmx->rdtscp_enabled = false;
  6356. if (vmx_rdtscp_supported()) {
  6357. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  6358. if (exec_control & SECONDARY_EXEC_RDTSCP) {
  6359. best = kvm_find_cpuid_entry(vcpu, 0x80000001, 0);
  6360. if (best && (best->edx & bit(X86_FEATURE_RDTSCP)))
  6361. vmx->rdtscp_enabled = true;
  6362. else {
  6363. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  6364. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  6365. exec_control);
  6366. }
  6367. }
  6368. }
  6369. /* Exposing INVPCID only when PCID is exposed */
  6370. best = kvm_find_cpuid_entry(vcpu, 0x7, 0);
  6371. if (vmx_invpcid_supported() &&
  6372. best && (best->ebx & bit(X86_FEATURE_INVPCID)) &&
  6373. guest_cpuid_has_pcid(vcpu)) {
  6374. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  6375. exec_control |= SECONDARY_EXEC_ENABLE_INVPCID;
  6376. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  6377. exec_control);
  6378. } else {
  6379. if (cpu_has_secondary_exec_ctrls()) {
  6380. exec_control = vmcs_read32(SECONDARY_VM_EXEC_CONTROL);
  6381. exec_control &= ~SECONDARY_EXEC_ENABLE_INVPCID;
  6382. vmcs_write32(SECONDARY_VM_EXEC_CONTROL,
  6383. exec_control);
  6384. }
  6385. if (best)
  6386. best->ebx &= ~bit(X86_FEATURE_INVPCID);
  6387. }
  6388. }
  6389. static void vmx_set_supported_cpuid(u32 func, struct kvm_cpuid_entry2 *entry)
  6390. {
  6391. if (func == 1 && nested)
  6392. entry->ecx |= bit(X86_FEATURE_VMX);
  6393. }
  6394. /*
  6395. * prepare_vmcs02 is called when the L1 guest hypervisor runs its nested
  6396. * L2 guest. L1 has a vmcs for L2 (vmcs12), and this function "merges" it
  6397. * with L0's requirements for its guest (a.k.a. vmsc01), so we can run the L2
  6398. * guest in a way that will both be appropriate to L1's requests, and our
  6399. * needs. In addition to modifying the active vmcs (which is vmcs02), this
  6400. * function also has additional necessary side-effects, like setting various
  6401. * vcpu->arch fields.
  6402. */
  6403. static void prepare_vmcs02(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6404. {
  6405. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6406. u32 exec_control;
  6407. vmcs_write16(GUEST_ES_SELECTOR, vmcs12->guest_es_selector);
  6408. vmcs_write16(GUEST_CS_SELECTOR, vmcs12->guest_cs_selector);
  6409. vmcs_write16(GUEST_SS_SELECTOR, vmcs12->guest_ss_selector);
  6410. vmcs_write16(GUEST_DS_SELECTOR, vmcs12->guest_ds_selector);
  6411. vmcs_write16(GUEST_FS_SELECTOR, vmcs12->guest_fs_selector);
  6412. vmcs_write16(GUEST_GS_SELECTOR, vmcs12->guest_gs_selector);
  6413. vmcs_write16(GUEST_LDTR_SELECTOR, vmcs12->guest_ldtr_selector);
  6414. vmcs_write16(GUEST_TR_SELECTOR, vmcs12->guest_tr_selector);
  6415. vmcs_write32(GUEST_ES_LIMIT, vmcs12->guest_es_limit);
  6416. vmcs_write32(GUEST_CS_LIMIT, vmcs12->guest_cs_limit);
  6417. vmcs_write32(GUEST_SS_LIMIT, vmcs12->guest_ss_limit);
  6418. vmcs_write32(GUEST_DS_LIMIT, vmcs12->guest_ds_limit);
  6419. vmcs_write32(GUEST_FS_LIMIT, vmcs12->guest_fs_limit);
  6420. vmcs_write32(GUEST_GS_LIMIT, vmcs12->guest_gs_limit);
  6421. vmcs_write32(GUEST_LDTR_LIMIT, vmcs12->guest_ldtr_limit);
  6422. vmcs_write32(GUEST_TR_LIMIT, vmcs12->guest_tr_limit);
  6423. vmcs_write32(GUEST_GDTR_LIMIT, vmcs12->guest_gdtr_limit);
  6424. vmcs_write32(GUEST_IDTR_LIMIT, vmcs12->guest_idtr_limit);
  6425. vmcs_write32(GUEST_ES_AR_BYTES, vmcs12->guest_es_ar_bytes);
  6426. vmcs_write32(GUEST_CS_AR_BYTES, vmcs12->guest_cs_ar_bytes);
  6427. vmcs_write32(GUEST_SS_AR_BYTES, vmcs12->guest_ss_ar_bytes);
  6428. vmcs_write32(GUEST_DS_AR_BYTES, vmcs12->guest_ds_ar_bytes);
  6429. vmcs_write32(GUEST_FS_AR_BYTES, vmcs12->guest_fs_ar_bytes);
  6430. vmcs_write32(GUEST_GS_AR_BYTES, vmcs12->guest_gs_ar_bytes);
  6431. vmcs_write32(GUEST_LDTR_AR_BYTES, vmcs12->guest_ldtr_ar_bytes);
  6432. vmcs_write32(GUEST_TR_AR_BYTES, vmcs12->guest_tr_ar_bytes);
  6433. vmcs_writel(GUEST_ES_BASE, vmcs12->guest_es_base);
  6434. vmcs_writel(GUEST_CS_BASE, vmcs12->guest_cs_base);
  6435. vmcs_writel(GUEST_SS_BASE, vmcs12->guest_ss_base);
  6436. vmcs_writel(GUEST_DS_BASE, vmcs12->guest_ds_base);
  6437. vmcs_writel(GUEST_FS_BASE, vmcs12->guest_fs_base);
  6438. vmcs_writel(GUEST_GS_BASE, vmcs12->guest_gs_base);
  6439. vmcs_writel(GUEST_LDTR_BASE, vmcs12->guest_ldtr_base);
  6440. vmcs_writel(GUEST_TR_BASE, vmcs12->guest_tr_base);
  6441. vmcs_writel(GUEST_GDTR_BASE, vmcs12->guest_gdtr_base);
  6442. vmcs_writel(GUEST_IDTR_BASE, vmcs12->guest_idtr_base);
  6443. vmcs_write64(GUEST_IA32_DEBUGCTL, vmcs12->guest_ia32_debugctl);
  6444. vmcs_write32(VM_ENTRY_INTR_INFO_FIELD,
  6445. vmcs12->vm_entry_intr_info_field);
  6446. vmcs_write32(VM_ENTRY_EXCEPTION_ERROR_CODE,
  6447. vmcs12->vm_entry_exception_error_code);
  6448. vmcs_write32(VM_ENTRY_INSTRUCTION_LEN,
  6449. vmcs12->vm_entry_instruction_len);
  6450. vmcs_write32(GUEST_INTERRUPTIBILITY_INFO,
  6451. vmcs12->guest_interruptibility_info);
  6452. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->guest_sysenter_cs);
  6453. kvm_set_dr(vcpu, 7, vmcs12->guest_dr7);
  6454. vmcs_writel(GUEST_RFLAGS, vmcs12->guest_rflags);
  6455. vmcs_writel(GUEST_PENDING_DBG_EXCEPTIONS,
  6456. vmcs12->guest_pending_dbg_exceptions);
  6457. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->guest_sysenter_esp);
  6458. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->guest_sysenter_eip);
  6459. vmcs_write64(VMCS_LINK_POINTER, -1ull);
  6460. vmcs_write32(PIN_BASED_VM_EXEC_CONTROL,
  6461. (vmcs_config.pin_based_exec_ctrl |
  6462. vmcs12->pin_based_vm_exec_control));
  6463. if (vmcs12->pin_based_vm_exec_control & PIN_BASED_VMX_PREEMPTION_TIMER)
  6464. vmcs_write32(VMX_PREEMPTION_TIMER_VALUE,
  6465. vmcs12->vmx_preemption_timer_value);
  6466. /*
  6467. * Whether page-faults are trapped is determined by a combination of
  6468. * 3 settings: PFEC_MASK, PFEC_MATCH and EXCEPTION_BITMAP.PF.
  6469. * If enable_ept, L0 doesn't care about page faults and we should
  6470. * set all of these to L1's desires. However, if !enable_ept, L0 does
  6471. * care about (at least some) page faults, and because it is not easy
  6472. * (if at all possible?) to merge L0 and L1's desires, we simply ask
  6473. * to exit on each and every L2 page fault. This is done by setting
  6474. * MASK=MATCH=0 and (see below) EB.PF=1.
  6475. * Note that below we don't need special code to set EB.PF beyond the
  6476. * "or"ing of the EB of vmcs01 and vmcs12, because when enable_ept,
  6477. * vmcs01's EB.PF is 0 so the "or" will take vmcs12's value, and when
  6478. * !enable_ept, EB.PF is 1, so the "or" will always be 1.
  6479. *
  6480. * A problem with this approach (when !enable_ept) is that L1 may be
  6481. * injected with more page faults than it asked for. This could have
  6482. * caused problems, but in practice existing hypervisors don't care.
  6483. * To fix this, we will need to emulate the PFEC checking (on the L1
  6484. * page tables), using walk_addr(), when injecting PFs to L1.
  6485. */
  6486. vmcs_write32(PAGE_FAULT_ERROR_CODE_MASK,
  6487. enable_ept ? vmcs12->page_fault_error_code_mask : 0);
  6488. vmcs_write32(PAGE_FAULT_ERROR_CODE_MATCH,
  6489. enable_ept ? vmcs12->page_fault_error_code_match : 0);
  6490. if (cpu_has_secondary_exec_ctrls()) {
  6491. u32 exec_control = vmx_secondary_exec_control(vmx);
  6492. if (!vmx->rdtscp_enabled)
  6493. exec_control &= ~SECONDARY_EXEC_RDTSCP;
  6494. /* Take the following fields only from vmcs12 */
  6495. exec_control &= ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  6496. if (nested_cpu_has(vmcs12,
  6497. CPU_BASED_ACTIVATE_SECONDARY_CONTROLS))
  6498. exec_control |= vmcs12->secondary_vm_exec_control;
  6499. if (exec_control & SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) {
  6500. /*
  6501. * Translate L1 physical address to host physical
  6502. * address for vmcs02. Keep the page pinned, so this
  6503. * physical address remains valid. We keep a reference
  6504. * to it so we can release it later.
  6505. */
  6506. if (vmx->nested.apic_access_page) /* shouldn't happen */
  6507. nested_release_page(vmx->nested.apic_access_page);
  6508. vmx->nested.apic_access_page =
  6509. nested_get_page(vcpu, vmcs12->apic_access_addr);
  6510. /*
  6511. * If translation failed, no matter: This feature asks
  6512. * to exit when accessing the given address, and if it
  6513. * can never be accessed, this feature won't do
  6514. * anything anyway.
  6515. */
  6516. if (!vmx->nested.apic_access_page)
  6517. exec_control &=
  6518. ~SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES;
  6519. else
  6520. vmcs_write64(APIC_ACCESS_ADDR,
  6521. page_to_phys(vmx->nested.apic_access_page));
  6522. }
  6523. vmcs_write32(SECONDARY_VM_EXEC_CONTROL, exec_control);
  6524. }
  6525. /*
  6526. * Set host-state according to L0's settings (vmcs12 is irrelevant here)
  6527. * Some constant fields are set here by vmx_set_constant_host_state().
  6528. * Other fields are different per CPU, and will be set later when
  6529. * vmx_vcpu_load() is called, and when vmx_save_host_state() is called.
  6530. */
  6531. vmx_set_constant_host_state(vmx);
  6532. /*
  6533. * HOST_RSP is normally set correctly in vmx_vcpu_run() just before
  6534. * entry, but only if the current (host) sp changed from the value
  6535. * we wrote last (vmx->host_rsp). This cache is no longer relevant
  6536. * if we switch vmcs, and rather than hold a separate cache per vmcs,
  6537. * here we just force the write to happen on entry.
  6538. */
  6539. vmx->host_rsp = 0;
  6540. exec_control = vmx_exec_control(vmx); /* L0's desires */
  6541. exec_control &= ~CPU_BASED_VIRTUAL_INTR_PENDING;
  6542. exec_control &= ~CPU_BASED_VIRTUAL_NMI_PENDING;
  6543. exec_control &= ~CPU_BASED_TPR_SHADOW;
  6544. exec_control |= vmcs12->cpu_based_vm_exec_control;
  6545. /*
  6546. * Merging of IO and MSR bitmaps not currently supported.
  6547. * Rather, exit every time.
  6548. */
  6549. exec_control &= ~CPU_BASED_USE_MSR_BITMAPS;
  6550. exec_control &= ~CPU_BASED_USE_IO_BITMAPS;
  6551. exec_control |= CPU_BASED_UNCOND_IO_EXITING;
  6552. vmcs_write32(CPU_BASED_VM_EXEC_CONTROL, exec_control);
  6553. /* EXCEPTION_BITMAP and CR0_GUEST_HOST_MASK should basically be the
  6554. * bitwise-or of what L1 wants to trap for L2, and what we want to
  6555. * trap. Note that CR0.TS also needs updating - we do this later.
  6556. */
  6557. update_exception_bitmap(vcpu);
  6558. vcpu->arch.cr0_guest_owned_bits &= ~vmcs12->cr0_guest_host_mask;
  6559. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  6560. /* Note: IA32_MODE, LOAD_IA32_EFER are modified by vmx_set_efer below */
  6561. vmcs_write32(VM_EXIT_CONTROLS,
  6562. vmcs12->vm_exit_controls | vmcs_config.vmexit_ctrl);
  6563. vmcs_write32(VM_ENTRY_CONTROLS, vmcs12->vm_entry_controls |
  6564. (vmcs_config.vmentry_ctrl & ~VM_ENTRY_IA32E_MODE));
  6565. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_PAT)
  6566. vmcs_write64(GUEST_IA32_PAT, vmcs12->guest_ia32_pat);
  6567. else if (vmcs_config.vmentry_ctrl & VM_ENTRY_LOAD_IA32_PAT)
  6568. vmcs_write64(GUEST_IA32_PAT, vmx->vcpu.arch.pat);
  6569. set_cr4_guest_host_mask(vmx);
  6570. if (vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_TSC_OFFSETING)
  6571. vmcs_write64(TSC_OFFSET,
  6572. vmx->nested.vmcs01_tsc_offset + vmcs12->tsc_offset);
  6573. else
  6574. vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
  6575. if (enable_vpid) {
  6576. /*
  6577. * Trivially support vpid by letting L2s share their parent
  6578. * L1's vpid. TODO: move to a more elaborate solution, giving
  6579. * each L2 its own vpid and exposing the vpid feature to L1.
  6580. */
  6581. vmcs_write16(VIRTUAL_PROCESSOR_ID, vmx->vpid);
  6582. vmx_flush_tlb(vcpu);
  6583. }
  6584. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER)
  6585. vcpu->arch.efer = vmcs12->guest_ia32_efer;
  6586. else if (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE)
  6587. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  6588. else
  6589. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  6590. /* Note: modifies VM_ENTRY/EXIT_CONTROLS and GUEST/HOST_IA32_EFER */
  6591. vmx_set_efer(vcpu, vcpu->arch.efer);
  6592. /*
  6593. * This sets GUEST_CR0 to vmcs12->guest_cr0, with possibly a modified
  6594. * TS bit (for lazy fpu) and bits which we consider mandatory enabled.
  6595. * The CR0_READ_SHADOW is what L2 should have expected to read given
  6596. * the specifications by L1; It's not enough to take
  6597. * vmcs12->cr0_read_shadow because on our cr0_guest_host_mask we we
  6598. * have more bits than L1 expected.
  6599. */
  6600. vmx_set_cr0(vcpu, vmcs12->guest_cr0);
  6601. vmcs_writel(CR0_READ_SHADOW, nested_read_cr0(vmcs12));
  6602. vmx_set_cr4(vcpu, vmcs12->guest_cr4);
  6603. vmcs_writel(CR4_READ_SHADOW, nested_read_cr4(vmcs12));
  6604. /* shadow page tables on either EPT or shadow page tables */
  6605. kvm_set_cr3(vcpu, vmcs12->guest_cr3);
  6606. kvm_mmu_reset_context(vcpu);
  6607. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->guest_rsp);
  6608. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->guest_rip);
  6609. }
  6610. /*
  6611. * nested_vmx_run() handles a nested entry, i.e., a VMLAUNCH or VMRESUME on L1
  6612. * for running an L2 nested guest.
  6613. */
  6614. static int nested_vmx_run(struct kvm_vcpu *vcpu, bool launch)
  6615. {
  6616. struct vmcs12 *vmcs12;
  6617. struct vcpu_vmx *vmx = to_vmx(vcpu);
  6618. int cpu;
  6619. struct loaded_vmcs *vmcs02;
  6620. bool ia32e;
  6621. if (!nested_vmx_check_permission(vcpu) ||
  6622. !nested_vmx_check_vmcs12(vcpu))
  6623. return 1;
  6624. skip_emulated_instruction(vcpu);
  6625. vmcs12 = get_vmcs12(vcpu);
  6626. if (enable_shadow_vmcs)
  6627. copy_shadow_to_vmcs12(vmx);
  6628. /*
  6629. * The nested entry process starts with enforcing various prerequisites
  6630. * on vmcs12 as required by the Intel SDM, and act appropriately when
  6631. * they fail: As the SDM explains, some conditions should cause the
  6632. * instruction to fail, while others will cause the instruction to seem
  6633. * to succeed, but return an EXIT_REASON_INVALID_STATE.
  6634. * To speed up the normal (success) code path, we should avoid checking
  6635. * for misconfigurations which will anyway be caught by the processor
  6636. * when using the merged vmcs02.
  6637. */
  6638. if (vmcs12->launch_state == launch) {
  6639. nested_vmx_failValid(vcpu,
  6640. launch ? VMXERR_VMLAUNCH_NONCLEAR_VMCS
  6641. : VMXERR_VMRESUME_NONLAUNCHED_VMCS);
  6642. return 1;
  6643. }
  6644. if (vmcs12->guest_activity_state != GUEST_ACTIVITY_ACTIVE) {
  6645. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6646. return 1;
  6647. }
  6648. if ((vmcs12->cpu_based_vm_exec_control & CPU_BASED_USE_MSR_BITMAPS) &&
  6649. !IS_ALIGNED(vmcs12->msr_bitmap, PAGE_SIZE)) {
  6650. /*TODO: Also verify bits beyond physical address width are 0*/
  6651. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6652. return 1;
  6653. }
  6654. if (nested_cpu_has2(vmcs12, SECONDARY_EXEC_VIRTUALIZE_APIC_ACCESSES) &&
  6655. !IS_ALIGNED(vmcs12->apic_access_addr, PAGE_SIZE)) {
  6656. /*TODO: Also verify bits beyond physical address width are 0*/
  6657. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6658. return 1;
  6659. }
  6660. if (vmcs12->vm_entry_msr_load_count > 0 ||
  6661. vmcs12->vm_exit_msr_load_count > 0 ||
  6662. vmcs12->vm_exit_msr_store_count > 0) {
  6663. pr_warn_ratelimited("%s: VMCS MSR_{LOAD,STORE} unsupported\n",
  6664. __func__);
  6665. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6666. return 1;
  6667. }
  6668. if (!vmx_control_verify(vmcs12->cpu_based_vm_exec_control,
  6669. nested_vmx_procbased_ctls_low, nested_vmx_procbased_ctls_high) ||
  6670. !vmx_control_verify(vmcs12->secondary_vm_exec_control,
  6671. nested_vmx_secondary_ctls_low, nested_vmx_secondary_ctls_high) ||
  6672. !vmx_control_verify(vmcs12->pin_based_vm_exec_control,
  6673. nested_vmx_pinbased_ctls_low, nested_vmx_pinbased_ctls_high) ||
  6674. !vmx_control_verify(vmcs12->vm_exit_controls,
  6675. nested_vmx_exit_ctls_low, nested_vmx_exit_ctls_high) ||
  6676. !vmx_control_verify(vmcs12->vm_entry_controls,
  6677. nested_vmx_entry_ctls_low, nested_vmx_entry_ctls_high))
  6678. {
  6679. nested_vmx_failValid(vcpu, VMXERR_ENTRY_INVALID_CONTROL_FIELD);
  6680. return 1;
  6681. }
  6682. if (((vmcs12->host_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
  6683. ((vmcs12->host_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  6684. nested_vmx_failValid(vcpu,
  6685. VMXERR_ENTRY_INVALID_HOST_STATE_FIELD);
  6686. return 1;
  6687. }
  6688. if (((vmcs12->guest_cr0 & VMXON_CR0_ALWAYSON) != VMXON_CR0_ALWAYSON) ||
  6689. ((vmcs12->guest_cr4 & VMXON_CR4_ALWAYSON) != VMXON_CR4_ALWAYSON)) {
  6690. nested_vmx_entry_failure(vcpu, vmcs12,
  6691. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
  6692. return 1;
  6693. }
  6694. if (vmcs12->vmcs_link_pointer != -1ull) {
  6695. nested_vmx_entry_failure(vcpu, vmcs12,
  6696. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_VMCS_LINK_PTR);
  6697. return 1;
  6698. }
  6699. /*
  6700. * If the load IA32_EFER VM-entry control is 1, the following checks
  6701. * are performed on the field for the IA32_EFER MSR:
  6702. * - Bits reserved in the IA32_EFER MSR must be 0.
  6703. * - Bit 10 (corresponding to IA32_EFER.LMA) must equal the value of
  6704. * the IA-32e mode guest VM-exit control. It must also be identical
  6705. * to bit 8 (LME) if bit 31 in the CR0 field (corresponding to
  6706. * CR0.PG) is 1.
  6707. */
  6708. if (vmcs12->vm_entry_controls & VM_ENTRY_LOAD_IA32_EFER) {
  6709. ia32e = (vmcs12->vm_entry_controls & VM_ENTRY_IA32E_MODE) != 0;
  6710. if (!kvm_valid_efer(vcpu, vmcs12->guest_ia32_efer) ||
  6711. ia32e != !!(vmcs12->guest_ia32_efer & EFER_LMA) ||
  6712. ((vmcs12->guest_cr0 & X86_CR0_PG) &&
  6713. ia32e != !!(vmcs12->guest_ia32_efer & EFER_LME))) {
  6714. nested_vmx_entry_failure(vcpu, vmcs12,
  6715. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
  6716. return 1;
  6717. }
  6718. }
  6719. /*
  6720. * If the load IA32_EFER VM-exit control is 1, bits reserved in the
  6721. * IA32_EFER MSR must be 0 in the field for that register. In addition,
  6722. * the values of the LMA and LME bits in the field must each be that of
  6723. * the host address-space size VM-exit control.
  6724. */
  6725. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER) {
  6726. ia32e = (vmcs12->vm_exit_controls &
  6727. VM_EXIT_HOST_ADDR_SPACE_SIZE) != 0;
  6728. if (!kvm_valid_efer(vcpu, vmcs12->host_ia32_efer) ||
  6729. ia32e != !!(vmcs12->host_ia32_efer & EFER_LMA) ||
  6730. ia32e != !!(vmcs12->host_ia32_efer & EFER_LME)) {
  6731. nested_vmx_entry_failure(vcpu, vmcs12,
  6732. EXIT_REASON_INVALID_STATE, ENTRY_FAIL_DEFAULT);
  6733. return 1;
  6734. }
  6735. }
  6736. /*
  6737. * We're finally done with prerequisite checking, and can start with
  6738. * the nested entry.
  6739. */
  6740. vmcs02 = nested_get_current_vmcs02(vmx);
  6741. if (!vmcs02)
  6742. return -ENOMEM;
  6743. enter_guest_mode(vcpu);
  6744. vmx->nested.vmcs01_tsc_offset = vmcs_read64(TSC_OFFSET);
  6745. cpu = get_cpu();
  6746. vmx->loaded_vmcs = vmcs02;
  6747. vmx_vcpu_put(vcpu);
  6748. vmx_vcpu_load(vcpu, cpu);
  6749. vcpu->cpu = cpu;
  6750. put_cpu();
  6751. vmx_segment_cache_clear(vmx);
  6752. vmcs12->launch_state = 1;
  6753. prepare_vmcs02(vcpu, vmcs12);
  6754. /*
  6755. * Note no nested_vmx_succeed or nested_vmx_fail here. At this point
  6756. * we are no longer running L1, and VMLAUNCH/VMRESUME has not yet
  6757. * returned as far as L1 is concerned. It will only return (and set
  6758. * the success flag) when L2 exits (see nested_vmx_vmexit()).
  6759. */
  6760. return 1;
  6761. }
  6762. /*
  6763. * On a nested exit from L2 to L1, vmcs12.guest_cr0 might not be up-to-date
  6764. * because L2 may have changed some cr0 bits directly (CRO_GUEST_HOST_MASK).
  6765. * This function returns the new value we should put in vmcs12.guest_cr0.
  6766. * It's not enough to just return the vmcs02 GUEST_CR0. Rather,
  6767. * 1. Bits that neither L0 nor L1 trapped, were set directly by L2 and are now
  6768. * available in vmcs02 GUEST_CR0. (Note: It's enough to check that L0
  6769. * didn't trap the bit, because if L1 did, so would L0).
  6770. * 2. Bits that L1 asked to trap (and therefore L0 also did) could not have
  6771. * been modified by L2, and L1 knows it. So just leave the old value of
  6772. * the bit from vmcs12.guest_cr0. Note that the bit from vmcs02 GUEST_CR0
  6773. * isn't relevant, because if L0 traps this bit it can set it to anything.
  6774. * 3. Bits that L1 didn't trap, but L0 did. L1 believes the guest could have
  6775. * changed these bits, and therefore they need to be updated, but L0
  6776. * didn't necessarily allow them to be changed in GUEST_CR0 - and rather
  6777. * put them in vmcs02 CR0_READ_SHADOW. So take these bits from there.
  6778. */
  6779. static inline unsigned long
  6780. vmcs12_guest_cr0(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6781. {
  6782. return
  6783. /*1*/ (vmcs_readl(GUEST_CR0) & vcpu->arch.cr0_guest_owned_bits) |
  6784. /*2*/ (vmcs12->guest_cr0 & vmcs12->cr0_guest_host_mask) |
  6785. /*3*/ (vmcs_readl(CR0_READ_SHADOW) & ~(vmcs12->cr0_guest_host_mask |
  6786. vcpu->arch.cr0_guest_owned_bits));
  6787. }
  6788. static inline unsigned long
  6789. vmcs12_guest_cr4(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6790. {
  6791. return
  6792. /*1*/ (vmcs_readl(GUEST_CR4) & vcpu->arch.cr4_guest_owned_bits) |
  6793. /*2*/ (vmcs12->guest_cr4 & vmcs12->cr4_guest_host_mask) |
  6794. /*3*/ (vmcs_readl(CR4_READ_SHADOW) & ~(vmcs12->cr4_guest_host_mask |
  6795. vcpu->arch.cr4_guest_owned_bits));
  6796. }
  6797. static void vmcs12_save_pending_event(struct kvm_vcpu *vcpu,
  6798. struct vmcs12 *vmcs12)
  6799. {
  6800. u32 idt_vectoring;
  6801. unsigned int nr;
  6802. if (vcpu->arch.exception.pending) {
  6803. nr = vcpu->arch.exception.nr;
  6804. idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
  6805. if (kvm_exception_is_soft(nr)) {
  6806. vmcs12->vm_exit_instruction_len =
  6807. vcpu->arch.event_exit_inst_len;
  6808. idt_vectoring |= INTR_TYPE_SOFT_EXCEPTION;
  6809. } else
  6810. idt_vectoring |= INTR_TYPE_HARD_EXCEPTION;
  6811. if (vcpu->arch.exception.has_error_code) {
  6812. idt_vectoring |= VECTORING_INFO_DELIVER_CODE_MASK;
  6813. vmcs12->idt_vectoring_error_code =
  6814. vcpu->arch.exception.error_code;
  6815. }
  6816. vmcs12->idt_vectoring_info_field = idt_vectoring;
  6817. } else if (vcpu->arch.nmi_pending) {
  6818. vmcs12->idt_vectoring_info_field =
  6819. INTR_TYPE_NMI_INTR | INTR_INFO_VALID_MASK | NMI_VECTOR;
  6820. } else if (vcpu->arch.interrupt.pending) {
  6821. nr = vcpu->arch.interrupt.nr;
  6822. idt_vectoring = nr | VECTORING_INFO_VALID_MASK;
  6823. if (vcpu->arch.interrupt.soft) {
  6824. idt_vectoring |= INTR_TYPE_SOFT_INTR;
  6825. vmcs12->vm_entry_instruction_len =
  6826. vcpu->arch.event_exit_inst_len;
  6827. } else
  6828. idt_vectoring |= INTR_TYPE_EXT_INTR;
  6829. vmcs12->idt_vectoring_info_field = idt_vectoring;
  6830. }
  6831. }
  6832. /*
  6833. * prepare_vmcs12 is part of what we need to do when the nested L2 guest exits
  6834. * and we want to prepare to run its L1 parent. L1 keeps a vmcs for L2 (vmcs12),
  6835. * and this function updates it to reflect the changes to the guest state while
  6836. * L2 was running (and perhaps made some exits which were handled directly by L0
  6837. * without going back to L1), and to reflect the exit reason.
  6838. * Note that we do not have to copy here all VMCS fields, just those that
  6839. * could have changed by the L2 guest or the exit - i.e., the guest-state and
  6840. * exit-information fields only. Other fields are modified by L1 with VMWRITE,
  6841. * which already writes to vmcs12 directly.
  6842. */
  6843. static void prepare_vmcs12(struct kvm_vcpu *vcpu, struct vmcs12 *vmcs12)
  6844. {
  6845. /* update guest state fields: */
  6846. vmcs12->guest_cr0 = vmcs12_guest_cr0(vcpu, vmcs12);
  6847. vmcs12->guest_cr4 = vmcs12_guest_cr4(vcpu, vmcs12);
  6848. kvm_get_dr(vcpu, 7, (unsigned long *)&vmcs12->guest_dr7);
  6849. vmcs12->guest_rsp = kvm_register_read(vcpu, VCPU_REGS_RSP);
  6850. vmcs12->guest_rip = kvm_register_read(vcpu, VCPU_REGS_RIP);
  6851. vmcs12->guest_rflags = vmcs_readl(GUEST_RFLAGS);
  6852. vmcs12->guest_es_selector = vmcs_read16(GUEST_ES_SELECTOR);
  6853. vmcs12->guest_cs_selector = vmcs_read16(GUEST_CS_SELECTOR);
  6854. vmcs12->guest_ss_selector = vmcs_read16(GUEST_SS_SELECTOR);
  6855. vmcs12->guest_ds_selector = vmcs_read16(GUEST_DS_SELECTOR);
  6856. vmcs12->guest_fs_selector = vmcs_read16(GUEST_FS_SELECTOR);
  6857. vmcs12->guest_gs_selector = vmcs_read16(GUEST_GS_SELECTOR);
  6858. vmcs12->guest_ldtr_selector = vmcs_read16(GUEST_LDTR_SELECTOR);
  6859. vmcs12->guest_tr_selector = vmcs_read16(GUEST_TR_SELECTOR);
  6860. vmcs12->guest_es_limit = vmcs_read32(GUEST_ES_LIMIT);
  6861. vmcs12->guest_cs_limit = vmcs_read32(GUEST_CS_LIMIT);
  6862. vmcs12->guest_ss_limit = vmcs_read32(GUEST_SS_LIMIT);
  6863. vmcs12->guest_ds_limit = vmcs_read32(GUEST_DS_LIMIT);
  6864. vmcs12->guest_fs_limit = vmcs_read32(GUEST_FS_LIMIT);
  6865. vmcs12->guest_gs_limit = vmcs_read32(GUEST_GS_LIMIT);
  6866. vmcs12->guest_ldtr_limit = vmcs_read32(GUEST_LDTR_LIMIT);
  6867. vmcs12->guest_tr_limit = vmcs_read32(GUEST_TR_LIMIT);
  6868. vmcs12->guest_gdtr_limit = vmcs_read32(GUEST_GDTR_LIMIT);
  6869. vmcs12->guest_idtr_limit = vmcs_read32(GUEST_IDTR_LIMIT);
  6870. vmcs12->guest_es_ar_bytes = vmcs_read32(GUEST_ES_AR_BYTES);
  6871. vmcs12->guest_cs_ar_bytes = vmcs_read32(GUEST_CS_AR_BYTES);
  6872. vmcs12->guest_ss_ar_bytes = vmcs_read32(GUEST_SS_AR_BYTES);
  6873. vmcs12->guest_ds_ar_bytes = vmcs_read32(GUEST_DS_AR_BYTES);
  6874. vmcs12->guest_fs_ar_bytes = vmcs_read32(GUEST_FS_AR_BYTES);
  6875. vmcs12->guest_gs_ar_bytes = vmcs_read32(GUEST_GS_AR_BYTES);
  6876. vmcs12->guest_ldtr_ar_bytes = vmcs_read32(GUEST_LDTR_AR_BYTES);
  6877. vmcs12->guest_tr_ar_bytes = vmcs_read32(GUEST_TR_AR_BYTES);
  6878. vmcs12->guest_es_base = vmcs_readl(GUEST_ES_BASE);
  6879. vmcs12->guest_cs_base = vmcs_readl(GUEST_CS_BASE);
  6880. vmcs12->guest_ss_base = vmcs_readl(GUEST_SS_BASE);
  6881. vmcs12->guest_ds_base = vmcs_readl(GUEST_DS_BASE);
  6882. vmcs12->guest_fs_base = vmcs_readl(GUEST_FS_BASE);
  6883. vmcs12->guest_gs_base = vmcs_readl(GUEST_GS_BASE);
  6884. vmcs12->guest_ldtr_base = vmcs_readl(GUEST_LDTR_BASE);
  6885. vmcs12->guest_tr_base = vmcs_readl(GUEST_TR_BASE);
  6886. vmcs12->guest_gdtr_base = vmcs_readl(GUEST_GDTR_BASE);
  6887. vmcs12->guest_idtr_base = vmcs_readl(GUEST_IDTR_BASE);
  6888. vmcs12->guest_interruptibility_info =
  6889. vmcs_read32(GUEST_INTERRUPTIBILITY_INFO);
  6890. vmcs12->guest_pending_dbg_exceptions =
  6891. vmcs_readl(GUEST_PENDING_DBG_EXCEPTIONS);
  6892. vmcs12->vm_entry_controls =
  6893. (vmcs12->vm_entry_controls & ~VM_ENTRY_IA32E_MODE) |
  6894. (vmcs_read32(VM_ENTRY_CONTROLS) & VM_ENTRY_IA32E_MODE);
  6895. /* TODO: These cannot have changed unless we have MSR bitmaps and
  6896. * the relevant bit asks not to trap the change */
  6897. vmcs12->guest_ia32_debugctl = vmcs_read64(GUEST_IA32_DEBUGCTL);
  6898. if (vmcs12->vm_exit_controls & VM_EXIT_SAVE_IA32_PAT)
  6899. vmcs12->guest_ia32_pat = vmcs_read64(GUEST_IA32_PAT);
  6900. vmcs12->guest_sysenter_cs = vmcs_read32(GUEST_SYSENTER_CS);
  6901. vmcs12->guest_sysenter_esp = vmcs_readl(GUEST_SYSENTER_ESP);
  6902. vmcs12->guest_sysenter_eip = vmcs_readl(GUEST_SYSENTER_EIP);
  6903. /* update exit information fields: */
  6904. vmcs12->vm_exit_reason = to_vmx(vcpu)->exit_reason;
  6905. vmcs12->exit_qualification = vmcs_readl(EXIT_QUALIFICATION);
  6906. vmcs12->vm_exit_intr_info = vmcs_read32(VM_EXIT_INTR_INFO);
  6907. if ((vmcs12->vm_exit_intr_info &
  6908. (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK)) ==
  6909. (INTR_INFO_VALID_MASK | INTR_INFO_DELIVER_CODE_MASK))
  6910. vmcs12->vm_exit_intr_error_code =
  6911. vmcs_read32(VM_EXIT_INTR_ERROR_CODE);
  6912. vmcs12->idt_vectoring_info_field = 0;
  6913. vmcs12->vm_exit_instruction_len = vmcs_read32(VM_EXIT_INSTRUCTION_LEN);
  6914. vmcs12->vmx_instruction_info = vmcs_read32(VMX_INSTRUCTION_INFO);
  6915. if (!(vmcs12->vm_exit_reason & VMX_EXIT_REASONS_FAILED_VMENTRY)) {
  6916. /* vm_entry_intr_info_field is cleared on exit. Emulate this
  6917. * instead of reading the real value. */
  6918. vmcs12->vm_entry_intr_info_field &= ~INTR_INFO_VALID_MASK;
  6919. /*
  6920. * Transfer the event that L0 or L1 may wanted to inject into
  6921. * L2 to IDT_VECTORING_INFO_FIELD.
  6922. */
  6923. vmcs12_save_pending_event(vcpu, vmcs12);
  6924. }
  6925. /*
  6926. * Drop what we picked up for L2 via vmx_complete_interrupts. It is
  6927. * preserved above and would only end up incorrectly in L1.
  6928. */
  6929. vcpu->arch.nmi_injected = false;
  6930. kvm_clear_exception_queue(vcpu);
  6931. kvm_clear_interrupt_queue(vcpu);
  6932. }
  6933. /*
  6934. * A part of what we need to when the nested L2 guest exits and we want to
  6935. * run its L1 parent, is to reset L1's guest state to the host state specified
  6936. * in vmcs12.
  6937. * This function is to be called not only on normal nested exit, but also on
  6938. * a nested entry failure, as explained in Intel's spec, 3B.23.7 ("VM-Entry
  6939. * Failures During or After Loading Guest State").
  6940. * This function should be called when the active VMCS is L1's (vmcs01).
  6941. */
  6942. static void load_vmcs12_host_state(struct kvm_vcpu *vcpu,
  6943. struct vmcs12 *vmcs12)
  6944. {
  6945. struct kvm_segment seg;
  6946. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_EFER)
  6947. vcpu->arch.efer = vmcs12->host_ia32_efer;
  6948. else if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
  6949. vcpu->arch.efer |= (EFER_LMA | EFER_LME);
  6950. else
  6951. vcpu->arch.efer &= ~(EFER_LMA | EFER_LME);
  6952. vmx_set_efer(vcpu, vcpu->arch.efer);
  6953. kvm_register_write(vcpu, VCPU_REGS_RSP, vmcs12->host_rsp);
  6954. kvm_register_write(vcpu, VCPU_REGS_RIP, vmcs12->host_rip);
  6955. vmx_set_rflags(vcpu, X86_EFLAGS_FIXED);
  6956. /*
  6957. * Note that calling vmx_set_cr0 is important, even if cr0 hasn't
  6958. * actually changed, because it depends on the current state of
  6959. * fpu_active (which may have changed).
  6960. * Note that vmx_set_cr0 refers to efer set above.
  6961. */
  6962. kvm_set_cr0(vcpu, vmcs12->host_cr0);
  6963. /*
  6964. * If we did fpu_activate()/fpu_deactivate() during L2's run, we need
  6965. * to apply the same changes to L1's vmcs. We just set cr0 correctly,
  6966. * but we also need to update cr0_guest_host_mask and exception_bitmap.
  6967. */
  6968. update_exception_bitmap(vcpu);
  6969. vcpu->arch.cr0_guest_owned_bits = (vcpu->fpu_active ? X86_CR0_TS : 0);
  6970. vmcs_writel(CR0_GUEST_HOST_MASK, ~vcpu->arch.cr0_guest_owned_bits);
  6971. /*
  6972. * Note that CR4_GUEST_HOST_MASK is already set in the original vmcs01
  6973. * (KVM doesn't change it)- no reason to call set_cr4_guest_host_mask();
  6974. */
  6975. vcpu->arch.cr4_guest_owned_bits = ~vmcs_readl(CR4_GUEST_HOST_MASK);
  6976. kvm_set_cr4(vcpu, vmcs12->host_cr4);
  6977. /* shadow page tables on either EPT or shadow page tables */
  6978. kvm_set_cr3(vcpu, vmcs12->host_cr3);
  6979. kvm_mmu_reset_context(vcpu);
  6980. if (enable_vpid) {
  6981. /*
  6982. * Trivially support vpid by letting L2s share their parent
  6983. * L1's vpid. TODO: move to a more elaborate solution, giving
  6984. * each L2 its own vpid and exposing the vpid feature to L1.
  6985. */
  6986. vmx_flush_tlb(vcpu);
  6987. }
  6988. vmcs_write32(GUEST_SYSENTER_CS, vmcs12->host_ia32_sysenter_cs);
  6989. vmcs_writel(GUEST_SYSENTER_ESP, vmcs12->host_ia32_sysenter_esp);
  6990. vmcs_writel(GUEST_SYSENTER_EIP, vmcs12->host_ia32_sysenter_eip);
  6991. vmcs_writel(GUEST_IDTR_BASE, vmcs12->host_idtr_base);
  6992. vmcs_writel(GUEST_GDTR_BASE, vmcs12->host_gdtr_base);
  6993. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PAT)
  6994. vmcs_write64(GUEST_IA32_PAT, vmcs12->host_ia32_pat);
  6995. if (vmcs12->vm_exit_controls & VM_EXIT_LOAD_IA32_PERF_GLOBAL_CTRL)
  6996. vmcs_write64(GUEST_IA32_PERF_GLOBAL_CTRL,
  6997. vmcs12->host_ia32_perf_global_ctrl);
  6998. /* Set L1 segment info according to Intel SDM
  6999. 27.5.2 Loading Host Segment and Descriptor-Table Registers */
  7000. seg = (struct kvm_segment) {
  7001. .base = 0,
  7002. .limit = 0xFFFFFFFF,
  7003. .selector = vmcs12->host_cs_selector,
  7004. .type = 11,
  7005. .present = 1,
  7006. .s = 1,
  7007. .g = 1
  7008. };
  7009. if (vmcs12->vm_exit_controls & VM_EXIT_HOST_ADDR_SPACE_SIZE)
  7010. seg.l = 1;
  7011. else
  7012. seg.db = 1;
  7013. vmx_set_segment(vcpu, &seg, VCPU_SREG_CS);
  7014. seg = (struct kvm_segment) {
  7015. .base = 0,
  7016. .limit = 0xFFFFFFFF,
  7017. .type = 3,
  7018. .present = 1,
  7019. .s = 1,
  7020. .db = 1,
  7021. .g = 1
  7022. };
  7023. seg.selector = vmcs12->host_ds_selector;
  7024. vmx_set_segment(vcpu, &seg, VCPU_SREG_DS);
  7025. seg.selector = vmcs12->host_es_selector;
  7026. vmx_set_segment(vcpu, &seg, VCPU_SREG_ES);
  7027. seg.selector = vmcs12->host_ss_selector;
  7028. vmx_set_segment(vcpu, &seg, VCPU_SREG_SS);
  7029. seg.selector = vmcs12->host_fs_selector;
  7030. seg.base = vmcs12->host_fs_base;
  7031. vmx_set_segment(vcpu, &seg, VCPU_SREG_FS);
  7032. seg.selector = vmcs12->host_gs_selector;
  7033. seg.base = vmcs12->host_gs_base;
  7034. vmx_set_segment(vcpu, &seg, VCPU_SREG_GS);
  7035. seg = (struct kvm_segment) {
  7036. .base = 0,
  7037. .limit = 0x67,
  7038. .selector = vmcs12->host_tr_selector,
  7039. .type = 11,
  7040. .present = 1
  7041. };
  7042. vmx_set_segment(vcpu, &seg, VCPU_SREG_TR);
  7043. kvm_set_dr(vcpu, 7, 0x400);
  7044. vmcs_write64(GUEST_IA32_DEBUGCTL, 0);
  7045. }
  7046. /*
  7047. * Emulate an exit from nested guest (L2) to L1, i.e., prepare to run L1
  7048. * and modify vmcs12 to make it see what it would expect to see there if
  7049. * L2 was its real guest. Must only be called when in L2 (is_guest_mode())
  7050. */
  7051. static void nested_vmx_vmexit(struct kvm_vcpu *vcpu)
  7052. {
  7053. struct vcpu_vmx *vmx = to_vmx(vcpu);
  7054. int cpu;
  7055. struct vmcs12 *vmcs12 = get_vmcs12(vcpu);
  7056. /* trying to cancel vmlaunch/vmresume is a bug */
  7057. WARN_ON_ONCE(vmx->nested.nested_run_pending);
  7058. leave_guest_mode(vcpu);
  7059. prepare_vmcs12(vcpu, vmcs12);
  7060. cpu = get_cpu();
  7061. vmx->loaded_vmcs = &vmx->vmcs01;
  7062. vmx_vcpu_put(vcpu);
  7063. vmx_vcpu_load(vcpu, cpu);
  7064. vcpu->cpu = cpu;
  7065. put_cpu();
  7066. vmx_segment_cache_clear(vmx);
  7067. /* if no vmcs02 cache requested, remove the one we used */
  7068. if (VMCS02_POOL_SIZE == 0)
  7069. nested_free_vmcs02(vmx, vmx->nested.current_vmptr);
  7070. load_vmcs12_host_state(vcpu, vmcs12);
  7071. /* Update TSC_OFFSET if TSC was changed while L2 ran */
  7072. vmcs_write64(TSC_OFFSET, vmx->nested.vmcs01_tsc_offset);
  7073. /* This is needed for same reason as it was needed in prepare_vmcs02 */
  7074. vmx->host_rsp = 0;
  7075. /* Unpin physical memory we referred to in vmcs02 */
  7076. if (vmx->nested.apic_access_page) {
  7077. nested_release_page(vmx->nested.apic_access_page);
  7078. vmx->nested.apic_access_page = 0;
  7079. }
  7080. /*
  7081. * Exiting from L2 to L1, we're now back to L1 which thinks it just
  7082. * finished a VMLAUNCH or VMRESUME instruction, so we need to set the
  7083. * success or failure flag accordingly.
  7084. */
  7085. if (unlikely(vmx->fail)) {
  7086. vmx->fail = 0;
  7087. nested_vmx_failValid(vcpu, vmcs_read32(VM_INSTRUCTION_ERROR));
  7088. } else
  7089. nested_vmx_succeed(vcpu);
  7090. if (enable_shadow_vmcs)
  7091. vmx->nested.sync_shadow_vmcs = true;
  7092. }
  7093. /*
  7094. * L1's failure to enter L2 is a subset of a normal exit, as explained in
  7095. * 23.7 "VM-entry failures during or after loading guest state" (this also
  7096. * lists the acceptable exit-reason and exit-qualification parameters).
  7097. * It should only be called before L2 actually succeeded to run, and when
  7098. * vmcs01 is current (it doesn't leave_guest_mode() or switch vmcss).
  7099. */
  7100. static void nested_vmx_entry_failure(struct kvm_vcpu *vcpu,
  7101. struct vmcs12 *vmcs12,
  7102. u32 reason, unsigned long qualification)
  7103. {
  7104. load_vmcs12_host_state(vcpu, vmcs12);
  7105. vmcs12->vm_exit_reason = reason | VMX_EXIT_REASONS_FAILED_VMENTRY;
  7106. vmcs12->exit_qualification = qualification;
  7107. nested_vmx_succeed(vcpu);
  7108. if (enable_shadow_vmcs)
  7109. to_vmx(vcpu)->nested.sync_shadow_vmcs = true;
  7110. }
  7111. static int vmx_check_intercept(struct kvm_vcpu *vcpu,
  7112. struct x86_instruction_info *info,
  7113. enum x86_intercept_stage stage)
  7114. {
  7115. return X86EMUL_CONTINUE;
  7116. }
  7117. static struct kvm_x86_ops vmx_x86_ops = {
  7118. .cpu_has_kvm_support = cpu_has_kvm_support,
  7119. .disabled_by_bios = vmx_disabled_by_bios,
  7120. .hardware_setup = hardware_setup,
  7121. .hardware_unsetup = hardware_unsetup,
  7122. .check_processor_compatibility = vmx_check_processor_compat,
  7123. .hardware_enable = hardware_enable,
  7124. .hardware_disable = hardware_disable,
  7125. .cpu_has_accelerated_tpr = report_flexpriority,
  7126. .vcpu_create = vmx_create_vcpu,
  7127. .vcpu_free = vmx_free_vcpu,
  7128. .vcpu_reset = vmx_vcpu_reset,
  7129. .prepare_guest_switch = vmx_save_host_state,
  7130. .vcpu_load = vmx_vcpu_load,
  7131. .vcpu_put = vmx_vcpu_put,
  7132. .update_db_bp_intercept = update_exception_bitmap,
  7133. .get_msr = vmx_get_msr,
  7134. .set_msr = vmx_set_msr,
  7135. .get_segment_base = vmx_get_segment_base,
  7136. .get_segment = vmx_get_segment,
  7137. .set_segment = vmx_set_segment,
  7138. .get_cpl = vmx_get_cpl,
  7139. .get_cs_db_l_bits = vmx_get_cs_db_l_bits,
  7140. .decache_cr0_guest_bits = vmx_decache_cr0_guest_bits,
  7141. .decache_cr3 = vmx_decache_cr3,
  7142. .decache_cr4_guest_bits = vmx_decache_cr4_guest_bits,
  7143. .set_cr0 = vmx_set_cr0,
  7144. .set_cr3 = vmx_set_cr3,
  7145. .set_cr4 = vmx_set_cr4,
  7146. .set_efer = vmx_set_efer,
  7147. .get_idt = vmx_get_idt,
  7148. .set_idt = vmx_set_idt,
  7149. .get_gdt = vmx_get_gdt,
  7150. .set_gdt = vmx_set_gdt,
  7151. .set_dr7 = vmx_set_dr7,
  7152. .cache_reg = vmx_cache_reg,
  7153. .get_rflags = vmx_get_rflags,
  7154. .set_rflags = vmx_set_rflags,
  7155. .fpu_activate = vmx_fpu_activate,
  7156. .fpu_deactivate = vmx_fpu_deactivate,
  7157. .tlb_flush = vmx_flush_tlb,
  7158. .run = vmx_vcpu_run,
  7159. .handle_exit = vmx_handle_exit,
  7160. .skip_emulated_instruction = skip_emulated_instruction,
  7161. .set_interrupt_shadow = vmx_set_interrupt_shadow,
  7162. .get_interrupt_shadow = vmx_get_interrupt_shadow,
  7163. .patch_hypercall = vmx_patch_hypercall,
  7164. .set_irq = vmx_inject_irq,
  7165. .set_nmi = vmx_inject_nmi,
  7166. .queue_exception = vmx_queue_exception,
  7167. .cancel_injection = vmx_cancel_injection,
  7168. .interrupt_allowed = vmx_interrupt_allowed,
  7169. .nmi_allowed = vmx_nmi_allowed,
  7170. .get_nmi_mask = vmx_get_nmi_mask,
  7171. .set_nmi_mask = vmx_set_nmi_mask,
  7172. .enable_nmi_window = enable_nmi_window,
  7173. .enable_irq_window = enable_irq_window,
  7174. .update_cr8_intercept = update_cr8_intercept,
  7175. .set_virtual_x2apic_mode = vmx_set_virtual_x2apic_mode,
  7176. .vm_has_apicv = vmx_vm_has_apicv,
  7177. .load_eoi_exitmap = vmx_load_eoi_exitmap,
  7178. .hwapic_irr_update = vmx_hwapic_irr_update,
  7179. .hwapic_isr_update = vmx_hwapic_isr_update,
  7180. .sync_pir_to_irr = vmx_sync_pir_to_irr,
  7181. .deliver_posted_interrupt = vmx_deliver_posted_interrupt,
  7182. .set_tss_addr = vmx_set_tss_addr,
  7183. .get_tdp_level = get_ept_level,
  7184. .get_mt_mask = vmx_get_mt_mask,
  7185. .get_exit_info = vmx_get_exit_info,
  7186. .get_lpage_level = vmx_get_lpage_level,
  7187. .cpuid_update = vmx_cpuid_update,
  7188. .rdtscp_supported = vmx_rdtscp_supported,
  7189. .invpcid_supported = vmx_invpcid_supported,
  7190. .set_supported_cpuid = vmx_set_supported_cpuid,
  7191. .has_wbinvd_exit = cpu_has_vmx_wbinvd_exit,
  7192. .set_tsc_khz = vmx_set_tsc_khz,
  7193. .read_tsc_offset = vmx_read_tsc_offset,
  7194. .write_tsc_offset = vmx_write_tsc_offset,
  7195. .adjust_tsc_offset = vmx_adjust_tsc_offset,
  7196. .compute_tsc_offset = vmx_compute_tsc_offset,
  7197. .read_l1_tsc = vmx_read_l1_tsc,
  7198. .set_tdp_cr3 = vmx_set_cr3,
  7199. .check_intercept = vmx_check_intercept,
  7200. .handle_external_intr = vmx_handle_external_intr,
  7201. };
  7202. static int __init vmx_init(void)
  7203. {
  7204. int r, i, msr;
  7205. rdmsrl_safe(MSR_EFER, &host_efer);
  7206. for (i = 0; i < NR_VMX_MSR; ++i)
  7207. kvm_define_shared_msr(i, vmx_msr_index[i]);
  7208. vmx_io_bitmap_a = (unsigned long *)__get_free_page(GFP_KERNEL);
  7209. if (!vmx_io_bitmap_a)
  7210. return -ENOMEM;
  7211. r = -ENOMEM;
  7212. vmx_io_bitmap_b = (unsigned long *)__get_free_page(GFP_KERNEL);
  7213. if (!vmx_io_bitmap_b)
  7214. goto out;
  7215. vmx_msr_bitmap_legacy = (unsigned long *)__get_free_page(GFP_KERNEL);
  7216. if (!vmx_msr_bitmap_legacy)
  7217. goto out1;
  7218. vmx_msr_bitmap_legacy_x2apic =
  7219. (unsigned long *)__get_free_page(GFP_KERNEL);
  7220. if (!vmx_msr_bitmap_legacy_x2apic)
  7221. goto out2;
  7222. vmx_msr_bitmap_longmode = (unsigned long *)__get_free_page(GFP_KERNEL);
  7223. if (!vmx_msr_bitmap_longmode)
  7224. goto out3;
  7225. vmx_msr_bitmap_longmode_x2apic =
  7226. (unsigned long *)__get_free_page(GFP_KERNEL);
  7227. if (!vmx_msr_bitmap_longmode_x2apic)
  7228. goto out4;
  7229. vmx_vmread_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
  7230. if (!vmx_vmread_bitmap)
  7231. goto out5;
  7232. vmx_vmwrite_bitmap = (unsigned long *)__get_free_page(GFP_KERNEL);
  7233. if (!vmx_vmwrite_bitmap)
  7234. goto out6;
  7235. memset(vmx_vmread_bitmap, 0xff, PAGE_SIZE);
  7236. memset(vmx_vmwrite_bitmap, 0xff, PAGE_SIZE);
  7237. /* shadowed read/write fields */
  7238. for (i = 0; i < max_shadow_read_write_fields; i++) {
  7239. clear_bit(shadow_read_write_fields[i], vmx_vmwrite_bitmap);
  7240. clear_bit(shadow_read_write_fields[i], vmx_vmread_bitmap);
  7241. }
  7242. /* shadowed read only fields */
  7243. for (i = 0; i < max_shadow_read_only_fields; i++)
  7244. clear_bit(shadow_read_only_fields[i], vmx_vmread_bitmap);
  7245. /*
  7246. * Allow direct access to the PC debug port (it is often used for I/O
  7247. * delays, but the vmexits simply slow things down).
  7248. */
  7249. memset(vmx_io_bitmap_a, 0xff, PAGE_SIZE);
  7250. clear_bit(0x80, vmx_io_bitmap_a);
  7251. memset(vmx_io_bitmap_b, 0xff, PAGE_SIZE);
  7252. memset(vmx_msr_bitmap_legacy, 0xff, PAGE_SIZE);
  7253. memset(vmx_msr_bitmap_longmode, 0xff, PAGE_SIZE);
  7254. set_bit(0, vmx_vpid_bitmap); /* 0 is reserved for host */
  7255. r = kvm_init(&vmx_x86_ops, sizeof(struct vcpu_vmx),
  7256. __alignof__(struct vcpu_vmx), THIS_MODULE);
  7257. if (r)
  7258. goto out7;
  7259. #ifdef CONFIG_KEXEC
  7260. rcu_assign_pointer(crash_vmclear_loaded_vmcss,
  7261. crash_vmclear_local_loaded_vmcss);
  7262. #endif
  7263. vmx_disable_intercept_for_msr(MSR_FS_BASE, false);
  7264. vmx_disable_intercept_for_msr(MSR_GS_BASE, false);
  7265. vmx_disable_intercept_for_msr(MSR_KERNEL_GS_BASE, true);
  7266. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_CS, false);
  7267. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_ESP, false);
  7268. vmx_disable_intercept_for_msr(MSR_IA32_SYSENTER_EIP, false);
  7269. memcpy(vmx_msr_bitmap_legacy_x2apic,
  7270. vmx_msr_bitmap_legacy, PAGE_SIZE);
  7271. memcpy(vmx_msr_bitmap_longmode_x2apic,
  7272. vmx_msr_bitmap_longmode, PAGE_SIZE);
  7273. if (enable_apicv) {
  7274. for (msr = 0x800; msr <= 0x8ff; msr++)
  7275. vmx_disable_intercept_msr_read_x2apic(msr);
  7276. /* According SDM, in x2apic mode, the whole id reg is used.
  7277. * But in KVM, it only use the highest eight bits. Need to
  7278. * intercept it */
  7279. vmx_enable_intercept_msr_read_x2apic(0x802);
  7280. /* TMCCT */
  7281. vmx_enable_intercept_msr_read_x2apic(0x839);
  7282. /* TPR */
  7283. vmx_disable_intercept_msr_write_x2apic(0x808);
  7284. /* EOI */
  7285. vmx_disable_intercept_msr_write_x2apic(0x80b);
  7286. /* SELF-IPI */
  7287. vmx_disable_intercept_msr_write_x2apic(0x83f);
  7288. }
  7289. if (enable_ept) {
  7290. kvm_mmu_set_mask_ptes(0ull,
  7291. (enable_ept_ad_bits) ? VMX_EPT_ACCESS_BIT : 0ull,
  7292. (enable_ept_ad_bits) ? VMX_EPT_DIRTY_BIT : 0ull,
  7293. 0ull, VMX_EPT_EXECUTABLE_MASK);
  7294. ept_set_mmio_spte_mask();
  7295. kvm_enable_tdp();
  7296. } else
  7297. kvm_disable_tdp();
  7298. return 0;
  7299. out7:
  7300. free_page((unsigned long)vmx_vmwrite_bitmap);
  7301. out6:
  7302. free_page((unsigned long)vmx_vmread_bitmap);
  7303. out5:
  7304. free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
  7305. out4:
  7306. free_page((unsigned long)vmx_msr_bitmap_longmode);
  7307. out3:
  7308. free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
  7309. out2:
  7310. free_page((unsigned long)vmx_msr_bitmap_legacy);
  7311. out1:
  7312. free_page((unsigned long)vmx_io_bitmap_b);
  7313. out:
  7314. free_page((unsigned long)vmx_io_bitmap_a);
  7315. return r;
  7316. }
  7317. static void __exit vmx_exit(void)
  7318. {
  7319. free_page((unsigned long)vmx_msr_bitmap_legacy_x2apic);
  7320. free_page((unsigned long)vmx_msr_bitmap_longmode_x2apic);
  7321. free_page((unsigned long)vmx_msr_bitmap_legacy);
  7322. free_page((unsigned long)vmx_msr_bitmap_longmode);
  7323. free_page((unsigned long)vmx_io_bitmap_b);
  7324. free_page((unsigned long)vmx_io_bitmap_a);
  7325. free_page((unsigned long)vmx_vmwrite_bitmap);
  7326. free_page((unsigned long)vmx_vmread_bitmap);
  7327. #ifdef CONFIG_KEXEC
  7328. rcu_assign_pointer(crash_vmclear_loaded_vmcss, NULL);
  7329. synchronize_rcu();
  7330. #endif
  7331. kvm_exit();
  7332. }
  7333. module_init(vmx_init)
  7334. module_exit(vmx_exit)