max310x.c 36 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275
  1. /*
  2. * Maxim (Dallas) MAX3107/8/9 serial driver
  3. *
  4. * Copyright (C) 2012-2013 Alexander Shiyan <shc_work@mail.ru>
  5. *
  6. * Based on max3100.c, by Christian Pellegrin <chripell@evolware.org>
  7. * Based on max3110.c, by Feng Tang <feng.tang@intel.com>
  8. * Based on max3107.c, by Aavamobile
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/delay.h>
  17. #include <linux/device.h>
  18. #include <linux/bitops.h>
  19. #include <linux/serial_core.h>
  20. #include <linux/serial.h>
  21. #include <linux/tty.h>
  22. #include <linux/tty_flip.h>
  23. #include <linux/regmap.h>
  24. #include <linux/gpio.h>
  25. #include <linux/spi/spi.h>
  26. #include <linux/platform_data/max310x.h>
  27. #define MAX310X_NAME "max310x"
  28. #define MAX310X_MAJOR 204
  29. #define MAX310X_MINOR 209
  30. /* MAX310X register definitions */
  31. #define MAX310X_RHR_REG (0x00) /* RX FIFO */
  32. #define MAX310X_THR_REG (0x00) /* TX FIFO */
  33. #define MAX310X_IRQEN_REG (0x01) /* IRQ enable */
  34. #define MAX310X_IRQSTS_REG (0x02) /* IRQ status */
  35. #define MAX310X_LSR_IRQEN_REG (0x03) /* LSR IRQ enable */
  36. #define MAX310X_LSR_IRQSTS_REG (0x04) /* LSR IRQ status */
  37. #define MAX310X_REG_05 (0x05)
  38. #define MAX310X_SPCHR_IRQEN_REG MAX310X_REG_05 /* Special char IRQ en */
  39. #define MAX310X_SPCHR_IRQSTS_REG (0x06) /* Special char IRQ status */
  40. #define MAX310X_STS_IRQEN_REG (0x07) /* Status IRQ enable */
  41. #define MAX310X_STS_IRQSTS_REG (0x08) /* Status IRQ status */
  42. #define MAX310X_MODE1_REG (0x09) /* MODE1 */
  43. #define MAX310X_MODE2_REG (0x0a) /* MODE2 */
  44. #define MAX310X_LCR_REG (0x0b) /* LCR */
  45. #define MAX310X_RXTO_REG (0x0c) /* RX timeout */
  46. #define MAX310X_HDPIXDELAY_REG (0x0d) /* Auto transceiver delays */
  47. #define MAX310X_IRDA_REG (0x0e) /* IRDA settings */
  48. #define MAX310X_FLOWLVL_REG (0x0f) /* Flow control levels */
  49. #define MAX310X_FIFOTRIGLVL_REG (0x10) /* FIFO IRQ trigger levels */
  50. #define MAX310X_TXFIFOLVL_REG (0x11) /* TX FIFO level */
  51. #define MAX310X_RXFIFOLVL_REG (0x12) /* RX FIFO level */
  52. #define MAX310X_FLOWCTRL_REG (0x13) /* Flow control */
  53. #define MAX310X_XON1_REG (0x14) /* XON1 character */
  54. #define MAX310X_XON2_REG (0x15) /* XON2 character */
  55. #define MAX310X_XOFF1_REG (0x16) /* XOFF1 character */
  56. #define MAX310X_XOFF2_REG (0x17) /* XOFF2 character */
  57. #define MAX310X_GPIOCFG_REG (0x18) /* GPIO config */
  58. #define MAX310X_GPIODATA_REG (0x19) /* GPIO data */
  59. #define MAX310X_PLLCFG_REG (0x1a) /* PLL config */
  60. #define MAX310X_BRGCFG_REG (0x1b) /* Baud rate generator conf */
  61. #define MAX310X_BRGDIVLSB_REG (0x1c) /* Baud rate divisor LSB */
  62. #define MAX310X_BRGDIVMSB_REG (0x1d) /* Baud rate divisor MSB */
  63. #define MAX310X_CLKSRC_REG (0x1e) /* Clock source */
  64. #define MAX310X_REG_1F (0x1f)
  65. #define MAX310X_REVID_REG MAX310X_REG_1F /* Revision ID */
  66. #define MAX310X_GLOBALIRQ_REG MAX310X_REG_1F /* Global IRQ (RO) */
  67. #define MAX310X_GLOBALCMD_REG MAX310X_REG_1F /* Global Command (WO) */
  68. /* Extended registers */
  69. #define MAX310X_REVID_EXTREG MAX310X_REG_05 /* Revision ID */
  70. /* IRQ register bits */
  71. #define MAX310X_IRQ_LSR_BIT (1 << 0) /* LSR interrupt */
  72. #define MAX310X_IRQ_SPCHR_BIT (1 << 1) /* Special char interrupt */
  73. #define MAX310X_IRQ_STS_BIT (1 << 2) /* Status interrupt */
  74. #define MAX310X_IRQ_RXFIFO_BIT (1 << 3) /* RX FIFO interrupt */
  75. #define MAX310X_IRQ_TXFIFO_BIT (1 << 4) /* TX FIFO interrupt */
  76. #define MAX310X_IRQ_TXEMPTY_BIT (1 << 5) /* TX FIFO empty interrupt */
  77. #define MAX310X_IRQ_RXEMPTY_BIT (1 << 6) /* RX FIFO empty interrupt */
  78. #define MAX310X_IRQ_CTS_BIT (1 << 7) /* CTS interrupt */
  79. /* LSR register bits */
  80. #define MAX310X_LSR_RXTO_BIT (1 << 0) /* RX timeout */
  81. #define MAX310X_LSR_RXOVR_BIT (1 << 1) /* RX overrun */
  82. #define MAX310X_LSR_RXPAR_BIT (1 << 2) /* RX parity error */
  83. #define MAX310X_LSR_FRERR_BIT (1 << 3) /* Frame error */
  84. #define MAX310X_LSR_RXBRK_BIT (1 << 4) /* RX break */
  85. #define MAX310X_LSR_RXNOISE_BIT (1 << 5) /* RX noise */
  86. #define MAX310X_LSR_CTS_BIT (1 << 7) /* CTS pin state */
  87. /* Special character register bits */
  88. #define MAX310X_SPCHR_XON1_BIT (1 << 0) /* XON1 character */
  89. #define MAX310X_SPCHR_XON2_BIT (1 << 1) /* XON2 character */
  90. #define MAX310X_SPCHR_XOFF1_BIT (1 << 2) /* XOFF1 character */
  91. #define MAX310X_SPCHR_XOFF2_BIT (1 << 3) /* XOFF2 character */
  92. #define MAX310X_SPCHR_BREAK_BIT (1 << 4) /* RX break */
  93. #define MAX310X_SPCHR_MULTIDROP_BIT (1 << 5) /* 9-bit multidrop addr char */
  94. /* Status register bits */
  95. #define MAX310X_STS_GPIO0_BIT (1 << 0) /* GPIO 0 interrupt */
  96. #define MAX310X_STS_GPIO1_BIT (1 << 1) /* GPIO 1 interrupt */
  97. #define MAX310X_STS_GPIO2_BIT (1 << 2) /* GPIO 2 interrupt */
  98. #define MAX310X_STS_GPIO3_BIT (1 << 3) /* GPIO 3 interrupt */
  99. #define MAX310X_STS_CLKREADY_BIT (1 << 5) /* Clock ready */
  100. #define MAX310X_STS_SLEEP_BIT (1 << 6) /* Sleep interrupt */
  101. /* MODE1 register bits */
  102. #define MAX310X_MODE1_RXDIS_BIT (1 << 0) /* RX disable */
  103. #define MAX310X_MODE1_TXDIS_BIT (1 << 1) /* TX disable */
  104. #define MAX310X_MODE1_TXHIZ_BIT (1 << 2) /* TX pin three-state */
  105. #define MAX310X_MODE1_RTSHIZ_BIT (1 << 3) /* RTS pin three-state */
  106. #define MAX310X_MODE1_TRNSCVCTRL_BIT (1 << 4) /* Transceiver ctrl enable */
  107. #define MAX310X_MODE1_FORCESLEEP_BIT (1 << 5) /* Force sleep mode */
  108. #define MAX310X_MODE1_AUTOSLEEP_BIT (1 << 6) /* Auto sleep enable */
  109. #define MAX310X_MODE1_IRQSEL_BIT (1 << 7) /* IRQ pin enable */
  110. /* MODE2 register bits */
  111. #define MAX310X_MODE2_RST_BIT (1 << 0) /* Chip reset */
  112. #define MAX310X_MODE2_FIFORST_BIT (1 << 1) /* FIFO reset */
  113. #define MAX310X_MODE2_RXTRIGINV_BIT (1 << 2) /* RX FIFO INT invert */
  114. #define MAX310X_MODE2_RXEMPTINV_BIT (1 << 3) /* RX FIFO empty INT invert */
  115. #define MAX310X_MODE2_SPCHR_BIT (1 << 4) /* Special chr detect enable */
  116. #define MAX310X_MODE2_LOOPBACK_BIT (1 << 5) /* Internal loopback enable */
  117. #define MAX310X_MODE2_MULTIDROP_BIT (1 << 6) /* 9-bit multidrop enable */
  118. #define MAX310X_MODE2_ECHOSUPR_BIT (1 << 7) /* ECHO suppression enable */
  119. /* LCR register bits */
  120. #define MAX310X_LCR_LENGTH0_BIT (1 << 0) /* Word length bit 0 */
  121. #define MAX310X_LCR_LENGTH1_BIT (1 << 1) /* Word length bit 1
  122. *
  123. * Word length bits table:
  124. * 00 -> 5 bit words
  125. * 01 -> 6 bit words
  126. * 10 -> 7 bit words
  127. * 11 -> 8 bit words
  128. */
  129. #define MAX310X_LCR_STOPLEN_BIT (1 << 2) /* STOP length bit
  130. *
  131. * STOP length bit table:
  132. * 0 -> 1 stop bit
  133. * 1 -> 1-1.5 stop bits if
  134. * word length is 5,
  135. * 2 stop bits otherwise
  136. */
  137. #define MAX310X_LCR_PARITY_BIT (1 << 3) /* Parity bit enable */
  138. #define MAX310X_LCR_EVENPARITY_BIT (1 << 4) /* Even parity bit enable */
  139. #define MAX310X_LCR_FORCEPARITY_BIT (1 << 5) /* 9-bit multidrop parity */
  140. #define MAX310X_LCR_TXBREAK_BIT (1 << 6) /* TX break enable */
  141. #define MAX310X_LCR_RTS_BIT (1 << 7) /* RTS pin control */
  142. #define MAX310X_LCR_WORD_LEN_5 (0x00)
  143. #define MAX310X_LCR_WORD_LEN_6 (0x01)
  144. #define MAX310X_LCR_WORD_LEN_7 (0x02)
  145. #define MAX310X_LCR_WORD_LEN_8 (0x03)
  146. /* IRDA register bits */
  147. #define MAX310X_IRDA_IRDAEN_BIT (1 << 0) /* IRDA mode enable */
  148. #define MAX310X_IRDA_SIR_BIT (1 << 1) /* SIR mode enable */
  149. #define MAX310X_IRDA_SHORTIR_BIT (1 << 2) /* Short SIR mode enable */
  150. #define MAX310X_IRDA_MIR_BIT (1 << 3) /* MIR mode enable */
  151. #define MAX310X_IRDA_RXINV_BIT (1 << 4) /* RX logic inversion enable */
  152. #define MAX310X_IRDA_TXINV_BIT (1 << 5) /* TX logic inversion enable */
  153. /* Flow control trigger level register masks */
  154. #define MAX310X_FLOWLVL_HALT_MASK (0x000f) /* Flow control halt level */
  155. #define MAX310X_FLOWLVL_RES_MASK (0x00f0) /* Flow control resume level */
  156. #define MAX310X_FLOWLVL_HALT(words) ((words / 8) & 0x0f)
  157. #define MAX310X_FLOWLVL_RES(words) (((words / 8) & 0x0f) << 4)
  158. /* FIFO interrupt trigger level register masks */
  159. #define MAX310X_FIFOTRIGLVL_TX_MASK (0x0f) /* TX FIFO trigger level */
  160. #define MAX310X_FIFOTRIGLVL_RX_MASK (0xf0) /* RX FIFO trigger level */
  161. #define MAX310X_FIFOTRIGLVL_TX(words) ((words / 8) & 0x0f)
  162. #define MAX310X_FIFOTRIGLVL_RX(words) (((words / 8) & 0x0f) << 4)
  163. /* Flow control register bits */
  164. #define MAX310X_FLOWCTRL_AUTORTS_BIT (1 << 0) /* Auto RTS flow ctrl enable */
  165. #define MAX310X_FLOWCTRL_AUTOCTS_BIT (1 << 1) /* Auto CTS flow ctrl enable */
  166. #define MAX310X_FLOWCTRL_GPIADDR_BIT (1 << 2) /* Enables that GPIO inputs
  167. * are used in conjunction with
  168. * XOFF2 for definition of
  169. * special character */
  170. #define MAX310X_FLOWCTRL_SWFLOWEN_BIT (1 << 3) /* Auto SW flow ctrl enable */
  171. #define MAX310X_FLOWCTRL_SWFLOW0_BIT (1 << 4) /* SWFLOW bit 0 */
  172. #define MAX310X_FLOWCTRL_SWFLOW1_BIT (1 << 5) /* SWFLOW bit 1
  173. *
  174. * SWFLOW bits 1 & 0 table:
  175. * 00 -> no transmitter flow
  176. * control
  177. * 01 -> receiver compares
  178. * XON2 and XOFF2
  179. * and controls
  180. * transmitter
  181. * 10 -> receiver compares
  182. * XON1 and XOFF1
  183. * and controls
  184. * transmitter
  185. * 11 -> receiver compares
  186. * XON1, XON2, XOFF1 and
  187. * XOFF2 and controls
  188. * transmitter
  189. */
  190. #define MAX310X_FLOWCTRL_SWFLOW2_BIT (1 << 6) /* SWFLOW bit 2 */
  191. #define MAX310X_FLOWCTRL_SWFLOW3_BIT (1 << 7) /* SWFLOW bit 3
  192. *
  193. * SWFLOW bits 3 & 2 table:
  194. * 00 -> no received flow
  195. * control
  196. * 01 -> transmitter generates
  197. * XON2 and XOFF2
  198. * 10 -> transmitter generates
  199. * XON1 and XOFF1
  200. * 11 -> transmitter generates
  201. * XON1, XON2, XOFF1 and
  202. * XOFF2
  203. */
  204. /* GPIO configuration register bits */
  205. #define MAX310X_GPIOCFG_GP0OUT_BIT (1 << 0) /* GPIO 0 output enable */
  206. #define MAX310X_GPIOCFG_GP1OUT_BIT (1 << 1) /* GPIO 1 output enable */
  207. #define MAX310X_GPIOCFG_GP2OUT_BIT (1 << 2) /* GPIO 2 output enable */
  208. #define MAX310X_GPIOCFG_GP3OUT_BIT (1 << 3) /* GPIO 3 output enable */
  209. #define MAX310X_GPIOCFG_GP0OD_BIT (1 << 4) /* GPIO 0 open-drain enable */
  210. #define MAX310X_GPIOCFG_GP1OD_BIT (1 << 5) /* GPIO 1 open-drain enable */
  211. #define MAX310X_GPIOCFG_GP2OD_BIT (1 << 6) /* GPIO 2 open-drain enable */
  212. #define MAX310X_GPIOCFG_GP3OD_BIT (1 << 7) /* GPIO 3 open-drain enable */
  213. /* GPIO DATA register bits */
  214. #define MAX310X_GPIODATA_GP0OUT_BIT (1 << 0) /* GPIO 0 output value */
  215. #define MAX310X_GPIODATA_GP1OUT_BIT (1 << 1) /* GPIO 1 output value */
  216. #define MAX310X_GPIODATA_GP2OUT_BIT (1 << 2) /* GPIO 2 output value */
  217. #define MAX310X_GPIODATA_GP3OUT_BIT (1 << 3) /* GPIO 3 output value */
  218. #define MAX310X_GPIODATA_GP0IN_BIT (1 << 4) /* GPIO 0 input value */
  219. #define MAX310X_GPIODATA_GP1IN_BIT (1 << 5) /* GPIO 1 input value */
  220. #define MAX310X_GPIODATA_GP2IN_BIT (1 << 6) /* GPIO 2 input value */
  221. #define MAX310X_GPIODATA_GP3IN_BIT (1 << 7) /* GPIO 3 input value */
  222. /* PLL configuration register masks */
  223. #define MAX310X_PLLCFG_PREDIV_MASK (0x3f) /* PLL predivision value */
  224. #define MAX310X_PLLCFG_PLLFACTOR_MASK (0xc0) /* PLL multiplication factor */
  225. /* Baud rate generator configuration register bits */
  226. #define MAX310X_BRGCFG_2XMODE_BIT (1 << 4) /* Double baud rate */
  227. #define MAX310X_BRGCFG_4XMODE_BIT (1 << 5) /* Quadruple baud rate */
  228. /* Clock source register bits */
  229. #define MAX310X_CLKSRC_CRYST_BIT (1 << 1) /* Crystal osc enable */
  230. #define MAX310X_CLKSRC_PLL_BIT (1 << 2) /* PLL enable */
  231. #define MAX310X_CLKSRC_PLLBYP_BIT (1 << 3) /* PLL bypass */
  232. #define MAX310X_CLKSRC_EXTCLK_BIT (1 << 4) /* External clock enable */
  233. #define MAX310X_CLKSRC_CLK2RTS_BIT (1 << 7) /* Baud clk to RTS pin */
  234. /* Global commands */
  235. #define MAX310X_EXTREG_ENBL (0xce)
  236. #define MAX310X_EXTREG_DSBL (0xcd)
  237. /* Misc definitions */
  238. #define MAX310X_FIFO_SIZE (128)
  239. #define MAX310x_REV_MASK (0xfc)
  240. /* MAX3107 specific */
  241. #define MAX3107_REV_ID (0xa0)
  242. /* MAX3109 specific */
  243. #define MAX3109_REV_ID (0xc0)
  244. struct max310x_devtype {
  245. char name[9];
  246. int nr;
  247. int (*detect)(struct device *);
  248. void (*power)(struct uart_port *, int);
  249. };
  250. struct max310x_one {
  251. struct uart_port port;
  252. struct work_struct tx_work;
  253. };
  254. struct max310x_port {
  255. struct uart_driver uart;
  256. struct max310x_devtype *devtype;
  257. struct regmap *regmap;
  258. struct regmap_config regcfg;
  259. struct mutex mutex;
  260. struct max310x_pdata *pdata;
  261. int gpio_used;
  262. #ifdef CONFIG_GPIOLIB
  263. struct gpio_chip gpio;
  264. #endif
  265. struct max310x_one p[0];
  266. };
  267. static u8 max310x_port_read(struct uart_port *port, u8 reg)
  268. {
  269. struct max310x_port *s = dev_get_drvdata(port->dev);
  270. unsigned int val = 0;
  271. regmap_read(s->regmap, port->iobase + reg, &val);
  272. return val;
  273. }
  274. static void max310x_port_write(struct uart_port *port, u8 reg, u8 val)
  275. {
  276. struct max310x_port *s = dev_get_drvdata(port->dev);
  277. regmap_write(s->regmap, port->iobase + reg, val);
  278. }
  279. static void max310x_port_update(struct uart_port *port, u8 reg, u8 mask, u8 val)
  280. {
  281. struct max310x_port *s = dev_get_drvdata(port->dev);
  282. regmap_update_bits(s->regmap, port->iobase + reg, mask, val);
  283. }
  284. static int max3107_detect(struct device *dev)
  285. {
  286. struct max310x_port *s = dev_get_drvdata(dev);
  287. unsigned int val = 0;
  288. int ret;
  289. ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
  290. if (ret)
  291. return ret;
  292. if (((val & MAX310x_REV_MASK) != MAX3107_REV_ID)) {
  293. dev_err(dev,
  294. "%s ID 0x%02x does not match\n", s->devtype->name, val);
  295. return -ENODEV;
  296. }
  297. return 0;
  298. }
  299. static int max3108_detect(struct device *dev)
  300. {
  301. struct max310x_port *s = dev_get_drvdata(dev);
  302. unsigned int val = 0;
  303. int ret;
  304. /* MAX3108 have not REV ID register, we just check default value
  305. * from clocksource register to make sure everything works.
  306. */
  307. ret = regmap_read(s->regmap, MAX310X_CLKSRC_REG, &val);
  308. if (ret)
  309. return ret;
  310. if (val != (MAX310X_CLKSRC_EXTCLK_BIT | MAX310X_CLKSRC_PLLBYP_BIT)) {
  311. dev_err(dev, "%s not present\n", s->devtype->name);
  312. return -ENODEV;
  313. }
  314. return 0;
  315. }
  316. static int max3109_detect(struct device *dev)
  317. {
  318. struct max310x_port *s = dev_get_drvdata(dev);
  319. unsigned int val = 0;
  320. int ret;
  321. ret = regmap_read(s->regmap, MAX310X_REVID_REG, &val);
  322. if (ret)
  323. return ret;
  324. if (((val & MAX310x_REV_MASK) != MAX3109_REV_ID)) {
  325. dev_err(dev,
  326. "%s ID 0x%02x does not match\n", s->devtype->name, val);
  327. return -ENODEV;
  328. }
  329. return 0;
  330. }
  331. static void max310x_power(struct uart_port *port, int on)
  332. {
  333. max310x_port_update(port, MAX310X_MODE1_REG,
  334. MAX310X_MODE1_FORCESLEEP_BIT,
  335. on ? 0 : MAX310X_MODE1_FORCESLEEP_BIT);
  336. if (on)
  337. msleep(50);
  338. }
  339. static const struct max310x_devtype max3107_devtype = {
  340. .name = "MAX3107",
  341. .nr = 1,
  342. .detect = max3107_detect,
  343. .power = max310x_power,
  344. };
  345. static const struct max310x_devtype max3108_devtype = {
  346. .name = "MAX3108",
  347. .nr = 1,
  348. .detect = max3108_detect,
  349. .power = max310x_power,
  350. };
  351. static const struct max310x_devtype max3109_devtype = {
  352. .name = "MAX3109",
  353. .nr = 2,
  354. .detect = max3109_detect,
  355. .power = max310x_power,
  356. };
  357. static bool max310x_reg_writeable(struct device *dev, unsigned int reg)
  358. {
  359. switch (reg & 0x1f) {
  360. case MAX310X_IRQSTS_REG:
  361. case MAX310X_LSR_IRQSTS_REG:
  362. case MAX310X_SPCHR_IRQSTS_REG:
  363. case MAX310X_STS_IRQSTS_REG:
  364. case MAX310X_TXFIFOLVL_REG:
  365. case MAX310X_RXFIFOLVL_REG:
  366. return false;
  367. default:
  368. break;
  369. }
  370. return true;
  371. }
  372. static bool max310x_reg_volatile(struct device *dev, unsigned int reg)
  373. {
  374. switch (reg & 0x1f) {
  375. case MAX310X_RHR_REG:
  376. case MAX310X_IRQSTS_REG:
  377. case MAX310X_LSR_IRQSTS_REG:
  378. case MAX310X_SPCHR_IRQSTS_REG:
  379. case MAX310X_STS_IRQSTS_REG:
  380. case MAX310X_TXFIFOLVL_REG:
  381. case MAX310X_RXFIFOLVL_REG:
  382. case MAX310X_GPIODATA_REG:
  383. case MAX310X_BRGDIVLSB_REG:
  384. case MAX310X_REG_05:
  385. case MAX310X_REG_1F:
  386. return true;
  387. default:
  388. break;
  389. }
  390. return false;
  391. }
  392. static bool max310x_reg_precious(struct device *dev, unsigned int reg)
  393. {
  394. switch (reg & 0x1f) {
  395. case MAX310X_RHR_REG:
  396. case MAX310X_IRQSTS_REG:
  397. case MAX310X_SPCHR_IRQSTS_REG:
  398. case MAX310X_STS_IRQSTS_REG:
  399. return true;
  400. default:
  401. break;
  402. }
  403. return false;
  404. }
  405. static void max310x_set_baud(struct uart_port *port, int baud)
  406. {
  407. unsigned int mode = 0, div = port->uartclk / baud;
  408. if (!(div / 16)) {
  409. /* Mode x2 */
  410. mode = MAX310X_BRGCFG_2XMODE_BIT;
  411. div = (port->uartclk * 2) / baud;
  412. }
  413. if (!(div / 16)) {
  414. /* Mode x4 */
  415. mode = MAX310X_BRGCFG_4XMODE_BIT;
  416. div = (port->uartclk * 4) / baud;
  417. }
  418. max310x_port_write(port, MAX310X_BRGDIVMSB_REG, (div / 16) >> 8);
  419. max310x_port_write(port, MAX310X_BRGDIVLSB_REG, div / 16);
  420. max310x_port_write(port, MAX310X_BRGCFG_REG, (div % 16) | mode);
  421. }
  422. static int max310x_update_best_err(unsigned long f, long *besterr)
  423. {
  424. /* Use baudrate 115200 for calculate error */
  425. long err = f % (115200 * 16);
  426. if ((*besterr < 0) || (*besterr > err)) {
  427. *besterr = err;
  428. return 0;
  429. }
  430. return 1;
  431. }
  432. static int max310x_set_ref_clk(struct max310x_port *s)
  433. {
  434. unsigned int div, clksrc, pllcfg = 0;
  435. long besterr = -1;
  436. unsigned long fdiv, fmul, bestfreq = s->pdata->frequency;
  437. /* First, update error without PLL */
  438. max310x_update_best_err(s->pdata->frequency, &besterr);
  439. /* Try all possible PLL dividers */
  440. for (div = 1; (div <= 63) && besterr; div++) {
  441. fdiv = DIV_ROUND_CLOSEST(s->pdata->frequency, div);
  442. /* Try multiplier 6 */
  443. fmul = fdiv * 6;
  444. if ((fdiv >= 500000) && (fdiv <= 800000))
  445. if (!max310x_update_best_err(fmul, &besterr)) {
  446. pllcfg = (0 << 6) | div;
  447. bestfreq = fmul;
  448. }
  449. /* Try multiplier 48 */
  450. fmul = fdiv * 48;
  451. if ((fdiv >= 850000) && (fdiv <= 1200000))
  452. if (!max310x_update_best_err(fmul, &besterr)) {
  453. pllcfg = (1 << 6) | div;
  454. bestfreq = fmul;
  455. }
  456. /* Try multiplier 96 */
  457. fmul = fdiv * 96;
  458. if ((fdiv >= 425000) && (fdiv <= 1000000))
  459. if (!max310x_update_best_err(fmul, &besterr)) {
  460. pllcfg = (2 << 6) | div;
  461. bestfreq = fmul;
  462. }
  463. /* Try multiplier 144 */
  464. fmul = fdiv * 144;
  465. if ((fdiv >= 390000) && (fdiv <= 667000))
  466. if (!max310x_update_best_err(fmul, &besterr)) {
  467. pllcfg = (3 << 6) | div;
  468. bestfreq = fmul;
  469. }
  470. }
  471. /* Configure clock source */
  472. if (s->pdata->driver_flags & MAX310X_EXT_CLK)
  473. clksrc = MAX310X_CLKSRC_EXTCLK_BIT;
  474. else
  475. clksrc = MAX310X_CLKSRC_CRYST_BIT;
  476. /* Configure PLL */
  477. if (pllcfg) {
  478. clksrc |= MAX310X_CLKSRC_PLL_BIT;
  479. regmap_write(s->regmap, MAX310X_PLLCFG_REG, pllcfg);
  480. } else
  481. clksrc |= MAX310X_CLKSRC_PLLBYP_BIT;
  482. regmap_write(s->regmap, MAX310X_CLKSRC_REG, clksrc);
  483. /* Wait for crystal */
  484. if (pllcfg && !(s->pdata->driver_flags & MAX310X_EXT_CLK))
  485. msleep(10);
  486. return (int)bestfreq;
  487. }
  488. static void max310x_handle_rx(struct uart_port *port, unsigned int rxlen)
  489. {
  490. unsigned int sts, ch, flag;
  491. if (unlikely(rxlen >= port->fifosize)) {
  492. dev_warn_ratelimited(port->dev,
  493. "Port %i: Possible RX FIFO overrun\n",
  494. port->line);
  495. port->icount.buf_overrun++;
  496. /* Ensure sanity of RX level */
  497. rxlen = port->fifosize;
  498. }
  499. while (rxlen--) {
  500. ch = max310x_port_read(port, MAX310X_RHR_REG);
  501. sts = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
  502. sts &= MAX310X_LSR_RXPAR_BIT | MAX310X_LSR_FRERR_BIT |
  503. MAX310X_LSR_RXOVR_BIT | MAX310X_LSR_RXBRK_BIT;
  504. port->icount.rx++;
  505. flag = TTY_NORMAL;
  506. if (unlikely(sts)) {
  507. if (sts & MAX310X_LSR_RXBRK_BIT) {
  508. port->icount.brk++;
  509. if (uart_handle_break(port))
  510. continue;
  511. } else if (sts & MAX310X_LSR_RXPAR_BIT)
  512. port->icount.parity++;
  513. else if (sts & MAX310X_LSR_FRERR_BIT)
  514. port->icount.frame++;
  515. else if (sts & MAX310X_LSR_RXOVR_BIT)
  516. port->icount.overrun++;
  517. sts &= port->read_status_mask;
  518. if (sts & MAX310X_LSR_RXBRK_BIT)
  519. flag = TTY_BREAK;
  520. else if (sts & MAX310X_LSR_RXPAR_BIT)
  521. flag = TTY_PARITY;
  522. else if (sts & MAX310X_LSR_FRERR_BIT)
  523. flag = TTY_FRAME;
  524. else if (sts & MAX310X_LSR_RXOVR_BIT)
  525. flag = TTY_OVERRUN;
  526. }
  527. if (uart_handle_sysrq_char(port, ch))
  528. continue;
  529. if (sts & port->ignore_status_mask)
  530. continue;
  531. uart_insert_char(port, sts, MAX310X_LSR_RXOVR_BIT, ch, flag);
  532. }
  533. tty_flip_buffer_push(&port->state->port);
  534. }
  535. static void max310x_handle_tx(struct uart_port *port)
  536. {
  537. struct circ_buf *xmit = &port->state->xmit;
  538. unsigned int txlen, to_send;
  539. if (unlikely(port->x_char)) {
  540. max310x_port_write(port, MAX310X_THR_REG, port->x_char);
  541. port->icount.tx++;
  542. port->x_char = 0;
  543. return;
  544. }
  545. if (uart_circ_empty(xmit) || uart_tx_stopped(port))
  546. return;
  547. /* Get length of data pending in circular buffer */
  548. to_send = uart_circ_chars_pending(xmit);
  549. if (likely(to_send)) {
  550. /* Limit to size of TX FIFO */
  551. txlen = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
  552. txlen = port->fifosize - txlen;
  553. to_send = (to_send > txlen) ? txlen : to_send;
  554. /* Add data to send */
  555. port->icount.tx += to_send;
  556. while (to_send--) {
  557. max310x_port_write(port, MAX310X_THR_REG,
  558. xmit->buf[xmit->tail]);
  559. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  560. };
  561. }
  562. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  563. uart_write_wakeup(port);
  564. }
  565. static void max310x_port_irq(struct max310x_port *s, int portno)
  566. {
  567. struct uart_port *port = &s->p[portno].port;
  568. do {
  569. unsigned int ists, lsr, rxlen;
  570. /* Read IRQ status & RX FIFO level */
  571. ists = max310x_port_read(port, MAX310X_IRQSTS_REG);
  572. rxlen = max310x_port_read(port, MAX310X_RXFIFOLVL_REG);
  573. if (!ists && !rxlen)
  574. break;
  575. if (ists & MAX310X_IRQ_CTS_BIT) {
  576. lsr = max310x_port_read(port, MAX310X_LSR_IRQSTS_REG);
  577. uart_handle_cts_change(port,
  578. !!(lsr & MAX310X_LSR_CTS_BIT));
  579. }
  580. if (rxlen)
  581. max310x_handle_rx(port, rxlen);
  582. if (ists & MAX310X_IRQ_TXEMPTY_BIT) {
  583. mutex_lock(&s->mutex);
  584. max310x_handle_tx(port);
  585. mutex_unlock(&s->mutex);
  586. }
  587. } while (1);
  588. }
  589. static irqreturn_t max310x_ist(int irq, void *dev_id)
  590. {
  591. struct max310x_port *s = (struct max310x_port *)dev_id;
  592. if (s->uart.nr > 1) {
  593. do {
  594. unsigned int val = ~0;
  595. WARN_ON_ONCE(regmap_read(s->regmap,
  596. MAX310X_GLOBALIRQ_REG, &val));
  597. val = ((1 << s->uart.nr) - 1) & ~val;
  598. if (!val)
  599. break;
  600. max310x_port_irq(s, fls(val) - 1);
  601. } while (1);
  602. } else
  603. max310x_port_irq(s, 0);
  604. return IRQ_HANDLED;
  605. }
  606. static void max310x_wq_proc(struct work_struct *ws)
  607. {
  608. struct max310x_one *one = container_of(ws, struct max310x_one, tx_work);
  609. struct max310x_port *s = dev_get_drvdata(one->port.dev);
  610. mutex_lock(&s->mutex);
  611. max310x_handle_tx(&one->port);
  612. mutex_unlock(&s->mutex);
  613. }
  614. static void max310x_start_tx(struct uart_port *port)
  615. {
  616. struct max310x_one *one = container_of(port, struct max310x_one, port);
  617. if (!work_pending(&one->tx_work))
  618. schedule_work(&one->tx_work);
  619. }
  620. static unsigned int max310x_tx_empty(struct uart_port *port)
  621. {
  622. unsigned int lvl, sts;
  623. lvl = max310x_port_read(port, MAX310X_TXFIFOLVL_REG);
  624. sts = max310x_port_read(port, MAX310X_IRQSTS_REG);
  625. return ((sts & MAX310X_IRQ_TXEMPTY_BIT) && !lvl) ? TIOCSER_TEMT : 0;
  626. }
  627. static unsigned int max310x_get_mctrl(struct uart_port *port)
  628. {
  629. /* DCD and DSR are not wired and CTS/RTS is handled automatically
  630. * so just indicate DSR and CAR asserted
  631. */
  632. return TIOCM_DSR | TIOCM_CAR;
  633. }
  634. static void max310x_set_mctrl(struct uart_port *port, unsigned int mctrl)
  635. {
  636. /* DCD and DSR are not wired and CTS/RTS is hadnled automatically
  637. * so do nothing
  638. */
  639. }
  640. static void max310x_break_ctl(struct uart_port *port, int break_state)
  641. {
  642. max310x_port_update(port, MAX310X_LCR_REG,
  643. MAX310X_LCR_TXBREAK_BIT,
  644. break_state ? MAX310X_LCR_TXBREAK_BIT : 0);
  645. }
  646. static void max310x_set_termios(struct uart_port *port,
  647. struct ktermios *termios,
  648. struct ktermios *old)
  649. {
  650. unsigned int lcr, flow = 0;
  651. int baud;
  652. /* Mask termios capabilities we don't support */
  653. termios->c_cflag &= ~CMSPAR;
  654. /* Word size */
  655. switch (termios->c_cflag & CSIZE) {
  656. case CS5:
  657. lcr = MAX310X_LCR_WORD_LEN_5;
  658. break;
  659. case CS6:
  660. lcr = MAX310X_LCR_WORD_LEN_6;
  661. break;
  662. case CS7:
  663. lcr = MAX310X_LCR_WORD_LEN_7;
  664. break;
  665. case CS8:
  666. default:
  667. lcr = MAX310X_LCR_WORD_LEN_8;
  668. break;
  669. }
  670. /* Parity */
  671. if (termios->c_cflag & PARENB) {
  672. lcr |= MAX310X_LCR_PARITY_BIT;
  673. if (!(termios->c_cflag & PARODD))
  674. lcr |= MAX310X_LCR_EVENPARITY_BIT;
  675. }
  676. /* Stop bits */
  677. if (termios->c_cflag & CSTOPB)
  678. lcr |= MAX310X_LCR_STOPLEN_BIT; /* 2 stops */
  679. /* Update LCR register */
  680. max310x_port_write(port, MAX310X_LCR_REG, lcr);
  681. /* Set read status mask */
  682. port->read_status_mask = MAX310X_LSR_RXOVR_BIT;
  683. if (termios->c_iflag & INPCK)
  684. port->read_status_mask |= MAX310X_LSR_RXPAR_BIT |
  685. MAX310X_LSR_FRERR_BIT;
  686. if (termios->c_iflag & (BRKINT | PARMRK))
  687. port->read_status_mask |= MAX310X_LSR_RXBRK_BIT;
  688. /* Set status ignore mask */
  689. port->ignore_status_mask = 0;
  690. if (termios->c_iflag & IGNBRK)
  691. port->ignore_status_mask |= MAX310X_LSR_RXBRK_BIT;
  692. if (!(termios->c_cflag & CREAD))
  693. port->ignore_status_mask |= MAX310X_LSR_RXPAR_BIT |
  694. MAX310X_LSR_RXOVR_BIT |
  695. MAX310X_LSR_FRERR_BIT |
  696. MAX310X_LSR_RXBRK_BIT;
  697. /* Configure flow control */
  698. max310x_port_write(port, MAX310X_XON1_REG, termios->c_cc[VSTART]);
  699. max310x_port_write(port, MAX310X_XOFF1_REG, termios->c_cc[VSTOP]);
  700. if (termios->c_cflag & CRTSCTS)
  701. flow |= MAX310X_FLOWCTRL_AUTOCTS_BIT |
  702. MAX310X_FLOWCTRL_AUTORTS_BIT;
  703. if (termios->c_iflag & IXON)
  704. flow |= MAX310X_FLOWCTRL_SWFLOW3_BIT |
  705. MAX310X_FLOWCTRL_SWFLOWEN_BIT;
  706. if (termios->c_iflag & IXOFF)
  707. flow |= MAX310X_FLOWCTRL_SWFLOW1_BIT |
  708. MAX310X_FLOWCTRL_SWFLOWEN_BIT;
  709. max310x_port_write(port, MAX310X_FLOWCTRL_REG, flow);
  710. /* Get baud rate generator configuration */
  711. baud = uart_get_baud_rate(port, termios, old,
  712. port->uartclk / 16 / 0xffff,
  713. port->uartclk / 4);
  714. /* Setup baudrate generator */
  715. max310x_set_baud(port, baud);
  716. /* Update timeout according to new baud rate */
  717. uart_update_timeout(port, termios->c_cflag, baud);
  718. }
  719. static int max310x_startup(struct uart_port *port)
  720. {
  721. unsigned int val, line = port->line;
  722. struct max310x_port *s = dev_get_drvdata(port->dev);
  723. s->devtype->power(port, 1);
  724. /* Configure baud rate, 9600 as default */
  725. max310x_set_baud(port, 9600);
  726. /* Configure LCR register, 8N1 mode by default */
  727. max310x_port_write(port, MAX310X_LCR_REG, MAX310X_LCR_WORD_LEN_8);
  728. /* Configure MODE1 register */
  729. max310x_port_update(port, MAX310X_MODE1_REG,
  730. MAX310X_MODE1_TRNSCVCTRL_BIT,
  731. (s->pdata->uart_flags[line] & MAX310X_AUTO_DIR_CTRL)
  732. ? MAX310X_MODE1_TRNSCVCTRL_BIT : 0);
  733. /* Configure MODE2 register */
  734. val = MAX310X_MODE2_RXEMPTINV_BIT;
  735. if (s->pdata->uart_flags[line] & MAX310X_LOOPBACK)
  736. val |= MAX310X_MODE2_LOOPBACK_BIT;
  737. if (s->pdata->uart_flags[line] & MAX310X_ECHO_SUPRESS)
  738. val |= MAX310X_MODE2_ECHOSUPR_BIT;
  739. /* Reset FIFOs */
  740. val |= MAX310X_MODE2_FIFORST_BIT;
  741. max310x_port_write(port, MAX310X_MODE2_REG, val);
  742. max310x_port_update(port, MAX310X_MODE2_REG,
  743. MAX310X_MODE2_FIFORST_BIT, 0);
  744. /* Configure flow control levels */
  745. /* Flow control halt level 96, resume level 48 */
  746. max310x_port_write(port, MAX310X_FLOWLVL_REG,
  747. MAX310X_FLOWLVL_RES(48) | MAX310X_FLOWLVL_HALT(96));
  748. /* Clear IRQ status register */
  749. max310x_port_read(port, MAX310X_IRQSTS_REG);
  750. /* Enable RX, TX, CTS change interrupts */
  751. val = MAX310X_IRQ_RXEMPTY_BIT | MAX310X_IRQ_TXEMPTY_BIT;
  752. max310x_port_write(port, MAX310X_IRQEN_REG, val | MAX310X_IRQ_CTS_BIT);
  753. return 0;
  754. }
  755. static void max310x_shutdown(struct uart_port *port)
  756. {
  757. struct max310x_port *s = dev_get_drvdata(port->dev);
  758. /* Disable all interrupts */
  759. max310x_port_write(port, MAX310X_IRQEN_REG, 0);
  760. s->devtype->power(port, 0);
  761. }
  762. static const char *max310x_type(struct uart_port *port)
  763. {
  764. struct max310x_port *s = dev_get_drvdata(port->dev);
  765. return (port->type == PORT_MAX310X) ? s->devtype->name : NULL;
  766. }
  767. static int max310x_request_port(struct uart_port *port)
  768. {
  769. /* Do nothing */
  770. return 0;
  771. }
  772. static void max310x_config_port(struct uart_port *port, int flags)
  773. {
  774. if (flags & UART_CONFIG_TYPE)
  775. port->type = PORT_MAX310X;
  776. }
  777. static int max310x_verify_port(struct uart_port *port, struct serial_struct *s)
  778. {
  779. if ((s->type != PORT_UNKNOWN) && (s->type != PORT_MAX310X))
  780. return -EINVAL;
  781. if (s->irq != port->irq)
  782. return -EINVAL;
  783. return 0;
  784. }
  785. static void max310x_null_void(struct uart_port *port)
  786. {
  787. /* Do nothing */
  788. }
  789. static const struct uart_ops max310x_ops = {
  790. .tx_empty = max310x_tx_empty,
  791. .set_mctrl = max310x_set_mctrl,
  792. .get_mctrl = max310x_get_mctrl,
  793. .stop_tx = max310x_null_void,
  794. .start_tx = max310x_start_tx,
  795. .stop_rx = max310x_null_void,
  796. .enable_ms = max310x_null_void,
  797. .break_ctl = max310x_break_ctl,
  798. .startup = max310x_startup,
  799. .shutdown = max310x_shutdown,
  800. .set_termios = max310x_set_termios,
  801. .type = max310x_type,
  802. .request_port = max310x_request_port,
  803. .release_port = max310x_null_void,
  804. .config_port = max310x_config_port,
  805. .verify_port = max310x_verify_port,
  806. };
  807. static int __maybe_unused max310x_suspend(struct spi_device *spi,
  808. pm_message_t state)
  809. {
  810. struct max310x_port *s = dev_get_drvdata(&spi->dev);
  811. int i;
  812. for (i = 0; i < s->uart.nr; i++) {
  813. uart_suspend_port(&s->uart, &s->p[i].port);
  814. s->devtype->power(&s->p[i].port, 0);
  815. }
  816. return 0;
  817. }
  818. static int __maybe_unused max310x_resume(struct spi_device *spi)
  819. {
  820. struct max310x_port *s = dev_get_drvdata(&spi->dev);
  821. int i;
  822. for (i = 0; i < s->uart.nr; i++) {
  823. s->devtype->power(&s->p[i].port, 1);
  824. uart_resume_port(&s->uart, &s->p[i].port);
  825. }
  826. return 0;
  827. }
  828. #ifdef CONFIG_GPIOLIB
  829. static int max310x_gpio_get(struct gpio_chip *chip, unsigned offset)
  830. {
  831. unsigned int val;
  832. struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
  833. struct uart_port *port = &s->p[offset / 4].port;
  834. val = max310x_port_read(port, MAX310X_GPIODATA_REG);
  835. return !!((val >> 4) & (1 << (offset % 4)));
  836. }
  837. static void max310x_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  838. {
  839. struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
  840. struct uart_port *port = &s->p[offset / 4].port;
  841. max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
  842. value ? 1 << (offset % 4) : 0);
  843. }
  844. static int max310x_gpio_direction_input(struct gpio_chip *chip, unsigned offset)
  845. {
  846. struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
  847. struct uart_port *port = &s->p[offset / 4].port;
  848. max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4), 0);
  849. return 0;
  850. }
  851. static int max310x_gpio_direction_output(struct gpio_chip *chip,
  852. unsigned offset, int value)
  853. {
  854. struct max310x_port *s = container_of(chip, struct max310x_port, gpio);
  855. struct uart_port *port = &s->p[offset / 4].port;
  856. max310x_port_update(port, MAX310X_GPIODATA_REG, 1 << (offset % 4),
  857. value ? 1 << (offset % 4) : 0);
  858. max310x_port_update(port, MAX310X_GPIOCFG_REG, 1 << (offset % 4),
  859. 1 << (offset % 4));
  860. return 0;
  861. }
  862. #endif
  863. static int max310x_probe(struct device *dev, int is_spi,
  864. struct max310x_devtype *devtype, int irq)
  865. {
  866. struct max310x_port *s;
  867. struct max310x_pdata *pdata = dev_get_platdata(dev);
  868. int i, ret, uartclk;
  869. /* Check for IRQ */
  870. if (irq <= 0) {
  871. dev_err(dev, "No IRQ specified\n");
  872. return -ENOTSUPP;
  873. }
  874. if (!pdata) {
  875. dev_err(dev, "No platform data supplied\n");
  876. return -EINVAL;
  877. }
  878. /* Alloc port structure */
  879. s = devm_kzalloc(dev, sizeof(*s) +
  880. sizeof(struct max310x_one) * devtype->nr, GFP_KERNEL);
  881. if (!s) {
  882. dev_err(dev, "Error allocating port structure\n");
  883. return -ENOMEM;
  884. }
  885. /* Check input frequency */
  886. if ((pdata->driver_flags & MAX310X_EXT_CLK) &&
  887. ((pdata->frequency < 500000) || (pdata->frequency > 35000000)))
  888. goto err_freq;
  889. /* Check frequency for quartz */
  890. if (!(pdata->driver_flags & MAX310X_EXT_CLK) &&
  891. ((pdata->frequency < 1000000) || (pdata->frequency > 4000000)))
  892. goto err_freq;
  893. s->pdata = pdata;
  894. s->devtype = devtype;
  895. dev_set_drvdata(dev, s);
  896. mutex_init(&s->mutex);
  897. /* Setup regmap */
  898. s->regcfg.reg_bits = 8;
  899. s->regcfg.val_bits = 8;
  900. s->regcfg.read_flag_mask = 0x00;
  901. s->regcfg.write_flag_mask = 0x80;
  902. s->regcfg.cache_type = REGCACHE_RBTREE;
  903. s->regcfg.writeable_reg = max310x_reg_writeable;
  904. s->regcfg.volatile_reg = max310x_reg_volatile;
  905. s->regcfg.precious_reg = max310x_reg_precious;
  906. s->regcfg.max_register = devtype->nr * 0x20 - 1;
  907. if (IS_ENABLED(CONFIG_SPI_MASTER) && is_spi) {
  908. struct spi_device *spi = to_spi_device(dev);
  909. s->regmap = devm_regmap_init_spi(spi, &s->regcfg);
  910. } else
  911. return -ENOTSUPP;
  912. if (IS_ERR(s->regmap)) {
  913. dev_err(dev, "Failed to initialize register map\n");
  914. return PTR_ERR(s->regmap);
  915. }
  916. /* Board specific configure */
  917. if (s->pdata->init)
  918. s->pdata->init();
  919. /* Check device to ensure we are talking to what we expect */
  920. ret = devtype->detect(dev);
  921. if (ret)
  922. return ret;
  923. for (i = 0; i < devtype->nr; i++) {
  924. unsigned int offs = i << 5;
  925. /* Reset port */
  926. regmap_write(s->regmap, MAX310X_MODE2_REG + offs,
  927. MAX310X_MODE2_RST_BIT);
  928. /* Clear port reset */
  929. regmap_write(s->regmap, MAX310X_MODE2_REG + offs, 0);
  930. /* Wait for port startup */
  931. do {
  932. regmap_read(s->regmap,
  933. MAX310X_BRGDIVLSB_REG + offs, &ret);
  934. } while (ret != 0x01);
  935. regmap_update_bits(s->regmap, MAX310X_MODE1_REG + offs,
  936. MAX310X_MODE1_AUTOSLEEP_BIT,
  937. MAX310X_MODE1_AUTOSLEEP_BIT);
  938. }
  939. uartclk = max310x_set_ref_clk(s);
  940. dev_dbg(dev, "Reference clock set to %i Hz\n", uartclk);
  941. /* Register UART driver */
  942. s->uart.owner = THIS_MODULE;
  943. s->uart.dev_name = "ttyMAX";
  944. s->uart.major = MAX310X_MAJOR;
  945. s->uart.minor = MAX310X_MINOR;
  946. s->uart.nr = devtype->nr;
  947. ret = uart_register_driver(&s->uart);
  948. if (ret) {
  949. dev_err(dev, "Registering UART driver failed\n");
  950. return ret;
  951. }
  952. for (i = 0; i < devtype->nr; i++) {
  953. /* Initialize port data */
  954. s->p[i].port.line = i;
  955. s->p[i].port.dev = dev;
  956. s->p[i].port.irq = irq;
  957. s->p[i].port.type = PORT_MAX310X;
  958. s->p[i].port.fifosize = MAX310X_FIFO_SIZE;
  959. s->p[i].port.flags = UPF_SKIP_TEST | UPF_FIXED_TYPE |
  960. UPF_LOW_LATENCY;
  961. s->p[i].port.iotype = UPIO_PORT;
  962. s->p[i].port.iobase = i * 0x20;
  963. s->p[i].port.membase = (void __iomem *)~0;
  964. s->p[i].port.uartclk = uartclk;
  965. s->p[i].port.ops = &max310x_ops;
  966. /* Disable all interrupts */
  967. max310x_port_write(&s->p[i].port, MAX310X_IRQEN_REG, 0);
  968. /* Clear IRQ status register */
  969. max310x_port_read(&s->p[i].port, MAX310X_IRQSTS_REG);
  970. /* Enable IRQ pin */
  971. max310x_port_update(&s->p[i].port, MAX310X_MODE1_REG,
  972. MAX310X_MODE1_IRQSEL_BIT,
  973. MAX310X_MODE1_IRQSEL_BIT);
  974. /* Initialize queue for start TX */
  975. INIT_WORK(&s->p[i].tx_work, max310x_wq_proc);
  976. /* Register port */
  977. uart_add_one_port(&s->uart, &s->p[i].port);
  978. /* Go to suspend mode */
  979. devtype->power(&s->p[i].port, 0);
  980. }
  981. #ifdef CONFIG_GPIOLIB
  982. /* Setup GPIO cotroller */
  983. if (s->pdata->gpio_base) {
  984. s->gpio.owner = THIS_MODULE;
  985. s->gpio.dev = dev;
  986. s->gpio.label = dev_name(dev);
  987. s->gpio.direction_input = max310x_gpio_direction_input;
  988. s->gpio.get = max310x_gpio_get;
  989. s->gpio.direction_output= max310x_gpio_direction_output;
  990. s->gpio.set = max310x_gpio_set;
  991. s->gpio.base = s->pdata->gpio_base;
  992. s->gpio.ngpio = devtype->nr * 4;
  993. s->gpio.can_sleep = 1;
  994. if (!gpiochip_add(&s->gpio))
  995. s->gpio_used = 1;
  996. } else
  997. dev_info(dev, "GPIO support not enabled\n");
  998. #endif
  999. /* Setup interrupt */
  1000. ret = devm_request_threaded_irq(dev, irq, NULL, max310x_ist,
  1001. IRQF_TRIGGER_FALLING | IRQF_ONESHOT,
  1002. dev_name(dev), s);
  1003. if (ret) {
  1004. dev_err(dev, "Unable to reguest IRQ %i\n", irq);
  1005. #ifdef CONFIG_GPIOLIB
  1006. if (s->gpio_used)
  1007. WARN_ON(gpiochip_remove(&s->gpio));
  1008. #endif
  1009. }
  1010. return ret;
  1011. err_freq:
  1012. dev_err(dev, "Frequency parameter incorrect\n");
  1013. return -EINVAL;
  1014. }
  1015. static int max310x_remove(struct device *dev)
  1016. {
  1017. struct max310x_port *s = dev_get_drvdata(dev);
  1018. int i, ret = 0;
  1019. for (i = 0; i < s->uart.nr; i++) {
  1020. cancel_work_sync(&s->p[i].tx_work);
  1021. uart_remove_one_port(&s->uart, &s->p[i].port);
  1022. s->devtype->power(&s->p[i].port, 0);
  1023. }
  1024. uart_unregister_driver(&s->uart);
  1025. #ifdef CONFIG_GPIOLIB
  1026. if (s->gpio_used)
  1027. ret = gpiochip_remove(&s->gpio);
  1028. #endif
  1029. if (s->pdata->exit)
  1030. s->pdata->exit();
  1031. return ret;
  1032. }
  1033. #ifdef CONFIG_SPI_MASTER
  1034. static int max310x_spi_probe(struct spi_device *spi)
  1035. {
  1036. struct max310x_devtype *devtype =
  1037. (struct max310x_devtype *)spi_get_device_id(spi)->driver_data;
  1038. int ret;
  1039. /* Setup SPI bus */
  1040. spi->bits_per_word = 8;
  1041. spi->mode = spi->mode ? : SPI_MODE_0;
  1042. spi->max_speed_hz = spi->max_speed_hz ? : 26000000;
  1043. ret = spi_setup(spi);
  1044. if (ret) {
  1045. dev_err(&spi->dev, "SPI setup failed\n");
  1046. return ret;
  1047. }
  1048. return max310x_probe(&spi->dev, 1, devtype, spi->irq);
  1049. }
  1050. static int max310x_spi_remove(struct spi_device *spi)
  1051. {
  1052. return max310x_remove(&spi->dev);
  1053. }
  1054. static SIMPLE_DEV_PM_OPS(max310x_pm_ops, max310x_suspend, max310x_resume);
  1055. static const struct spi_device_id max310x_id_table[] = {
  1056. { "max3107", (kernel_ulong_t)&max3107_devtype, },
  1057. { "max3108", (kernel_ulong_t)&max3108_devtype, },
  1058. { "max3109", (kernel_ulong_t)&max3109_devtype, },
  1059. { }
  1060. };
  1061. MODULE_DEVICE_TABLE(spi, max310x_id_table);
  1062. static struct spi_driver max310x_uart_driver = {
  1063. .driver = {
  1064. .name = MAX310X_NAME,
  1065. .owner = THIS_MODULE,
  1066. .pm = &max310x_pm_ops,
  1067. },
  1068. .probe = max310x_spi_probe,
  1069. .remove = max310x_spi_remove,
  1070. .id_table = max310x_id_table,
  1071. };
  1072. module_spi_driver(max310x_uart_driver);
  1073. #endif
  1074. MODULE_LICENSE("GPL");
  1075. MODULE_AUTHOR("Alexander Shiyan <shc_work@mail.ru>");
  1076. MODULE_DESCRIPTION("MAX310X serial driver");