r300.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "radeon_reg.h"
  32. #include "radeon.h"
  33. #include "radeon_drm.h"
  34. #include "r100_track.h"
  35. #include "r300d.h"
  36. #include "r300_reg_safe.h"
  37. /* r300,r350,rv350,rv370,rv380 depends on : */
  38. void r100_hdp_reset(struct radeon_device *rdev);
  39. int r100_cp_reset(struct radeon_device *rdev);
  40. int r100_rb2d_reset(struct radeon_device *rdev);
  41. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size);
  42. int r100_pci_gart_enable(struct radeon_device *rdev);
  43. void r100_pci_gart_disable(struct radeon_device *rdev);
  44. void r100_mc_setup(struct radeon_device *rdev);
  45. void r100_mc_disable_clients(struct radeon_device *rdev);
  46. int r100_gui_wait_for_idle(struct radeon_device *rdev);
  47. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  48. struct radeon_cs_packet *pkt,
  49. unsigned idx);
  50. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p);
  51. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  52. struct radeon_cs_packet *pkt,
  53. const unsigned *auth, unsigned n,
  54. radeon_packet0_check_t check);
  55. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  56. struct radeon_cs_packet *pkt,
  57. struct radeon_object *robj);
  58. /* This files gather functions specifics to:
  59. * r300,r350,rv350,rv370,rv380
  60. *
  61. * Some of these functions might be used by newer ASICs.
  62. */
  63. void r300_gpu_init(struct radeon_device *rdev);
  64. int r300_mc_wait_for_idle(struct radeon_device *rdev);
  65. int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev);
  66. /*
  67. * rv370,rv380 PCIE GART
  68. */
  69. void rv370_pcie_gart_tlb_flush(struct radeon_device *rdev)
  70. {
  71. uint32_t tmp;
  72. int i;
  73. /* Workaround HW bug do flush 2 times */
  74. for (i = 0; i < 2; i++) {
  75. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  76. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp | RADEON_PCIE_TX_GART_INVALIDATE_TLB);
  77. (void)RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  78. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  79. }
  80. mb();
  81. }
  82. int rv370_pcie_gart_enable(struct radeon_device *rdev)
  83. {
  84. uint32_t table_addr;
  85. uint32_t tmp;
  86. int r;
  87. /* Initialize common gart structure */
  88. r = radeon_gart_init(rdev);
  89. if (r) {
  90. return r;
  91. }
  92. r = rv370_debugfs_pcie_gart_info_init(rdev);
  93. if (r) {
  94. DRM_ERROR("Failed to register debugfs file for PCIE gart !\n");
  95. }
  96. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  97. r = radeon_gart_table_vram_alloc(rdev);
  98. if (r) {
  99. return r;
  100. }
  101. /* discard memory request outside of configured range */
  102. tmp = RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  103. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  104. WREG32_PCIE(RADEON_PCIE_TX_GART_START_LO, rdev->mc.gtt_location);
  105. tmp = rdev->mc.gtt_location + rdev->mc.gtt_size - 4096;
  106. WREG32_PCIE(RADEON_PCIE_TX_GART_END_LO, tmp);
  107. WREG32_PCIE(RADEON_PCIE_TX_GART_START_HI, 0);
  108. WREG32_PCIE(RADEON_PCIE_TX_GART_END_HI, 0);
  109. table_addr = rdev->gart.table_addr;
  110. WREG32_PCIE(RADEON_PCIE_TX_GART_BASE, table_addr);
  111. /* FIXME: setup default page */
  112. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_LO, rdev->mc.vram_location);
  113. WREG32_PCIE(RADEON_PCIE_TX_DISCARD_RD_ADDR_HI, 0);
  114. /* Clear error */
  115. WREG32_PCIE(0x18, 0);
  116. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  117. tmp |= RADEON_PCIE_TX_GART_EN;
  118. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  119. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp);
  120. rv370_pcie_gart_tlb_flush(rdev);
  121. DRM_INFO("PCIE GART of %uM enabled (table at 0x%08X).\n",
  122. (unsigned)(rdev->mc.gtt_size >> 20), table_addr);
  123. rdev->gart.ready = true;
  124. return 0;
  125. }
  126. void rv370_pcie_gart_disable(struct radeon_device *rdev)
  127. {
  128. uint32_t tmp;
  129. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  130. tmp |= RADEON_PCIE_TX_GART_UNMAPPED_ACCESS_DISCARD;
  131. WREG32_PCIE(RADEON_PCIE_TX_GART_CNTL, tmp & ~RADEON_PCIE_TX_GART_EN);
  132. if (rdev->gart.table.vram.robj) {
  133. radeon_object_kunmap(rdev->gart.table.vram.robj);
  134. radeon_object_unpin(rdev->gart.table.vram.robj);
  135. }
  136. }
  137. int rv370_pcie_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  138. {
  139. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  140. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  141. return -EINVAL;
  142. }
  143. addr = (lower_32_bits(addr) >> 8) |
  144. ((upper_32_bits(addr) & 0xff) << 24) |
  145. 0xc;
  146. /* on x86 we want this to be CPU endian, on powerpc
  147. * on powerpc without HW swappers, it'll get swapped on way
  148. * into VRAM - so no need for cpu_to_le32 on VRAM tables */
  149. writel(addr, ((void __iomem *)ptr) + (i * 4));
  150. return 0;
  151. }
  152. int r300_gart_enable(struct radeon_device *rdev)
  153. {
  154. #if __OS_HAS_AGP
  155. if (rdev->flags & RADEON_IS_AGP) {
  156. if (rdev->family > CHIP_RV350) {
  157. rv370_pcie_gart_disable(rdev);
  158. } else {
  159. r100_pci_gart_disable(rdev);
  160. }
  161. return 0;
  162. }
  163. #endif
  164. if (rdev->flags & RADEON_IS_PCIE) {
  165. rdev->asic->gart_disable = &rv370_pcie_gart_disable;
  166. rdev->asic->gart_tlb_flush = &rv370_pcie_gart_tlb_flush;
  167. rdev->asic->gart_set_page = &rv370_pcie_gart_set_page;
  168. return rv370_pcie_gart_enable(rdev);
  169. }
  170. if (rdev->flags & RADEON_IS_PCI) {
  171. rdev->asic->gart_disable = &r100_pci_gart_disable;
  172. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  173. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  174. return r100_pci_gart_enable(rdev);
  175. }
  176. return r100_pci_gart_enable(rdev);
  177. }
  178. /*
  179. * MC
  180. */
  181. int r300_mc_init(struct radeon_device *rdev)
  182. {
  183. int r;
  184. if (r100_debugfs_rbbm_init(rdev)) {
  185. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  186. }
  187. r300_gpu_init(rdev);
  188. r100_pci_gart_disable(rdev);
  189. if (rdev->flags & RADEON_IS_PCIE) {
  190. rv370_pcie_gart_disable(rdev);
  191. }
  192. /* Setup GPU memory space */
  193. rdev->mc.vram_location = 0xFFFFFFFFUL;
  194. rdev->mc.gtt_location = 0xFFFFFFFFUL;
  195. if (rdev->flags & RADEON_IS_AGP) {
  196. r = radeon_agp_init(rdev);
  197. if (r) {
  198. printk(KERN_WARNING "[drm] Disabling AGP\n");
  199. rdev->flags &= ~RADEON_IS_AGP;
  200. rdev->mc.gtt_size = radeon_gart_size * 1024 * 1024;
  201. } else {
  202. rdev->mc.gtt_location = rdev->mc.agp_base;
  203. }
  204. }
  205. r = radeon_mc_setup(rdev);
  206. if (r) {
  207. return r;
  208. }
  209. /* Program GPU memory space */
  210. r100_mc_disable_clients(rdev);
  211. if (r300_mc_wait_for_idle(rdev)) {
  212. printk(KERN_WARNING "Failed to wait MC idle while "
  213. "programming pipes. Bad things might happen.\n");
  214. }
  215. r100_mc_setup(rdev);
  216. return 0;
  217. }
  218. void r300_mc_fini(struct radeon_device *rdev)
  219. {
  220. if (rdev->flags & RADEON_IS_PCIE) {
  221. rv370_pcie_gart_disable(rdev);
  222. radeon_gart_table_vram_free(rdev);
  223. } else {
  224. r100_pci_gart_disable(rdev);
  225. radeon_gart_table_ram_free(rdev);
  226. }
  227. radeon_gart_fini(rdev);
  228. }
  229. /*
  230. * Fence emission
  231. */
  232. void r300_fence_ring_emit(struct radeon_device *rdev,
  233. struct radeon_fence *fence)
  234. {
  235. /* Who ever call radeon_fence_emit should call ring_lock and ask
  236. * for enough space (today caller are ib schedule and buffer move) */
  237. /* Write SC register so SC & US assert idle */
  238. radeon_ring_write(rdev, PACKET0(0x43E0, 0));
  239. radeon_ring_write(rdev, 0);
  240. radeon_ring_write(rdev, PACKET0(0x43E4, 0));
  241. radeon_ring_write(rdev, 0);
  242. /* Flush 3D cache */
  243. radeon_ring_write(rdev, PACKET0(0x4E4C, 0));
  244. radeon_ring_write(rdev, (2 << 0));
  245. radeon_ring_write(rdev, PACKET0(0x4F18, 0));
  246. radeon_ring_write(rdev, (1 << 0));
  247. /* Wait until IDLE & CLEAN */
  248. radeon_ring_write(rdev, PACKET0(0x1720, 0));
  249. radeon_ring_write(rdev, (1 << 17) | (1 << 16) | (1 << 9));
  250. /* Emit fence sequence & fire IRQ */
  251. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  252. radeon_ring_write(rdev, fence->seq);
  253. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  254. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  255. }
  256. /*
  257. * Global GPU functions
  258. */
  259. int r300_copy_dma(struct radeon_device *rdev,
  260. uint64_t src_offset,
  261. uint64_t dst_offset,
  262. unsigned num_pages,
  263. struct radeon_fence *fence)
  264. {
  265. uint32_t size;
  266. uint32_t cur_size;
  267. int i, num_loops;
  268. int r = 0;
  269. /* radeon pitch is /64 */
  270. size = num_pages << PAGE_SHIFT;
  271. num_loops = DIV_ROUND_UP(size, 0x1FFFFF);
  272. r = radeon_ring_lock(rdev, num_loops * 4 + 64);
  273. if (r) {
  274. DRM_ERROR("radeon: moving bo (%d).\n", r);
  275. return r;
  276. }
  277. /* Must wait for 2D idle & clean before DMA or hangs might happen */
  278. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0 ));
  279. radeon_ring_write(rdev, (1 << 16));
  280. for (i = 0; i < num_loops; i++) {
  281. cur_size = size;
  282. if (cur_size > 0x1FFFFF) {
  283. cur_size = 0x1FFFFF;
  284. }
  285. size -= cur_size;
  286. radeon_ring_write(rdev, PACKET0(0x720, 2));
  287. radeon_ring_write(rdev, src_offset);
  288. radeon_ring_write(rdev, dst_offset);
  289. radeon_ring_write(rdev, cur_size | (1 << 31) | (1 << 30));
  290. src_offset += cur_size;
  291. dst_offset += cur_size;
  292. }
  293. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  294. radeon_ring_write(rdev, RADEON_WAIT_DMA_GUI_IDLE);
  295. if (fence) {
  296. r = radeon_fence_emit(rdev, fence);
  297. }
  298. radeon_ring_unlock_commit(rdev);
  299. return r;
  300. }
  301. void r300_ring_start(struct radeon_device *rdev)
  302. {
  303. unsigned gb_tile_config;
  304. int r;
  305. /* Sub pixel 1/12 so we can have 4K rendering according to doc */
  306. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  307. switch(rdev->num_gb_pipes) {
  308. case 2:
  309. gb_tile_config |= R300_PIPE_COUNT_R300;
  310. break;
  311. case 3:
  312. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  313. break;
  314. case 4:
  315. gb_tile_config |= R300_PIPE_COUNT_R420;
  316. break;
  317. case 1:
  318. default:
  319. gb_tile_config |= R300_PIPE_COUNT_RV350;
  320. break;
  321. }
  322. r = radeon_ring_lock(rdev, 64);
  323. if (r) {
  324. return;
  325. }
  326. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  327. radeon_ring_write(rdev,
  328. RADEON_ISYNC_ANY2D_IDLE3D |
  329. RADEON_ISYNC_ANY3D_IDLE2D |
  330. RADEON_ISYNC_WAIT_IDLEGUI |
  331. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  332. radeon_ring_write(rdev, PACKET0(R300_GB_TILE_CONFIG, 0));
  333. radeon_ring_write(rdev, gb_tile_config);
  334. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  335. radeon_ring_write(rdev,
  336. RADEON_WAIT_2D_IDLECLEAN |
  337. RADEON_WAIT_3D_IDLECLEAN);
  338. radeon_ring_write(rdev, PACKET0(0x170C, 0));
  339. radeon_ring_write(rdev, 1 << 31);
  340. radeon_ring_write(rdev, PACKET0(R300_GB_SELECT, 0));
  341. radeon_ring_write(rdev, 0);
  342. radeon_ring_write(rdev, PACKET0(R300_GB_ENABLE, 0));
  343. radeon_ring_write(rdev, 0);
  344. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  345. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  346. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  347. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  348. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  349. radeon_ring_write(rdev,
  350. RADEON_WAIT_2D_IDLECLEAN |
  351. RADEON_WAIT_3D_IDLECLEAN);
  352. radeon_ring_write(rdev, PACKET0(R300_GB_AA_CONFIG, 0));
  353. radeon_ring_write(rdev, 0);
  354. radeon_ring_write(rdev, PACKET0(R300_RB3D_DSTCACHE_CTLSTAT, 0));
  355. radeon_ring_write(rdev, R300_RB3D_DC_FLUSH | R300_RB3D_DC_FREE);
  356. radeon_ring_write(rdev, PACKET0(R300_RB3D_ZCACHE_CTLSTAT, 0));
  357. radeon_ring_write(rdev, R300_ZC_FLUSH | R300_ZC_FREE);
  358. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS0, 0));
  359. radeon_ring_write(rdev,
  360. ((6 << R300_MS_X0_SHIFT) |
  361. (6 << R300_MS_Y0_SHIFT) |
  362. (6 << R300_MS_X1_SHIFT) |
  363. (6 << R300_MS_Y1_SHIFT) |
  364. (6 << R300_MS_X2_SHIFT) |
  365. (6 << R300_MS_Y2_SHIFT) |
  366. (6 << R300_MSBD0_Y_SHIFT) |
  367. (6 << R300_MSBD0_X_SHIFT)));
  368. radeon_ring_write(rdev, PACKET0(R300_GB_MSPOS1, 0));
  369. radeon_ring_write(rdev,
  370. ((6 << R300_MS_X3_SHIFT) |
  371. (6 << R300_MS_Y3_SHIFT) |
  372. (6 << R300_MS_X4_SHIFT) |
  373. (6 << R300_MS_Y4_SHIFT) |
  374. (6 << R300_MS_X5_SHIFT) |
  375. (6 << R300_MS_Y5_SHIFT) |
  376. (6 << R300_MSBD1_SHIFT)));
  377. radeon_ring_write(rdev, PACKET0(R300_GA_ENHANCE, 0));
  378. radeon_ring_write(rdev, R300_GA_DEADLOCK_CNTL | R300_GA_FASTSYNC_CNTL);
  379. radeon_ring_write(rdev, PACKET0(R300_GA_POLY_MODE, 0));
  380. radeon_ring_write(rdev,
  381. R300_FRONT_PTYPE_TRIANGE | R300_BACK_PTYPE_TRIANGE);
  382. radeon_ring_write(rdev, PACKET0(R300_GA_ROUND_MODE, 0));
  383. radeon_ring_write(rdev,
  384. R300_GEOMETRY_ROUND_NEAREST |
  385. R300_COLOR_ROUND_NEAREST);
  386. radeon_ring_unlock_commit(rdev);
  387. }
  388. void r300_errata(struct radeon_device *rdev)
  389. {
  390. rdev->pll_errata = 0;
  391. if (rdev->family == CHIP_R300 &&
  392. (RREG32(RADEON_CONFIG_CNTL) & RADEON_CFG_ATI_REV_ID_MASK) == RADEON_CFG_ATI_REV_A11) {
  393. rdev->pll_errata |= CHIP_ERRATA_R300_CG;
  394. }
  395. }
  396. int r300_mc_wait_for_idle(struct radeon_device *rdev)
  397. {
  398. unsigned i;
  399. uint32_t tmp;
  400. for (i = 0; i < rdev->usec_timeout; i++) {
  401. /* read MC_STATUS */
  402. tmp = RREG32(0x0150);
  403. if (tmp & (1 << 4)) {
  404. return 0;
  405. }
  406. DRM_UDELAY(1);
  407. }
  408. return -1;
  409. }
  410. void r300_gpu_init(struct radeon_device *rdev)
  411. {
  412. uint32_t gb_tile_config, tmp;
  413. r100_hdp_reset(rdev);
  414. /* FIXME: rv380 one pipes ? */
  415. if ((rdev->family == CHIP_R300) || (rdev->family == CHIP_R350)) {
  416. /* r300,r350 */
  417. rdev->num_gb_pipes = 2;
  418. } else {
  419. /* rv350,rv370,rv380 */
  420. rdev->num_gb_pipes = 1;
  421. }
  422. rdev->num_z_pipes = 1;
  423. gb_tile_config = (R300_ENABLE_TILING | R300_TILE_SIZE_16);
  424. switch (rdev->num_gb_pipes) {
  425. case 2:
  426. gb_tile_config |= R300_PIPE_COUNT_R300;
  427. break;
  428. case 3:
  429. gb_tile_config |= R300_PIPE_COUNT_R420_3P;
  430. break;
  431. case 4:
  432. gb_tile_config |= R300_PIPE_COUNT_R420;
  433. break;
  434. default:
  435. case 1:
  436. gb_tile_config |= R300_PIPE_COUNT_RV350;
  437. break;
  438. }
  439. WREG32(R300_GB_TILE_CONFIG, gb_tile_config);
  440. if (r100_gui_wait_for_idle(rdev)) {
  441. printk(KERN_WARNING "Failed to wait GUI idle while "
  442. "programming pipes. Bad things might happen.\n");
  443. }
  444. tmp = RREG32(0x170C);
  445. WREG32(0x170C, tmp | (1 << 31));
  446. WREG32(R300_RB2D_DSTCACHE_MODE,
  447. R300_DC_AUTOFLUSH_ENABLE |
  448. R300_DC_DC_DISABLE_IGNORE_PE);
  449. if (r100_gui_wait_for_idle(rdev)) {
  450. printk(KERN_WARNING "Failed to wait GUI idle while "
  451. "programming pipes. Bad things might happen.\n");
  452. }
  453. if (r300_mc_wait_for_idle(rdev)) {
  454. printk(KERN_WARNING "Failed to wait MC idle while "
  455. "programming pipes. Bad things might happen.\n");
  456. }
  457. DRM_INFO("radeon: %d quad pipes, %d Z pipes initialized.\n",
  458. rdev->num_gb_pipes, rdev->num_z_pipes);
  459. }
  460. int r300_ga_reset(struct radeon_device *rdev)
  461. {
  462. uint32_t tmp;
  463. bool reinit_cp;
  464. int i;
  465. reinit_cp = rdev->cp.ready;
  466. rdev->cp.ready = false;
  467. for (i = 0; i < rdev->usec_timeout; i++) {
  468. WREG32(RADEON_CP_CSQ_MODE, 0);
  469. WREG32(RADEON_CP_CSQ_CNTL, 0);
  470. WREG32(RADEON_RBBM_SOFT_RESET, 0x32005);
  471. (void)RREG32(RADEON_RBBM_SOFT_RESET);
  472. udelay(200);
  473. WREG32(RADEON_RBBM_SOFT_RESET, 0);
  474. /* Wait to prevent race in RBBM_STATUS */
  475. mdelay(1);
  476. tmp = RREG32(RADEON_RBBM_STATUS);
  477. if (tmp & ((1 << 20) | (1 << 26))) {
  478. DRM_ERROR("VAP & CP still busy (RBBM_STATUS=0x%08X)", tmp);
  479. /* GA still busy soft reset it */
  480. WREG32(0x429C, 0x200);
  481. WREG32(R300_VAP_PVS_STATE_FLUSH_REG, 0);
  482. WREG32(0x43E0, 0);
  483. WREG32(0x43E4, 0);
  484. WREG32(0x24AC, 0);
  485. }
  486. /* Wait to prevent race in RBBM_STATUS */
  487. mdelay(1);
  488. tmp = RREG32(RADEON_RBBM_STATUS);
  489. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  490. break;
  491. }
  492. }
  493. for (i = 0; i < rdev->usec_timeout; i++) {
  494. tmp = RREG32(RADEON_RBBM_STATUS);
  495. if (!(tmp & ((1 << 20) | (1 << 26)))) {
  496. DRM_INFO("GA reset succeed (RBBM_STATUS=0x%08X)\n",
  497. tmp);
  498. if (reinit_cp) {
  499. return r100_cp_init(rdev, rdev->cp.ring_size);
  500. }
  501. return 0;
  502. }
  503. DRM_UDELAY(1);
  504. }
  505. tmp = RREG32(RADEON_RBBM_STATUS);
  506. DRM_ERROR("Failed to reset GA ! (RBBM_STATUS=0x%08X)\n", tmp);
  507. return -1;
  508. }
  509. int r300_gpu_reset(struct radeon_device *rdev)
  510. {
  511. uint32_t status;
  512. /* reset order likely matter */
  513. status = RREG32(RADEON_RBBM_STATUS);
  514. /* reset HDP */
  515. r100_hdp_reset(rdev);
  516. /* reset rb2d */
  517. if (status & ((1 << 17) | (1 << 18) | (1 << 27))) {
  518. r100_rb2d_reset(rdev);
  519. }
  520. /* reset GA */
  521. if (status & ((1 << 20) | (1 << 26))) {
  522. r300_ga_reset(rdev);
  523. }
  524. /* reset CP */
  525. status = RREG32(RADEON_RBBM_STATUS);
  526. if (status & (1 << 16)) {
  527. r100_cp_reset(rdev);
  528. }
  529. /* Check if GPU is idle */
  530. status = RREG32(RADEON_RBBM_STATUS);
  531. if (status & (1 << 31)) {
  532. DRM_ERROR("Failed to reset GPU (RBBM_STATUS=0x%08X)\n", status);
  533. return -1;
  534. }
  535. DRM_INFO("GPU reset succeed (RBBM_STATUS=0x%08X)\n", status);
  536. return 0;
  537. }
  538. /*
  539. * r300,r350,rv350,rv380 VRAM info
  540. */
  541. void r300_vram_info(struct radeon_device *rdev)
  542. {
  543. uint32_t tmp;
  544. /* DDR for all card after R300 & IGP */
  545. rdev->mc.vram_is_ddr = true;
  546. tmp = RREG32(RADEON_MEM_CNTL);
  547. if (tmp & R300_MEM_NUM_CHANNELS_MASK) {
  548. rdev->mc.vram_width = 128;
  549. } else {
  550. rdev->mc.vram_width = 64;
  551. }
  552. r100_vram_init_sizes(rdev);
  553. }
  554. /*
  555. * PCIE Lanes
  556. */
  557. void rv370_set_pcie_lanes(struct radeon_device *rdev, int lanes)
  558. {
  559. uint32_t link_width_cntl, mask;
  560. if (rdev->flags & RADEON_IS_IGP)
  561. return;
  562. if (!(rdev->flags & RADEON_IS_PCIE))
  563. return;
  564. /* FIXME wait for idle */
  565. switch (lanes) {
  566. case 0:
  567. mask = RADEON_PCIE_LC_LINK_WIDTH_X0;
  568. break;
  569. case 1:
  570. mask = RADEON_PCIE_LC_LINK_WIDTH_X1;
  571. break;
  572. case 2:
  573. mask = RADEON_PCIE_LC_LINK_WIDTH_X2;
  574. break;
  575. case 4:
  576. mask = RADEON_PCIE_LC_LINK_WIDTH_X4;
  577. break;
  578. case 8:
  579. mask = RADEON_PCIE_LC_LINK_WIDTH_X8;
  580. break;
  581. case 12:
  582. mask = RADEON_PCIE_LC_LINK_WIDTH_X12;
  583. break;
  584. case 16:
  585. default:
  586. mask = RADEON_PCIE_LC_LINK_WIDTH_X16;
  587. break;
  588. }
  589. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  590. if ((link_width_cntl & RADEON_PCIE_LC_LINK_WIDTH_RD_MASK) ==
  591. (mask << RADEON_PCIE_LC_LINK_WIDTH_RD_SHIFT))
  592. return;
  593. link_width_cntl &= ~(RADEON_PCIE_LC_LINK_WIDTH_MASK |
  594. RADEON_PCIE_LC_RECONFIG_NOW |
  595. RADEON_PCIE_LC_RECONFIG_LATER |
  596. RADEON_PCIE_LC_SHORT_RECONFIG_EN);
  597. link_width_cntl |= mask;
  598. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, link_width_cntl);
  599. WREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL, (link_width_cntl |
  600. RADEON_PCIE_LC_RECONFIG_NOW));
  601. /* wait for lane set to complete */
  602. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  603. while (link_width_cntl == 0xffffffff)
  604. link_width_cntl = RREG32_PCIE(RADEON_PCIE_LC_LINK_WIDTH_CNTL);
  605. }
  606. /*
  607. * Debugfs info
  608. */
  609. #if defined(CONFIG_DEBUG_FS)
  610. static int rv370_debugfs_pcie_gart_info(struct seq_file *m, void *data)
  611. {
  612. struct drm_info_node *node = (struct drm_info_node *) m->private;
  613. struct drm_device *dev = node->minor->dev;
  614. struct radeon_device *rdev = dev->dev_private;
  615. uint32_t tmp;
  616. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_CNTL);
  617. seq_printf(m, "PCIE_TX_GART_CNTL 0x%08x\n", tmp);
  618. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_BASE);
  619. seq_printf(m, "PCIE_TX_GART_BASE 0x%08x\n", tmp);
  620. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_LO);
  621. seq_printf(m, "PCIE_TX_GART_START_LO 0x%08x\n", tmp);
  622. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_START_HI);
  623. seq_printf(m, "PCIE_TX_GART_START_HI 0x%08x\n", tmp);
  624. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_LO);
  625. seq_printf(m, "PCIE_TX_GART_END_LO 0x%08x\n", tmp);
  626. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_END_HI);
  627. seq_printf(m, "PCIE_TX_GART_END_HI 0x%08x\n", tmp);
  628. tmp = RREG32_PCIE(RADEON_PCIE_TX_GART_ERROR);
  629. seq_printf(m, "PCIE_TX_GART_ERROR 0x%08x\n", tmp);
  630. return 0;
  631. }
  632. static struct drm_info_list rv370_pcie_gart_info_list[] = {
  633. {"rv370_pcie_gart_info", rv370_debugfs_pcie_gart_info, 0, NULL},
  634. };
  635. #endif
  636. int rv370_debugfs_pcie_gart_info_init(struct radeon_device *rdev)
  637. {
  638. #if defined(CONFIG_DEBUG_FS)
  639. return radeon_debugfs_add_files(rdev, rv370_pcie_gart_info_list, 1);
  640. #else
  641. return 0;
  642. #endif
  643. }
  644. /*
  645. * CS functions
  646. */
  647. static int r300_packet0_check(struct radeon_cs_parser *p,
  648. struct radeon_cs_packet *pkt,
  649. unsigned idx, unsigned reg)
  650. {
  651. struct radeon_cs_chunk *ib_chunk;
  652. struct radeon_cs_reloc *reloc;
  653. struct r100_cs_track *track;
  654. volatile uint32_t *ib;
  655. uint32_t tmp, tile_flags = 0;
  656. unsigned i;
  657. int r;
  658. ib = p->ib->ptr;
  659. ib_chunk = &p->chunks[p->chunk_ib_idx];
  660. track = (struct r100_cs_track *)p->track;
  661. switch(reg) {
  662. case AVIVO_D1MODE_VLINE_START_END:
  663. case RADEON_CRTC_GUI_TRIG_VLINE:
  664. r = r100_cs_packet_parse_vline(p);
  665. if (r) {
  666. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  667. idx, reg);
  668. r100_cs_dump_packet(p, pkt);
  669. return r;
  670. }
  671. break;
  672. case RADEON_DST_PITCH_OFFSET:
  673. case RADEON_SRC_PITCH_OFFSET:
  674. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  675. if (r)
  676. return r;
  677. break;
  678. case R300_RB3D_COLOROFFSET0:
  679. case R300_RB3D_COLOROFFSET1:
  680. case R300_RB3D_COLOROFFSET2:
  681. case R300_RB3D_COLOROFFSET3:
  682. i = (reg - R300_RB3D_COLOROFFSET0) >> 2;
  683. r = r100_cs_packet_next_reloc(p, &reloc);
  684. if (r) {
  685. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  686. idx, reg);
  687. r100_cs_dump_packet(p, pkt);
  688. return r;
  689. }
  690. track->cb[i].robj = reloc->robj;
  691. track->cb[i].offset = ib_chunk->kdata[idx];
  692. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  693. break;
  694. case R300_ZB_DEPTHOFFSET:
  695. r = r100_cs_packet_next_reloc(p, &reloc);
  696. if (r) {
  697. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  698. idx, reg);
  699. r100_cs_dump_packet(p, pkt);
  700. return r;
  701. }
  702. track->zb.robj = reloc->robj;
  703. track->zb.offset = ib_chunk->kdata[idx];
  704. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  705. break;
  706. case R300_TX_OFFSET_0:
  707. case R300_TX_OFFSET_0+4:
  708. case R300_TX_OFFSET_0+8:
  709. case R300_TX_OFFSET_0+12:
  710. case R300_TX_OFFSET_0+16:
  711. case R300_TX_OFFSET_0+20:
  712. case R300_TX_OFFSET_0+24:
  713. case R300_TX_OFFSET_0+28:
  714. case R300_TX_OFFSET_0+32:
  715. case R300_TX_OFFSET_0+36:
  716. case R300_TX_OFFSET_0+40:
  717. case R300_TX_OFFSET_0+44:
  718. case R300_TX_OFFSET_0+48:
  719. case R300_TX_OFFSET_0+52:
  720. case R300_TX_OFFSET_0+56:
  721. case R300_TX_OFFSET_0+60:
  722. i = (reg - R300_TX_OFFSET_0) >> 2;
  723. r = r100_cs_packet_next_reloc(p, &reloc);
  724. if (r) {
  725. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  726. idx, reg);
  727. r100_cs_dump_packet(p, pkt);
  728. return r;
  729. }
  730. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  731. track->textures[i].robj = reloc->robj;
  732. break;
  733. /* Tracked registers */
  734. case 0x2084:
  735. /* VAP_VF_CNTL */
  736. track->vap_vf_cntl = ib_chunk->kdata[idx];
  737. break;
  738. case 0x20B4:
  739. /* VAP_VTX_SIZE */
  740. track->vtx_size = ib_chunk->kdata[idx] & 0x7F;
  741. break;
  742. case 0x2134:
  743. /* VAP_VF_MAX_VTX_INDX */
  744. track->max_indx = ib_chunk->kdata[idx] & 0x00FFFFFFUL;
  745. break;
  746. case 0x43E4:
  747. /* SC_SCISSOR1 */
  748. track->maxy = ((ib_chunk->kdata[idx] >> 13) & 0x1FFF) + 1;
  749. if (p->rdev->family < CHIP_RV515) {
  750. track->maxy -= 1440;
  751. }
  752. break;
  753. case 0x4E00:
  754. /* RB3D_CCTL */
  755. track->num_cb = ((ib_chunk->kdata[idx] >> 5) & 0x3) + 1;
  756. break;
  757. case 0x4E38:
  758. case 0x4E3C:
  759. case 0x4E40:
  760. case 0x4E44:
  761. /* RB3D_COLORPITCH0 */
  762. /* RB3D_COLORPITCH1 */
  763. /* RB3D_COLORPITCH2 */
  764. /* RB3D_COLORPITCH3 */
  765. r = r100_cs_packet_next_reloc(p, &reloc);
  766. if (r) {
  767. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  768. idx, reg);
  769. r100_cs_dump_packet(p, pkt);
  770. return r;
  771. }
  772. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  773. tile_flags |= R300_COLOR_TILE_ENABLE;
  774. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  775. tile_flags |= R300_COLOR_MICROTILE_ENABLE;
  776. tmp = ib_chunk->kdata[idx] & ~(0x7 << 16);
  777. tmp |= tile_flags;
  778. ib[idx] = tmp;
  779. i = (reg - 0x4E38) >> 2;
  780. track->cb[i].pitch = ib_chunk->kdata[idx] & 0x3FFE;
  781. switch (((ib_chunk->kdata[idx] >> 21) & 0xF)) {
  782. case 9:
  783. case 11:
  784. case 12:
  785. track->cb[i].cpp = 1;
  786. break;
  787. case 3:
  788. case 4:
  789. case 13:
  790. case 15:
  791. track->cb[i].cpp = 2;
  792. break;
  793. case 6:
  794. track->cb[i].cpp = 4;
  795. break;
  796. case 10:
  797. track->cb[i].cpp = 8;
  798. break;
  799. case 7:
  800. track->cb[i].cpp = 16;
  801. break;
  802. default:
  803. DRM_ERROR("Invalid color buffer format (%d) !\n",
  804. ((ib_chunk->kdata[idx] >> 21) & 0xF));
  805. return -EINVAL;
  806. }
  807. break;
  808. case 0x4F00:
  809. /* ZB_CNTL */
  810. if (ib_chunk->kdata[idx] & 2) {
  811. track->z_enabled = true;
  812. } else {
  813. track->z_enabled = false;
  814. }
  815. break;
  816. case 0x4F10:
  817. /* ZB_FORMAT */
  818. switch ((ib_chunk->kdata[idx] & 0xF)) {
  819. case 0:
  820. case 1:
  821. track->zb.cpp = 2;
  822. break;
  823. case 2:
  824. track->zb.cpp = 4;
  825. break;
  826. default:
  827. DRM_ERROR("Invalid z buffer format (%d) !\n",
  828. (ib_chunk->kdata[idx] & 0xF));
  829. return -EINVAL;
  830. }
  831. break;
  832. case 0x4F24:
  833. /* ZB_DEPTHPITCH */
  834. r = r100_cs_packet_next_reloc(p, &reloc);
  835. if (r) {
  836. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  837. idx, reg);
  838. r100_cs_dump_packet(p, pkt);
  839. return r;
  840. }
  841. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  842. tile_flags |= R300_DEPTHMACROTILE_ENABLE;
  843. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  844. tile_flags |= R300_DEPTHMICROTILE_TILED;;
  845. tmp = ib_chunk->kdata[idx] & ~(0x7 << 16);
  846. tmp |= tile_flags;
  847. ib[idx] = tmp;
  848. track->zb.pitch = ib_chunk->kdata[idx] & 0x3FFC;
  849. break;
  850. case 0x4104:
  851. for (i = 0; i < 16; i++) {
  852. bool enabled;
  853. enabled = !!(ib_chunk->kdata[idx] & (1 << i));
  854. track->textures[i].enabled = enabled;
  855. }
  856. break;
  857. case 0x44C0:
  858. case 0x44C4:
  859. case 0x44C8:
  860. case 0x44CC:
  861. case 0x44D0:
  862. case 0x44D4:
  863. case 0x44D8:
  864. case 0x44DC:
  865. case 0x44E0:
  866. case 0x44E4:
  867. case 0x44E8:
  868. case 0x44EC:
  869. case 0x44F0:
  870. case 0x44F4:
  871. case 0x44F8:
  872. case 0x44FC:
  873. /* TX_FORMAT1_[0-15] */
  874. i = (reg - 0x44C0) >> 2;
  875. tmp = (ib_chunk->kdata[idx] >> 25) & 0x3;
  876. track->textures[i].tex_coord_type = tmp;
  877. switch ((ib_chunk->kdata[idx] & 0x1F)) {
  878. case R300_TX_FORMAT_X8:
  879. case R300_TX_FORMAT_Y4X4:
  880. case R300_TX_FORMAT_Z3Y3X2:
  881. track->textures[i].cpp = 1;
  882. break;
  883. case R300_TX_FORMAT_X16:
  884. case R300_TX_FORMAT_Y8X8:
  885. case R300_TX_FORMAT_Z5Y6X5:
  886. case R300_TX_FORMAT_Z6Y5X5:
  887. case R300_TX_FORMAT_W4Z4Y4X4:
  888. case R300_TX_FORMAT_W1Z5Y5X5:
  889. case R300_TX_FORMAT_DXT1:
  890. case R300_TX_FORMAT_D3DMFT_CxV8U8:
  891. case R300_TX_FORMAT_B8G8_B8G8:
  892. case R300_TX_FORMAT_G8R8_G8B8:
  893. track->textures[i].cpp = 2;
  894. break;
  895. case R300_TX_FORMAT_Y16X16:
  896. case R300_TX_FORMAT_Z11Y11X10:
  897. case R300_TX_FORMAT_Z10Y11X11:
  898. case R300_TX_FORMAT_W8Z8Y8X8:
  899. case R300_TX_FORMAT_W2Z10Y10X10:
  900. case 0x17:
  901. case R300_TX_FORMAT_FL_I32:
  902. case 0x1e:
  903. case R300_TX_FORMAT_DXT3:
  904. case R300_TX_FORMAT_DXT5:
  905. track->textures[i].cpp = 4;
  906. break;
  907. case R300_TX_FORMAT_W16Z16Y16X16:
  908. case R300_TX_FORMAT_FL_R16G16B16A16:
  909. case R300_TX_FORMAT_FL_I32A32:
  910. track->textures[i].cpp = 8;
  911. break;
  912. case R300_TX_FORMAT_FL_R32G32B32A32:
  913. track->textures[i].cpp = 16;
  914. break;
  915. default:
  916. DRM_ERROR("Invalid texture format %u\n",
  917. (ib_chunk->kdata[idx] & 0x1F));
  918. return -EINVAL;
  919. break;
  920. }
  921. break;
  922. case 0x4400:
  923. case 0x4404:
  924. case 0x4408:
  925. case 0x440C:
  926. case 0x4410:
  927. case 0x4414:
  928. case 0x4418:
  929. case 0x441C:
  930. case 0x4420:
  931. case 0x4424:
  932. case 0x4428:
  933. case 0x442C:
  934. case 0x4430:
  935. case 0x4434:
  936. case 0x4438:
  937. case 0x443C:
  938. /* TX_FILTER0_[0-15] */
  939. i = (reg - 0x4400) >> 2;
  940. tmp = ib_chunk->kdata[idx] & 0x7;
  941. if (tmp == 2 || tmp == 4 || tmp == 6) {
  942. track->textures[i].roundup_w = false;
  943. }
  944. tmp = (ib_chunk->kdata[idx] >> 3) & 0x7;
  945. if (tmp == 2 || tmp == 4 || tmp == 6) {
  946. track->textures[i].roundup_h = false;
  947. }
  948. break;
  949. case 0x4500:
  950. case 0x4504:
  951. case 0x4508:
  952. case 0x450C:
  953. case 0x4510:
  954. case 0x4514:
  955. case 0x4518:
  956. case 0x451C:
  957. case 0x4520:
  958. case 0x4524:
  959. case 0x4528:
  960. case 0x452C:
  961. case 0x4530:
  962. case 0x4534:
  963. case 0x4538:
  964. case 0x453C:
  965. /* TX_FORMAT2_[0-15] */
  966. i = (reg - 0x4500) >> 2;
  967. tmp = ib_chunk->kdata[idx] & 0x3FFF;
  968. track->textures[i].pitch = tmp + 1;
  969. if (p->rdev->family >= CHIP_RV515) {
  970. tmp = ((ib_chunk->kdata[idx] >> 15) & 1) << 11;
  971. track->textures[i].width_11 = tmp;
  972. tmp = ((ib_chunk->kdata[idx] >> 16) & 1) << 11;
  973. track->textures[i].height_11 = tmp;
  974. }
  975. break;
  976. case 0x4480:
  977. case 0x4484:
  978. case 0x4488:
  979. case 0x448C:
  980. case 0x4490:
  981. case 0x4494:
  982. case 0x4498:
  983. case 0x449C:
  984. case 0x44A0:
  985. case 0x44A4:
  986. case 0x44A8:
  987. case 0x44AC:
  988. case 0x44B0:
  989. case 0x44B4:
  990. case 0x44B8:
  991. case 0x44BC:
  992. /* TX_FORMAT0_[0-15] */
  993. i = (reg - 0x4480) >> 2;
  994. tmp = ib_chunk->kdata[idx] & 0x7FF;
  995. track->textures[i].width = tmp + 1;
  996. tmp = (ib_chunk->kdata[idx] >> 11) & 0x7FF;
  997. track->textures[i].height = tmp + 1;
  998. tmp = (ib_chunk->kdata[idx] >> 26) & 0xF;
  999. track->textures[i].num_levels = tmp;
  1000. tmp = ib_chunk->kdata[idx] & (1 << 31);
  1001. track->textures[i].use_pitch = !!tmp;
  1002. tmp = (ib_chunk->kdata[idx] >> 22) & 0xF;
  1003. track->textures[i].txdepth = tmp;
  1004. break;
  1005. case R300_ZB_ZPASS_ADDR:
  1006. r = r100_cs_packet_next_reloc(p, &reloc);
  1007. if (r) {
  1008. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1009. idx, reg);
  1010. r100_cs_dump_packet(p, pkt);
  1011. return r;
  1012. }
  1013. ib[idx] = ib_chunk->kdata[idx] + ((u32)reloc->lobj.gpu_offset);
  1014. break;
  1015. case 0x4be8:
  1016. /* valid register only on RV530 */
  1017. if (p->rdev->family == CHIP_RV530)
  1018. break;
  1019. /* fallthrough do not move */
  1020. default:
  1021. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1022. reg, idx);
  1023. return -EINVAL;
  1024. }
  1025. return 0;
  1026. }
  1027. static int r300_packet3_check(struct radeon_cs_parser *p,
  1028. struct radeon_cs_packet *pkt)
  1029. {
  1030. struct radeon_cs_chunk *ib_chunk;
  1031. struct radeon_cs_reloc *reloc;
  1032. struct r100_cs_track *track;
  1033. volatile uint32_t *ib;
  1034. unsigned idx;
  1035. unsigned i, c;
  1036. int r;
  1037. ib = p->ib->ptr;
  1038. ib_chunk = &p->chunks[p->chunk_ib_idx];
  1039. idx = pkt->idx + 1;
  1040. track = (struct r100_cs_track *)p->track;
  1041. switch(pkt->opcode) {
  1042. case PACKET3_3D_LOAD_VBPNTR:
  1043. c = ib_chunk->kdata[idx++] & 0x1F;
  1044. track->num_arrays = c;
  1045. for (i = 0; i < (c - 1); i+=2, idx+=3) {
  1046. r = r100_cs_packet_next_reloc(p, &reloc);
  1047. if (r) {
  1048. DRM_ERROR("No reloc for packet3 %d\n",
  1049. pkt->opcode);
  1050. r100_cs_dump_packet(p, pkt);
  1051. return r;
  1052. }
  1053. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1054. track->arrays[i + 0].robj = reloc->robj;
  1055. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1056. track->arrays[i + 0].esize &= 0x7F;
  1057. r = r100_cs_packet_next_reloc(p, &reloc);
  1058. if (r) {
  1059. DRM_ERROR("No reloc for packet3 %d\n",
  1060. pkt->opcode);
  1061. r100_cs_dump_packet(p, pkt);
  1062. return r;
  1063. }
  1064. ib[idx+2] = ib_chunk->kdata[idx+2] + ((u32)reloc->lobj.gpu_offset);
  1065. track->arrays[i + 1].robj = reloc->robj;
  1066. track->arrays[i + 1].esize = ib_chunk->kdata[idx] >> 24;
  1067. track->arrays[i + 1].esize &= 0x7F;
  1068. }
  1069. if (c & 1) {
  1070. r = r100_cs_packet_next_reloc(p, &reloc);
  1071. if (r) {
  1072. DRM_ERROR("No reloc for packet3 %d\n",
  1073. pkt->opcode);
  1074. r100_cs_dump_packet(p, pkt);
  1075. return r;
  1076. }
  1077. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1078. track->arrays[i + 0].robj = reloc->robj;
  1079. track->arrays[i + 0].esize = ib_chunk->kdata[idx] >> 8;
  1080. track->arrays[i + 0].esize &= 0x7F;
  1081. }
  1082. break;
  1083. case PACKET3_INDX_BUFFER:
  1084. r = r100_cs_packet_next_reloc(p, &reloc);
  1085. if (r) {
  1086. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1087. r100_cs_dump_packet(p, pkt);
  1088. return r;
  1089. }
  1090. ib[idx+1] = ib_chunk->kdata[idx+1] + ((u32)reloc->lobj.gpu_offset);
  1091. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1092. if (r) {
  1093. return r;
  1094. }
  1095. break;
  1096. /* Draw packet */
  1097. case PACKET3_3D_DRAW_IMMD:
  1098. /* Number of dwords is vtx_size * (num_vertices - 1)
  1099. * PRIM_WALK must be equal to 3 vertex data in embedded
  1100. * in cmd stream */
  1101. if (((ib_chunk->kdata[idx+1] >> 4) & 0x3) != 3) {
  1102. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1103. return -EINVAL;
  1104. }
  1105. track->vap_vf_cntl = ib_chunk->kdata[idx+1];
  1106. track->immd_dwords = pkt->count - 1;
  1107. r = r100_cs_track_check(p->rdev, track);
  1108. if (r) {
  1109. return r;
  1110. }
  1111. break;
  1112. case PACKET3_3D_DRAW_IMMD_2:
  1113. /* Number of dwords is vtx_size * (num_vertices - 1)
  1114. * PRIM_WALK must be equal to 3 vertex data in embedded
  1115. * in cmd stream */
  1116. if (((ib_chunk->kdata[idx] >> 4) & 0x3) != 3) {
  1117. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1118. return -EINVAL;
  1119. }
  1120. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1121. track->immd_dwords = pkt->count;
  1122. r = r100_cs_track_check(p->rdev, track);
  1123. if (r) {
  1124. return r;
  1125. }
  1126. break;
  1127. case PACKET3_3D_DRAW_VBUF:
  1128. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1129. r = r100_cs_track_check(p->rdev, track);
  1130. if (r) {
  1131. return r;
  1132. }
  1133. break;
  1134. case PACKET3_3D_DRAW_VBUF_2:
  1135. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1136. r = r100_cs_track_check(p->rdev, track);
  1137. if (r) {
  1138. return r;
  1139. }
  1140. break;
  1141. case PACKET3_3D_DRAW_INDX:
  1142. track->vap_vf_cntl = ib_chunk->kdata[idx + 1];
  1143. r = r100_cs_track_check(p->rdev, track);
  1144. if (r) {
  1145. return r;
  1146. }
  1147. break;
  1148. case PACKET3_3D_DRAW_INDX_2:
  1149. track->vap_vf_cntl = ib_chunk->kdata[idx];
  1150. r = r100_cs_track_check(p->rdev, track);
  1151. if (r) {
  1152. return r;
  1153. }
  1154. break;
  1155. case PACKET3_NOP:
  1156. break;
  1157. default:
  1158. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1159. return -EINVAL;
  1160. }
  1161. return 0;
  1162. }
  1163. int r300_cs_parse(struct radeon_cs_parser *p)
  1164. {
  1165. struct radeon_cs_packet pkt;
  1166. struct r100_cs_track *track;
  1167. int r;
  1168. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1169. r100_cs_track_clear(p->rdev, track);
  1170. p->track = track;
  1171. do {
  1172. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1173. if (r) {
  1174. return r;
  1175. }
  1176. p->idx += pkt.count + 2;
  1177. switch (pkt.type) {
  1178. case PACKET_TYPE0:
  1179. r = r100_cs_parse_packet0(p, &pkt,
  1180. p->rdev->config.r300.reg_safe_bm,
  1181. p->rdev->config.r300.reg_safe_bm_size,
  1182. &r300_packet0_check);
  1183. break;
  1184. case PACKET_TYPE2:
  1185. break;
  1186. case PACKET_TYPE3:
  1187. r = r300_packet3_check(p, &pkt);
  1188. break;
  1189. default:
  1190. DRM_ERROR("Unknown packet type %d !\n", pkt.type);
  1191. return -EINVAL;
  1192. }
  1193. if (r) {
  1194. return r;
  1195. }
  1196. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1197. return 0;
  1198. }
  1199. void r300_set_reg_safe(struct radeon_device *rdev)
  1200. {
  1201. rdev->config.r300.reg_safe_bm = r300_reg_safe_bm;
  1202. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(r300_reg_safe_bm);
  1203. }
  1204. int r300_init(struct radeon_device *rdev)
  1205. {
  1206. r300_set_reg_safe(rdev);
  1207. return 0;
  1208. }
  1209. void r300_mc_program(struct radeon_device *rdev)
  1210. {
  1211. struct r100_mc_save save;
  1212. int r;
  1213. r = r100_debugfs_mc_info_init(rdev);
  1214. if (r) {
  1215. dev_err(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  1216. }
  1217. /* Stops all mc clients */
  1218. r100_mc_stop(rdev, &save);
  1219. /* Shutdown PCI/PCIE GART */
  1220. radeon_gart_disable(rdev);
  1221. if (rdev->flags & RADEON_IS_AGP) {
  1222. WREG32(R_00014C_MC_AGP_LOCATION,
  1223. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  1224. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  1225. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  1226. WREG32(R_00015C_AGP_BASE_2,
  1227. upper_32_bits(rdev->mc.agp_base) & 0xff);
  1228. } else {
  1229. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  1230. WREG32(R_000170_AGP_BASE, 0);
  1231. WREG32(R_00015C_AGP_BASE_2, 0);
  1232. }
  1233. /* Wait for mc idle */
  1234. if (r300_mc_wait_for_idle(rdev))
  1235. DRM_INFO("Failed to wait MC idle before programming MC.\n");
  1236. /* Program MC, should be a 32bits limited address space */
  1237. WREG32(R_000148_MC_FB_LOCATION,
  1238. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  1239. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  1240. r100_mc_resume(rdev, &save);
  1241. }